setup-sh7785.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351
  1. /*
  2. * SH7785 Setup
  3. *
  4. * Copyright (C) 2007 Paul Mundt
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. */
  10. #include <linux/platform_device.h>
  11. #include <linux/init.h>
  12. #include <linux/serial.h>
  13. #include <linux/io.h>
  14. #include <asm/sci.h>
  15. static struct plat_sci_port sci_platform_data[] = {
  16. {
  17. .mapbase = 0xffea0000,
  18. .flags = UPF_BOOT_AUTOCONF,
  19. .type = PORT_SCIF,
  20. .irqs = { 40, 41, 43, 42 },
  21. }, {
  22. .mapbase = 0xffeb0000,
  23. .flags = UPF_BOOT_AUTOCONF,
  24. .type = PORT_SCIF,
  25. .irqs = { 44, 45, 47, 46 },
  26. },
  27. /*
  28. * The rest of these all have multiplexed IRQs
  29. */
  30. {
  31. .mapbase = 0xffec0000,
  32. .flags = UPF_BOOT_AUTOCONF,
  33. .type = PORT_SCIF,
  34. .irqs = { 60, 60, 60, 60 },
  35. }, {
  36. .mapbase = 0xffed0000,
  37. .flags = UPF_BOOT_AUTOCONF,
  38. .type = PORT_SCIF,
  39. .irqs = { 61, 61, 61, 61 },
  40. }, {
  41. .mapbase = 0xffee0000,
  42. .flags = UPF_BOOT_AUTOCONF,
  43. .type = PORT_SCIF,
  44. .irqs = { 62, 62, 62, 62 },
  45. }, {
  46. .mapbase = 0xffef0000,
  47. .flags = UPF_BOOT_AUTOCONF,
  48. .type = PORT_SCIF,
  49. .irqs = { 63, 63, 63, 63 },
  50. }, {
  51. .flags = 0,
  52. }
  53. };
  54. static struct platform_device sci_device = {
  55. .name = "sh-sci",
  56. .id = -1,
  57. .dev = {
  58. .platform_data = sci_platform_data,
  59. },
  60. };
  61. static struct platform_device *sh7785_devices[] __initdata = {
  62. &sci_device,
  63. };
  64. static int __init sh7785_devices_setup(void)
  65. {
  66. return platform_add_devices(sh7785_devices,
  67. ARRAY_SIZE(sh7785_devices));
  68. }
  69. __initcall(sh7785_devices_setup);
  70. enum {
  71. UNUSED = 0,
  72. /* interrupt sources */
  73. IRL0_LLLL, IRL0_LLLH, IRL0_LLHL, IRL0_LLHH,
  74. IRL0_LHLL, IRL0_LHLH, IRL0_LHHL, IRL0_LHHH,
  75. IRL0_HLLL, IRL0_HLLH, IRL0_HLHL, IRL0_HLHH,
  76. IRL0_HHLL, IRL0_HHLH, IRL0_HHHL,
  77. IRL4_LLLL, IRL4_LLLH, IRL4_LLHL, IRL4_LLHH,
  78. IRL4_LHLL, IRL4_LHLH, IRL4_LHHL, IRL4_LHHH,
  79. IRL4_HLLL, IRL4_HLLH, IRL4_HLHL, IRL4_HLHH,
  80. IRL4_HHLL, IRL4_HHLH, IRL4_HHHL,
  81. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  82. WDT,
  83. TMU0, TMU1, TMU2, TMU2_TICPI,
  84. HUDI,
  85. DMAC0_DMINT0, DMAC0_DMINT1, DMAC0_DMINT2, DMAC0_DMINT3,
  86. DMAC0_DMINT4, DMAC0_DMINT5, DMAC0_DMAE,
  87. SCIF0_ERI, SCIF0_RXI, SCIF0_BRI, SCIF0_TXI,
  88. SCIF1_ERI, SCIF1_RXI, SCIF1_BRI, SCIF1_TXI,
  89. DMAC1_DMINT6, DMAC1_DMINT7, DMAC1_DMINT8, DMAC1_DMINT9,
  90. DMAC1_DMINT10, DMAC1_DMINT11, DMAC1_DMAE,
  91. HSPI,
  92. SCIF2, SCIF3, SCIF4, SCIF5,
  93. PCISERR, PCIINTA, PCIINTB, PCIINTC, PCIINTD,
  94. PCIERR, PCIPWD3, PCIPWD2, PCIPWD1, PCIPWD0,
  95. SIOF,
  96. MMCIF_FSTAT, MMCIF_TRAN, MMCIF_ERR, MMCIF_FRDY,
  97. DU,
  98. GDTA_GACLI, GDTA_GAMCI, GDTA_GAERI,
  99. TMU3, TMU4, TMU5,
  100. SSI0, SSI1,
  101. HAC0, HAC1,
  102. FLCTL_FLSTE, FLCTL_FLEND, FLCTL_FLTRQ0, FLCTL_FLTRQ1,
  103. GPIOI0, GPIOI1, GPIOI2, GPIOI3,
  104. /* interrupt groups */
  105. TMU012, DMAC0, SCIF0, SCIF1, DMAC1,
  106. PCIC5, MMCIF, GDTA, TMU345, FLCTL, GPIO
  107. };
  108. static struct intc_vect vectors[] __initdata = {
  109. INTC_VECT(WDT, 0x560),
  110. INTC_VECT(TMU0, 0x580), INTC_VECT(TMU1, 0x5a0),
  111. INTC_VECT(TMU2, 0x5c0), INTC_VECT(TMU2_TICPI, 0x5e0),
  112. INTC_VECT(HUDI, 0x600),
  113. INTC_VECT(DMAC0_DMINT0, 0x620), INTC_VECT(DMAC0_DMINT1, 0x640),
  114. INTC_VECT(DMAC0_DMINT2, 0x660), INTC_VECT(DMAC0_DMINT3, 0x680),
  115. INTC_VECT(DMAC0_DMINT4, 0x6a0), INTC_VECT(DMAC0_DMINT5, 0x6c0),
  116. INTC_VECT(DMAC0_DMAE, 0x6e0),
  117. INTC_VECT(SCIF0_ERI, 0x700), INTC_VECT(SCIF0_RXI, 0x720),
  118. INTC_VECT(SCIF0_BRI, 0x740), INTC_VECT(SCIF0_TXI, 0x760),
  119. INTC_VECT(SCIF1_ERI, 0x780), INTC_VECT(SCIF1_RXI, 0x7a0),
  120. INTC_VECT(SCIF1_BRI, 0x7c0), INTC_VECT(SCIF1_TXI, 0x7e0),
  121. INTC_VECT(DMAC1_DMINT6, 0x880), INTC_VECT(DMAC1_DMINT7, 0x8a0),
  122. INTC_VECT(DMAC1_DMINT8, 0x8c0), INTC_VECT(DMAC1_DMINT9, 0x8e0),
  123. INTC_VECT(DMAC1_DMINT10, 0x900), INTC_VECT(DMAC1_DMINT11, 0x920),
  124. INTC_VECT(DMAC1_DMAE, 0x940),
  125. INTC_VECT(HSPI, 0x960),
  126. INTC_VECT(SCIF2, 0x980), INTC_VECT(SCIF3, 0x9a0),
  127. INTC_VECT(SCIF4, 0x9c0), INTC_VECT(SCIF5, 0x9e0),
  128. INTC_VECT(PCISERR, 0xa00), INTC_VECT(PCIINTA, 0xa20),
  129. INTC_VECT(PCIINTB, 0xa40), INTC_VECT(PCIINTC, 0xa60),
  130. INTC_VECT(PCIINTD, 0xa80), INTC_VECT(PCIERR, 0xaa0),
  131. INTC_VECT(PCIPWD3, 0xac0), INTC_VECT(PCIPWD2, 0xae0),
  132. INTC_VECT(PCIPWD1, 0xb00), INTC_VECT(PCIPWD0, 0xb20),
  133. INTC_VECT(SIOF, 0xc00),
  134. INTC_VECT(MMCIF_FSTAT, 0xd00), INTC_VECT(MMCIF_TRAN, 0xd20),
  135. INTC_VECT(MMCIF_ERR, 0xd40), INTC_VECT(MMCIF_FRDY, 0xd60),
  136. INTC_VECT(DU, 0xd80),
  137. INTC_VECT(GDTA_GACLI, 0xda0), INTC_VECT(GDTA_GAMCI, 0xdc0),
  138. INTC_VECT(GDTA_GAERI, 0xde0),
  139. INTC_VECT(TMU3, 0xe00), INTC_VECT(TMU4, 0xe20),
  140. INTC_VECT(TMU5, 0xe40),
  141. INTC_VECT(SSI0, 0xe80), INTC_VECT(SSI1, 0xea0),
  142. INTC_VECT(HAC0, 0xec0), INTC_VECT(HAC1, 0xee0),
  143. INTC_VECT(FLCTL_FLSTE, 0xf00), INTC_VECT(FLCTL_FLEND, 0xf20),
  144. INTC_VECT(FLCTL_FLTRQ0, 0xf40), INTC_VECT(FLCTL_FLTRQ1, 0xf60),
  145. INTC_VECT(GPIOI0, 0xf80), INTC_VECT(GPIOI1, 0xfa0),
  146. INTC_VECT(GPIOI2, 0xfc0), INTC_VECT(GPIOI3, 0xfe0),
  147. };
  148. static struct intc_group groups[] __initdata = {
  149. INTC_GROUP(TMU012, TMU0, TMU1, TMU2, TMU2_TICPI),
  150. INTC_GROUP(DMAC0, DMAC0_DMINT0, DMAC0_DMINT1, DMAC0_DMINT2,
  151. DMAC0_DMINT3, DMAC0_DMINT4, DMAC0_DMINT5, DMAC0_DMAE),
  152. INTC_GROUP(SCIF0, SCIF0_ERI, SCIF0_RXI, SCIF0_BRI, SCIF0_TXI),
  153. INTC_GROUP(SCIF1, SCIF1_ERI, SCIF1_RXI, SCIF1_BRI, SCIF1_TXI),
  154. INTC_GROUP(DMAC1, DMAC1_DMINT6, DMAC1_DMINT7, DMAC1_DMINT8,
  155. DMAC1_DMINT9, DMAC1_DMINT10, DMAC1_DMINT11, DMAC1_DMAE),
  156. INTC_GROUP(PCIC5, PCIERR, PCIPWD3, PCIPWD2, PCIPWD1, PCIPWD0),
  157. INTC_GROUP(MMCIF, MMCIF_FSTAT, MMCIF_TRAN, MMCIF_ERR, MMCIF_FRDY),
  158. INTC_GROUP(GDTA, GDTA_GACLI, GDTA_GAMCI, GDTA_GAERI),
  159. INTC_GROUP(TMU345, TMU3, TMU4, TMU5),
  160. INTC_GROUP(FLCTL, FLCTL_FLSTE, FLCTL_FLEND,
  161. FLCTL_FLTRQ0, FLCTL_FLTRQ1),
  162. INTC_GROUP(GPIO, GPIOI0, GPIOI1, GPIOI2, GPIOI3),
  163. };
  164. static struct intc_prio priorities[] __initdata = {
  165. INTC_PRIO(SCIF0, 3),
  166. INTC_PRIO(SCIF1, 3),
  167. INTC_PRIO(SCIF2, 3),
  168. INTC_PRIO(SCIF3, 3),
  169. INTC_PRIO(SCIF4, 3),
  170. INTC_PRIO(SCIF5, 3),
  171. };
  172. static struct intc_mask_reg mask_registers[] __initdata = {
  173. { 0xffd00044, 0xffd00064, 32, /* INTMSK0 / INTMSKCLR0 */
  174. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  175. { 0xffd40080, 0xffd40084, 32, /* INTMSK2 / INTMSKCLR2 */
  176. { IRL0_LLLL, IRL0_LLLH, IRL0_LLHL, IRL0_LLHH,
  177. IRL0_LHLL, IRL0_LHLH, IRL0_LHHL, IRL0_LHHH,
  178. IRL0_HLLL, IRL0_HLLH, IRL0_HLHL, IRL0_HLHH,
  179. IRL0_HHLL, IRL0_HHLH, IRL0_HHHL, 0,
  180. IRL4_LLLL, IRL4_LLLH, IRL4_LLHL, IRL4_LLHH,
  181. IRL4_LHLL, IRL4_LHLH, IRL4_LHHL, IRL4_LHHH,
  182. IRL4_HLLL, IRL4_HLLH, IRL4_HLHL, IRL4_HLHH,
  183. IRL4_HHLL, IRL4_HHLH, IRL4_HHHL, 0, } },
  184. { 0xffd40038, 0xffd4003c, 32, /* INT2MSKR / INT2MSKCR */
  185. { 0, 0, 0, GDTA, DU, SSI0, SSI1, GPIO,
  186. FLCTL, MMCIF, HSPI, SIOF, PCIC5, PCIINTD, PCIINTC, PCIINTB,
  187. PCIINTA, PCISERR, HAC1, HAC0, DMAC1, DMAC0, HUDI, WDT,
  188. SCIF5, SCIF4, SCIF3, SCIF2, SCIF1, SCIF0, TMU345, TMU012 } },
  189. };
  190. static struct intc_prio_reg prio_registers[] __initdata = {
  191. { 0xffd00010, 0, 32, 4, /* INTPRI */ { IRQ0, IRQ1, IRQ2, IRQ3,
  192. IRQ4, IRQ5, IRQ6, IRQ7 } },
  193. { 0xffd40000, 0, 32, 8, /* INT2PRI0 */ { TMU0, TMU1,
  194. TMU2, TMU2_TICPI } },
  195. { 0xffd40004, 0, 32, 8, /* INT2PRI1 */ { TMU3, TMU4, TMU5, } },
  196. { 0xffd40008, 0, 32, 8, /* INT2PRI2 */ { SCIF0, SCIF1,
  197. SCIF2, SCIF3 } },
  198. { 0xffd4000c, 0, 32, 8, /* INT2PRI3 */ { SCIF4, SCIF5, WDT, } },
  199. { 0xffd40010, 0, 32, 8, /* INT2PRI4 */ { HUDI, DMAC0, DMAC1, } },
  200. { 0xffd40014, 0, 32, 8, /* INT2PRI5 */ { HAC0, HAC1,
  201. PCISERR, PCIINTA } },
  202. { 0xffd40018, 0, 32, 8, /* INT2PRI6 */ { PCIINTB, PCIINTC,
  203. PCIINTD, PCIC5 } },
  204. { 0xffd4001c, 0, 32, 8, /* INT2PRI7 */ { SIOF, HSPI, MMCIF, } },
  205. { 0xffd40020, 0, 32, 8, /* INT2PRI8 */ { FLCTL, GPIO, SSI0, SSI1, } },
  206. { 0xffd40024, 0, 32, 8, /* INT2PRI9 */ { DU, GDTA, } },
  207. };
  208. static DECLARE_INTC_DESC(intc_desc, "sh7785", vectors, groups, priorities,
  209. mask_registers, prio_registers, NULL);
  210. /* Support for external interrupt pins in IRQ mode */
  211. static struct intc_vect vectors_irq0123[] __initdata = {
  212. INTC_VECT(IRQ0, 0x240), INTC_VECT(IRQ1, 0x280),
  213. INTC_VECT(IRQ2, 0x2c0), INTC_VECT(IRQ3, 0x300),
  214. };
  215. static struct intc_vect vectors_irq4567[] __initdata = {
  216. INTC_VECT(IRQ4, 0x340), INTC_VECT(IRQ5, 0x380),
  217. INTC_VECT(IRQ6, 0x3c0), INTC_VECT(IRQ7, 0x200),
  218. };
  219. static struct intc_sense_reg sense_registers[] __initdata = {
  220. { 0xffd0001c, 32, 2, /* ICR1 */ { IRQ0, IRQ1, IRQ2, IRQ3,
  221. IRQ4, IRQ5, IRQ6, IRQ7 } },
  222. };
  223. static DECLARE_INTC_DESC(intc_desc_irq0123, "sh7785-irq0123", vectors_irq0123,
  224. NULL, NULL, mask_registers, prio_registers,
  225. sense_registers);
  226. static DECLARE_INTC_DESC(intc_desc_irq4567, "sh7785-irq4567", vectors_irq4567,
  227. NULL, NULL, mask_registers, prio_registers,
  228. sense_registers);
  229. /* External interrupt pins in IRL mode */
  230. static struct intc_vect vectors_irl0123[] __initdata = {
  231. INTC_VECT(IRL0_LLLL, 0x200), INTC_VECT(IRL0_LLLH, 0x220),
  232. INTC_VECT(IRL0_LLHL, 0x240), INTC_VECT(IRL0_LLHH, 0x260),
  233. INTC_VECT(IRL0_LHLL, 0x280), INTC_VECT(IRL0_LHLH, 0x2a0),
  234. INTC_VECT(IRL0_LHHL, 0x2c0), INTC_VECT(IRL0_LHHH, 0x2e0),
  235. INTC_VECT(IRL0_HLLL, 0x300), INTC_VECT(IRL0_HLLH, 0x320),
  236. INTC_VECT(IRL0_HLHL, 0x340), INTC_VECT(IRL0_HLHH, 0x360),
  237. INTC_VECT(IRL0_HHLL, 0x380), INTC_VECT(IRL0_HHLH, 0x3a0),
  238. INTC_VECT(IRL0_HHHL, 0x3c0),
  239. };
  240. static struct intc_vect vectors_irl4567[] __initdata = {
  241. INTC_VECT(IRL4_LLLL, 0xb00), INTC_VECT(IRL4_LLLH, 0xb20),
  242. INTC_VECT(IRL4_LLHL, 0xb40), INTC_VECT(IRL4_LLHH, 0xb60),
  243. INTC_VECT(IRL4_LHLL, 0xb80), INTC_VECT(IRL4_LHLH, 0xba0),
  244. INTC_VECT(IRL4_LHHL, 0xbc0), INTC_VECT(IRL4_LHHH, 0xbe0),
  245. INTC_VECT(IRL4_HLLL, 0xc00), INTC_VECT(IRL4_HLLH, 0xc20),
  246. INTC_VECT(IRL4_HLHL, 0xc40), INTC_VECT(IRL4_HLHH, 0xc60),
  247. INTC_VECT(IRL4_HHLL, 0xc80), INTC_VECT(IRL4_HHLH, 0xca0),
  248. INTC_VECT(IRL4_HHHL, 0xcc0),
  249. };
  250. static DECLARE_INTC_DESC(intc_desc_irl0123, "sh7785-irl0123", vectors_irl0123,
  251. NULL, NULL, mask_registers, NULL, NULL);
  252. static DECLARE_INTC_DESC(intc_desc_irl4567, "sh7785-irl4567", vectors_irl4567,
  253. NULL, NULL, mask_registers, NULL, NULL);
  254. #define INTC_ICR0 0xffd00000
  255. #define INTC_INTMSK0 0xffd00044
  256. #define INTC_INTMSK1 0xffd00048
  257. #define INTC_INTMSK2 0xffd40080
  258. #define INTC_INTMSKCLR1 0xffd00068
  259. #define INTC_INTMSKCLR2 0xffd40084
  260. void __init plat_irq_setup(void)
  261. {
  262. /* disable IRQ3-0 + IRQ7-4 */
  263. ctrl_outl(0xff000000, INTC_INTMSK0);
  264. /* disable IRL3-0 + IRL7-4 */
  265. ctrl_outl(0xc0000000, INTC_INTMSK1);
  266. ctrl_outl(0xfffefffe, INTC_INTMSK2);
  267. /* select IRL mode for IRL3-0 + IRL7-4 */
  268. ctrl_outl(ctrl_inl(INTC_ICR0) & ~0x00c00000, INTC_ICR0);
  269. /* disable holding function, ie enable "SH-4 Mode" */
  270. ctrl_outl(ctrl_inl(INTC_ICR0) | 0x00200000, INTC_ICR0);
  271. register_intc_controller(&intc_desc);
  272. }
  273. void __init plat_irq_setup_pins(int mode)
  274. {
  275. ctrl_outl(0xc0000000, INTC_INTMSKCLR1);
  276. ctrl_outl(0xfffefffe, INTC_INTMSKCLR2);
  277. return;
  278. switch (mode) {
  279. case IRQ_MODE_IRQ7654:
  280. /* select IRQ mode for IRL7-4 */
  281. ctrl_outl(ctrl_inl(INTC_ICR0) | 0x00400000, INTC_ICR0);
  282. register_intc_controller(&intc_desc_irq4567);
  283. break;
  284. case IRQ_MODE_IRQ3210:
  285. /* select IRQ mode for IRL3-0 */
  286. ctrl_outl(ctrl_inl(INTC_ICR0) | 0x00800000, INTC_ICR0);
  287. register_intc_controller(&intc_desc_irq0123);
  288. break;
  289. case IRQ_MODE_IRL7654:
  290. /* enable IRL7-4 but don't provide any masking */
  291. ctrl_outl(0x40000000, INTC_INTMSKCLR1);
  292. ctrl_outl(0x0000fffe, INTC_INTMSKCLR2);
  293. break;
  294. case IRQ_MODE_IRL3210:
  295. /* enable IRL0-3 but don't provide any masking */
  296. ctrl_outl(0x80000000, INTC_INTMSKCLR1);
  297. ctrl_outl(0xfffe0000, INTC_INTMSKCLR2);
  298. break;
  299. case IRQ_MODE_IRL7654_MASK:
  300. /* enable IRL7-4 and mask using cpu intc controller */
  301. ctrl_outl(0x40000000, INTC_INTMSKCLR1);
  302. register_intc_controller(&intc_desc_irl4567);
  303. break;
  304. case IRQ_MODE_IRL3210_MASK:
  305. /* enable IRL0-3 and mask using cpu intc controller */
  306. ctrl_outl(0x80000000, INTC_INTMSKCLR1);
  307. register_intc_controller(&intc_desc_irl0123);
  308. break;
  309. default:
  310. BUG();
  311. }
  312. }