atombios_crtc.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include <drm/drm_fixed.h>
  30. #include "radeon.h"
  31. #include "atom.h"
  32. #include "atom-bits.h"
  33. static void atombios_overscan_setup(struct drm_crtc *crtc,
  34. struct drm_display_mode *mode,
  35. struct drm_display_mode *adjusted_mode)
  36. {
  37. struct drm_device *dev = crtc->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  40. SET_CRTC_OVERSCAN_PS_ALLOCATION args;
  41. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
  42. int a1, a2;
  43. memset(&args, 0, sizeof(args));
  44. args.ucCRTC = radeon_crtc->crtc_id;
  45. switch (radeon_crtc->rmx_type) {
  46. case RMX_CENTER:
  47. args.usOverscanTop = (adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2;
  48. args.usOverscanBottom = (adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2;
  49. args.usOverscanLeft = (adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2;
  50. args.usOverscanRight = (adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2;
  51. break;
  52. case RMX_ASPECT:
  53. a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
  54. a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
  55. if (a1 > a2) {
  56. args.usOverscanLeft = (adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2;
  57. args.usOverscanRight = (adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2;
  58. } else if (a2 > a1) {
  59. args.usOverscanLeft = (adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2;
  60. args.usOverscanRight = (adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2;
  61. }
  62. break;
  63. case RMX_FULL:
  64. default:
  65. args.usOverscanRight = radeon_crtc->h_border;
  66. args.usOverscanLeft = radeon_crtc->h_border;
  67. args.usOverscanBottom = radeon_crtc->v_border;
  68. args.usOverscanTop = radeon_crtc->v_border;
  69. break;
  70. }
  71. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  72. }
  73. static void atombios_scaler_setup(struct drm_crtc *crtc)
  74. {
  75. struct drm_device *dev = crtc->dev;
  76. struct radeon_device *rdev = dev->dev_private;
  77. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  78. ENABLE_SCALER_PS_ALLOCATION args;
  79. int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
  80. /* fixme - fill in enc_priv for atom dac */
  81. enum radeon_tv_std tv_std = TV_STD_NTSC;
  82. bool is_tv = false, is_cv = false;
  83. struct drm_encoder *encoder;
  84. if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
  85. return;
  86. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  87. /* find tv std */
  88. if (encoder->crtc == crtc) {
  89. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  90. if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
  91. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  92. tv_std = tv_dac->tv_std;
  93. is_tv = true;
  94. }
  95. }
  96. }
  97. memset(&args, 0, sizeof(args));
  98. args.ucScaler = radeon_crtc->crtc_id;
  99. if (is_tv) {
  100. switch (tv_std) {
  101. case TV_STD_NTSC:
  102. default:
  103. args.ucTVStandard = ATOM_TV_NTSC;
  104. break;
  105. case TV_STD_PAL:
  106. args.ucTVStandard = ATOM_TV_PAL;
  107. break;
  108. case TV_STD_PAL_M:
  109. args.ucTVStandard = ATOM_TV_PALM;
  110. break;
  111. case TV_STD_PAL_60:
  112. args.ucTVStandard = ATOM_TV_PAL60;
  113. break;
  114. case TV_STD_NTSC_J:
  115. args.ucTVStandard = ATOM_TV_NTSCJ;
  116. break;
  117. case TV_STD_SCART_PAL:
  118. args.ucTVStandard = ATOM_TV_PAL; /* ??? */
  119. break;
  120. case TV_STD_SECAM:
  121. args.ucTVStandard = ATOM_TV_SECAM;
  122. break;
  123. case TV_STD_PAL_CN:
  124. args.ucTVStandard = ATOM_TV_PALCN;
  125. break;
  126. }
  127. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  128. } else if (is_cv) {
  129. args.ucTVStandard = ATOM_TV_CV;
  130. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  131. } else {
  132. switch (radeon_crtc->rmx_type) {
  133. case RMX_FULL:
  134. args.ucEnable = ATOM_SCALER_EXPANSION;
  135. break;
  136. case RMX_CENTER:
  137. args.ucEnable = ATOM_SCALER_CENTER;
  138. break;
  139. case RMX_ASPECT:
  140. args.ucEnable = ATOM_SCALER_EXPANSION;
  141. break;
  142. default:
  143. if (ASIC_IS_AVIVO(rdev))
  144. args.ucEnable = ATOM_SCALER_DISABLE;
  145. else
  146. args.ucEnable = ATOM_SCALER_CENTER;
  147. break;
  148. }
  149. }
  150. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  151. if ((is_tv || is_cv)
  152. && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
  153. atom_rv515_force_tv_scaler(rdev, radeon_crtc);
  154. }
  155. }
  156. static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
  157. {
  158. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  159. struct drm_device *dev = crtc->dev;
  160. struct radeon_device *rdev = dev->dev_private;
  161. int index =
  162. GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
  163. ENABLE_CRTC_PS_ALLOCATION args;
  164. memset(&args, 0, sizeof(args));
  165. args.ucCRTC = radeon_crtc->crtc_id;
  166. args.ucEnable = lock;
  167. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  168. }
  169. static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
  170. {
  171. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  172. struct drm_device *dev = crtc->dev;
  173. struct radeon_device *rdev = dev->dev_private;
  174. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
  175. ENABLE_CRTC_PS_ALLOCATION args;
  176. memset(&args, 0, sizeof(args));
  177. args.ucCRTC = radeon_crtc->crtc_id;
  178. args.ucEnable = state;
  179. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  180. }
  181. static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
  182. {
  183. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  184. struct drm_device *dev = crtc->dev;
  185. struct radeon_device *rdev = dev->dev_private;
  186. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
  187. ENABLE_CRTC_PS_ALLOCATION args;
  188. memset(&args, 0, sizeof(args));
  189. args.ucCRTC = radeon_crtc->crtc_id;
  190. args.ucEnable = state;
  191. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  192. }
  193. static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
  194. {
  195. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  196. struct drm_device *dev = crtc->dev;
  197. struct radeon_device *rdev = dev->dev_private;
  198. int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
  199. BLANK_CRTC_PS_ALLOCATION args;
  200. memset(&args, 0, sizeof(args));
  201. args.ucCRTC = radeon_crtc->crtc_id;
  202. args.ucBlanking = state;
  203. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  204. }
  205. void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
  206. {
  207. struct drm_device *dev = crtc->dev;
  208. struct radeon_device *rdev = dev->dev_private;
  209. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  210. switch (mode) {
  211. case DRM_MODE_DPMS_ON:
  212. radeon_crtc->enabled = true;
  213. /* adjust pm to dpms changes BEFORE enabling crtcs */
  214. radeon_pm_compute_clocks(rdev);
  215. atombios_enable_crtc(crtc, ATOM_ENABLE);
  216. if (ASIC_IS_DCE3(rdev))
  217. atombios_enable_crtc_memreq(crtc, ATOM_ENABLE);
  218. atombios_blank_crtc(crtc, ATOM_DISABLE);
  219. drm_vblank_post_modeset(dev, radeon_crtc->crtc_id);
  220. radeon_crtc_load_lut(crtc);
  221. break;
  222. case DRM_MODE_DPMS_STANDBY:
  223. case DRM_MODE_DPMS_SUSPEND:
  224. case DRM_MODE_DPMS_OFF:
  225. drm_vblank_pre_modeset(dev, radeon_crtc->crtc_id);
  226. atombios_blank_crtc(crtc, ATOM_ENABLE);
  227. if (ASIC_IS_DCE3(rdev))
  228. atombios_enable_crtc_memreq(crtc, ATOM_DISABLE);
  229. atombios_enable_crtc(crtc, ATOM_DISABLE);
  230. radeon_crtc->enabled = false;
  231. /* adjust pm to dpms changes AFTER disabling crtcs */
  232. radeon_pm_compute_clocks(rdev);
  233. break;
  234. }
  235. }
  236. static void
  237. atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
  238. struct drm_display_mode *mode)
  239. {
  240. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  241. struct drm_device *dev = crtc->dev;
  242. struct radeon_device *rdev = dev->dev_private;
  243. SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
  244. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
  245. u16 misc = 0;
  246. memset(&args, 0, sizeof(args));
  247. args.usH_Size = cpu_to_le16(mode->crtc_hdisplay - (radeon_crtc->h_border * 2));
  248. args.usH_Blanking_Time =
  249. cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay + (radeon_crtc->h_border * 2));
  250. args.usV_Size = cpu_to_le16(mode->crtc_vdisplay - (radeon_crtc->v_border * 2));
  251. args.usV_Blanking_Time =
  252. cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay + (radeon_crtc->v_border * 2));
  253. args.usH_SyncOffset =
  254. cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay + radeon_crtc->h_border);
  255. args.usH_SyncWidth =
  256. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  257. args.usV_SyncOffset =
  258. cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay + radeon_crtc->v_border);
  259. args.usV_SyncWidth =
  260. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  261. args.ucH_Border = radeon_crtc->h_border;
  262. args.ucV_Border = radeon_crtc->v_border;
  263. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  264. misc |= ATOM_VSYNC_POLARITY;
  265. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  266. misc |= ATOM_HSYNC_POLARITY;
  267. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  268. misc |= ATOM_COMPOSITESYNC;
  269. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  270. misc |= ATOM_INTERLACE;
  271. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  272. misc |= ATOM_DOUBLE_CLOCK_MODE;
  273. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  274. args.ucCRTC = radeon_crtc->crtc_id;
  275. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  276. }
  277. static void atombios_crtc_set_timing(struct drm_crtc *crtc,
  278. struct drm_display_mode *mode)
  279. {
  280. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  281. struct drm_device *dev = crtc->dev;
  282. struct radeon_device *rdev = dev->dev_private;
  283. SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
  284. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
  285. u16 misc = 0;
  286. memset(&args, 0, sizeof(args));
  287. args.usH_Total = cpu_to_le16(mode->crtc_htotal);
  288. args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
  289. args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
  290. args.usH_SyncWidth =
  291. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  292. args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
  293. args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
  294. args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
  295. args.usV_SyncWidth =
  296. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  297. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  298. misc |= ATOM_VSYNC_POLARITY;
  299. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  300. misc |= ATOM_HSYNC_POLARITY;
  301. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  302. misc |= ATOM_COMPOSITESYNC;
  303. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  304. misc |= ATOM_INTERLACE;
  305. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  306. misc |= ATOM_DOUBLE_CLOCK_MODE;
  307. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  308. args.ucCRTC = radeon_crtc->crtc_id;
  309. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  310. }
  311. static void atombios_disable_ss(struct drm_crtc *crtc)
  312. {
  313. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  314. struct drm_device *dev = crtc->dev;
  315. struct radeon_device *rdev = dev->dev_private;
  316. u32 ss_cntl;
  317. if (ASIC_IS_DCE4(rdev)) {
  318. switch (radeon_crtc->pll_id) {
  319. case ATOM_PPLL1:
  320. ss_cntl = RREG32(EVERGREEN_P1PLL_SS_CNTL);
  321. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  322. WREG32(EVERGREEN_P1PLL_SS_CNTL, ss_cntl);
  323. break;
  324. case ATOM_PPLL2:
  325. ss_cntl = RREG32(EVERGREEN_P2PLL_SS_CNTL);
  326. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  327. WREG32(EVERGREEN_P2PLL_SS_CNTL, ss_cntl);
  328. break;
  329. case ATOM_DCPLL:
  330. case ATOM_PPLL_INVALID:
  331. return;
  332. }
  333. } else if (ASIC_IS_AVIVO(rdev)) {
  334. switch (radeon_crtc->pll_id) {
  335. case ATOM_PPLL1:
  336. ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
  337. ss_cntl &= ~1;
  338. WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl);
  339. break;
  340. case ATOM_PPLL2:
  341. ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
  342. ss_cntl &= ~1;
  343. WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl);
  344. break;
  345. case ATOM_DCPLL:
  346. case ATOM_PPLL_INVALID:
  347. return;
  348. }
  349. }
  350. }
  351. union atom_enable_ss {
  352. ENABLE_LVDS_SS_PARAMETERS legacy;
  353. ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
  354. };
  355. static void atombios_enable_ss(struct drm_crtc *crtc)
  356. {
  357. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  358. struct drm_device *dev = crtc->dev;
  359. struct radeon_device *rdev = dev->dev_private;
  360. struct drm_encoder *encoder = NULL;
  361. struct radeon_encoder *radeon_encoder = NULL;
  362. struct radeon_encoder_atom_dig *dig = NULL;
  363. int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
  364. union atom_enable_ss args;
  365. uint16_t percentage = 0;
  366. uint8_t type = 0, step = 0, delay = 0, range = 0;
  367. /* XXX add ss support for DCE4 */
  368. if (ASIC_IS_DCE4(rdev))
  369. return;
  370. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  371. if (encoder->crtc == crtc) {
  372. radeon_encoder = to_radeon_encoder(encoder);
  373. /* only enable spread spectrum on LVDS */
  374. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  375. dig = radeon_encoder->enc_priv;
  376. if (dig && dig->ss) {
  377. percentage = dig->ss->percentage;
  378. type = dig->ss->type;
  379. step = dig->ss->step;
  380. delay = dig->ss->delay;
  381. range = dig->ss->range;
  382. } else
  383. return;
  384. } else
  385. return;
  386. break;
  387. }
  388. }
  389. if (!radeon_encoder)
  390. return;
  391. memset(&args, 0, sizeof(args));
  392. if (ASIC_IS_AVIVO(rdev)) {
  393. args.v1.usSpreadSpectrumPercentage = cpu_to_le16(percentage);
  394. args.v1.ucSpreadSpectrumType = type;
  395. args.v1.ucSpreadSpectrumStep = step;
  396. args.v1.ucSpreadSpectrumDelay = delay;
  397. args.v1.ucSpreadSpectrumRange = range;
  398. args.v1.ucPpll = radeon_crtc->crtc_id ? ATOM_PPLL2 : ATOM_PPLL1;
  399. args.v1.ucEnable = ATOM_ENABLE;
  400. } else {
  401. args.legacy.usSpreadSpectrumPercentage = cpu_to_le16(percentage);
  402. args.legacy.ucSpreadSpectrumType = type;
  403. args.legacy.ucSpreadSpectrumStepSize_Delay = (step & 3) << 2;
  404. args.legacy.ucSpreadSpectrumStepSize_Delay |= (delay & 7) << 4;
  405. args.legacy.ucEnable = ATOM_ENABLE;
  406. }
  407. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  408. }
  409. union adjust_pixel_clock {
  410. ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
  411. ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
  412. };
  413. static u32 atombios_adjust_pll(struct drm_crtc *crtc,
  414. struct drm_display_mode *mode,
  415. struct radeon_pll *pll)
  416. {
  417. struct drm_device *dev = crtc->dev;
  418. struct radeon_device *rdev = dev->dev_private;
  419. struct drm_encoder *encoder = NULL;
  420. struct radeon_encoder *radeon_encoder = NULL;
  421. u32 adjusted_clock = mode->clock;
  422. int encoder_mode = 0;
  423. u32 dp_clock = mode->clock;
  424. int bpc = 8;
  425. /* reset the pll flags */
  426. pll->flags = 0;
  427. /* select the PLL algo */
  428. if (ASIC_IS_AVIVO(rdev)) {
  429. if (radeon_new_pll == 0)
  430. pll->algo = PLL_ALGO_LEGACY;
  431. else
  432. pll->algo = PLL_ALGO_NEW;
  433. } else {
  434. if (radeon_new_pll == 1)
  435. pll->algo = PLL_ALGO_NEW;
  436. else
  437. pll->algo = PLL_ALGO_LEGACY;
  438. }
  439. if (ASIC_IS_AVIVO(rdev)) {
  440. if ((rdev->family == CHIP_RS600) ||
  441. (rdev->family == CHIP_RS690) ||
  442. (rdev->family == CHIP_RS740))
  443. pll->flags |= (/*RADEON_PLL_USE_FRAC_FB_DIV |*/
  444. RADEON_PLL_PREFER_CLOSEST_LOWER);
  445. if (ASIC_IS_DCE32(rdev) && mode->clock > 200000) /* range limits??? */
  446. pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  447. else
  448. pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  449. } else {
  450. pll->flags |= RADEON_PLL_LEGACY;
  451. if (mode->clock > 200000) /* range limits??? */
  452. pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  453. else
  454. pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  455. }
  456. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  457. if (encoder->crtc == crtc) {
  458. radeon_encoder = to_radeon_encoder(encoder);
  459. encoder_mode = atombios_get_encoder_mode(encoder);
  460. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) {
  461. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  462. if (connector) {
  463. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  464. struct radeon_connector_atom_dig *dig_connector =
  465. radeon_connector->con_priv;
  466. dp_clock = dig_connector->dp_clock;
  467. }
  468. }
  469. if (ASIC_IS_AVIVO(rdev)) {
  470. /* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
  471. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
  472. adjusted_clock = mode->clock * 2;
  473. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  474. pll->algo = PLL_ALGO_LEGACY;
  475. pll->flags |= RADEON_PLL_PREFER_CLOSEST_LOWER;
  476. }
  477. /* There is some evidence (often anecdotal) that RV515 LVDS
  478. * (on some boards at least) prefers the legacy algo. I'm not
  479. * sure whether this should handled generically or on a
  480. * case-by-case quirk basis. Both algos should work fine in the
  481. * majority of cases.
  482. */
  483. if ((radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT)) &&
  484. (rdev->family == CHIP_RV515)) {
  485. /* allow the user to overrride just in case */
  486. if (radeon_new_pll == 1)
  487. pll->algo = PLL_ALGO_NEW;
  488. else
  489. pll->algo = PLL_ALGO_LEGACY;
  490. }
  491. } else {
  492. if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
  493. pll->flags |= RADEON_PLL_NO_ODD_POST_DIV;
  494. if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
  495. pll->flags |= RADEON_PLL_USE_REF_DIV;
  496. }
  497. break;
  498. }
  499. }
  500. /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
  501. * accordingly based on the encoder/transmitter to work around
  502. * special hw requirements.
  503. */
  504. if (ASIC_IS_DCE3(rdev)) {
  505. union adjust_pixel_clock args;
  506. u8 frev, crev;
  507. int index;
  508. index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
  509. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  510. &crev))
  511. return adjusted_clock;
  512. memset(&args, 0, sizeof(args));
  513. switch (frev) {
  514. case 1:
  515. switch (crev) {
  516. case 1:
  517. case 2:
  518. args.v1.usPixelClock = cpu_to_le16(mode->clock / 10);
  519. args.v1.ucTransmitterID = radeon_encoder->encoder_id;
  520. args.v1.ucEncodeMode = encoder_mode;
  521. if (encoder_mode == ATOM_ENCODER_MODE_DP) {
  522. /* may want to enable SS on DP eventually */
  523. /* args.v1.ucConfig |=
  524. ADJUST_DISPLAY_CONFIG_SS_ENABLE;*/
  525. } else if (encoder_mode == ATOM_ENCODER_MODE_LVDS) {
  526. args.v1.ucConfig |=
  527. ADJUST_DISPLAY_CONFIG_SS_ENABLE;
  528. }
  529. atom_execute_table(rdev->mode_info.atom_context,
  530. index, (uint32_t *)&args);
  531. adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
  532. break;
  533. case 3:
  534. args.v3.sInput.usPixelClock = cpu_to_le16(mode->clock / 10);
  535. args.v3.sInput.ucTransmitterID = radeon_encoder->encoder_id;
  536. args.v3.sInput.ucEncodeMode = encoder_mode;
  537. args.v3.sInput.ucDispPllConfig = 0;
  538. if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  539. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  540. if (encoder_mode == ATOM_ENCODER_MODE_DP) {
  541. /* may want to enable SS on DP/eDP eventually */
  542. /*args.v3.sInput.ucDispPllConfig |=
  543. DISPPLL_CONFIG_SS_ENABLE;*/
  544. args.v3.sInput.ucDispPllConfig |=
  545. DISPPLL_CONFIG_COHERENT_MODE;
  546. /* 16200 or 27000 */
  547. args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
  548. } else {
  549. if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
  550. /* deep color support */
  551. args.v3.sInput.usPixelClock =
  552. cpu_to_le16((mode->clock * bpc / 8) / 10);
  553. }
  554. if (dig->coherent_mode)
  555. args.v3.sInput.ucDispPllConfig |=
  556. DISPPLL_CONFIG_COHERENT_MODE;
  557. if (mode->clock > 165000)
  558. args.v3.sInput.ucDispPllConfig |=
  559. DISPPLL_CONFIG_DUAL_LINK;
  560. }
  561. } else if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  562. if (encoder_mode == ATOM_ENCODER_MODE_DP) {
  563. /* may want to enable SS on DP/eDP eventually */
  564. /*args.v3.sInput.ucDispPllConfig |=
  565. DISPPLL_CONFIG_SS_ENABLE;*/
  566. args.v3.sInput.ucDispPllConfig |=
  567. DISPPLL_CONFIG_COHERENT_MODE;
  568. /* 16200 or 27000 */
  569. args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
  570. } else if (encoder_mode == ATOM_ENCODER_MODE_LVDS) {
  571. /* want to enable SS on LVDS eventually */
  572. /*args.v3.sInput.ucDispPllConfig |=
  573. DISPPLL_CONFIG_SS_ENABLE;*/
  574. } else {
  575. if (mode->clock > 165000)
  576. args.v3.sInput.ucDispPllConfig |=
  577. DISPPLL_CONFIG_DUAL_LINK;
  578. }
  579. }
  580. atom_execute_table(rdev->mode_info.atom_context,
  581. index, (uint32_t *)&args);
  582. adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
  583. if (args.v3.sOutput.ucRefDiv) {
  584. pll->flags |= RADEON_PLL_USE_REF_DIV;
  585. pll->reference_div = args.v3.sOutput.ucRefDiv;
  586. }
  587. if (args.v3.sOutput.ucPostDiv) {
  588. pll->flags |= RADEON_PLL_USE_POST_DIV;
  589. pll->post_div = args.v3.sOutput.ucPostDiv;
  590. }
  591. break;
  592. default:
  593. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  594. return adjusted_clock;
  595. }
  596. break;
  597. default:
  598. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  599. return adjusted_clock;
  600. }
  601. }
  602. return adjusted_clock;
  603. }
  604. union set_pixel_clock {
  605. SET_PIXEL_CLOCK_PS_ALLOCATION base;
  606. PIXEL_CLOCK_PARAMETERS v1;
  607. PIXEL_CLOCK_PARAMETERS_V2 v2;
  608. PIXEL_CLOCK_PARAMETERS_V3 v3;
  609. PIXEL_CLOCK_PARAMETERS_V5 v5;
  610. };
  611. static void atombios_crtc_set_dcpll(struct drm_crtc *crtc)
  612. {
  613. struct drm_device *dev = crtc->dev;
  614. struct radeon_device *rdev = dev->dev_private;
  615. u8 frev, crev;
  616. int index;
  617. union set_pixel_clock args;
  618. memset(&args, 0, sizeof(args));
  619. index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  620. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  621. &crev))
  622. return;
  623. switch (frev) {
  624. case 1:
  625. switch (crev) {
  626. case 5:
  627. /* if the default dcpll clock is specified,
  628. * SetPixelClock provides the dividers
  629. */
  630. args.v5.ucCRTC = ATOM_CRTC_INVALID;
  631. args.v5.usPixelClock = rdev->clock.default_dispclk;
  632. args.v5.ucPpll = ATOM_DCPLL;
  633. break;
  634. default:
  635. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  636. return;
  637. }
  638. break;
  639. default:
  640. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  641. return;
  642. }
  643. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  644. }
  645. static void atombios_crtc_program_pll(struct drm_crtc *crtc,
  646. int crtc_id,
  647. int pll_id,
  648. u32 encoder_mode,
  649. u32 encoder_id,
  650. u32 clock,
  651. u32 ref_div,
  652. u32 fb_div,
  653. u32 frac_fb_div,
  654. u32 post_div)
  655. {
  656. struct drm_device *dev = crtc->dev;
  657. struct radeon_device *rdev = dev->dev_private;
  658. u8 frev, crev;
  659. int index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  660. union set_pixel_clock args;
  661. memset(&args, 0, sizeof(args));
  662. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  663. &crev))
  664. return;
  665. switch (frev) {
  666. case 1:
  667. switch (crev) {
  668. case 1:
  669. if (clock == ATOM_DISABLE)
  670. return;
  671. args.v1.usPixelClock = cpu_to_le16(clock / 10);
  672. args.v1.usRefDiv = cpu_to_le16(ref_div);
  673. args.v1.usFbDiv = cpu_to_le16(fb_div);
  674. args.v1.ucFracFbDiv = frac_fb_div;
  675. args.v1.ucPostDiv = post_div;
  676. args.v1.ucPpll = pll_id;
  677. args.v1.ucCRTC = crtc_id;
  678. args.v1.ucRefDivSrc = 1;
  679. break;
  680. case 2:
  681. args.v2.usPixelClock = cpu_to_le16(clock / 10);
  682. args.v2.usRefDiv = cpu_to_le16(ref_div);
  683. args.v2.usFbDiv = cpu_to_le16(fb_div);
  684. args.v2.ucFracFbDiv = frac_fb_div;
  685. args.v2.ucPostDiv = post_div;
  686. args.v2.ucPpll = pll_id;
  687. args.v2.ucCRTC = crtc_id;
  688. args.v2.ucRefDivSrc = 1;
  689. break;
  690. case 3:
  691. args.v3.usPixelClock = cpu_to_le16(clock / 10);
  692. args.v3.usRefDiv = cpu_to_le16(ref_div);
  693. args.v3.usFbDiv = cpu_to_le16(fb_div);
  694. args.v3.ucFracFbDiv = frac_fb_div;
  695. args.v3.ucPostDiv = post_div;
  696. args.v3.ucPpll = pll_id;
  697. args.v3.ucMiscInfo = (pll_id << 2);
  698. args.v3.ucTransmitterId = encoder_id;
  699. args.v3.ucEncoderMode = encoder_mode;
  700. break;
  701. case 5:
  702. args.v5.ucCRTC = crtc_id;
  703. args.v5.usPixelClock = cpu_to_le16(clock / 10);
  704. args.v5.ucRefDiv = ref_div;
  705. args.v5.usFbDiv = cpu_to_le16(fb_div);
  706. args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  707. args.v5.ucPostDiv = post_div;
  708. args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
  709. args.v5.ucTransmitterID = encoder_id;
  710. args.v5.ucEncoderMode = encoder_mode;
  711. args.v5.ucPpll = pll_id;
  712. break;
  713. default:
  714. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  715. return;
  716. }
  717. break;
  718. default:
  719. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  720. return;
  721. }
  722. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  723. }
  724. static void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
  725. {
  726. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  727. struct drm_device *dev = crtc->dev;
  728. struct radeon_device *rdev = dev->dev_private;
  729. struct drm_encoder *encoder = NULL;
  730. struct radeon_encoder *radeon_encoder = NULL;
  731. u32 pll_clock = mode->clock;
  732. u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
  733. struct radeon_pll *pll;
  734. u32 adjusted_clock;
  735. int encoder_mode = 0;
  736. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  737. if (encoder->crtc == crtc) {
  738. radeon_encoder = to_radeon_encoder(encoder);
  739. encoder_mode = atombios_get_encoder_mode(encoder);
  740. break;
  741. }
  742. }
  743. if (!radeon_encoder)
  744. return;
  745. switch (radeon_crtc->pll_id) {
  746. case ATOM_PPLL1:
  747. pll = &rdev->clock.p1pll;
  748. break;
  749. case ATOM_PPLL2:
  750. pll = &rdev->clock.p2pll;
  751. break;
  752. case ATOM_DCPLL:
  753. case ATOM_PPLL_INVALID:
  754. default:
  755. pll = &rdev->clock.dcpll;
  756. break;
  757. }
  758. /* adjust pixel clock as needed */
  759. adjusted_clock = atombios_adjust_pll(crtc, mode, pll);
  760. radeon_compute_pll(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
  761. &ref_div, &post_div);
  762. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  763. encoder_mode, radeon_encoder->encoder_id, mode->clock,
  764. ref_div, fb_div, frac_fb_div, post_div);
  765. }
  766. static int evergreen_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  767. struct drm_framebuffer *old_fb)
  768. {
  769. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  770. struct drm_device *dev = crtc->dev;
  771. struct radeon_device *rdev = dev->dev_private;
  772. struct radeon_framebuffer *radeon_fb;
  773. struct drm_gem_object *obj;
  774. struct radeon_bo *rbo;
  775. uint64_t fb_location;
  776. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  777. int r;
  778. /* no fb bound */
  779. if (!crtc->fb) {
  780. DRM_DEBUG_KMS("No FB bound\n");
  781. return 0;
  782. }
  783. radeon_fb = to_radeon_framebuffer(crtc->fb);
  784. /* Pin framebuffer & get tilling informations */
  785. obj = radeon_fb->obj;
  786. rbo = obj->driver_private;
  787. r = radeon_bo_reserve(rbo, false);
  788. if (unlikely(r != 0))
  789. return r;
  790. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  791. if (unlikely(r != 0)) {
  792. radeon_bo_unreserve(rbo);
  793. return -EINVAL;
  794. }
  795. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  796. radeon_bo_unreserve(rbo);
  797. switch (crtc->fb->bits_per_pixel) {
  798. case 8:
  799. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_8BPP) |
  800. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_INDEXED));
  801. break;
  802. case 15:
  803. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  804. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB1555));
  805. break;
  806. case 16:
  807. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  808. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB565));
  809. break;
  810. case 24:
  811. case 32:
  812. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
  813. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
  814. break;
  815. default:
  816. DRM_ERROR("Unsupported screen depth %d\n",
  817. crtc->fb->bits_per_pixel);
  818. return -EINVAL;
  819. }
  820. if (tiling_flags & RADEON_TILING_MACRO)
  821. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_2D_TILED_THIN1);
  822. else if (tiling_flags & RADEON_TILING_MICRO)
  823. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_1D_TILED_THIN1);
  824. switch (radeon_crtc->crtc_id) {
  825. case 0:
  826. WREG32(AVIVO_D1VGA_CONTROL, 0);
  827. break;
  828. case 1:
  829. WREG32(AVIVO_D2VGA_CONTROL, 0);
  830. break;
  831. case 2:
  832. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  833. break;
  834. case 3:
  835. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  836. break;
  837. case 4:
  838. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  839. break;
  840. case 5:
  841. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  842. break;
  843. default:
  844. break;
  845. }
  846. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  847. upper_32_bits(fb_location));
  848. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  849. upper_32_bits(fb_location));
  850. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  851. (u32)fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  852. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  853. (u32) fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  854. WREG32(EVERGREEN_GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  855. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  856. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  857. WREG32(EVERGREEN_GRPH_X_START + radeon_crtc->crtc_offset, 0);
  858. WREG32(EVERGREEN_GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  859. WREG32(EVERGREEN_GRPH_X_END + radeon_crtc->crtc_offset, crtc->fb->width);
  860. WREG32(EVERGREEN_GRPH_Y_END + radeon_crtc->crtc_offset, crtc->fb->height);
  861. fb_pitch_pixels = crtc->fb->pitch / (crtc->fb->bits_per_pixel / 8);
  862. WREG32(EVERGREEN_GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  863. WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  864. WREG32(EVERGREEN_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  865. crtc->mode.vdisplay);
  866. x &= ~3;
  867. y &= ~1;
  868. WREG32(EVERGREEN_VIEWPORT_START + radeon_crtc->crtc_offset,
  869. (x << 16) | y);
  870. WREG32(EVERGREEN_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  871. (crtc->mode.hdisplay << 16) | crtc->mode.vdisplay);
  872. if (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE)
  873. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
  874. EVERGREEN_INTERLEAVE_EN);
  875. else
  876. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  877. if (old_fb && old_fb != crtc->fb) {
  878. radeon_fb = to_radeon_framebuffer(old_fb);
  879. rbo = radeon_fb->obj->driver_private;
  880. r = radeon_bo_reserve(rbo, false);
  881. if (unlikely(r != 0))
  882. return r;
  883. radeon_bo_unpin(rbo);
  884. radeon_bo_unreserve(rbo);
  885. }
  886. /* Bytes per pixel may have changed */
  887. radeon_bandwidth_update(rdev);
  888. return 0;
  889. }
  890. static int avivo_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  891. struct drm_framebuffer *old_fb)
  892. {
  893. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  894. struct drm_device *dev = crtc->dev;
  895. struct radeon_device *rdev = dev->dev_private;
  896. struct radeon_framebuffer *radeon_fb;
  897. struct drm_gem_object *obj;
  898. struct radeon_bo *rbo;
  899. uint64_t fb_location;
  900. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  901. int r;
  902. /* no fb bound */
  903. if (!crtc->fb) {
  904. DRM_DEBUG_KMS("No FB bound\n");
  905. return 0;
  906. }
  907. radeon_fb = to_radeon_framebuffer(crtc->fb);
  908. /* Pin framebuffer & get tilling informations */
  909. obj = radeon_fb->obj;
  910. rbo = obj->driver_private;
  911. r = radeon_bo_reserve(rbo, false);
  912. if (unlikely(r != 0))
  913. return r;
  914. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  915. if (unlikely(r != 0)) {
  916. radeon_bo_unreserve(rbo);
  917. return -EINVAL;
  918. }
  919. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  920. radeon_bo_unreserve(rbo);
  921. switch (crtc->fb->bits_per_pixel) {
  922. case 8:
  923. fb_format =
  924. AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
  925. AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
  926. break;
  927. case 15:
  928. fb_format =
  929. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  930. AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
  931. break;
  932. case 16:
  933. fb_format =
  934. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  935. AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
  936. break;
  937. case 24:
  938. case 32:
  939. fb_format =
  940. AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
  941. AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
  942. break;
  943. default:
  944. DRM_ERROR("Unsupported screen depth %d\n",
  945. crtc->fb->bits_per_pixel);
  946. return -EINVAL;
  947. }
  948. if (rdev->family >= CHIP_R600) {
  949. if (tiling_flags & RADEON_TILING_MACRO)
  950. fb_format |= R600_D1GRPH_ARRAY_MODE_2D_TILED_THIN1;
  951. else if (tiling_flags & RADEON_TILING_MICRO)
  952. fb_format |= R600_D1GRPH_ARRAY_MODE_1D_TILED_THIN1;
  953. } else {
  954. if (tiling_flags & RADEON_TILING_MACRO)
  955. fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
  956. if (tiling_flags & RADEON_TILING_MICRO)
  957. fb_format |= AVIVO_D1GRPH_TILED;
  958. }
  959. if (radeon_crtc->crtc_id == 0)
  960. WREG32(AVIVO_D1VGA_CONTROL, 0);
  961. else
  962. WREG32(AVIVO_D2VGA_CONTROL, 0);
  963. if (rdev->family >= CHIP_RV770) {
  964. if (radeon_crtc->crtc_id) {
  965. WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  966. WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  967. } else {
  968. WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  969. WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  970. }
  971. }
  972. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  973. (u32) fb_location);
  974. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
  975. radeon_crtc->crtc_offset, (u32) fb_location);
  976. WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  977. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  978. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  979. WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
  980. WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  981. WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, crtc->fb->width);
  982. WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, crtc->fb->height);
  983. fb_pitch_pixels = crtc->fb->pitch / (crtc->fb->bits_per_pixel / 8);
  984. WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  985. WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  986. WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  987. crtc->mode.vdisplay);
  988. x &= ~3;
  989. y &= ~1;
  990. WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
  991. (x << 16) | y);
  992. WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  993. (crtc->mode.hdisplay << 16) | crtc->mode.vdisplay);
  994. if (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE)
  995. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  996. AVIVO_D1MODE_INTERLEAVE_EN);
  997. else
  998. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  999. if (old_fb && old_fb != crtc->fb) {
  1000. radeon_fb = to_radeon_framebuffer(old_fb);
  1001. rbo = radeon_fb->obj->driver_private;
  1002. r = radeon_bo_reserve(rbo, false);
  1003. if (unlikely(r != 0))
  1004. return r;
  1005. radeon_bo_unpin(rbo);
  1006. radeon_bo_unreserve(rbo);
  1007. }
  1008. /* Bytes per pixel may have changed */
  1009. radeon_bandwidth_update(rdev);
  1010. return 0;
  1011. }
  1012. int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  1013. struct drm_framebuffer *old_fb)
  1014. {
  1015. struct drm_device *dev = crtc->dev;
  1016. struct radeon_device *rdev = dev->dev_private;
  1017. if (ASIC_IS_DCE4(rdev))
  1018. return evergreen_crtc_set_base(crtc, x, y, old_fb);
  1019. else if (ASIC_IS_AVIVO(rdev))
  1020. return avivo_crtc_set_base(crtc, x, y, old_fb);
  1021. else
  1022. return radeon_crtc_set_base(crtc, x, y, old_fb);
  1023. }
  1024. /* properly set additional regs when using atombios */
  1025. static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
  1026. {
  1027. struct drm_device *dev = crtc->dev;
  1028. struct radeon_device *rdev = dev->dev_private;
  1029. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1030. u32 disp_merge_cntl;
  1031. switch (radeon_crtc->crtc_id) {
  1032. case 0:
  1033. disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
  1034. disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
  1035. WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
  1036. break;
  1037. case 1:
  1038. disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
  1039. disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
  1040. WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
  1041. WREG32(RADEON_FP_H2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
  1042. WREG32(RADEON_FP_V2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
  1043. break;
  1044. }
  1045. }
  1046. static int radeon_atom_pick_pll(struct drm_crtc *crtc)
  1047. {
  1048. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1049. struct drm_device *dev = crtc->dev;
  1050. struct radeon_device *rdev = dev->dev_private;
  1051. struct drm_encoder *test_encoder;
  1052. struct drm_crtc *test_crtc;
  1053. uint32_t pll_in_use = 0;
  1054. if (ASIC_IS_DCE4(rdev)) {
  1055. /* if crtc is driving DP and we have an ext clock, use that */
  1056. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1057. if (test_encoder->crtc && (test_encoder->crtc == crtc)) {
  1058. if (atombios_get_encoder_mode(test_encoder) == ATOM_ENCODER_MODE_DP) {
  1059. if (rdev->clock.dp_extclk)
  1060. return ATOM_PPLL_INVALID;
  1061. }
  1062. }
  1063. }
  1064. /* otherwise, pick one of the plls */
  1065. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  1066. struct radeon_crtc *radeon_test_crtc;
  1067. if (crtc == test_crtc)
  1068. continue;
  1069. radeon_test_crtc = to_radeon_crtc(test_crtc);
  1070. if ((radeon_test_crtc->pll_id >= ATOM_PPLL1) &&
  1071. (radeon_test_crtc->pll_id <= ATOM_PPLL2))
  1072. pll_in_use |= (1 << radeon_test_crtc->pll_id);
  1073. }
  1074. if (!(pll_in_use & 1))
  1075. return ATOM_PPLL1;
  1076. return ATOM_PPLL2;
  1077. } else
  1078. return radeon_crtc->crtc_id;
  1079. }
  1080. int atombios_crtc_mode_set(struct drm_crtc *crtc,
  1081. struct drm_display_mode *mode,
  1082. struct drm_display_mode *adjusted_mode,
  1083. int x, int y, struct drm_framebuffer *old_fb)
  1084. {
  1085. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1086. struct drm_device *dev = crtc->dev;
  1087. struct radeon_device *rdev = dev->dev_private;
  1088. /* TODO color tiling */
  1089. atombios_disable_ss(crtc);
  1090. /* always set DCPLL */
  1091. if (ASIC_IS_DCE4(rdev))
  1092. atombios_crtc_set_dcpll(crtc);
  1093. atombios_crtc_set_pll(crtc, adjusted_mode);
  1094. atombios_enable_ss(crtc);
  1095. if (ASIC_IS_AVIVO(rdev))
  1096. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1097. else {
  1098. atombios_crtc_set_timing(crtc, adjusted_mode);
  1099. if (radeon_crtc->crtc_id == 0)
  1100. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1101. radeon_legacy_atom_fixup(crtc);
  1102. }
  1103. atombios_crtc_set_base(crtc, x, y, old_fb);
  1104. atombios_overscan_setup(crtc, mode, adjusted_mode);
  1105. atombios_scaler_setup(crtc);
  1106. return 0;
  1107. }
  1108. static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
  1109. struct drm_display_mode *mode,
  1110. struct drm_display_mode *adjusted_mode)
  1111. {
  1112. struct drm_device *dev = crtc->dev;
  1113. struct radeon_device *rdev = dev->dev_private;
  1114. /* adjust pm to upcoming mode change */
  1115. radeon_pm_compute_clocks(rdev);
  1116. if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  1117. return false;
  1118. return true;
  1119. }
  1120. static void atombios_crtc_prepare(struct drm_crtc *crtc)
  1121. {
  1122. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1123. /* pick pll */
  1124. radeon_crtc->pll_id = radeon_atom_pick_pll(crtc);
  1125. atombios_lock_crtc(crtc, ATOM_ENABLE);
  1126. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1127. }
  1128. static void atombios_crtc_commit(struct drm_crtc *crtc)
  1129. {
  1130. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  1131. atombios_lock_crtc(crtc, ATOM_DISABLE);
  1132. }
  1133. static void atombios_crtc_disable(struct drm_crtc *crtc)
  1134. {
  1135. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1136. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1137. switch (radeon_crtc->pll_id) {
  1138. case ATOM_PPLL1:
  1139. case ATOM_PPLL2:
  1140. /* disable the ppll */
  1141. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  1142. 0, 0, ATOM_DISABLE, 0, 0, 0, 0);
  1143. break;
  1144. default:
  1145. break;
  1146. }
  1147. radeon_crtc->pll_id = -1;
  1148. }
  1149. static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
  1150. .dpms = atombios_crtc_dpms,
  1151. .mode_fixup = atombios_crtc_mode_fixup,
  1152. .mode_set = atombios_crtc_mode_set,
  1153. .mode_set_base = atombios_crtc_set_base,
  1154. .prepare = atombios_crtc_prepare,
  1155. .commit = atombios_crtc_commit,
  1156. .load_lut = radeon_crtc_load_lut,
  1157. .disable = atombios_crtc_disable,
  1158. };
  1159. void radeon_atombios_init_crtc(struct drm_device *dev,
  1160. struct radeon_crtc *radeon_crtc)
  1161. {
  1162. struct radeon_device *rdev = dev->dev_private;
  1163. if (ASIC_IS_DCE4(rdev)) {
  1164. switch (radeon_crtc->crtc_id) {
  1165. case 0:
  1166. default:
  1167. radeon_crtc->crtc_offset = EVERGREEN_CRTC0_REGISTER_OFFSET;
  1168. break;
  1169. case 1:
  1170. radeon_crtc->crtc_offset = EVERGREEN_CRTC1_REGISTER_OFFSET;
  1171. break;
  1172. case 2:
  1173. radeon_crtc->crtc_offset = EVERGREEN_CRTC2_REGISTER_OFFSET;
  1174. break;
  1175. case 3:
  1176. radeon_crtc->crtc_offset = EVERGREEN_CRTC3_REGISTER_OFFSET;
  1177. break;
  1178. case 4:
  1179. radeon_crtc->crtc_offset = EVERGREEN_CRTC4_REGISTER_OFFSET;
  1180. break;
  1181. case 5:
  1182. radeon_crtc->crtc_offset = EVERGREEN_CRTC5_REGISTER_OFFSET;
  1183. break;
  1184. }
  1185. } else {
  1186. if (radeon_crtc->crtc_id == 1)
  1187. radeon_crtc->crtc_offset =
  1188. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
  1189. else
  1190. radeon_crtc->crtc_offset = 0;
  1191. }
  1192. radeon_crtc->pll_id = -1;
  1193. drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
  1194. }