setup.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878
  1. /*
  2. * Architecture-specific setup.
  3. *
  4. * Copyright (C) 1998-2001, 2003-2004 Hewlett-Packard Co
  5. * David Mosberger-Tang <davidm@hpl.hp.com>
  6. * Stephane Eranian <eranian@hpl.hp.com>
  7. * Copyright (C) 2000, 2004 Intel Corp
  8. * Rohit Seth <rohit.seth@intel.com>
  9. * Suresh Siddha <suresh.b.siddha@intel.com>
  10. * Gordon Jin <gordon.jin@intel.com>
  11. * Copyright (C) 1999 VA Linux Systems
  12. * Copyright (C) 1999 Walt Drummond <drummond@valinux.com>
  13. *
  14. * 12/26/04 S.Siddha, G.Jin, R.Seth
  15. * Add multi-threading and multi-core detection
  16. * 11/12/01 D.Mosberger Convert get_cpuinfo() to seq_file based show_cpuinfo().
  17. * 04/04/00 D.Mosberger renamed cpu_initialized to cpu_online_map
  18. * 03/31/00 R.Seth cpu_initialized and current->processor fixes
  19. * 02/04/00 D.Mosberger some more get_cpuinfo fixes...
  20. * 02/01/00 R.Seth fixed get_cpuinfo for SMP
  21. * 01/07/99 S.Eranian added the support for command line argument
  22. * 06/24/99 W.Drummond added boot_cpu_data.
  23. * 05/28/05 Z. Menyhart Dynamic stride size for "flush_icache_range()"
  24. */
  25. #include <linux/config.h>
  26. #include <linux/module.h>
  27. #include <linux/init.h>
  28. #include <linux/acpi.h>
  29. #include <linux/bootmem.h>
  30. #include <linux/console.h>
  31. #include <linux/delay.h>
  32. #include <linux/kernel.h>
  33. #include <linux/reboot.h>
  34. #include <linux/sched.h>
  35. #include <linux/seq_file.h>
  36. #include <linux/string.h>
  37. #include <linux/threads.h>
  38. #include <linux/tty.h>
  39. #include <linux/serial.h>
  40. #include <linux/serial_core.h>
  41. #include <linux/efi.h>
  42. #include <linux/initrd.h>
  43. #include <linux/platform.h>
  44. #include <linux/pm.h>
  45. #include <linux/cpufreq.h>
  46. #include <asm/ia32.h>
  47. #include <asm/machvec.h>
  48. #include <asm/mca.h>
  49. #include <asm/meminit.h>
  50. #include <asm/page.h>
  51. #include <asm/patch.h>
  52. #include <asm/pgtable.h>
  53. #include <asm/processor.h>
  54. #include <asm/sal.h>
  55. #include <asm/sections.h>
  56. #include <asm/serial.h>
  57. #include <asm/setup.h>
  58. #include <asm/smp.h>
  59. #include <asm/system.h>
  60. #include <asm/unistd.h>
  61. #if defined(CONFIG_SMP) && (IA64_CPU_SIZE > PAGE_SIZE)
  62. # error "struct cpuinfo_ia64 too big!"
  63. #endif
  64. #ifdef CONFIG_SMP
  65. unsigned long __per_cpu_offset[NR_CPUS];
  66. EXPORT_SYMBOL(__per_cpu_offset);
  67. #endif
  68. DEFINE_PER_CPU(struct cpuinfo_ia64, cpu_info);
  69. DEFINE_PER_CPU(unsigned long, local_per_cpu_offset);
  70. DEFINE_PER_CPU(unsigned long, ia64_phys_stacked_size_p8);
  71. unsigned long ia64_cycles_per_usec;
  72. struct ia64_boot_param *ia64_boot_param;
  73. struct screen_info screen_info;
  74. unsigned long vga_console_iobase;
  75. unsigned long vga_console_membase;
  76. static struct resource data_resource = {
  77. .name = "Kernel data",
  78. .flags = IORESOURCE_BUSY | IORESOURCE_MEM
  79. };
  80. static struct resource code_resource = {
  81. .name = "Kernel code",
  82. .flags = IORESOURCE_BUSY | IORESOURCE_MEM
  83. };
  84. extern void efi_initialize_iomem_resources(struct resource *,
  85. struct resource *);
  86. extern char _text[], _end[], _etext[];
  87. unsigned long ia64_max_cacheline_size;
  88. int dma_get_cache_alignment(void)
  89. {
  90. return ia64_max_cacheline_size;
  91. }
  92. EXPORT_SYMBOL(dma_get_cache_alignment);
  93. unsigned long ia64_iobase; /* virtual address for I/O accesses */
  94. EXPORT_SYMBOL(ia64_iobase);
  95. struct io_space io_space[MAX_IO_SPACES];
  96. EXPORT_SYMBOL(io_space);
  97. unsigned int num_io_spaces;
  98. /*
  99. * "flush_icache_range()" needs to know what processor dependent stride size to use
  100. * when it makes i-cache(s) coherent with d-caches.
  101. */
  102. #define I_CACHE_STRIDE_SHIFT 5 /* Safest way to go: 32 bytes by 32 bytes */
  103. unsigned long ia64_i_cache_stride_shift = ~0;
  104. /*
  105. * The merge_mask variable needs to be set to (max(iommu_page_size(iommu)) - 1). This
  106. * mask specifies a mask of address bits that must be 0 in order for two buffers to be
  107. * mergeable by the I/O MMU (i.e., the end address of the first buffer and the start
  108. * address of the second buffer must be aligned to (merge_mask+1) in order to be
  109. * mergeable). By default, we assume there is no I/O MMU which can merge physically
  110. * discontiguous buffers, so we set the merge_mask to ~0UL, which corresponds to a iommu
  111. * page-size of 2^64.
  112. */
  113. unsigned long ia64_max_iommu_merge_mask = ~0UL;
  114. EXPORT_SYMBOL(ia64_max_iommu_merge_mask);
  115. /*
  116. * We use a special marker for the end of memory and it uses the extra (+1) slot
  117. */
  118. struct rsvd_region rsvd_region[IA64_MAX_RSVD_REGIONS + 1];
  119. int num_rsvd_regions;
  120. /*
  121. * Filter incoming memory segments based on the primitive map created from the boot
  122. * parameters. Segments contained in the map are removed from the memory ranges. A
  123. * caller-specified function is called with the memory ranges that remain after filtering.
  124. * This routine does not assume the incoming segments are sorted.
  125. */
  126. int
  127. filter_rsvd_memory (unsigned long start, unsigned long end, void *arg)
  128. {
  129. unsigned long range_start, range_end, prev_start;
  130. void (*func)(unsigned long, unsigned long, int);
  131. int i;
  132. #if IGNORE_PFN0
  133. if (start == PAGE_OFFSET) {
  134. printk(KERN_WARNING "warning: skipping physical page 0\n");
  135. start += PAGE_SIZE;
  136. if (start >= end) return 0;
  137. }
  138. #endif
  139. /*
  140. * lowest possible address(walker uses virtual)
  141. */
  142. prev_start = PAGE_OFFSET;
  143. func = arg;
  144. for (i = 0; i < num_rsvd_regions; ++i) {
  145. range_start = max(start, prev_start);
  146. range_end = min(end, rsvd_region[i].start);
  147. if (range_start < range_end)
  148. call_pernode_memory(__pa(range_start), range_end - range_start, func);
  149. /* nothing more available in this segment */
  150. if (range_end == end) return 0;
  151. prev_start = rsvd_region[i].end;
  152. }
  153. /* end of memory marker allows full processing inside loop body */
  154. return 0;
  155. }
  156. static void
  157. sort_regions (struct rsvd_region *rsvd_region, int max)
  158. {
  159. int j;
  160. /* simple bubble sorting */
  161. while (max--) {
  162. for (j = 0; j < max; ++j) {
  163. if (rsvd_region[j].start > rsvd_region[j+1].start) {
  164. struct rsvd_region tmp;
  165. tmp = rsvd_region[j];
  166. rsvd_region[j] = rsvd_region[j + 1];
  167. rsvd_region[j + 1] = tmp;
  168. }
  169. }
  170. }
  171. }
  172. /*
  173. * Request address space for all standard resources
  174. */
  175. static int __init register_memory(void)
  176. {
  177. code_resource.start = ia64_tpa(_text);
  178. code_resource.end = ia64_tpa(_etext) - 1;
  179. data_resource.start = ia64_tpa(_etext);
  180. data_resource.end = ia64_tpa(_end) - 1;
  181. efi_initialize_iomem_resources(&code_resource, &data_resource);
  182. return 0;
  183. }
  184. __initcall(register_memory);
  185. /**
  186. * reserve_memory - setup reserved memory areas
  187. *
  188. * Setup the reserved memory areas set aside for the boot parameters,
  189. * initrd, etc. There are currently %IA64_MAX_RSVD_REGIONS defined,
  190. * see include/asm-ia64/meminit.h if you need to define more.
  191. */
  192. void
  193. reserve_memory (void)
  194. {
  195. int n = 0;
  196. /*
  197. * none of the entries in this table overlap
  198. */
  199. rsvd_region[n].start = (unsigned long) ia64_boot_param;
  200. rsvd_region[n].end = rsvd_region[n].start + sizeof(*ia64_boot_param);
  201. n++;
  202. rsvd_region[n].start = (unsigned long) __va(ia64_boot_param->efi_memmap);
  203. rsvd_region[n].end = rsvd_region[n].start + ia64_boot_param->efi_memmap_size;
  204. n++;
  205. rsvd_region[n].start = (unsigned long) __va(ia64_boot_param->command_line);
  206. rsvd_region[n].end = (rsvd_region[n].start
  207. + strlen(__va(ia64_boot_param->command_line)) + 1);
  208. n++;
  209. rsvd_region[n].start = (unsigned long) ia64_imva((void *)KERNEL_START);
  210. rsvd_region[n].end = (unsigned long) ia64_imva(_end);
  211. n++;
  212. #ifdef CONFIG_BLK_DEV_INITRD
  213. if (ia64_boot_param->initrd_start) {
  214. rsvd_region[n].start = (unsigned long)__va(ia64_boot_param->initrd_start);
  215. rsvd_region[n].end = rsvd_region[n].start + ia64_boot_param->initrd_size;
  216. n++;
  217. }
  218. #endif
  219. efi_memmap_init(&rsvd_region[n].start, &rsvd_region[n].end);
  220. n++;
  221. /* end of memory marker */
  222. rsvd_region[n].start = ~0UL;
  223. rsvd_region[n].end = ~0UL;
  224. n++;
  225. num_rsvd_regions = n;
  226. sort_regions(rsvd_region, num_rsvd_regions);
  227. }
  228. /**
  229. * find_initrd - get initrd parameters from the boot parameter structure
  230. *
  231. * Grab the initrd start and end from the boot parameter struct given us by
  232. * the boot loader.
  233. */
  234. void
  235. find_initrd (void)
  236. {
  237. #ifdef CONFIG_BLK_DEV_INITRD
  238. if (ia64_boot_param->initrd_start) {
  239. initrd_start = (unsigned long)__va(ia64_boot_param->initrd_start);
  240. initrd_end = initrd_start+ia64_boot_param->initrd_size;
  241. printk(KERN_INFO "Initial ramdisk at: 0x%lx (%lu bytes)\n",
  242. initrd_start, ia64_boot_param->initrd_size);
  243. }
  244. #endif
  245. }
  246. static void __init
  247. io_port_init (void)
  248. {
  249. unsigned long phys_iobase;
  250. /*
  251. * Set `iobase' based on the EFI memory map or, failing that, the
  252. * value firmware left in ar.k0.
  253. *
  254. * Note that in ia32 mode, IN/OUT instructions use ar.k0 to compute
  255. * the port's virtual address, so ia32_load_state() loads it with a
  256. * user virtual address. But in ia64 mode, glibc uses the
  257. * *physical* address in ar.k0 to mmap the appropriate area from
  258. * /dev/mem, and the inX()/outX() interfaces use MMIO. In both
  259. * cases, user-mode can only use the legacy 0-64K I/O port space.
  260. *
  261. * ar.k0 is not involved in kernel I/O port accesses, which can use
  262. * any of the I/O port spaces and are done via MMIO using the
  263. * virtual mmio_base from the appropriate io_space[].
  264. */
  265. phys_iobase = efi_get_iobase();
  266. if (!phys_iobase) {
  267. phys_iobase = ia64_get_kr(IA64_KR_IO_BASE);
  268. printk(KERN_INFO "No I/O port range found in EFI memory map, "
  269. "falling back to AR.KR0 (0x%lx)\n", phys_iobase);
  270. }
  271. ia64_iobase = (unsigned long) ioremap(phys_iobase, 0);
  272. ia64_set_kr(IA64_KR_IO_BASE, __pa(ia64_iobase));
  273. /* setup legacy IO port space */
  274. io_space[0].mmio_base = ia64_iobase;
  275. io_space[0].sparse = 1;
  276. num_io_spaces = 1;
  277. }
  278. /**
  279. * early_console_setup - setup debugging console
  280. *
  281. * Consoles started here require little enough setup that we can start using
  282. * them very early in the boot process, either right after the machine
  283. * vector initialization, or even before if the drivers can detect their hw.
  284. *
  285. * Returns non-zero if a console couldn't be setup.
  286. */
  287. static inline int __init
  288. early_console_setup (char *cmdline)
  289. {
  290. int earlycons = 0;
  291. #ifdef CONFIG_SERIAL_SGI_L1_CONSOLE
  292. {
  293. extern int sn_serial_console_early_setup(void);
  294. if (!sn_serial_console_early_setup())
  295. earlycons++;
  296. }
  297. #endif
  298. #ifdef CONFIG_EFI_PCDP
  299. if (!efi_setup_pcdp_console(cmdline))
  300. earlycons++;
  301. #endif
  302. #ifdef CONFIG_SERIAL_8250_CONSOLE
  303. if (!early_serial_console_init(cmdline))
  304. earlycons++;
  305. #endif
  306. return (earlycons) ? 0 : -1;
  307. }
  308. static inline void
  309. mark_bsp_online (void)
  310. {
  311. #ifdef CONFIG_SMP
  312. /* If we register an early console, allow CPU 0 to printk */
  313. cpu_set(smp_processor_id(), cpu_online_map);
  314. #endif
  315. }
  316. #ifdef CONFIG_SMP
  317. static void
  318. check_for_logical_procs (void)
  319. {
  320. pal_logical_to_physical_t info;
  321. s64 status;
  322. status = ia64_pal_logical_to_phys(0, &info);
  323. if (status == -1) {
  324. printk(KERN_INFO "No logical to physical processor mapping "
  325. "available\n");
  326. return;
  327. }
  328. if (status) {
  329. printk(KERN_ERR "ia64_pal_logical_to_phys failed with %ld\n",
  330. status);
  331. return;
  332. }
  333. /*
  334. * Total number of siblings that BSP has. Though not all of them
  335. * may have booted successfully. The correct number of siblings
  336. * booted is in info.overview_num_log.
  337. */
  338. smp_num_siblings = info.overview_tpc;
  339. smp_num_cpucores = info.overview_cpp;
  340. }
  341. #endif
  342. void __init
  343. setup_arch (char **cmdline_p)
  344. {
  345. unw_init();
  346. ia64_patch_vtop((u64) __start___vtop_patchlist, (u64) __end___vtop_patchlist);
  347. *cmdline_p = __va(ia64_boot_param->command_line);
  348. strlcpy(saved_command_line, *cmdline_p, COMMAND_LINE_SIZE);
  349. efi_init();
  350. io_port_init();
  351. #ifdef CONFIG_IA64_GENERIC
  352. {
  353. const char *mvec_name = strstr (*cmdline_p, "machvec=");
  354. char str[64];
  355. if (mvec_name) {
  356. const char *end;
  357. size_t len;
  358. mvec_name += 8;
  359. end = strchr (mvec_name, ' ');
  360. if (end)
  361. len = end - mvec_name;
  362. else
  363. len = strlen (mvec_name);
  364. len = min(len, sizeof (str) - 1);
  365. strncpy (str, mvec_name, len);
  366. str[len] = '\0';
  367. mvec_name = str;
  368. } else
  369. mvec_name = acpi_get_sysname();
  370. machvec_init(mvec_name);
  371. }
  372. #endif
  373. if (early_console_setup(*cmdline_p) == 0)
  374. mark_bsp_online();
  375. #ifdef CONFIG_ACPI
  376. /* Initialize the ACPI boot-time table parser */
  377. acpi_table_init();
  378. # ifdef CONFIG_ACPI_NUMA
  379. acpi_numa_init();
  380. # endif
  381. #else
  382. # ifdef CONFIG_SMP
  383. smp_build_cpu_map(); /* happens, e.g., with the Ski simulator */
  384. # endif
  385. #endif /* CONFIG_APCI_BOOT */
  386. find_memory();
  387. /* process SAL system table: */
  388. ia64_sal_init(efi.sal_systab);
  389. #ifdef CONFIG_SMP
  390. cpu_physical_id(0) = hard_smp_processor_id();
  391. cpu_set(0, cpu_sibling_map[0]);
  392. cpu_set(0, cpu_core_map[0]);
  393. check_for_logical_procs();
  394. if (smp_num_cpucores > 1)
  395. printk(KERN_INFO
  396. "cpu package is Multi-Core capable: number of cores=%d\n",
  397. smp_num_cpucores);
  398. if (smp_num_siblings > 1)
  399. printk(KERN_INFO
  400. "cpu package is Multi-Threading capable: number of siblings=%d\n",
  401. smp_num_siblings);
  402. #endif
  403. cpu_init(); /* initialize the bootstrap CPU */
  404. mmu_context_init(); /* initialize context_id bitmap */
  405. #ifdef CONFIG_ACPI
  406. acpi_boot_init();
  407. #endif
  408. #ifdef CONFIG_VT
  409. if (!conswitchp) {
  410. # if defined(CONFIG_DUMMY_CONSOLE)
  411. conswitchp = &dummy_con;
  412. # endif
  413. # if defined(CONFIG_VGA_CONSOLE)
  414. /*
  415. * Non-legacy systems may route legacy VGA MMIO range to system
  416. * memory. vga_con probes the MMIO hole, so memory looks like
  417. * a VGA device to it. The EFI memory map can tell us if it's
  418. * memory so we can avoid this problem.
  419. */
  420. if (efi_mem_type(0xA0000) != EFI_CONVENTIONAL_MEMORY)
  421. conswitchp = &vga_con;
  422. # endif
  423. }
  424. #endif
  425. /* enable IA-64 Machine Check Abort Handling unless disabled */
  426. if (!strstr(saved_command_line, "nomca"))
  427. ia64_mca_init();
  428. platform_setup(cmdline_p);
  429. paging_init();
  430. }
  431. /*
  432. * Display cpu info for all cpu's.
  433. */
  434. static int
  435. show_cpuinfo (struct seq_file *m, void *v)
  436. {
  437. #ifdef CONFIG_SMP
  438. # define lpj c->loops_per_jiffy
  439. # define cpunum c->cpu
  440. #else
  441. # define lpj loops_per_jiffy
  442. # define cpunum 0
  443. #endif
  444. static struct {
  445. unsigned long mask;
  446. const char *feature_name;
  447. } feature_bits[] = {
  448. { 1UL << 0, "branchlong" },
  449. { 1UL << 1, "spontaneous deferral"},
  450. { 1UL << 2, "16-byte atomic ops" }
  451. };
  452. char family[32], features[128], *cp, sep;
  453. struct cpuinfo_ia64 *c = v;
  454. unsigned long mask;
  455. unsigned int proc_freq;
  456. int i;
  457. mask = c->features;
  458. switch (c->family) {
  459. case 0x07: memcpy(family, "Itanium", 8); break;
  460. case 0x1f: memcpy(family, "Itanium 2", 10); break;
  461. default: sprintf(family, "%u", c->family); break;
  462. }
  463. /* build the feature string: */
  464. memcpy(features, " standard", 10);
  465. cp = features;
  466. sep = 0;
  467. for (i = 0; i < (int) ARRAY_SIZE(feature_bits); ++i) {
  468. if (mask & feature_bits[i].mask) {
  469. if (sep)
  470. *cp++ = sep;
  471. sep = ',';
  472. *cp++ = ' ';
  473. strcpy(cp, feature_bits[i].feature_name);
  474. cp += strlen(feature_bits[i].feature_name);
  475. mask &= ~feature_bits[i].mask;
  476. }
  477. }
  478. if (mask) {
  479. /* print unknown features as a hex value: */
  480. if (sep)
  481. *cp++ = sep;
  482. sprintf(cp, " 0x%lx", mask);
  483. }
  484. proc_freq = cpufreq_quick_get(cpunum);
  485. if (!proc_freq)
  486. proc_freq = c->proc_freq / 1000;
  487. seq_printf(m,
  488. "processor : %d\n"
  489. "vendor : %s\n"
  490. "arch : IA-64\n"
  491. "family : %s\n"
  492. "model : %u\n"
  493. "revision : %u\n"
  494. "archrev : %u\n"
  495. "features :%s\n" /* don't change this---it _is_ right! */
  496. "cpu number : %lu\n"
  497. "cpu regs : %u\n"
  498. "cpu MHz : %lu.%06lu\n"
  499. "itc MHz : %lu.%06lu\n"
  500. "BogoMIPS : %lu.%02lu\n",
  501. cpunum, c->vendor, family, c->model, c->revision, c->archrev,
  502. features, c->ppn, c->number,
  503. proc_freq / 1000, proc_freq % 1000,
  504. c->itc_freq / 1000000, c->itc_freq % 1000000,
  505. lpj*HZ/500000, (lpj*HZ/5000) % 100);
  506. #ifdef CONFIG_SMP
  507. seq_printf(m, "siblings : %u\n", cpus_weight(cpu_core_map[cpunum]));
  508. if (c->threads_per_core > 1 || c->cores_per_socket > 1)
  509. seq_printf(m,
  510. "physical id: %u\n"
  511. "core id : %u\n"
  512. "thread id : %u\n",
  513. c->socket_id, c->core_id, c->thread_id);
  514. #endif
  515. seq_printf(m,"\n");
  516. return 0;
  517. }
  518. static void *
  519. c_start (struct seq_file *m, loff_t *pos)
  520. {
  521. #ifdef CONFIG_SMP
  522. while (*pos < NR_CPUS && !cpu_isset(*pos, cpu_online_map))
  523. ++*pos;
  524. #endif
  525. return *pos < NR_CPUS ? cpu_data(*pos) : NULL;
  526. }
  527. static void *
  528. c_next (struct seq_file *m, void *v, loff_t *pos)
  529. {
  530. ++*pos;
  531. return c_start(m, pos);
  532. }
  533. static void
  534. c_stop (struct seq_file *m, void *v)
  535. {
  536. }
  537. struct seq_operations cpuinfo_op = {
  538. .start = c_start,
  539. .next = c_next,
  540. .stop = c_stop,
  541. .show = show_cpuinfo
  542. };
  543. void
  544. identify_cpu (struct cpuinfo_ia64 *c)
  545. {
  546. union {
  547. unsigned long bits[5];
  548. struct {
  549. /* id 0 & 1: */
  550. char vendor[16];
  551. /* id 2 */
  552. u64 ppn; /* processor serial number */
  553. /* id 3: */
  554. unsigned number : 8;
  555. unsigned revision : 8;
  556. unsigned model : 8;
  557. unsigned family : 8;
  558. unsigned archrev : 8;
  559. unsigned reserved : 24;
  560. /* id 4: */
  561. u64 features;
  562. } field;
  563. } cpuid;
  564. pal_vm_info_1_u_t vm1;
  565. pal_vm_info_2_u_t vm2;
  566. pal_status_t status;
  567. unsigned long impl_va_msb = 50, phys_addr_size = 44; /* Itanium defaults */
  568. int i;
  569. for (i = 0; i < 5; ++i)
  570. cpuid.bits[i] = ia64_get_cpuid(i);
  571. memcpy(c->vendor, cpuid.field.vendor, 16);
  572. #ifdef CONFIG_SMP
  573. c->cpu = smp_processor_id();
  574. /* below default values will be overwritten by identify_siblings()
  575. * for Multi-Threading/Multi-Core capable cpu's
  576. */
  577. c->threads_per_core = c->cores_per_socket = c->num_log = 1;
  578. c->socket_id = -1;
  579. identify_siblings(c);
  580. #endif
  581. c->ppn = cpuid.field.ppn;
  582. c->number = cpuid.field.number;
  583. c->revision = cpuid.field.revision;
  584. c->model = cpuid.field.model;
  585. c->family = cpuid.field.family;
  586. c->archrev = cpuid.field.archrev;
  587. c->features = cpuid.field.features;
  588. status = ia64_pal_vm_summary(&vm1, &vm2);
  589. if (status == PAL_STATUS_SUCCESS) {
  590. impl_va_msb = vm2.pal_vm_info_2_s.impl_va_msb;
  591. phys_addr_size = vm1.pal_vm_info_1_s.phys_add_size;
  592. }
  593. c->unimpl_va_mask = ~((7L<<61) | ((1L << (impl_va_msb + 1)) - 1));
  594. c->unimpl_pa_mask = ~((1L<<63) | ((1L << phys_addr_size) - 1));
  595. }
  596. void
  597. setup_per_cpu_areas (void)
  598. {
  599. /* start_kernel() requires this... */
  600. }
  601. /*
  602. * Calculate the max. cache line size.
  603. *
  604. * In addition, the minimum of the i-cache stride sizes is calculated for
  605. * "flush_icache_range()".
  606. */
  607. static void
  608. get_max_cacheline_size (void)
  609. {
  610. unsigned long line_size, max = 1;
  611. u64 l, levels, unique_caches;
  612. pal_cache_config_info_t cci;
  613. s64 status;
  614. status = ia64_pal_cache_summary(&levels, &unique_caches);
  615. if (status != 0) {
  616. printk(KERN_ERR "%s: ia64_pal_cache_summary() failed (status=%ld)\n",
  617. __FUNCTION__, status);
  618. max = SMP_CACHE_BYTES;
  619. /* Safest setup for "flush_icache_range()" */
  620. ia64_i_cache_stride_shift = I_CACHE_STRIDE_SHIFT;
  621. goto out;
  622. }
  623. for (l = 0; l < levels; ++l) {
  624. status = ia64_pal_cache_config_info(l, /* cache_type (data_or_unified)= */ 2,
  625. &cci);
  626. if (status != 0) {
  627. printk(KERN_ERR
  628. "%s: ia64_pal_cache_config_info(l=%lu, 2) failed (status=%ld)\n",
  629. __FUNCTION__, l, status);
  630. max = SMP_CACHE_BYTES;
  631. /* The safest setup for "flush_icache_range()" */
  632. cci.pcci_stride = I_CACHE_STRIDE_SHIFT;
  633. cci.pcci_unified = 1;
  634. }
  635. line_size = 1 << cci.pcci_line_size;
  636. if (line_size > max)
  637. max = line_size;
  638. if (!cci.pcci_unified) {
  639. status = ia64_pal_cache_config_info(l,
  640. /* cache_type (instruction)= */ 1,
  641. &cci);
  642. if (status != 0) {
  643. printk(KERN_ERR
  644. "%s: ia64_pal_cache_config_info(l=%lu, 1) failed (status=%ld)\n",
  645. __FUNCTION__, l, status);
  646. /* The safest setup for "flush_icache_range()" */
  647. cci.pcci_stride = I_CACHE_STRIDE_SHIFT;
  648. }
  649. }
  650. if (cci.pcci_stride < ia64_i_cache_stride_shift)
  651. ia64_i_cache_stride_shift = cci.pcci_stride;
  652. }
  653. out:
  654. if (max > ia64_max_cacheline_size)
  655. ia64_max_cacheline_size = max;
  656. }
  657. /*
  658. * cpu_init() initializes state that is per-CPU. This function acts
  659. * as a 'CPU state barrier', nothing should get across.
  660. */
  661. void
  662. cpu_init (void)
  663. {
  664. extern void __devinit ia64_mmu_init (void *);
  665. unsigned long num_phys_stacked;
  666. pal_vm_info_2_u_t vmi;
  667. unsigned int max_ctx;
  668. struct cpuinfo_ia64 *cpu_info;
  669. void *cpu_data;
  670. cpu_data = per_cpu_init();
  671. /*
  672. * We set ar.k3 so that assembly code in MCA handler can compute
  673. * physical addresses of per cpu variables with a simple:
  674. * phys = ar.k3 + &per_cpu_var
  675. */
  676. ia64_set_kr(IA64_KR_PER_CPU_DATA,
  677. ia64_tpa(cpu_data) - (long) __per_cpu_start);
  678. get_max_cacheline_size();
  679. /*
  680. * We can't pass "local_cpu_data" to identify_cpu() because we haven't called
  681. * ia64_mmu_init() yet. And we can't call ia64_mmu_init() first because it
  682. * depends on the data returned by identify_cpu(). We break the dependency by
  683. * accessing cpu_data() through the canonical per-CPU address.
  684. */
  685. cpu_info = cpu_data + ((char *) &__ia64_per_cpu_var(cpu_info) - __per_cpu_start);
  686. identify_cpu(cpu_info);
  687. #ifdef CONFIG_MCKINLEY
  688. {
  689. # define FEATURE_SET 16
  690. struct ia64_pal_retval iprv;
  691. if (cpu_info->family == 0x1f) {
  692. PAL_CALL_PHYS(iprv, PAL_PROC_GET_FEATURES, 0, FEATURE_SET, 0);
  693. if ((iprv.status == 0) && (iprv.v0 & 0x80) && (iprv.v2 & 0x80))
  694. PAL_CALL_PHYS(iprv, PAL_PROC_SET_FEATURES,
  695. (iprv.v1 | 0x80), FEATURE_SET, 0);
  696. }
  697. }
  698. #endif
  699. /* Clear the stack memory reserved for pt_regs: */
  700. memset(ia64_task_regs(current), 0, sizeof(struct pt_regs));
  701. ia64_set_kr(IA64_KR_FPU_OWNER, 0);
  702. /*
  703. * Initialize the page-table base register to a global
  704. * directory with all zeroes. This ensure that we can handle
  705. * TLB-misses to user address-space even before we created the
  706. * first user address-space. This may happen, e.g., due to
  707. * aggressive use of lfetch.fault.
  708. */
  709. ia64_set_kr(IA64_KR_PT_BASE, __pa(ia64_imva(empty_zero_page)));
  710. /*
  711. * Initialize default control register to defer speculative faults except
  712. * for those arising from TLB misses, which are not deferred. The
  713. * kernel MUST NOT depend on a particular setting of these bits (in other words,
  714. * the kernel must have recovery code for all speculative accesses). Turn on
  715. * dcr.lc as per recommendation by the architecture team. Most IA-32 apps
  716. * shouldn't be affected by this (moral: keep your ia32 locks aligned and you'll
  717. * be fine).
  718. */
  719. ia64_setreg(_IA64_REG_CR_DCR, ( IA64_DCR_DP | IA64_DCR_DK | IA64_DCR_DX | IA64_DCR_DR
  720. | IA64_DCR_DA | IA64_DCR_DD | IA64_DCR_LC));
  721. atomic_inc(&init_mm.mm_count);
  722. current->active_mm = &init_mm;
  723. if (current->mm)
  724. BUG();
  725. ia64_mmu_init(ia64_imva(cpu_data));
  726. ia64_mca_cpu_init(ia64_imva(cpu_data));
  727. #ifdef CONFIG_IA32_SUPPORT
  728. ia32_cpu_init();
  729. #endif
  730. /* Clear ITC to eliminiate sched_clock() overflows in human time. */
  731. ia64_set_itc(0);
  732. /* disable all local interrupt sources: */
  733. ia64_set_itv(1 << 16);
  734. ia64_set_lrr0(1 << 16);
  735. ia64_set_lrr1(1 << 16);
  736. ia64_setreg(_IA64_REG_CR_PMV, 1 << 16);
  737. ia64_setreg(_IA64_REG_CR_CMCV, 1 << 16);
  738. /* clear TPR & XTP to enable all interrupt classes: */
  739. ia64_setreg(_IA64_REG_CR_TPR, 0);
  740. #ifdef CONFIG_SMP
  741. normal_xtp();
  742. #endif
  743. /* set ia64_ctx.max_rid to the maximum RID that is supported by all CPUs: */
  744. if (ia64_pal_vm_summary(NULL, &vmi) == 0)
  745. max_ctx = (1U << (vmi.pal_vm_info_2_s.rid_size - 3)) - 1;
  746. else {
  747. printk(KERN_WARNING "cpu_init: PAL VM summary failed, assuming 18 RID bits\n");
  748. max_ctx = (1U << 15) - 1; /* use architected minimum */
  749. }
  750. while (max_ctx < ia64_ctx.max_ctx) {
  751. unsigned int old = ia64_ctx.max_ctx;
  752. if (cmpxchg(&ia64_ctx.max_ctx, old, max_ctx) == old)
  753. break;
  754. }
  755. if (ia64_pal_rse_info(&num_phys_stacked, NULL) != 0) {
  756. printk(KERN_WARNING "cpu_init: PAL RSE info failed; assuming 96 physical "
  757. "stacked regs\n");
  758. num_phys_stacked = 96;
  759. }
  760. /* size of physical stacked register partition plus 8 bytes: */
  761. __get_cpu_var(ia64_phys_stacked_size_p8) = num_phys_stacked*8 + 8;
  762. platform_cpu_init();
  763. pm_idle = default_idle;
  764. }
  765. void
  766. check_bugs (void)
  767. {
  768. ia64_patch_mckinley_e9((unsigned long) __start___mckinley_e9_bundles,
  769. (unsigned long) __end___mckinley_e9_bundles);
  770. }