mce.c 53 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354
  1. /*
  2. * Machine check handler.
  3. *
  4. * K8 parts Copyright 2002,2003 Andi Kleen, SuSE Labs.
  5. * Rest from unknown author(s).
  6. * 2004 Andi Kleen. Rewrote most of it.
  7. * Copyright 2008 Intel Corporation
  8. * Author: Andi Kleen
  9. */
  10. #include <linux/thread_info.h>
  11. #include <linux/capability.h>
  12. #include <linux/miscdevice.h>
  13. #include <linux/ratelimit.h>
  14. #include <linux/kallsyms.h>
  15. #include <linux/rcupdate.h>
  16. #include <linux/kobject.h>
  17. #include <linux/uaccess.h>
  18. #include <linux/kdebug.h>
  19. #include <linux/kernel.h>
  20. #include <linux/percpu.h>
  21. #include <linux/string.h>
  22. #include <linux/device.h>
  23. #include <linux/syscore_ops.h>
  24. #include <linux/delay.h>
  25. #include <linux/ctype.h>
  26. #include <linux/sched.h>
  27. #include <linux/sysfs.h>
  28. #include <linux/types.h>
  29. #include <linux/slab.h>
  30. #include <linux/init.h>
  31. #include <linux/kmod.h>
  32. #include <linux/poll.h>
  33. #include <linux/nmi.h>
  34. #include <linux/cpu.h>
  35. #include <linux/smp.h>
  36. #include <linux/fs.h>
  37. #include <linux/mm.h>
  38. #include <linux/debugfs.h>
  39. #include <linux/irq_work.h>
  40. #include <linux/export.h>
  41. #include <asm/processor.h>
  42. #include <asm/mce.h>
  43. #include <asm/msr.h>
  44. #include "mce-internal.h"
  45. static DEFINE_MUTEX(mce_chrdev_read_mutex);
  46. #define rcu_dereference_check_mce(p) \
  47. rcu_dereference_index_check((p), \
  48. rcu_read_lock_sched_held() || \
  49. lockdep_is_held(&mce_chrdev_read_mutex))
  50. #define CREATE_TRACE_POINTS
  51. #include <trace/events/mce.h>
  52. int mce_disabled __read_mostly;
  53. #define MISC_MCELOG_MINOR 227
  54. #define SPINUNIT 100 /* 100ns */
  55. atomic_t mce_entry;
  56. DEFINE_PER_CPU(unsigned, mce_exception_count);
  57. /*
  58. * Tolerant levels:
  59. * 0: always panic on uncorrected errors, log corrected errors
  60. * 1: panic or SIGBUS on uncorrected errors, log corrected errors
  61. * 2: SIGBUS or log uncorrected errors (if possible), log corrected errors
  62. * 3: never panic or SIGBUS, log all errors (for testing only)
  63. */
  64. static int tolerant __read_mostly = 1;
  65. static int banks __read_mostly;
  66. static int rip_msr __read_mostly;
  67. static int mce_bootlog __read_mostly = -1;
  68. static int monarch_timeout __read_mostly = -1;
  69. static int mce_panic_timeout __read_mostly;
  70. static int mce_dont_log_ce __read_mostly;
  71. int mce_cmci_disabled __read_mostly;
  72. int mce_ignore_ce __read_mostly;
  73. int mce_ser __read_mostly;
  74. struct mce_bank *mce_banks __read_mostly;
  75. /* User mode helper program triggered by machine check event */
  76. static unsigned long mce_need_notify;
  77. static char mce_helper[128];
  78. static char *mce_helper_argv[2] = { mce_helper, NULL };
  79. static DECLARE_WAIT_QUEUE_HEAD(mce_chrdev_wait);
  80. static DEFINE_PER_CPU(struct mce, mces_seen);
  81. static int cpu_missing;
  82. /* MCA banks polled by the period polling timer for corrected events */
  83. DEFINE_PER_CPU(mce_banks_t, mce_poll_banks) = {
  84. [0 ... BITS_TO_LONGS(MAX_NR_BANKS)-1] = ~0UL
  85. };
  86. static DEFINE_PER_CPU(struct work_struct, mce_work);
  87. /*
  88. * CPU/chipset specific EDAC code can register a notifier call here to print
  89. * MCE errors in a human-readable form.
  90. */
  91. ATOMIC_NOTIFIER_HEAD(x86_mce_decoder_chain);
  92. /* Do initial initialization of a struct mce */
  93. void mce_setup(struct mce *m)
  94. {
  95. memset(m, 0, sizeof(struct mce));
  96. m->cpu = m->extcpu = smp_processor_id();
  97. rdtscll(m->tsc);
  98. /* We hope get_seconds stays lockless */
  99. m->time = get_seconds();
  100. m->cpuvendor = boot_cpu_data.x86_vendor;
  101. m->cpuid = cpuid_eax(1);
  102. m->socketid = cpu_data(m->extcpu).phys_proc_id;
  103. m->apicid = cpu_data(m->extcpu).initial_apicid;
  104. rdmsrl(MSR_IA32_MCG_CAP, m->mcgcap);
  105. }
  106. DEFINE_PER_CPU(struct mce, injectm);
  107. EXPORT_PER_CPU_SYMBOL_GPL(injectm);
  108. /*
  109. * Lockless MCE logging infrastructure.
  110. * This avoids deadlocks on printk locks without having to break locks. Also
  111. * separate MCEs from kernel messages to avoid bogus bug reports.
  112. */
  113. static struct mce_log mcelog = {
  114. .signature = MCE_LOG_SIGNATURE,
  115. .len = MCE_LOG_LEN,
  116. .recordlen = sizeof(struct mce),
  117. };
  118. void mce_log(struct mce *mce)
  119. {
  120. unsigned next, entry;
  121. int ret = 0;
  122. /* Emit the trace record: */
  123. trace_mce_record(mce);
  124. ret = atomic_notifier_call_chain(&x86_mce_decoder_chain, 0, mce);
  125. if (ret == NOTIFY_STOP)
  126. return;
  127. mce->finished = 0;
  128. wmb();
  129. for (;;) {
  130. entry = rcu_dereference_check_mce(mcelog.next);
  131. for (;;) {
  132. /*
  133. * When the buffer fills up discard new entries.
  134. * Assume that the earlier errors are the more
  135. * interesting ones:
  136. */
  137. if (entry >= MCE_LOG_LEN) {
  138. set_bit(MCE_OVERFLOW,
  139. (unsigned long *)&mcelog.flags);
  140. return;
  141. }
  142. /* Old left over entry. Skip: */
  143. if (mcelog.entry[entry].finished) {
  144. entry++;
  145. continue;
  146. }
  147. break;
  148. }
  149. smp_rmb();
  150. next = entry + 1;
  151. if (cmpxchg(&mcelog.next, entry, next) == entry)
  152. break;
  153. }
  154. memcpy(mcelog.entry + entry, mce, sizeof(struct mce));
  155. wmb();
  156. mcelog.entry[entry].finished = 1;
  157. wmb();
  158. mce->finished = 1;
  159. set_bit(0, &mce_need_notify);
  160. }
  161. static void drain_mcelog_buffer(void)
  162. {
  163. unsigned int next, i, prev = 0;
  164. next = ACCESS_ONCE(mcelog.next);
  165. do {
  166. struct mce *m;
  167. /* drain what was logged during boot */
  168. for (i = prev; i < next; i++) {
  169. unsigned long start = jiffies;
  170. unsigned retries = 1;
  171. m = &mcelog.entry[i];
  172. while (!m->finished) {
  173. if (time_after_eq(jiffies, start + 2*retries))
  174. retries++;
  175. cpu_relax();
  176. if (!m->finished && retries >= 4) {
  177. pr_err("MCE: skipping error being logged currently!\n");
  178. break;
  179. }
  180. }
  181. smp_rmb();
  182. atomic_notifier_call_chain(&x86_mce_decoder_chain, 0, m);
  183. }
  184. memset(mcelog.entry + prev, 0, (next - prev) * sizeof(*m));
  185. prev = next;
  186. next = cmpxchg(&mcelog.next, prev, 0);
  187. } while (next != prev);
  188. }
  189. void mce_register_decode_chain(struct notifier_block *nb)
  190. {
  191. atomic_notifier_chain_register(&x86_mce_decoder_chain, nb);
  192. drain_mcelog_buffer();
  193. }
  194. EXPORT_SYMBOL_GPL(mce_register_decode_chain);
  195. void mce_unregister_decode_chain(struct notifier_block *nb)
  196. {
  197. atomic_notifier_chain_unregister(&x86_mce_decoder_chain, nb);
  198. }
  199. EXPORT_SYMBOL_GPL(mce_unregister_decode_chain);
  200. static void print_mce(struct mce *m)
  201. {
  202. int ret = 0;
  203. pr_emerg(HW_ERR "CPU %d: Machine Check Exception: %Lx Bank %d: %016Lx\n",
  204. m->extcpu, m->mcgstatus, m->bank, m->status);
  205. if (m->ip) {
  206. pr_emerg(HW_ERR "RIP%s %02x:<%016Lx> ",
  207. !(m->mcgstatus & MCG_STATUS_EIPV) ? " !INEXACT!" : "",
  208. m->cs, m->ip);
  209. if (m->cs == __KERNEL_CS)
  210. print_symbol("{%s}", m->ip);
  211. pr_cont("\n");
  212. }
  213. pr_emerg(HW_ERR "TSC %llx ", m->tsc);
  214. if (m->addr)
  215. pr_cont("ADDR %llx ", m->addr);
  216. if (m->misc)
  217. pr_cont("MISC %llx ", m->misc);
  218. pr_cont("\n");
  219. /*
  220. * Note this output is parsed by external tools and old fields
  221. * should not be changed.
  222. */
  223. pr_emerg(HW_ERR "PROCESSOR %u:%x TIME %llu SOCKET %u APIC %x microcode %x\n",
  224. m->cpuvendor, m->cpuid, m->time, m->socketid, m->apicid,
  225. cpu_data(m->extcpu).microcode);
  226. /*
  227. * Print out human-readable details about the MCE error,
  228. * (if the CPU has an implementation for that)
  229. */
  230. ret = atomic_notifier_call_chain(&x86_mce_decoder_chain, 0, m);
  231. if (ret == NOTIFY_STOP)
  232. return;
  233. pr_emerg_ratelimited(HW_ERR "Run the above through 'mcelog --ascii'\n");
  234. }
  235. #define PANIC_TIMEOUT 5 /* 5 seconds */
  236. static atomic_t mce_paniced;
  237. static int fake_panic;
  238. static atomic_t mce_fake_paniced;
  239. /* Panic in progress. Enable interrupts and wait for final IPI */
  240. static void wait_for_panic(void)
  241. {
  242. long timeout = PANIC_TIMEOUT*USEC_PER_SEC;
  243. preempt_disable();
  244. local_irq_enable();
  245. while (timeout-- > 0)
  246. udelay(1);
  247. if (panic_timeout == 0)
  248. panic_timeout = mce_panic_timeout;
  249. panic("Panicing machine check CPU died");
  250. }
  251. static void mce_panic(char *msg, struct mce *final, char *exp)
  252. {
  253. int i, apei_err = 0;
  254. if (!fake_panic) {
  255. /*
  256. * Make sure only one CPU runs in machine check panic
  257. */
  258. if (atomic_inc_return(&mce_paniced) > 1)
  259. wait_for_panic();
  260. barrier();
  261. bust_spinlocks(1);
  262. console_verbose();
  263. } else {
  264. /* Don't log too much for fake panic */
  265. if (atomic_inc_return(&mce_fake_paniced) > 1)
  266. return;
  267. }
  268. /* First print corrected ones that are still unlogged */
  269. for (i = 0; i < MCE_LOG_LEN; i++) {
  270. struct mce *m = &mcelog.entry[i];
  271. if (!(m->status & MCI_STATUS_VAL))
  272. continue;
  273. if (!(m->status & MCI_STATUS_UC)) {
  274. print_mce(m);
  275. if (!apei_err)
  276. apei_err = apei_write_mce(m);
  277. }
  278. }
  279. /* Now print uncorrected but with the final one last */
  280. for (i = 0; i < MCE_LOG_LEN; i++) {
  281. struct mce *m = &mcelog.entry[i];
  282. if (!(m->status & MCI_STATUS_VAL))
  283. continue;
  284. if (!(m->status & MCI_STATUS_UC))
  285. continue;
  286. if (!final || memcmp(m, final, sizeof(struct mce))) {
  287. print_mce(m);
  288. if (!apei_err)
  289. apei_err = apei_write_mce(m);
  290. }
  291. }
  292. if (final) {
  293. print_mce(final);
  294. if (!apei_err)
  295. apei_err = apei_write_mce(final);
  296. }
  297. if (cpu_missing)
  298. pr_emerg(HW_ERR "Some CPUs didn't answer in synchronization\n");
  299. if (exp)
  300. pr_emerg(HW_ERR "Machine check: %s\n", exp);
  301. if (!fake_panic) {
  302. if (panic_timeout == 0)
  303. panic_timeout = mce_panic_timeout;
  304. panic(msg);
  305. } else
  306. pr_emerg(HW_ERR "Fake kernel panic: %s\n", msg);
  307. }
  308. /* Support code for software error injection */
  309. static int msr_to_offset(u32 msr)
  310. {
  311. unsigned bank = __this_cpu_read(injectm.bank);
  312. if (msr == rip_msr)
  313. return offsetof(struct mce, ip);
  314. if (msr == MSR_IA32_MCx_STATUS(bank))
  315. return offsetof(struct mce, status);
  316. if (msr == MSR_IA32_MCx_ADDR(bank))
  317. return offsetof(struct mce, addr);
  318. if (msr == MSR_IA32_MCx_MISC(bank))
  319. return offsetof(struct mce, misc);
  320. if (msr == MSR_IA32_MCG_STATUS)
  321. return offsetof(struct mce, mcgstatus);
  322. return -1;
  323. }
  324. /* MSR access wrappers used for error injection */
  325. static u64 mce_rdmsrl(u32 msr)
  326. {
  327. u64 v;
  328. if (__this_cpu_read(injectm.finished)) {
  329. int offset = msr_to_offset(msr);
  330. if (offset < 0)
  331. return 0;
  332. return *(u64 *)((char *)&__get_cpu_var(injectm) + offset);
  333. }
  334. if (rdmsrl_safe(msr, &v)) {
  335. WARN_ONCE(1, "mce: Unable to read msr %d!\n", msr);
  336. /*
  337. * Return zero in case the access faulted. This should
  338. * not happen normally but can happen if the CPU does
  339. * something weird, or if the code is buggy.
  340. */
  341. v = 0;
  342. }
  343. return v;
  344. }
  345. static void mce_wrmsrl(u32 msr, u64 v)
  346. {
  347. if (__this_cpu_read(injectm.finished)) {
  348. int offset = msr_to_offset(msr);
  349. if (offset >= 0)
  350. *(u64 *)((char *)&__get_cpu_var(injectm) + offset) = v;
  351. return;
  352. }
  353. wrmsrl(msr, v);
  354. }
  355. /*
  356. * Collect all global (w.r.t. this processor) status about this machine
  357. * check into our "mce" struct so that we can use it later to assess
  358. * the severity of the problem as we read per-bank specific details.
  359. */
  360. static inline void mce_gather_info(struct mce *m, struct pt_regs *regs)
  361. {
  362. mce_setup(m);
  363. m->mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS);
  364. if (regs) {
  365. /*
  366. * Get the address of the instruction at the time of
  367. * the machine check error.
  368. */
  369. if (m->mcgstatus & (MCG_STATUS_RIPV|MCG_STATUS_EIPV)) {
  370. m->ip = regs->ip;
  371. m->cs = regs->cs;
  372. }
  373. /* Use accurate RIP reporting if available. */
  374. if (rip_msr)
  375. m->ip = mce_rdmsrl(rip_msr);
  376. }
  377. }
  378. /*
  379. * Simple lockless ring to communicate PFNs from the exception handler with the
  380. * process context work function. This is vastly simplified because there's
  381. * only a single reader and a single writer.
  382. */
  383. #define MCE_RING_SIZE 16 /* we use one entry less */
  384. struct mce_ring {
  385. unsigned short start;
  386. unsigned short end;
  387. unsigned long ring[MCE_RING_SIZE];
  388. };
  389. static DEFINE_PER_CPU(struct mce_ring, mce_ring);
  390. /* Runs with CPU affinity in workqueue */
  391. static int mce_ring_empty(void)
  392. {
  393. struct mce_ring *r = &__get_cpu_var(mce_ring);
  394. return r->start == r->end;
  395. }
  396. static int mce_ring_get(unsigned long *pfn)
  397. {
  398. struct mce_ring *r;
  399. int ret = 0;
  400. *pfn = 0;
  401. get_cpu();
  402. r = &__get_cpu_var(mce_ring);
  403. if (r->start == r->end)
  404. goto out;
  405. *pfn = r->ring[r->start];
  406. r->start = (r->start + 1) % MCE_RING_SIZE;
  407. ret = 1;
  408. out:
  409. put_cpu();
  410. return ret;
  411. }
  412. /* Always runs in MCE context with preempt off */
  413. static int mce_ring_add(unsigned long pfn)
  414. {
  415. struct mce_ring *r = &__get_cpu_var(mce_ring);
  416. unsigned next;
  417. next = (r->end + 1) % MCE_RING_SIZE;
  418. if (next == r->start)
  419. return -1;
  420. r->ring[r->end] = pfn;
  421. wmb();
  422. r->end = next;
  423. return 0;
  424. }
  425. int mce_available(struct cpuinfo_x86 *c)
  426. {
  427. if (mce_disabled)
  428. return 0;
  429. return cpu_has(c, X86_FEATURE_MCE) && cpu_has(c, X86_FEATURE_MCA);
  430. }
  431. static void mce_schedule_work(void)
  432. {
  433. if (!mce_ring_empty()) {
  434. struct work_struct *work = &__get_cpu_var(mce_work);
  435. if (!work_pending(work))
  436. schedule_work(work);
  437. }
  438. }
  439. DEFINE_PER_CPU(struct irq_work, mce_irq_work);
  440. static void mce_irq_work_cb(struct irq_work *entry)
  441. {
  442. mce_notify_irq();
  443. mce_schedule_work();
  444. }
  445. static void mce_report_event(struct pt_regs *regs)
  446. {
  447. if (regs->flags & (X86_VM_MASK|X86_EFLAGS_IF)) {
  448. mce_notify_irq();
  449. /*
  450. * Triggering the work queue here is just an insurance
  451. * policy in case the syscall exit notify handler
  452. * doesn't run soon enough or ends up running on the
  453. * wrong CPU (can happen when audit sleeps)
  454. */
  455. mce_schedule_work();
  456. return;
  457. }
  458. irq_work_queue(&__get_cpu_var(mce_irq_work));
  459. }
  460. /*
  461. * Read ADDR and MISC registers.
  462. */
  463. static void mce_read_aux(struct mce *m, int i)
  464. {
  465. if (m->status & MCI_STATUS_MISCV)
  466. m->misc = mce_rdmsrl(MSR_IA32_MCx_MISC(i));
  467. if (m->status & MCI_STATUS_ADDRV) {
  468. m->addr = mce_rdmsrl(MSR_IA32_MCx_ADDR(i));
  469. /*
  470. * Mask the reported address by the reported granularity.
  471. */
  472. if (mce_ser && (m->status & MCI_STATUS_MISCV)) {
  473. u8 shift = MCI_MISC_ADDR_LSB(m->misc);
  474. m->addr >>= shift;
  475. m->addr <<= shift;
  476. }
  477. }
  478. }
  479. DEFINE_PER_CPU(unsigned, mce_poll_count);
  480. /*
  481. * Poll for corrected events or events that happened before reset.
  482. * Those are just logged through /dev/mcelog.
  483. *
  484. * This is executed in standard interrupt context.
  485. *
  486. * Note: spec recommends to panic for fatal unsignalled
  487. * errors here. However this would be quite problematic --
  488. * we would need to reimplement the Monarch handling and
  489. * it would mess up the exclusion between exception handler
  490. * and poll hander -- * so we skip this for now.
  491. * These cases should not happen anyways, or only when the CPU
  492. * is already totally * confused. In this case it's likely it will
  493. * not fully execute the machine check handler either.
  494. */
  495. void machine_check_poll(enum mcp_flags flags, mce_banks_t *b)
  496. {
  497. struct mce m;
  498. int i;
  499. percpu_inc(mce_poll_count);
  500. mce_gather_info(&m, NULL);
  501. for (i = 0; i < banks; i++) {
  502. if (!mce_banks[i].ctl || !test_bit(i, *b))
  503. continue;
  504. m.misc = 0;
  505. m.addr = 0;
  506. m.bank = i;
  507. m.tsc = 0;
  508. barrier();
  509. m.status = mce_rdmsrl(MSR_IA32_MCx_STATUS(i));
  510. if (!(m.status & MCI_STATUS_VAL))
  511. continue;
  512. /*
  513. * Uncorrected or signalled events are handled by the exception
  514. * handler when it is enabled, so don't process those here.
  515. *
  516. * TBD do the same check for MCI_STATUS_EN here?
  517. */
  518. if (!(flags & MCP_UC) &&
  519. (m.status & (mce_ser ? MCI_STATUS_S : MCI_STATUS_UC)))
  520. continue;
  521. mce_read_aux(&m, i);
  522. if (!(flags & MCP_TIMESTAMP))
  523. m.tsc = 0;
  524. /*
  525. * Don't get the IP here because it's unlikely to
  526. * have anything to do with the actual error location.
  527. */
  528. if (!(flags & MCP_DONTLOG) && !mce_dont_log_ce)
  529. mce_log(&m);
  530. /*
  531. * Clear state for this bank.
  532. */
  533. mce_wrmsrl(MSR_IA32_MCx_STATUS(i), 0);
  534. }
  535. /*
  536. * Don't clear MCG_STATUS here because it's only defined for
  537. * exceptions.
  538. */
  539. sync_core();
  540. }
  541. EXPORT_SYMBOL_GPL(machine_check_poll);
  542. /*
  543. * Do a quick check if any of the events requires a panic.
  544. * This decides if we keep the events around or clear them.
  545. */
  546. static int mce_no_way_out(struct mce *m, char **msg, unsigned long *validp)
  547. {
  548. int i, ret = 0;
  549. for (i = 0; i < banks; i++) {
  550. m->status = mce_rdmsrl(MSR_IA32_MCx_STATUS(i));
  551. if (m->status & MCI_STATUS_VAL)
  552. __set_bit(i, validp);
  553. if (mce_severity(m, tolerant, msg) >= MCE_PANIC_SEVERITY)
  554. ret = 1;
  555. }
  556. return ret;
  557. }
  558. /*
  559. * Variable to establish order between CPUs while scanning.
  560. * Each CPU spins initially until executing is equal its number.
  561. */
  562. static atomic_t mce_executing;
  563. /*
  564. * Defines order of CPUs on entry. First CPU becomes Monarch.
  565. */
  566. static atomic_t mce_callin;
  567. /*
  568. * Check if a timeout waiting for other CPUs happened.
  569. */
  570. static int mce_timed_out(u64 *t)
  571. {
  572. /*
  573. * The others already did panic for some reason.
  574. * Bail out like in a timeout.
  575. * rmb() to tell the compiler that system_state
  576. * might have been modified by someone else.
  577. */
  578. rmb();
  579. if (atomic_read(&mce_paniced))
  580. wait_for_panic();
  581. if (!monarch_timeout)
  582. goto out;
  583. if ((s64)*t < SPINUNIT) {
  584. /* CHECKME: Make panic default for 1 too? */
  585. if (tolerant < 1)
  586. mce_panic("Timeout synchronizing machine check over CPUs",
  587. NULL, NULL);
  588. cpu_missing = 1;
  589. return 1;
  590. }
  591. *t -= SPINUNIT;
  592. out:
  593. touch_nmi_watchdog();
  594. return 0;
  595. }
  596. /*
  597. * The Monarch's reign. The Monarch is the CPU who entered
  598. * the machine check handler first. It waits for the others to
  599. * raise the exception too and then grades them. When any
  600. * error is fatal panic. Only then let the others continue.
  601. *
  602. * The other CPUs entering the MCE handler will be controlled by the
  603. * Monarch. They are called Subjects.
  604. *
  605. * This way we prevent any potential data corruption in a unrecoverable case
  606. * and also makes sure always all CPU's errors are examined.
  607. *
  608. * Also this detects the case of a machine check event coming from outer
  609. * space (not detected by any CPUs) In this case some external agent wants
  610. * us to shut down, so panic too.
  611. *
  612. * The other CPUs might still decide to panic if the handler happens
  613. * in a unrecoverable place, but in this case the system is in a semi-stable
  614. * state and won't corrupt anything by itself. It's ok to let the others
  615. * continue for a bit first.
  616. *
  617. * All the spin loops have timeouts; when a timeout happens a CPU
  618. * typically elects itself to be Monarch.
  619. */
  620. static void mce_reign(void)
  621. {
  622. int cpu;
  623. struct mce *m = NULL;
  624. int global_worst = 0;
  625. char *msg = NULL;
  626. char *nmsg = NULL;
  627. /*
  628. * This CPU is the Monarch and the other CPUs have run
  629. * through their handlers.
  630. * Grade the severity of the errors of all the CPUs.
  631. */
  632. for_each_possible_cpu(cpu) {
  633. int severity = mce_severity(&per_cpu(mces_seen, cpu), tolerant,
  634. &nmsg);
  635. if (severity > global_worst) {
  636. msg = nmsg;
  637. global_worst = severity;
  638. m = &per_cpu(mces_seen, cpu);
  639. }
  640. }
  641. /*
  642. * Cannot recover? Panic here then.
  643. * This dumps all the mces in the log buffer and stops the
  644. * other CPUs.
  645. */
  646. if (m && global_worst >= MCE_PANIC_SEVERITY && tolerant < 3)
  647. mce_panic("Fatal Machine check", m, msg);
  648. /*
  649. * For UC somewhere we let the CPU who detects it handle it.
  650. * Also must let continue the others, otherwise the handling
  651. * CPU could deadlock on a lock.
  652. */
  653. /*
  654. * No machine check event found. Must be some external
  655. * source or one CPU is hung. Panic.
  656. */
  657. if (global_worst <= MCE_KEEP_SEVERITY && tolerant < 3)
  658. mce_panic("Machine check from unknown source", NULL, NULL);
  659. /*
  660. * Now clear all the mces_seen so that they don't reappear on
  661. * the next mce.
  662. */
  663. for_each_possible_cpu(cpu)
  664. memset(&per_cpu(mces_seen, cpu), 0, sizeof(struct mce));
  665. }
  666. static atomic_t global_nwo;
  667. /*
  668. * Start of Monarch synchronization. This waits until all CPUs have
  669. * entered the exception handler and then determines if any of them
  670. * saw a fatal event that requires panic. Then it executes them
  671. * in the entry order.
  672. * TBD double check parallel CPU hotunplug
  673. */
  674. static int mce_start(int *no_way_out)
  675. {
  676. int order;
  677. int cpus = num_online_cpus();
  678. u64 timeout = (u64)monarch_timeout * NSEC_PER_USEC;
  679. if (!timeout)
  680. return -1;
  681. atomic_add(*no_way_out, &global_nwo);
  682. /*
  683. * global_nwo should be updated before mce_callin
  684. */
  685. smp_wmb();
  686. order = atomic_inc_return(&mce_callin);
  687. /*
  688. * Wait for everyone.
  689. */
  690. while (atomic_read(&mce_callin) != cpus) {
  691. if (mce_timed_out(&timeout)) {
  692. atomic_set(&global_nwo, 0);
  693. return -1;
  694. }
  695. ndelay(SPINUNIT);
  696. }
  697. /*
  698. * mce_callin should be read before global_nwo
  699. */
  700. smp_rmb();
  701. if (order == 1) {
  702. /*
  703. * Monarch: Starts executing now, the others wait.
  704. */
  705. atomic_set(&mce_executing, 1);
  706. } else {
  707. /*
  708. * Subject: Now start the scanning loop one by one in
  709. * the original callin order.
  710. * This way when there are any shared banks it will be
  711. * only seen by one CPU before cleared, avoiding duplicates.
  712. */
  713. while (atomic_read(&mce_executing) < order) {
  714. if (mce_timed_out(&timeout)) {
  715. atomic_set(&global_nwo, 0);
  716. return -1;
  717. }
  718. ndelay(SPINUNIT);
  719. }
  720. }
  721. /*
  722. * Cache the global no_way_out state.
  723. */
  724. *no_way_out = atomic_read(&global_nwo);
  725. return order;
  726. }
  727. /*
  728. * Synchronize between CPUs after main scanning loop.
  729. * This invokes the bulk of the Monarch processing.
  730. */
  731. static int mce_end(int order)
  732. {
  733. int ret = -1;
  734. u64 timeout = (u64)monarch_timeout * NSEC_PER_USEC;
  735. if (!timeout)
  736. goto reset;
  737. if (order < 0)
  738. goto reset;
  739. /*
  740. * Allow others to run.
  741. */
  742. atomic_inc(&mce_executing);
  743. if (order == 1) {
  744. /* CHECKME: Can this race with a parallel hotplug? */
  745. int cpus = num_online_cpus();
  746. /*
  747. * Monarch: Wait for everyone to go through their scanning
  748. * loops.
  749. */
  750. while (atomic_read(&mce_executing) <= cpus) {
  751. if (mce_timed_out(&timeout))
  752. goto reset;
  753. ndelay(SPINUNIT);
  754. }
  755. mce_reign();
  756. barrier();
  757. ret = 0;
  758. } else {
  759. /*
  760. * Subject: Wait for Monarch to finish.
  761. */
  762. while (atomic_read(&mce_executing) != 0) {
  763. if (mce_timed_out(&timeout))
  764. goto reset;
  765. ndelay(SPINUNIT);
  766. }
  767. /*
  768. * Don't reset anything. That's done by the Monarch.
  769. */
  770. return 0;
  771. }
  772. /*
  773. * Reset all global state.
  774. */
  775. reset:
  776. atomic_set(&global_nwo, 0);
  777. atomic_set(&mce_callin, 0);
  778. barrier();
  779. /*
  780. * Let others run again.
  781. */
  782. atomic_set(&mce_executing, 0);
  783. return ret;
  784. }
  785. /*
  786. * Check if the address reported by the CPU is in a format we can parse.
  787. * It would be possible to add code for most other cases, but all would
  788. * be somewhat complicated (e.g. segment offset would require an instruction
  789. * parser). So only support physical addresses up to page granuality for now.
  790. */
  791. static int mce_usable_address(struct mce *m)
  792. {
  793. if (!(m->status & MCI_STATUS_MISCV) || !(m->status & MCI_STATUS_ADDRV))
  794. return 0;
  795. if (MCI_MISC_ADDR_LSB(m->misc) > PAGE_SHIFT)
  796. return 0;
  797. if (MCI_MISC_ADDR_MODE(m->misc) != MCI_MISC_ADDR_PHYS)
  798. return 0;
  799. return 1;
  800. }
  801. static void mce_clear_state(unsigned long *toclear)
  802. {
  803. int i;
  804. for (i = 0; i < banks; i++) {
  805. if (test_bit(i, toclear))
  806. mce_wrmsrl(MSR_IA32_MCx_STATUS(i), 0);
  807. }
  808. }
  809. /*
  810. * Need to save faulting physical address associated with a process
  811. * in the machine check handler some place where we can grab it back
  812. * later in mce_notify_process()
  813. */
  814. #define MCE_INFO_MAX 16
  815. struct mce_info {
  816. atomic_t inuse;
  817. struct task_struct *t;
  818. __u64 paddr;
  819. } mce_info[MCE_INFO_MAX];
  820. static void mce_save_info(__u64 addr)
  821. {
  822. struct mce_info *mi;
  823. for (mi = mce_info; mi < &mce_info[MCE_INFO_MAX]; mi++) {
  824. if (atomic_cmpxchg(&mi->inuse, 0, 1) == 0) {
  825. mi->t = current;
  826. mi->paddr = addr;
  827. return;
  828. }
  829. }
  830. mce_panic("Too many concurrent recoverable errors", NULL, NULL);
  831. }
  832. static struct mce_info *mce_find_info(void)
  833. {
  834. struct mce_info *mi;
  835. for (mi = mce_info; mi < &mce_info[MCE_INFO_MAX]; mi++)
  836. if (atomic_read(&mi->inuse) && mi->t == current)
  837. return mi;
  838. return NULL;
  839. }
  840. static void mce_clear_info(struct mce_info *mi)
  841. {
  842. atomic_set(&mi->inuse, 0);
  843. }
  844. /*
  845. * The actual machine check handler. This only handles real
  846. * exceptions when something got corrupted coming in through int 18.
  847. *
  848. * This is executed in NMI context not subject to normal locking rules. This
  849. * implies that most kernel services cannot be safely used. Don't even
  850. * think about putting a printk in there!
  851. *
  852. * On Intel systems this is entered on all CPUs in parallel through
  853. * MCE broadcast. However some CPUs might be broken beyond repair,
  854. * so be always careful when synchronizing with others.
  855. */
  856. void do_machine_check(struct pt_regs *regs, long error_code)
  857. {
  858. struct mce m, *final;
  859. int i;
  860. int worst = 0;
  861. int severity;
  862. /*
  863. * Establish sequential order between the CPUs entering the machine
  864. * check handler.
  865. */
  866. int order;
  867. /*
  868. * If no_way_out gets set, there is no safe way to recover from this
  869. * MCE. If tolerant is cranked up, we'll try anyway.
  870. */
  871. int no_way_out = 0;
  872. /*
  873. * If kill_it gets set, there might be a way to recover from this
  874. * error.
  875. */
  876. int kill_it = 0;
  877. DECLARE_BITMAP(toclear, MAX_NR_BANKS);
  878. DECLARE_BITMAP(valid_banks, MAX_NR_BANKS);
  879. char *msg = "Unknown";
  880. atomic_inc(&mce_entry);
  881. percpu_inc(mce_exception_count);
  882. if (!banks)
  883. goto out;
  884. mce_gather_info(&m, regs);
  885. final = &__get_cpu_var(mces_seen);
  886. *final = m;
  887. memset(valid_banks, 0, sizeof(valid_banks));
  888. no_way_out = mce_no_way_out(&m, &msg, valid_banks);
  889. barrier();
  890. /*
  891. * When no restart IP might need to kill or panic.
  892. * Assume the worst for now, but if we find the
  893. * severity is MCE_AR_SEVERITY we have other options.
  894. */
  895. if (!(m.mcgstatus & MCG_STATUS_RIPV))
  896. kill_it = 1;
  897. /*
  898. * Go through all the banks in exclusion of the other CPUs.
  899. * This way we don't report duplicated events on shared banks
  900. * because the first one to see it will clear it.
  901. */
  902. order = mce_start(&no_way_out);
  903. for (i = 0; i < banks; i++) {
  904. __clear_bit(i, toclear);
  905. if (!test_bit(i, valid_banks))
  906. continue;
  907. if (!mce_banks[i].ctl)
  908. continue;
  909. m.misc = 0;
  910. m.addr = 0;
  911. m.bank = i;
  912. m.status = mce_rdmsrl(MSR_IA32_MCx_STATUS(i));
  913. if ((m.status & MCI_STATUS_VAL) == 0)
  914. continue;
  915. /*
  916. * Non uncorrected or non signaled errors are handled by
  917. * machine_check_poll. Leave them alone, unless this panics.
  918. */
  919. if (!(m.status & (mce_ser ? MCI_STATUS_S : MCI_STATUS_UC)) &&
  920. !no_way_out)
  921. continue;
  922. /*
  923. * Set taint even when machine check was not enabled.
  924. */
  925. add_taint(TAINT_MACHINE_CHECK);
  926. severity = mce_severity(&m, tolerant, NULL);
  927. /*
  928. * When machine check was for corrected handler don't touch,
  929. * unless we're panicing.
  930. */
  931. if (severity == MCE_KEEP_SEVERITY && !no_way_out)
  932. continue;
  933. __set_bit(i, toclear);
  934. if (severity == MCE_NO_SEVERITY) {
  935. /*
  936. * Machine check event was not enabled. Clear, but
  937. * ignore.
  938. */
  939. continue;
  940. }
  941. mce_read_aux(&m, i);
  942. /*
  943. * Action optional error. Queue address for later processing.
  944. * When the ring overflows we just ignore the AO error.
  945. * RED-PEN add some logging mechanism when
  946. * usable_address or mce_add_ring fails.
  947. * RED-PEN don't ignore overflow for tolerant == 0
  948. */
  949. if (severity == MCE_AO_SEVERITY && mce_usable_address(&m))
  950. mce_ring_add(m.addr >> PAGE_SHIFT);
  951. mce_log(&m);
  952. if (severity > worst) {
  953. *final = m;
  954. worst = severity;
  955. }
  956. }
  957. /* mce_clear_state will clear *final, save locally for use later */
  958. m = *final;
  959. if (!no_way_out)
  960. mce_clear_state(toclear);
  961. /*
  962. * Do most of the synchronization with other CPUs.
  963. * When there's any problem use only local no_way_out state.
  964. */
  965. if (mce_end(order) < 0)
  966. no_way_out = worst >= MCE_PANIC_SEVERITY;
  967. /*
  968. * At insane "tolerant" levels we take no action. Otherwise
  969. * we only die if we have no other choice. For less serious
  970. * issues we try to recover, or limit damage to the current
  971. * process.
  972. */
  973. if (tolerant < 3) {
  974. if (no_way_out)
  975. mce_panic("Fatal machine check on current CPU", &m, msg);
  976. if (worst == MCE_AR_SEVERITY) {
  977. /* schedule action before return to userland */
  978. mce_save_info(m.addr);
  979. set_thread_flag(TIF_MCE_NOTIFY);
  980. } else if (kill_it) {
  981. force_sig(SIGBUS, current);
  982. }
  983. }
  984. if (worst > 0)
  985. mce_report_event(regs);
  986. mce_wrmsrl(MSR_IA32_MCG_STATUS, 0);
  987. out:
  988. atomic_dec(&mce_entry);
  989. sync_core();
  990. }
  991. EXPORT_SYMBOL_GPL(do_machine_check);
  992. #ifndef CONFIG_MEMORY_FAILURE
  993. int memory_failure(unsigned long pfn, int vector, int flags)
  994. {
  995. /* mce_severity() should not hand us an ACTION_REQUIRED error */
  996. BUG_ON(flags & MF_ACTION_REQUIRED);
  997. printk(KERN_ERR "Uncorrected memory error in page 0x%lx ignored\n"
  998. "Rebuild kernel with CONFIG_MEMORY_FAILURE=y for smarter handling\n", pfn);
  999. return 0;
  1000. }
  1001. #endif
  1002. /*
  1003. * Called in process context that interrupted by MCE and marked with
  1004. * TIF_MCE_NOTIFY, just before returning to erroneous userland.
  1005. * This code is allowed to sleep.
  1006. * Attempt possible recovery such as calling the high level VM handler to
  1007. * process any corrupted pages, and kill/signal current process if required.
  1008. * Action required errors are handled here.
  1009. */
  1010. void mce_notify_process(void)
  1011. {
  1012. unsigned long pfn;
  1013. struct mce_info *mi = mce_find_info();
  1014. if (!mi)
  1015. mce_panic("Lost physical address for unconsumed uncorrectable error", NULL, NULL);
  1016. pfn = mi->paddr >> PAGE_SHIFT;
  1017. clear_thread_flag(TIF_MCE_NOTIFY);
  1018. pr_err("Uncorrected hardware memory error in user-access at %llx",
  1019. mi->paddr);
  1020. if (memory_failure(pfn, MCE_VECTOR, MF_ACTION_REQUIRED) < 0) {
  1021. pr_err("Memory error not recovered");
  1022. force_sig(SIGBUS, current);
  1023. }
  1024. mce_clear_info(mi);
  1025. }
  1026. /*
  1027. * Action optional processing happens here (picking up
  1028. * from the list of faulting pages that do_machine_check()
  1029. * placed into the "ring").
  1030. */
  1031. static void mce_process_work(struct work_struct *dummy)
  1032. {
  1033. unsigned long pfn;
  1034. while (mce_ring_get(&pfn))
  1035. memory_failure(pfn, MCE_VECTOR, 0);
  1036. }
  1037. #ifdef CONFIG_X86_MCE_INTEL
  1038. /***
  1039. * mce_log_therm_throt_event - Logs the thermal throttling event to mcelog
  1040. * @cpu: The CPU on which the event occurred.
  1041. * @status: Event status information
  1042. *
  1043. * This function should be called by the thermal interrupt after the
  1044. * event has been processed and the decision was made to log the event
  1045. * further.
  1046. *
  1047. * The status parameter will be saved to the 'status' field of 'struct mce'
  1048. * and historically has been the register value of the
  1049. * MSR_IA32_THERMAL_STATUS (Intel) msr.
  1050. */
  1051. void mce_log_therm_throt_event(__u64 status)
  1052. {
  1053. struct mce m;
  1054. mce_setup(&m);
  1055. m.bank = MCE_THERMAL_BANK;
  1056. m.status = status;
  1057. mce_log(&m);
  1058. }
  1059. #endif /* CONFIG_X86_MCE_INTEL */
  1060. /*
  1061. * Periodic polling timer for "silent" machine check errors. If the
  1062. * poller finds an MCE, poll 2x faster. When the poller finds no more
  1063. * errors, poll 2x slower (up to check_interval seconds).
  1064. */
  1065. static int check_interval = 5 * 60; /* 5 minutes */
  1066. static DEFINE_PER_CPU(int, mce_next_interval); /* in jiffies */
  1067. static DEFINE_PER_CPU(struct timer_list, mce_timer);
  1068. static void mce_start_timer(unsigned long data)
  1069. {
  1070. struct timer_list *t = &per_cpu(mce_timer, data);
  1071. int *n;
  1072. WARN_ON(smp_processor_id() != data);
  1073. if (mce_available(__this_cpu_ptr(&cpu_info))) {
  1074. machine_check_poll(MCP_TIMESTAMP,
  1075. &__get_cpu_var(mce_poll_banks));
  1076. }
  1077. /*
  1078. * Alert userspace if needed. If we logged an MCE, reduce the
  1079. * polling interval, otherwise increase the polling interval.
  1080. */
  1081. n = &__get_cpu_var(mce_next_interval);
  1082. if (mce_notify_irq())
  1083. *n = max(*n/2, HZ/100);
  1084. else
  1085. *n = min(*n*2, (int)round_jiffies_relative(check_interval*HZ));
  1086. t->expires = jiffies + *n;
  1087. add_timer_on(t, smp_processor_id());
  1088. }
  1089. /* Must not be called in IRQ context where del_timer_sync() can deadlock */
  1090. static void mce_timer_delete_all(void)
  1091. {
  1092. int cpu;
  1093. for_each_online_cpu(cpu)
  1094. del_timer_sync(&per_cpu(mce_timer, cpu));
  1095. }
  1096. static void mce_do_trigger(struct work_struct *work)
  1097. {
  1098. call_usermodehelper(mce_helper, mce_helper_argv, NULL, UMH_NO_WAIT);
  1099. }
  1100. static DECLARE_WORK(mce_trigger_work, mce_do_trigger);
  1101. /*
  1102. * Notify the user(s) about new machine check events.
  1103. * Can be called from interrupt context, but not from machine check/NMI
  1104. * context.
  1105. */
  1106. int mce_notify_irq(void)
  1107. {
  1108. /* Not more than two messages every minute */
  1109. static DEFINE_RATELIMIT_STATE(ratelimit, 60*HZ, 2);
  1110. if (test_and_clear_bit(0, &mce_need_notify)) {
  1111. /* wake processes polling /dev/mcelog */
  1112. wake_up_interruptible(&mce_chrdev_wait);
  1113. /*
  1114. * There is no risk of missing notifications because
  1115. * work_pending is always cleared before the function is
  1116. * executed.
  1117. */
  1118. if (mce_helper[0] && !work_pending(&mce_trigger_work))
  1119. schedule_work(&mce_trigger_work);
  1120. if (__ratelimit(&ratelimit))
  1121. pr_info(HW_ERR "Machine check events logged\n");
  1122. return 1;
  1123. }
  1124. return 0;
  1125. }
  1126. EXPORT_SYMBOL_GPL(mce_notify_irq);
  1127. static int __cpuinit __mcheck_cpu_mce_banks_init(void)
  1128. {
  1129. int i;
  1130. mce_banks = kzalloc(banks * sizeof(struct mce_bank), GFP_KERNEL);
  1131. if (!mce_banks)
  1132. return -ENOMEM;
  1133. for (i = 0; i < banks; i++) {
  1134. struct mce_bank *b = &mce_banks[i];
  1135. b->ctl = -1ULL;
  1136. b->init = 1;
  1137. }
  1138. return 0;
  1139. }
  1140. /*
  1141. * Initialize Machine Checks for a CPU.
  1142. */
  1143. static int __cpuinit __mcheck_cpu_cap_init(void)
  1144. {
  1145. unsigned b;
  1146. u64 cap;
  1147. rdmsrl(MSR_IA32_MCG_CAP, cap);
  1148. b = cap & MCG_BANKCNT_MASK;
  1149. if (!banks)
  1150. printk(KERN_INFO "mce: CPU supports %d MCE banks\n", b);
  1151. if (b > MAX_NR_BANKS) {
  1152. printk(KERN_WARNING
  1153. "MCE: Using only %u machine check banks out of %u\n",
  1154. MAX_NR_BANKS, b);
  1155. b = MAX_NR_BANKS;
  1156. }
  1157. /* Don't support asymmetric configurations today */
  1158. WARN_ON(banks != 0 && b != banks);
  1159. banks = b;
  1160. if (!mce_banks) {
  1161. int err = __mcheck_cpu_mce_banks_init();
  1162. if (err)
  1163. return err;
  1164. }
  1165. /* Use accurate RIP reporting if available. */
  1166. if ((cap & MCG_EXT_P) && MCG_EXT_CNT(cap) >= 9)
  1167. rip_msr = MSR_IA32_MCG_EIP;
  1168. if (cap & MCG_SER_P)
  1169. mce_ser = 1;
  1170. return 0;
  1171. }
  1172. static void __mcheck_cpu_init_generic(void)
  1173. {
  1174. mce_banks_t all_banks;
  1175. u64 cap;
  1176. int i;
  1177. /*
  1178. * Log the machine checks left over from the previous reset.
  1179. */
  1180. bitmap_fill(all_banks, MAX_NR_BANKS);
  1181. machine_check_poll(MCP_UC|(!mce_bootlog ? MCP_DONTLOG : 0), &all_banks);
  1182. set_in_cr4(X86_CR4_MCE);
  1183. rdmsrl(MSR_IA32_MCG_CAP, cap);
  1184. if (cap & MCG_CTL_P)
  1185. wrmsr(MSR_IA32_MCG_CTL, 0xffffffff, 0xffffffff);
  1186. for (i = 0; i < banks; i++) {
  1187. struct mce_bank *b = &mce_banks[i];
  1188. if (!b->init)
  1189. continue;
  1190. wrmsrl(MSR_IA32_MCx_CTL(i), b->ctl);
  1191. wrmsrl(MSR_IA32_MCx_STATUS(i), 0);
  1192. }
  1193. }
  1194. /* Add per CPU specific workarounds here */
  1195. static int __cpuinit __mcheck_cpu_apply_quirks(struct cpuinfo_x86 *c)
  1196. {
  1197. if (c->x86_vendor == X86_VENDOR_UNKNOWN) {
  1198. pr_info("MCE: unknown CPU type - not enabling MCE support.\n");
  1199. return -EOPNOTSUPP;
  1200. }
  1201. /* This should be disabled by the BIOS, but isn't always */
  1202. if (c->x86_vendor == X86_VENDOR_AMD) {
  1203. if (c->x86 == 15 && banks > 4) {
  1204. /*
  1205. * disable GART TBL walk error reporting, which
  1206. * trips off incorrectly with the IOMMU & 3ware
  1207. * & Cerberus:
  1208. */
  1209. clear_bit(10, (unsigned long *)&mce_banks[4].ctl);
  1210. }
  1211. if (c->x86 <= 17 && mce_bootlog < 0) {
  1212. /*
  1213. * Lots of broken BIOS around that don't clear them
  1214. * by default and leave crap in there. Don't log:
  1215. */
  1216. mce_bootlog = 0;
  1217. }
  1218. /*
  1219. * Various K7s with broken bank 0 around. Always disable
  1220. * by default.
  1221. */
  1222. if (c->x86 == 6 && banks > 0)
  1223. mce_banks[0].ctl = 0;
  1224. }
  1225. if (c->x86_vendor == X86_VENDOR_INTEL) {
  1226. /*
  1227. * SDM documents that on family 6 bank 0 should not be written
  1228. * because it aliases to another special BIOS controlled
  1229. * register.
  1230. * But it's not aliased anymore on model 0x1a+
  1231. * Don't ignore bank 0 completely because there could be a
  1232. * valid event later, merely don't write CTL0.
  1233. */
  1234. if (c->x86 == 6 && c->x86_model < 0x1A && banks > 0)
  1235. mce_banks[0].init = 0;
  1236. /*
  1237. * All newer Intel systems support MCE broadcasting. Enable
  1238. * synchronization with a one second timeout.
  1239. */
  1240. if ((c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xe)) &&
  1241. monarch_timeout < 0)
  1242. monarch_timeout = USEC_PER_SEC;
  1243. /*
  1244. * There are also broken BIOSes on some Pentium M and
  1245. * earlier systems:
  1246. */
  1247. if (c->x86 == 6 && c->x86_model <= 13 && mce_bootlog < 0)
  1248. mce_bootlog = 0;
  1249. }
  1250. if (monarch_timeout < 0)
  1251. monarch_timeout = 0;
  1252. if (mce_bootlog != 0)
  1253. mce_panic_timeout = 30;
  1254. return 0;
  1255. }
  1256. static int __cpuinit __mcheck_cpu_ancient_init(struct cpuinfo_x86 *c)
  1257. {
  1258. if (c->x86 != 5)
  1259. return 0;
  1260. switch (c->x86_vendor) {
  1261. case X86_VENDOR_INTEL:
  1262. intel_p5_mcheck_init(c);
  1263. return 1;
  1264. break;
  1265. case X86_VENDOR_CENTAUR:
  1266. winchip_mcheck_init(c);
  1267. return 1;
  1268. break;
  1269. }
  1270. return 0;
  1271. }
  1272. static void __mcheck_cpu_init_vendor(struct cpuinfo_x86 *c)
  1273. {
  1274. switch (c->x86_vendor) {
  1275. case X86_VENDOR_INTEL:
  1276. mce_intel_feature_init(c);
  1277. break;
  1278. case X86_VENDOR_AMD:
  1279. mce_amd_feature_init(c);
  1280. break;
  1281. default:
  1282. break;
  1283. }
  1284. }
  1285. static void __mcheck_cpu_init_timer(void)
  1286. {
  1287. struct timer_list *t = &__get_cpu_var(mce_timer);
  1288. int *n = &__get_cpu_var(mce_next_interval);
  1289. setup_timer(t, mce_start_timer, smp_processor_id());
  1290. if (mce_ignore_ce)
  1291. return;
  1292. *n = check_interval * HZ;
  1293. if (!*n)
  1294. return;
  1295. t->expires = round_jiffies(jiffies + *n);
  1296. add_timer_on(t, smp_processor_id());
  1297. }
  1298. /* Handle unconfigured int18 (should never happen) */
  1299. static void unexpected_machine_check(struct pt_regs *regs, long error_code)
  1300. {
  1301. printk(KERN_ERR "CPU#%d: Unexpected int18 (Machine Check).\n",
  1302. smp_processor_id());
  1303. }
  1304. /* Call the installed machine check handler for this CPU setup. */
  1305. void (*machine_check_vector)(struct pt_regs *, long error_code) =
  1306. unexpected_machine_check;
  1307. /*
  1308. * Called for each booted CPU to set up machine checks.
  1309. * Must be called with preempt off:
  1310. */
  1311. void __cpuinit mcheck_cpu_init(struct cpuinfo_x86 *c)
  1312. {
  1313. if (mce_disabled)
  1314. return;
  1315. if (__mcheck_cpu_ancient_init(c))
  1316. return;
  1317. if (!mce_available(c))
  1318. return;
  1319. if (__mcheck_cpu_cap_init() < 0 || __mcheck_cpu_apply_quirks(c) < 0) {
  1320. mce_disabled = 1;
  1321. return;
  1322. }
  1323. machine_check_vector = do_machine_check;
  1324. __mcheck_cpu_init_generic();
  1325. __mcheck_cpu_init_vendor(c);
  1326. __mcheck_cpu_init_timer();
  1327. INIT_WORK(&__get_cpu_var(mce_work), mce_process_work);
  1328. init_irq_work(&__get_cpu_var(mce_irq_work), &mce_irq_work_cb);
  1329. }
  1330. /*
  1331. * mce_chrdev: Character device /dev/mcelog to read and clear the MCE log.
  1332. */
  1333. static DEFINE_SPINLOCK(mce_chrdev_state_lock);
  1334. static int mce_chrdev_open_count; /* #times opened */
  1335. static int mce_chrdev_open_exclu; /* already open exclusive? */
  1336. static int mce_chrdev_open(struct inode *inode, struct file *file)
  1337. {
  1338. spin_lock(&mce_chrdev_state_lock);
  1339. if (mce_chrdev_open_exclu ||
  1340. (mce_chrdev_open_count && (file->f_flags & O_EXCL))) {
  1341. spin_unlock(&mce_chrdev_state_lock);
  1342. return -EBUSY;
  1343. }
  1344. if (file->f_flags & O_EXCL)
  1345. mce_chrdev_open_exclu = 1;
  1346. mce_chrdev_open_count++;
  1347. spin_unlock(&mce_chrdev_state_lock);
  1348. return nonseekable_open(inode, file);
  1349. }
  1350. static int mce_chrdev_release(struct inode *inode, struct file *file)
  1351. {
  1352. spin_lock(&mce_chrdev_state_lock);
  1353. mce_chrdev_open_count--;
  1354. mce_chrdev_open_exclu = 0;
  1355. spin_unlock(&mce_chrdev_state_lock);
  1356. return 0;
  1357. }
  1358. static void collect_tscs(void *data)
  1359. {
  1360. unsigned long *cpu_tsc = (unsigned long *)data;
  1361. rdtscll(cpu_tsc[smp_processor_id()]);
  1362. }
  1363. static int mce_apei_read_done;
  1364. /* Collect MCE record of previous boot in persistent storage via APEI ERST. */
  1365. static int __mce_read_apei(char __user **ubuf, size_t usize)
  1366. {
  1367. int rc;
  1368. u64 record_id;
  1369. struct mce m;
  1370. if (usize < sizeof(struct mce))
  1371. return -EINVAL;
  1372. rc = apei_read_mce(&m, &record_id);
  1373. /* Error or no more MCE record */
  1374. if (rc <= 0) {
  1375. mce_apei_read_done = 1;
  1376. /*
  1377. * When ERST is disabled, mce_chrdev_read() should return
  1378. * "no record" instead of "no device."
  1379. */
  1380. if (rc == -ENODEV)
  1381. return 0;
  1382. return rc;
  1383. }
  1384. rc = -EFAULT;
  1385. if (copy_to_user(*ubuf, &m, sizeof(struct mce)))
  1386. return rc;
  1387. /*
  1388. * In fact, we should have cleared the record after that has
  1389. * been flushed to the disk or sent to network in
  1390. * /sbin/mcelog, but we have no interface to support that now,
  1391. * so just clear it to avoid duplication.
  1392. */
  1393. rc = apei_clear_mce(record_id);
  1394. if (rc) {
  1395. mce_apei_read_done = 1;
  1396. return rc;
  1397. }
  1398. *ubuf += sizeof(struct mce);
  1399. return 0;
  1400. }
  1401. static ssize_t mce_chrdev_read(struct file *filp, char __user *ubuf,
  1402. size_t usize, loff_t *off)
  1403. {
  1404. char __user *buf = ubuf;
  1405. unsigned long *cpu_tsc;
  1406. unsigned prev, next;
  1407. int i, err;
  1408. cpu_tsc = kmalloc(nr_cpu_ids * sizeof(long), GFP_KERNEL);
  1409. if (!cpu_tsc)
  1410. return -ENOMEM;
  1411. mutex_lock(&mce_chrdev_read_mutex);
  1412. if (!mce_apei_read_done) {
  1413. err = __mce_read_apei(&buf, usize);
  1414. if (err || buf != ubuf)
  1415. goto out;
  1416. }
  1417. next = rcu_dereference_check_mce(mcelog.next);
  1418. /* Only supports full reads right now */
  1419. err = -EINVAL;
  1420. if (*off != 0 || usize < MCE_LOG_LEN*sizeof(struct mce))
  1421. goto out;
  1422. err = 0;
  1423. prev = 0;
  1424. do {
  1425. for (i = prev; i < next; i++) {
  1426. unsigned long start = jiffies;
  1427. struct mce *m = &mcelog.entry[i];
  1428. while (!m->finished) {
  1429. if (time_after_eq(jiffies, start + 2)) {
  1430. memset(m, 0, sizeof(*m));
  1431. goto timeout;
  1432. }
  1433. cpu_relax();
  1434. }
  1435. smp_rmb();
  1436. err |= copy_to_user(buf, m, sizeof(*m));
  1437. buf += sizeof(*m);
  1438. timeout:
  1439. ;
  1440. }
  1441. memset(mcelog.entry + prev, 0,
  1442. (next - prev) * sizeof(struct mce));
  1443. prev = next;
  1444. next = cmpxchg(&mcelog.next, prev, 0);
  1445. } while (next != prev);
  1446. synchronize_sched();
  1447. /*
  1448. * Collect entries that were still getting written before the
  1449. * synchronize.
  1450. */
  1451. on_each_cpu(collect_tscs, cpu_tsc, 1);
  1452. for (i = next; i < MCE_LOG_LEN; i++) {
  1453. struct mce *m = &mcelog.entry[i];
  1454. if (m->finished && m->tsc < cpu_tsc[m->cpu]) {
  1455. err |= copy_to_user(buf, m, sizeof(*m));
  1456. smp_rmb();
  1457. buf += sizeof(*m);
  1458. memset(m, 0, sizeof(*m));
  1459. }
  1460. }
  1461. if (err)
  1462. err = -EFAULT;
  1463. out:
  1464. mutex_unlock(&mce_chrdev_read_mutex);
  1465. kfree(cpu_tsc);
  1466. return err ? err : buf - ubuf;
  1467. }
  1468. static unsigned int mce_chrdev_poll(struct file *file, poll_table *wait)
  1469. {
  1470. poll_wait(file, &mce_chrdev_wait, wait);
  1471. if (rcu_access_index(mcelog.next))
  1472. return POLLIN | POLLRDNORM;
  1473. if (!mce_apei_read_done && apei_check_mce())
  1474. return POLLIN | POLLRDNORM;
  1475. return 0;
  1476. }
  1477. static long mce_chrdev_ioctl(struct file *f, unsigned int cmd,
  1478. unsigned long arg)
  1479. {
  1480. int __user *p = (int __user *)arg;
  1481. if (!capable(CAP_SYS_ADMIN))
  1482. return -EPERM;
  1483. switch (cmd) {
  1484. case MCE_GET_RECORD_LEN:
  1485. return put_user(sizeof(struct mce), p);
  1486. case MCE_GET_LOG_LEN:
  1487. return put_user(MCE_LOG_LEN, p);
  1488. case MCE_GETCLEAR_FLAGS: {
  1489. unsigned flags;
  1490. do {
  1491. flags = mcelog.flags;
  1492. } while (cmpxchg(&mcelog.flags, flags, 0) != flags);
  1493. return put_user(flags, p);
  1494. }
  1495. default:
  1496. return -ENOTTY;
  1497. }
  1498. }
  1499. static ssize_t (*mce_write)(struct file *filp, const char __user *ubuf,
  1500. size_t usize, loff_t *off);
  1501. void register_mce_write_callback(ssize_t (*fn)(struct file *filp,
  1502. const char __user *ubuf,
  1503. size_t usize, loff_t *off))
  1504. {
  1505. mce_write = fn;
  1506. }
  1507. EXPORT_SYMBOL_GPL(register_mce_write_callback);
  1508. ssize_t mce_chrdev_write(struct file *filp, const char __user *ubuf,
  1509. size_t usize, loff_t *off)
  1510. {
  1511. if (mce_write)
  1512. return mce_write(filp, ubuf, usize, off);
  1513. else
  1514. return -EINVAL;
  1515. }
  1516. static const struct file_operations mce_chrdev_ops = {
  1517. .open = mce_chrdev_open,
  1518. .release = mce_chrdev_release,
  1519. .read = mce_chrdev_read,
  1520. .write = mce_chrdev_write,
  1521. .poll = mce_chrdev_poll,
  1522. .unlocked_ioctl = mce_chrdev_ioctl,
  1523. .llseek = no_llseek,
  1524. };
  1525. static struct miscdevice mce_chrdev_device = {
  1526. MISC_MCELOG_MINOR,
  1527. "mcelog",
  1528. &mce_chrdev_ops,
  1529. };
  1530. /*
  1531. * mce=off Disables machine check
  1532. * mce=no_cmci Disables CMCI
  1533. * mce=dont_log_ce Clears corrected events silently, no log created for CEs.
  1534. * mce=ignore_ce Disables polling and CMCI, corrected events are not cleared.
  1535. * mce=TOLERANCELEVEL[,monarchtimeout] (number, see above)
  1536. * monarchtimeout is how long to wait for other CPUs on machine
  1537. * check, or 0 to not wait
  1538. * mce=bootlog Log MCEs from before booting. Disabled by default on AMD.
  1539. * mce=nobootlog Don't log MCEs from before booting.
  1540. */
  1541. static int __init mcheck_enable(char *str)
  1542. {
  1543. if (*str == 0) {
  1544. enable_p5_mce();
  1545. return 1;
  1546. }
  1547. if (*str == '=')
  1548. str++;
  1549. if (!strcmp(str, "off"))
  1550. mce_disabled = 1;
  1551. else if (!strcmp(str, "no_cmci"))
  1552. mce_cmci_disabled = 1;
  1553. else if (!strcmp(str, "dont_log_ce"))
  1554. mce_dont_log_ce = 1;
  1555. else if (!strcmp(str, "ignore_ce"))
  1556. mce_ignore_ce = 1;
  1557. else if (!strcmp(str, "bootlog") || !strcmp(str, "nobootlog"))
  1558. mce_bootlog = (str[0] == 'b');
  1559. else if (isdigit(str[0])) {
  1560. get_option(&str, &tolerant);
  1561. if (*str == ',') {
  1562. ++str;
  1563. get_option(&str, &monarch_timeout);
  1564. }
  1565. } else {
  1566. printk(KERN_INFO "mce argument %s ignored. Please use /sys\n",
  1567. str);
  1568. return 0;
  1569. }
  1570. return 1;
  1571. }
  1572. __setup("mce", mcheck_enable);
  1573. int __init mcheck_init(void)
  1574. {
  1575. mcheck_intel_therm_init();
  1576. return 0;
  1577. }
  1578. /*
  1579. * mce_syscore: PM support
  1580. */
  1581. /*
  1582. * Disable machine checks on suspend and shutdown. We can't really handle
  1583. * them later.
  1584. */
  1585. static int mce_disable_error_reporting(void)
  1586. {
  1587. int i;
  1588. for (i = 0; i < banks; i++) {
  1589. struct mce_bank *b = &mce_banks[i];
  1590. if (b->init)
  1591. wrmsrl(MSR_IA32_MCx_CTL(i), 0);
  1592. }
  1593. return 0;
  1594. }
  1595. static int mce_syscore_suspend(void)
  1596. {
  1597. return mce_disable_error_reporting();
  1598. }
  1599. static void mce_syscore_shutdown(void)
  1600. {
  1601. mce_disable_error_reporting();
  1602. }
  1603. /*
  1604. * On resume clear all MCE state. Don't want to see leftovers from the BIOS.
  1605. * Only one CPU is active at this time, the others get re-added later using
  1606. * CPU hotplug:
  1607. */
  1608. static void mce_syscore_resume(void)
  1609. {
  1610. __mcheck_cpu_init_generic();
  1611. __mcheck_cpu_init_vendor(__this_cpu_ptr(&cpu_info));
  1612. }
  1613. static struct syscore_ops mce_syscore_ops = {
  1614. .suspend = mce_syscore_suspend,
  1615. .shutdown = mce_syscore_shutdown,
  1616. .resume = mce_syscore_resume,
  1617. };
  1618. /*
  1619. * mce_device: Sysfs support
  1620. */
  1621. static void mce_cpu_restart(void *data)
  1622. {
  1623. if (!mce_available(__this_cpu_ptr(&cpu_info)))
  1624. return;
  1625. __mcheck_cpu_init_generic();
  1626. __mcheck_cpu_init_timer();
  1627. }
  1628. /* Reinit MCEs after user configuration changes */
  1629. static void mce_restart(void)
  1630. {
  1631. mce_timer_delete_all();
  1632. on_each_cpu(mce_cpu_restart, NULL, 1);
  1633. }
  1634. /* Toggle features for corrected errors */
  1635. static void mce_disable_cmci(void *data)
  1636. {
  1637. if (!mce_available(__this_cpu_ptr(&cpu_info)))
  1638. return;
  1639. cmci_clear();
  1640. }
  1641. static void mce_enable_ce(void *all)
  1642. {
  1643. if (!mce_available(__this_cpu_ptr(&cpu_info)))
  1644. return;
  1645. cmci_reenable();
  1646. cmci_recheck();
  1647. if (all)
  1648. __mcheck_cpu_init_timer();
  1649. }
  1650. static struct bus_type mce_subsys = {
  1651. .name = "machinecheck",
  1652. .dev_name = "machinecheck",
  1653. };
  1654. DEFINE_PER_CPU(struct device *, mce_device);
  1655. __cpuinitdata
  1656. void (*threshold_cpu_callback)(unsigned long action, unsigned int cpu);
  1657. static inline struct mce_bank *attr_to_bank(struct device_attribute *attr)
  1658. {
  1659. return container_of(attr, struct mce_bank, attr);
  1660. }
  1661. static ssize_t show_bank(struct device *s, struct device_attribute *attr,
  1662. char *buf)
  1663. {
  1664. return sprintf(buf, "%llx\n", attr_to_bank(attr)->ctl);
  1665. }
  1666. static ssize_t set_bank(struct device *s, struct device_attribute *attr,
  1667. const char *buf, size_t size)
  1668. {
  1669. u64 new;
  1670. if (strict_strtoull(buf, 0, &new) < 0)
  1671. return -EINVAL;
  1672. attr_to_bank(attr)->ctl = new;
  1673. mce_restart();
  1674. return size;
  1675. }
  1676. static ssize_t
  1677. show_trigger(struct device *s, struct device_attribute *attr, char *buf)
  1678. {
  1679. strcpy(buf, mce_helper);
  1680. strcat(buf, "\n");
  1681. return strlen(mce_helper) + 1;
  1682. }
  1683. static ssize_t set_trigger(struct device *s, struct device_attribute *attr,
  1684. const char *buf, size_t siz)
  1685. {
  1686. char *p;
  1687. strncpy(mce_helper, buf, sizeof(mce_helper));
  1688. mce_helper[sizeof(mce_helper)-1] = 0;
  1689. p = strchr(mce_helper, '\n');
  1690. if (p)
  1691. *p = 0;
  1692. return strlen(mce_helper) + !!p;
  1693. }
  1694. static ssize_t set_ignore_ce(struct device *s,
  1695. struct device_attribute *attr,
  1696. const char *buf, size_t size)
  1697. {
  1698. u64 new;
  1699. if (strict_strtoull(buf, 0, &new) < 0)
  1700. return -EINVAL;
  1701. if (mce_ignore_ce ^ !!new) {
  1702. if (new) {
  1703. /* disable ce features */
  1704. mce_timer_delete_all();
  1705. on_each_cpu(mce_disable_cmci, NULL, 1);
  1706. mce_ignore_ce = 1;
  1707. } else {
  1708. /* enable ce features */
  1709. mce_ignore_ce = 0;
  1710. on_each_cpu(mce_enable_ce, (void *)1, 1);
  1711. }
  1712. }
  1713. return size;
  1714. }
  1715. static ssize_t set_cmci_disabled(struct device *s,
  1716. struct device_attribute *attr,
  1717. const char *buf, size_t size)
  1718. {
  1719. u64 new;
  1720. if (strict_strtoull(buf, 0, &new) < 0)
  1721. return -EINVAL;
  1722. if (mce_cmci_disabled ^ !!new) {
  1723. if (new) {
  1724. /* disable cmci */
  1725. on_each_cpu(mce_disable_cmci, NULL, 1);
  1726. mce_cmci_disabled = 1;
  1727. } else {
  1728. /* enable cmci */
  1729. mce_cmci_disabled = 0;
  1730. on_each_cpu(mce_enable_ce, NULL, 1);
  1731. }
  1732. }
  1733. return size;
  1734. }
  1735. static ssize_t store_int_with_restart(struct device *s,
  1736. struct device_attribute *attr,
  1737. const char *buf, size_t size)
  1738. {
  1739. ssize_t ret = device_store_int(s, attr, buf, size);
  1740. mce_restart();
  1741. return ret;
  1742. }
  1743. static DEVICE_ATTR(trigger, 0644, show_trigger, set_trigger);
  1744. static DEVICE_INT_ATTR(tolerant, 0644, tolerant);
  1745. static DEVICE_INT_ATTR(monarch_timeout, 0644, monarch_timeout);
  1746. static DEVICE_INT_ATTR(dont_log_ce, 0644, mce_dont_log_ce);
  1747. static struct dev_ext_attribute dev_attr_check_interval = {
  1748. __ATTR(check_interval, 0644, device_show_int, store_int_with_restart),
  1749. &check_interval
  1750. };
  1751. static struct dev_ext_attribute dev_attr_ignore_ce = {
  1752. __ATTR(ignore_ce, 0644, device_show_int, set_ignore_ce),
  1753. &mce_ignore_ce
  1754. };
  1755. static struct dev_ext_attribute dev_attr_cmci_disabled = {
  1756. __ATTR(cmci_disabled, 0644, device_show_int, set_cmci_disabled),
  1757. &mce_cmci_disabled
  1758. };
  1759. static struct device_attribute *mce_device_attrs[] = {
  1760. &dev_attr_tolerant.attr,
  1761. &dev_attr_check_interval.attr,
  1762. &dev_attr_trigger,
  1763. &dev_attr_monarch_timeout.attr,
  1764. &dev_attr_dont_log_ce.attr,
  1765. &dev_attr_ignore_ce.attr,
  1766. &dev_attr_cmci_disabled.attr,
  1767. NULL
  1768. };
  1769. static cpumask_var_t mce_device_initialized;
  1770. static void mce_device_release(struct device *dev)
  1771. {
  1772. kfree(dev);
  1773. }
  1774. /* Per cpu device init. All of the cpus still share the same ctrl bank: */
  1775. static __cpuinit int mce_device_create(unsigned int cpu)
  1776. {
  1777. struct device *dev;
  1778. int err;
  1779. int i, j;
  1780. if (!mce_available(&boot_cpu_data))
  1781. return -EIO;
  1782. dev = kzalloc(sizeof *dev, GFP_KERNEL);
  1783. if (!dev)
  1784. return -ENOMEM;
  1785. dev->id = cpu;
  1786. dev->bus = &mce_subsys;
  1787. dev->release = &mce_device_release;
  1788. err = device_register(dev);
  1789. if (err)
  1790. return err;
  1791. for (i = 0; mce_device_attrs[i]; i++) {
  1792. err = device_create_file(dev, mce_device_attrs[i]);
  1793. if (err)
  1794. goto error;
  1795. }
  1796. for (j = 0; j < banks; j++) {
  1797. err = device_create_file(dev, &mce_banks[j].attr);
  1798. if (err)
  1799. goto error2;
  1800. }
  1801. cpumask_set_cpu(cpu, mce_device_initialized);
  1802. per_cpu(mce_device, cpu) = dev;
  1803. return 0;
  1804. error2:
  1805. while (--j >= 0)
  1806. device_remove_file(dev, &mce_banks[j].attr);
  1807. error:
  1808. while (--i >= 0)
  1809. device_remove_file(dev, mce_device_attrs[i]);
  1810. device_unregister(dev);
  1811. return err;
  1812. }
  1813. static __cpuinit void mce_device_remove(unsigned int cpu)
  1814. {
  1815. struct device *dev = per_cpu(mce_device, cpu);
  1816. int i;
  1817. if (!cpumask_test_cpu(cpu, mce_device_initialized))
  1818. return;
  1819. for (i = 0; mce_device_attrs[i]; i++)
  1820. device_remove_file(dev, mce_device_attrs[i]);
  1821. for (i = 0; i < banks; i++)
  1822. device_remove_file(dev, &mce_banks[i].attr);
  1823. device_unregister(dev);
  1824. cpumask_clear_cpu(cpu, mce_device_initialized);
  1825. per_cpu(mce_device, cpu) = NULL;
  1826. }
  1827. /* Make sure there are no machine checks on offlined CPUs. */
  1828. static void __cpuinit mce_disable_cpu(void *h)
  1829. {
  1830. unsigned long action = *(unsigned long *)h;
  1831. int i;
  1832. if (!mce_available(__this_cpu_ptr(&cpu_info)))
  1833. return;
  1834. if (!(action & CPU_TASKS_FROZEN))
  1835. cmci_clear();
  1836. for (i = 0; i < banks; i++) {
  1837. struct mce_bank *b = &mce_banks[i];
  1838. if (b->init)
  1839. wrmsrl(MSR_IA32_MCx_CTL(i), 0);
  1840. }
  1841. }
  1842. static void __cpuinit mce_reenable_cpu(void *h)
  1843. {
  1844. unsigned long action = *(unsigned long *)h;
  1845. int i;
  1846. if (!mce_available(__this_cpu_ptr(&cpu_info)))
  1847. return;
  1848. if (!(action & CPU_TASKS_FROZEN))
  1849. cmci_reenable();
  1850. for (i = 0; i < banks; i++) {
  1851. struct mce_bank *b = &mce_banks[i];
  1852. if (b->init)
  1853. wrmsrl(MSR_IA32_MCx_CTL(i), b->ctl);
  1854. }
  1855. }
  1856. /* Get notified when a cpu comes on/off. Be hotplug friendly. */
  1857. static int __cpuinit
  1858. mce_cpu_callback(struct notifier_block *nfb, unsigned long action, void *hcpu)
  1859. {
  1860. unsigned int cpu = (unsigned long)hcpu;
  1861. struct timer_list *t = &per_cpu(mce_timer, cpu);
  1862. switch (action) {
  1863. case CPU_ONLINE:
  1864. case CPU_ONLINE_FROZEN:
  1865. mce_device_create(cpu);
  1866. if (threshold_cpu_callback)
  1867. threshold_cpu_callback(action, cpu);
  1868. break;
  1869. case CPU_DEAD:
  1870. case CPU_DEAD_FROZEN:
  1871. if (threshold_cpu_callback)
  1872. threshold_cpu_callback(action, cpu);
  1873. mce_device_remove(cpu);
  1874. break;
  1875. case CPU_DOWN_PREPARE:
  1876. case CPU_DOWN_PREPARE_FROZEN:
  1877. del_timer_sync(t);
  1878. smp_call_function_single(cpu, mce_disable_cpu, &action, 1);
  1879. break;
  1880. case CPU_DOWN_FAILED:
  1881. case CPU_DOWN_FAILED_FROZEN:
  1882. if (!mce_ignore_ce && check_interval) {
  1883. t->expires = round_jiffies(jiffies +
  1884. __get_cpu_var(mce_next_interval));
  1885. add_timer_on(t, cpu);
  1886. }
  1887. smp_call_function_single(cpu, mce_reenable_cpu, &action, 1);
  1888. break;
  1889. case CPU_POST_DEAD:
  1890. /* intentionally ignoring frozen here */
  1891. cmci_rediscover(cpu);
  1892. break;
  1893. }
  1894. return NOTIFY_OK;
  1895. }
  1896. static struct notifier_block mce_cpu_notifier __cpuinitdata = {
  1897. .notifier_call = mce_cpu_callback,
  1898. };
  1899. static __init void mce_init_banks(void)
  1900. {
  1901. int i;
  1902. for (i = 0; i < banks; i++) {
  1903. struct mce_bank *b = &mce_banks[i];
  1904. struct device_attribute *a = &b->attr;
  1905. sysfs_attr_init(&a->attr);
  1906. a->attr.name = b->attrname;
  1907. snprintf(b->attrname, ATTR_LEN, "bank%d", i);
  1908. a->attr.mode = 0644;
  1909. a->show = show_bank;
  1910. a->store = set_bank;
  1911. }
  1912. }
  1913. static __init int mcheck_init_device(void)
  1914. {
  1915. int err;
  1916. int i = 0;
  1917. if (!mce_available(&boot_cpu_data))
  1918. return -EIO;
  1919. zalloc_cpumask_var(&mce_device_initialized, GFP_KERNEL);
  1920. mce_init_banks();
  1921. err = subsys_system_register(&mce_subsys, NULL);
  1922. if (err)
  1923. return err;
  1924. for_each_online_cpu(i) {
  1925. err = mce_device_create(i);
  1926. if (err)
  1927. return err;
  1928. }
  1929. register_syscore_ops(&mce_syscore_ops);
  1930. register_hotcpu_notifier(&mce_cpu_notifier);
  1931. /* register character device /dev/mcelog */
  1932. misc_register(&mce_chrdev_device);
  1933. return err;
  1934. }
  1935. device_initcall(mcheck_init_device);
  1936. /*
  1937. * Old style boot options parsing. Only for compatibility.
  1938. */
  1939. static int __init mcheck_disable(char *str)
  1940. {
  1941. mce_disabled = 1;
  1942. return 1;
  1943. }
  1944. __setup("nomce", mcheck_disable);
  1945. #ifdef CONFIG_DEBUG_FS
  1946. struct dentry *mce_get_debugfs_dir(void)
  1947. {
  1948. static struct dentry *dmce;
  1949. if (!dmce)
  1950. dmce = debugfs_create_dir("mce", NULL);
  1951. return dmce;
  1952. }
  1953. static void mce_reset(void)
  1954. {
  1955. cpu_missing = 0;
  1956. atomic_set(&mce_fake_paniced, 0);
  1957. atomic_set(&mce_executing, 0);
  1958. atomic_set(&mce_callin, 0);
  1959. atomic_set(&global_nwo, 0);
  1960. }
  1961. static int fake_panic_get(void *data, u64 *val)
  1962. {
  1963. *val = fake_panic;
  1964. return 0;
  1965. }
  1966. static int fake_panic_set(void *data, u64 val)
  1967. {
  1968. mce_reset();
  1969. fake_panic = val;
  1970. return 0;
  1971. }
  1972. DEFINE_SIMPLE_ATTRIBUTE(fake_panic_fops, fake_panic_get,
  1973. fake_panic_set, "%llu\n");
  1974. static int __init mcheck_debugfs_init(void)
  1975. {
  1976. struct dentry *dmce, *ffake_panic;
  1977. dmce = mce_get_debugfs_dir();
  1978. if (!dmce)
  1979. return -ENOMEM;
  1980. ffake_panic = debugfs_create_file("fake_panic", 0444, dmce, NULL,
  1981. &fake_panic_fops);
  1982. if (!ffake_panic)
  1983. return -ENOMEM;
  1984. return 0;
  1985. }
  1986. late_initcall(mcheck_debugfs_init);
  1987. #endif