r100.c 120 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "radeon_drm.h"
  33. #include "radeon_reg.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "r100d.h"
  37. #include "rs100d.h"
  38. #include "rv200d.h"
  39. #include "rv250d.h"
  40. #include "atom.h"
  41. #include <linux/firmware.h>
  42. #include <linux/platform_device.h>
  43. #include <linux/module.h>
  44. #include "r100_reg_safe.h"
  45. #include "rn50_reg_safe.h"
  46. /* Firmware Names */
  47. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  48. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  49. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  50. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  51. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  52. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  53. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  54. MODULE_FIRMWARE(FIRMWARE_R100);
  55. MODULE_FIRMWARE(FIRMWARE_R200);
  56. MODULE_FIRMWARE(FIRMWARE_R300);
  57. MODULE_FIRMWARE(FIRMWARE_R420);
  58. MODULE_FIRMWARE(FIRMWARE_RS690);
  59. MODULE_FIRMWARE(FIRMWARE_RS600);
  60. MODULE_FIRMWARE(FIRMWARE_R520);
  61. #include "r100_track.h"
  62. /* This files gather functions specifics to:
  63. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  64. * and others in some cases.
  65. */
  66. /**
  67. * r100_wait_for_vblank - vblank wait asic callback.
  68. *
  69. * @rdev: radeon_device pointer
  70. * @crtc: crtc to wait for vblank on
  71. *
  72. * Wait for vblank on the requested crtc (r1xx-r4xx).
  73. */
  74. void r100_wait_for_vblank(struct radeon_device *rdev, int crtc)
  75. {
  76. int i;
  77. if (crtc >= rdev->num_crtc)
  78. return;
  79. if (crtc == 0) {
  80. if (RREG32(RADEON_CRTC_GEN_CNTL) & RADEON_CRTC_EN) {
  81. for (i = 0; i < rdev->usec_timeout; i++) {
  82. if (!(RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR))
  83. break;
  84. udelay(1);
  85. }
  86. for (i = 0; i < rdev->usec_timeout; i++) {
  87. if (RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR)
  88. break;
  89. udelay(1);
  90. }
  91. }
  92. } else {
  93. if (RREG32(RADEON_CRTC2_GEN_CNTL) & RADEON_CRTC2_EN) {
  94. for (i = 0; i < rdev->usec_timeout; i++) {
  95. if (!(RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR))
  96. break;
  97. udelay(1);
  98. }
  99. for (i = 0; i < rdev->usec_timeout; i++) {
  100. if (RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR)
  101. break;
  102. udelay(1);
  103. }
  104. }
  105. }
  106. }
  107. /**
  108. * r100_pre_page_flip - pre-pageflip callback.
  109. *
  110. * @rdev: radeon_device pointer
  111. * @crtc: crtc to prepare for pageflip on
  112. *
  113. * Pre-pageflip callback (r1xx-r4xx).
  114. * Enables the pageflip irq (vblank irq).
  115. */
  116. void r100_pre_page_flip(struct radeon_device *rdev, int crtc)
  117. {
  118. /* enable the pflip int */
  119. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  120. }
  121. /**
  122. * r100_post_page_flip - pos-pageflip callback.
  123. *
  124. * @rdev: radeon_device pointer
  125. * @crtc: crtc to cleanup pageflip on
  126. *
  127. * Post-pageflip callback (r1xx-r4xx).
  128. * Disables the pageflip irq (vblank irq).
  129. */
  130. void r100_post_page_flip(struct radeon_device *rdev, int crtc)
  131. {
  132. /* disable the pflip int */
  133. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  134. }
  135. /**
  136. * r100_page_flip - pageflip callback.
  137. *
  138. * @rdev: radeon_device pointer
  139. * @crtc_id: crtc to cleanup pageflip on
  140. * @crtc_base: new address of the crtc (GPU MC address)
  141. *
  142. * Does the actual pageflip (r1xx-r4xx).
  143. * During vblank we take the crtc lock and wait for the update_pending
  144. * bit to go high, when it does, we release the lock, and allow the
  145. * double buffered update to take place.
  146. * Returns the current update pending status.
  147. */
  148. u32 r100_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  149. {
  150. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  151. u32 tmp = ((u32)crtc_base) | RADEON_CRTC_OFFSET__OFFSET_LOCK;
  152. int i;
  153. /* Lock the graphics update lock */
  154. /* update the scanout addresses */
  155. WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
  156. /* Wait for update_pending to go high. */
  157. for (i = 0; i < rdev->usec_timeout; i++) {
  158. if (RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET)
  159. break;
  160. udelay(1);
  161. }
  162. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  163. /* Unlock the lock, so double-buffering can take place inside vblank */
  164. tmp &= ~RADEON_CRTC_OFFSET__OFFSET_LOCK;
  165. WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
  166. /* Return current update_pending status: */
  167. return RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET;
  168. }
  169. /**
  170. * r100_pm_get_dynpm_state - look up dynpm power state callback.
  171. *
  172. * @rdev: radeon_device pointer
  173. *
  174. * Look up the optimal power state based on the
  175. * current state of the GPU (r1xx-r5xx).
  176. * Used for dynpm only.
  177. */
  178. void r100_pm_get_dynpm_state(struct radeon_device *rdev)
  179. {
  180. int i;
  181. rdev->pm.dynpm_can_upclock = true;
  182. rdev->pm.dynpm_can_downclock = true;
  183. switch (rdev->pm.dynpm_planned_action) {
  184. case DYNPM_ACTION_MINIMUM:
  185. rdev->pm.requested_power_state_index = 0;
  186. rdev->pm.dynpm_can_downclock = false;
  187. break;
  188. case DYNPM_ACTION_DOWNCLOCK:
  189. if (rdev->pm.current_power_state_index == 0) {
  190. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  191. rdev->pm.dynpm_can_downclock = false;
  192. } else {
  193. if (rdev->pm.active_crtc_count > 1) {
  194. for (i = 0; i < rdev->pm.num_power_states; i++) {
  195. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  196. continue;
  197. else if (i >= rdev->pm.current_power_state_index) {
  198. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  199. break;
  200. } else {
  201. rdev->pm.requested_power_state_index = i;
  202. break;
  203. }
  204. }
  205. } else
  206. rdev->pm.requested_power_state_index =
  207. rdev->pm.current_power_state_index - 1;
  208. }
  209. /* don't use the power state if crtcs are active and no display flag is set */
  210. if ((rdev->pm.active_crtc_count > 0) &&
  211. (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags &
  212. RADEON_PM_MODE_NO_DISPLAY)) {
  213. rdev->pm.requested_power_state_index++;
  214. }
  215. break;
  216. case DYNPM_ACTION_UPCLOCK:
  217. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  218. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  219. rdev->pm.dynpm_can_upclock = false;
  220. } else {
  221. if (rdev->pm.active_crtc_count > 1) {
  222. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  223. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  224. continue;
  225. else if (i <= rdev->pm.current_power_state_index) {
  226. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  227. break;
  228. } else {
  229. rdev->pm.requested_power_state_index = i;
  230. break;
  231. }
  232. }
  233. } else
  234. rdev->pm.requested_power_state_index =
  235. rdev->pm.current_power_state_index + 1;
  236. }
  237. break;
  238. case DYNPM_ACTION_DEFAULT:
  239. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  240. rdev->pm.dynpm_can_upclock = false;
  241. break;
  242. case DYNPM_ACTION_NONE:
  243. default:
  244. DRM_ERROR("Requested mode for not defined action\n");
  245. return;
  246. }
  247. /* only one clock mode per power state */
  248. rdev->pm.requested_clock_mode_index = 0;
  249. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  250. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  251. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  252. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  253. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  254. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  255. pcie_lanes);
  256. }
  257. /**
  258. * r100_pm_init_profile - Initialize power profiles callback.
  259. *
  260. * @rdev: radeon_device pointer
  261. *
  262. * Initialize the power states used in profile mode
  263. * (r1xx-r3xx).
  264. * Used for profile mode only.
  265. */
  266. void r100_pm_init_profile(struct radeon_device *rdev)
  267. {
  268. /* default */
  269. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  270. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  271. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  272. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  273. /* low sh */
  274. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  275. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  276. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  277. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  278. /* mid sh */
  279. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  280. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  281. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  282. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  283. /* high sh */
  284. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  285. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  286. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  287. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  288. /* low mh */
  289. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  290. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  291. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  292. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  293. /* mid mh */
  294. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  295. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  296. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  297. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  298. /* high mh */
  299. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  300. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  301. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  302. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  303. }
  304. /**
  305. * r100_pm_misc - set additional pm hw parameters callback.
  306. *
  307. * @rdev: radeon_device pointer
  308. *
  309. * Set non-clock parameters associated with a power state
  310. * (voltage, pcie lanes, etc.) (r1xx-r4xx).
  311. */
  312. void r100_pm_misc(struct radeon_device *rdev)
  313. {
  314. int requested_index = rdev->pm.requested_power_state_index;
  315. struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
  316. struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
  317. u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
  318. if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
  319. if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
  320. tmp = RREG32(voltage->gpio.reg);
  321. if (voltage->active_high)
  322. tmp |= voltage->gpio.mask;
  323. else
  324. tmp &= ~(voltage->gpio.mask);
  325. WREG32(voltage->gpio.reg, tmp);
  326. if (voltage->delay)
  327. udelay(voltage->delay);
  328. } else {
  329. tmp = RREG32(voltage->gpio.reg);
  330. if (voltage->active_high)
  331. tmp &= ~voltage->gpio.mask;
  332. else
  333. tmp |= voltage->gpio.mask;
  334. WREG32(voltage->gpio.reg, tmp);
  335. if (voltage->delay)
  336. udelay(voltage->delay);
  337. }
  338. }
  339. sclk_cntl = RREG32_PLL(SCLK_CNTL);
  340. sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
  341. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
  342. sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
  343. sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
  344. if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
  345. sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
  346. if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
  347. sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
  348. else
  349. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
  350. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
  351. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
  352. else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
  353. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
  354. } else
  355. sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
  356. if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
  357. sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
  358. if (voltage->delay) {
  359. sclk_more_cntl |= VOLTAGE_DROP_SYNC;
  360. switch (voltage->delay) {
  361. case 33:
  362. sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
  363. break;
  364. case 66:
  365. sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
  366. break;
  367. case 99:
  368. sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
  369. break;
  370. case 132:
  371. sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
  372. break;
  373. }
  374. } else
  375. sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
  376. } else
  377. sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
  378. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
  379. sclk_cntl &= ~FORCE_HDP;
  380. else
  381. sclk_cntl |= FORCE_HDP;
  382. WREG32_PLL(SCLK_CNTL, sclk_cntl);
  383. WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
  384. WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
  385. /* set pcie lanes */
  386. if ((rdev->flags & RADEON_IS_PCIE) &&
  387. !(rdev->flags & RADEON_IS_IGP) &&
  388. rdev->asic->pm.set_pcie_lanes &&
  389. (ps->pcie_lanes !=
  390. rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
  391. radeon_set_pcie_lanes(rdev,
  392. ps->pcie_lanes);
  393. DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes);
  394. }
  395. }
  396. /**
  397. * r100_pm_prepare - pre-power state change callback.
  398. *
  399. * @rdev: radeon_device pointer
  400. *
  401. * Prepare for a power state change (r1xx-r4xx).
  402. */
  403. void r100_pm_prepare(struct radeon_device *rdev)
  404. {
  405. struct drm_device *ddev = rdev->ddev;
  406. struct drm_crtc *crtc;
  407. struct radeon_crtc *radeon_crtc;
  408. u32 tmp;
  409. /* disable any active CRTCs */
  410. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  411. radeon_crtc = to_radeon_crtc(crtc);
  412. if (radeon_crtc->enabled) {
  413. if (radeon_crtc->crtc_id) {
  414. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  415. tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
  416. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  417. } else {
  418. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  419. tmp |= RADEON_CRTC_DISP_REQ_EN_B;
  420. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  421. }
  422. }
  423. }
  424. }
  425. /**
  426. * r100_pm_finish - post-power state change callback.
  427. *
  428. * @rdev: radeon_device pointer
  429. *
  430. * Clean up after a power state change (r1xx-r4xx).
  431. */
  432. void r100_pm_finish(struct radeon_device *rdev)
  433. {
  434. struct drm_device *ddev = rdev->ddev;
  435. struct drm_crtc *crtc;
  436. struct radeon_crtc *radeon_crtc;
  437. u32 tmp;
  438. /* enable any active CRTCs */
  439. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  440. radeon_crtc = to_radeon_crtc(crtc);
  441. if (radeon_crtc->enabled) {
  442. if (radeon_crtc->crtc_id) {
  443. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  444. tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
  445. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  446. } else {
  447. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  448. tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
  449. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  450. }
  451. }
  452. }
  453. }
  454. /**
  455. * r100_gui_idle - gui idle callback.
  456. *
  457. * @rdev: radeon_device pointer
  458. *
  459. * Check of the GUI (2D/3D engines) are idle (r1xx-r5xx).
  460. * Returns true if idle, false if not.
  461. */
  462. bool r100_gui_idle(struct radeon_device *rdev)
  463. {
  464. if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
  465. return false;
  466. else
  467. return true;
  468. }
  469. /* hpd for digital panel detect/disconnect */
  470. /**
  471. * r100_hpd_sense - hpd sense callback.
  472. *
  473. * @rdev: radeon_device pointer
  474. * @hpd: hpd (hotplug detect) pin
  475. *
  476. * Checks if a digital monitor is connected (r1xx-r4xx).
  477. * Returns true if connected, false if not connected.
  478. */
  479. bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  480. {
  481. bool connected = false;
  482. switch (hpd) {
  483. case RADEON_HPD_1:
  484. if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
  485. connected = true;
  486. break;
  487. case RADEON_HPD_2:
  488. if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
  489. connected = true;
  490. break;
  491. default:
  492. break;
  493. }
  494. return connected;
  495. }
  496. /**
  497. * r100_hpd_set_polarity - hpd set polarity callback.
  498. *
  499. * @rdev: radeon_device pointer
  500. * @hpd: hpd (hotplug detect) pin
  501. *
  502. * Set the polarity of the hpd pin (r1xx-r4xx).
  503. */
  504. void r100_hpd_set_polarity(struct radeon_device *rdev,
  505. enum radeon_hpd_id hpd)
  506. {
  507. u32 tmp;
  508. bool connected = r100_hpd_sense(rdev, hpd);
  509. switch (hpd) {
  510. case RADEON_HPD_1:
  511. tmp = RREG32(RADEON_FP_GEN_CNTL);
  512. if (connected)
  513. tmp &= ~RADEON_FP_DETECT_INT_POL;
  514. else
  515. tmp |= RADEON_FP_DETECT_INT_POL;
  516. WREG32(RADEON_FP_GEN_CNTL, tmp);
  517. break;
  518. case RADEON_HPD_2:
  519. tmp = RREG32(RADEON_FP2_GEN_CNTL);
  520. if (connected)
  521. tmp &= ~RADEON_FP2_DETECT_INT_POL;
  522. else
  523. tmp |= RADEON_FP2_DETECT_INT_POL;
  524. WREG32(RADEON_FP2_GEN_CNTL, tmp);
  525. break;
  526. default:
  527. break;
  528. }
  529. }
  530. /**
  531. * r100_hpd_init - hpd setup callback.
  532. *
  533. * @rdev: radeon_device pointer
  534. *
  535. * Setup the hpd pins used by the card (r1xx-r4xx).
  536. * Set the polarity, and enable the hpd interrupts.
  537. */
  538. void r100_hpd_init(struct radeon_device *rdev)
  539. {
  540. struct drm_device *dev = rdev->ddev;
  541. struct drm_connector *connector;
  542. unsigned enable = 0;
  543. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  544. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  545. enable |= 1 << radeon_connector->hpd.hpd;
  546. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  547. }
  548. radeon_irq_kms_enable_hpd(rdev, enable);
  549. }
  550. /**
  551. * r100_hpd_fini - hpd tear down callback.
  552. *
  553. * @rdev: radeon_device pointer
  554. *
  555. * Tear down the hpd pins used by the card (r1xx-r4xx).
  556. * Disable the hpd interrupts.
  557. */
  558. void r100_hpd_fini(struct radeon_device *rdev)
  559. {
  560. struct drm_device *dev = rdev->ddev;
  561. struct drm_connector *connector;
  562. unsigned disable = 0;
  563. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  564. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  565. disable |= 1 << radeon_connector->hpd.hpd;
  566. }
  567. radeon_irq_kms_disable_hpd(rdev, disable);
  568. }
  569. /*
  570. * PCI GART
  571. */
  572. void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
  573. {
  574. /* TODO: can we do somethings here ? */
  575. /* It seems hw only cache one entry so we should discard this
  576. * entry otherwise if first GPU GART read hit this entry it
  577. * could end up in wrong address. */
  578. }
  579. int r100_pci_gart_init(struct radeon_device *rdev)
  580. {
  581. int r;
  582. if (rdev->gart.ptr) {
  583. WARN(1, "R100 PCI GART already initialized\n");
  584. return 0;
  585. }
  586. /* Initialize common gart structure */
  587. r = radeon_gart_init(rdev);
  588. if (r)
  589. return r;
  590. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  591. rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
  592. rdev->asic->gart.set_page = &r100_pci_gart_set_page;
  593. return radeon_gart_table_ram_alloc(rdev);
  594. }
  595. int r100_pci_gart_enable(struct radeon_device *rdev)
  596. {
  597. uint32_t tmp;
  598. radeon_gart_restore(rdev);
  599. /* discard memory request outside of configured range */
  600. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  601. WREG32(RADEON_AIC_CNTL, tmp);
  602. /* set address range for PCI address translate */
  603. WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
  604. WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
  605. /* set PCI GART page-table base address */
  606. WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
  607. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
  608. WREG32(RADEON_AIC_CNTL, tmp);
  609. r100_pci_gart_tlb_flush(rdev);
  610. DRM_INFO("PCI GART of %uM enabled (table at 0x%016llX).\n",
  611. (unsigned)(rdev->mc.gtt_size >> 20),
  612. (unsigned long long)rdev->gart.table_addr);
  613. rdev->gart.ready = true;
  614. return 0;
  615. }
  616. void r100_pci_gart_disable(struct radeon_device *rdev)
  617. {
  618. uint32_t tmp;
  619. /* discard memory request outside of configured range */
  620. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  621. WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  622. WREG32(RADEON_AIC_LO_ADDR, 0);
  623. WREG32(RADEON_AIC_HI_ADDR, 0);
  624. }
  625. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  626. {
  627. u32 *gtt = rdev->gart.ptr;
  628. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  629. return -EINVAL;
  630. }
  631. gtt[i] = cpu_to_le32(lower_32_bits(addr));
  632. return 0;
  633. }
  634. void r100_pci_gart_fini(struct radeon_device *rdev)
  635. {
  636. radeon_gart_fini(rdev);
  637. r100_pci_gart_disable(rdev);
  638. radeon_gart_table_ram_free(rdev);
  639. }
  640. int r100_irq_set(struct radeon_device *rdev)
  641. {
  642. uint32_t tmp = 0;
  643. if (!rdev->irq.installed) {
  644. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  645. WREG32(R_000040_GEN_INT_CNTL, 0);
  646. return -EINVAL;
  647. }
  648. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  649. tmp |= RADEON_SW_INT_ENABLE;
  650. }
  651. if (rdev->irq.gui_idle) {
  652. tmp |= RADEON_GUI_IDLE_MASK;
  653. }
  654. if (rdev->irq.crtc_vblank_int[0] ||
  655. atomic_read(&rdev->irq.pflip[0])) {
  656. tmp |= RADEON_CRTC_VBLANK_MASK;
  657. }
  658. if (rdev->irq.crtc_vblank_int[1] ||
  659. atomic_read(&rdev->irq.pflip[1])) {
  660. tmp |= RADEON_CRTC2_VBLANK_MASK;
  661. }
  662. if (rdev->irq.hpd[0]) {
  663. tmp |= RADEON_FP_DETECT_MASK;
  664. }
  665. if (rdev->irq.hpd[1]) {
  666. tmp |= RADEON_FP2_DETECT_MASK;
  667. }
  668. WREG32(RADEON_GEN_INT_CNTL, tmp);
  669. return 0;
  670. }
  671. void r100_irq_disable(struct radeon_device *rdev)
  672. {
  673. u32 tmp;
  674. WREG32(R_000040_GEN_INT_CNTL, 0);
  675. /* Wait and acknowledge irq */
  676. mdelay(1);
  677. tmp = RREG32(R_000044_GEN_INT_STATUS);
  678. WREG32(R_000044_GEN_INT_STATUS, tmp);
  679. }
  680. static uint32_t r100_irq_ack(struct radeon_device *rdev)
  681. {
  682. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  683. uint32_t irq_mask = RADEON_SW_INT_TEST |
  684. RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
  685. RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
  686. /* the interrupt works, but the status bit is permanently asserted */
  687. if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
  688. if (!rdev->irq.gui_idle_acked)
  689. irq_mask |= RADEON_GUI_IDLE_STAT;
  690. }
  691. if (irqs) {
  692. WREG32(RADEON_GEN_INT_STATUS, irqs);
  693. }
  694. return irqs & irq_mask;
  695. }
  696. int r100_irq_process(struct radeon_device *rdev)
  697. {
  698. uint32_t status, msi_rearm;
  699. bool queue_hotplug = false;
  700. /* reset gui idle ack. the status bit is broken */
  701. rdev->irq.gui_idle_acked = false;
  702. status = r100_irq_ack(rdev);
  703. if (!status) {
  704. return IRQ_NONE;
  705. }
  706. if (rdev->shutdown) {
  707. return IRQ_NONE;
  708. }
  709. while (status) {
  710. /* SW interrupt */
  711. if (status & RADEON_SW_INT_TEST) {
  712. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  713. }
  714. /* gui idle interrupt */
  715. if (status & RADEON_GUI_IDLE_STAT) {
  716. rdev->irq.gui_idle_acked = true;
  717. wake_up(&rdev->irq.idle_queue);
  718. }
  719. /* Vertical blank interrupts */
  720. if (status & RADEON_CRTC_VBLANK_STAT) {
  721. if (rdev->irq.crtc_vblank_int[0]) {
  722. drm_handle_vblank(rdev->ddev, 0);
  723. rdev->pm.vblank_sync = true;
  724. wake_up(&rdev->irq.vblank_queue);
  725. }
  726. if (atomic_read(&rdev->irq.pflip[0]))
  727. radeon_crtc_handle_flip(rdev, 0);
  728. }
  729. if (status & RADEON_CRTC2_VBLANK_STAT) {
  730. if (rdev->irq.crtc_vblank_int[1]) {
  731. drm_handle_vblank(rdev->ddev, 1);
  732. rdev->pm.vblank_sync = true;
  733. wake_up(&rdev->irq.vblank_queue);
  734. }
  735. if (atomic_read(&rdev->irq.pflip[1]))
  736. radeon_crtc_handle_flip(rdev, 1);
  737. }
  738. if (status & RADEON_FP_DETECT_STAT) {
  739. queue_hotplug = true;
  740. DRM_DEBUG("HPD1\n");
  741. }
  742. if (status & RADEON_FP2_DETECT_STAT) {
  743. queue_hotplug = true;
  744. DRM_DEBUG("HPD2\n");
  745. }
  746. status = r100_irq_ack(rdev);
  747. }
  748. /* reset gui idle ack. the status bit is broken */
  749. rdev->irq.gui_idle_acked = false;
  750. if (queue_hotplug)
  751. schedule_work(&rdev->hotplug_work);
  752. if (rdev->msi_enabled) {
  753. switch (rdev->family) {
  754. case CHIP_RS400:
  755. case CHIP_RS480:
  756. msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
  757. WREG32(RADEON_AIC_CNTL, msi_rearm);
  758. WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
  759. break;
  760. default:
  761. WREG32(RADEON_MSI_REARM_EN, RV370_MSI_REARM_EN);
  762. break;
  763. }
  764. }
  765. return IRQ_HANDLED;
  766. }
  767. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
  768. {
  769. if (crtc == 0)
  770. return RREG32(RADEON_CRTC_CRNT_FRAME);
  771. else
  772. return RREG32(RADEON_CRTC2_CRNT_FRAME);
  773. }
  774. /* Who ever call radeon_fence_emit should call ring_lock and ask
  775. * for enough space (today caller are ib schedule and buffer move) */
  776. void r100_fence_ring_emit(struct radeon_device *rdev,
  777. struct radeon_fence *fence)
  778. {
  779. struct radeon_ring *ring = &rdev->ring[fence->ring];
  780. /* We have to make sure that caches are flushed before
  781. * CPU might read something from VRAM. */
  782. radeon_ring_write(ring, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
  783. radeon_ring_write(ring, RADEON_RB3D_DC_FLUSH_ALL);
  784. radeon_ring_write(ring, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
  785. radeon_ring_write(ring, RADEON_RB3D_ZC_FLUSH_ALL);
  786. /* Wait until IDLE & CLEAN */
  787. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  788. radeon_ring_write(ring, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
  789. radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  790. radeon_ring_write(ring, rdev->config.r100.hdp_cntl |
  791. RADEON_HDP_READ_BUFFER_INVALIDATE);
  792. radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  793. radeon_ring_write(ring, rdev->config.r100.hdp_cntl);
  794. /* Emit fence sequence & fire IRQ */
  795. radeon_ring_write(ring, PACKET0(rdev->fence_drv[fence->ring].scratch_reg, 0));
  796. radeon_ring_write(ring, fence->seq);
  797. radeon_ring_write(ring, PACKET0(RADEON_GEN_INT_STATUS, 0));
  798. radeon_ring_write(ring, RADEON_SW_INT_FIRE);
  799. }
  800. void r100_semaphore_ring_emit(struct radeon_device *rdev,
  801. struct radeon_ring *ring,
  802. struct radeon_semaphore *semaphore,
  803. bool emit_wait)
  804. {
  805. /* Unused on older asics, since we don't have semaphores or multiple rings */
  806. BUG();
  807. }
  808. int r100_copy_blit(struct radeon_device *rdev,
  809. uint64_t src_offset,
  810. uint64_t dst_offset,
  811. unsigned num_gpu_pages,
  812. struct radeon_fence **fence)
  813. {
  814. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  815. uint32_t cur_pages;
  816. uint32_t stride_bytes = RADEON_GPU_PAGE_SIZE;
  817. uint32_t pitch;
  818. uint32_t stride_pixels;
  819. unsigned ndw;
  820. int num_loops;
  821. int r = 0;
  822. /* radeon limited to 16k stride */
  823. stride_bytes &= 0x3fff;
  824. /* radeon pitch is /64 */
  825. pitch = stride_bytes / 64;
  826. stride_pixels = stride_bytes / 4;
  827. num_loops = DIV_ROUND_UP(num_gpu_pages, 8191);
  828. /* Ask for enough room for blit + flush + fence */
  829. ndw = 64 + (10 * num_loops);
  830. r = radeon_ring_lock(rdev, ring, ndw);
  831. if (r) {
  832. DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
  833. return -EINVAL;
  834. }
  835. while (num_gpu_pages > 0) {
  836. cur_pages = num_gpu_pages;
  837. if (cur_pages > 8191) {
  838. cur_pages = 8191;
  839. }
  840. num_gpu_pages -= cur_pages;
  841. /* pages are in Y direction - height
  842. page width in X direction - width */
  843. radeon_ring_write(ring, PACKET3(PACKET3_BITBLT_MULTI, 8));
  844. radeon_ring_write(ring,
  845. RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  846. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  847. RADEON_GMC_SRC_CLIPPING |
  848. RADEON_GMC_DST_CLIPPING |
  849. RADEON_GMC_BRUSH_NONE |
  850. (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
  851. RADEON_GMC_SRC_DATATYPE_COLOR |
  852. RADEON_ROP3_S |
  853. RADEON_DP_SRC_SOURCE_MEMORY |
  854. RADEON_GMC_CLR_CMP_CNTL_DIS |
  855. RADEON_GMC_WR_MSK_DIS);
  856. radeon_ring_write(ring, (pitch << 22) | (src_offset >> 10));
  857. radeon_ring_write(ring, (pitch << 22) | (dst_offset >> 10));
  858. radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
  859. radeon_ring_write(ring, 0);
  860. radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
  861. radeon_ring_write(ring, num_gpu_pages);
  862. radeon_ring_write(ring, num_gpu_pages);
  863. radeon_ring_write(ring, cur_pages | (stride_pixels << 16));
  864. }
  865. radeon_ring_write(ring, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
  866. radeon_ring_write(ring, RADEON_RB2D_DC_FLUSH_ALL);
  867. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  868. radeon_ring_write(ring,
  869. RADEON_WAIT_2D_IDLECLEAN |
  870. RADEON_WAIT_HOST_IDLECLEAN |
  871. RADEON_WAIT_DMA_GUI_IDLE);
  872. if (fence) {
  873. r = radeon_fence_emit(rdev, fence, RADEON_RING_TYPE_GFX_INDEX);
  874. }
  875. radeon_ring_unlock_commit(rdev, ring);
  876. return r;
  877. }
  878. static int r100_cp_wait_for_idle(struct radeon_device *rdev)
  879. {
  880. unsigned i;
  881. u32 tmp;
  882. for (i = 0; i < rdev->usec_timeout; i++) {
  883. tmp = RREG32(R_000E40_RBBM_STATUS);
  884. if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
  885. return 0;
  886. }
  887. udelay(1);
  888. }
  889. return -1;
  890. }
  891. void r100_ring_start(struct radeon_device *rdev, struct radeon_ring *ring)
  892. {
  893. int r;
  894. r = radeon_ring_lock(rdev, ring, 2);
  895. if (r) {
  896. return;
  897. }
  898. radeon_ring_write(ring, PACKET0(RADEON_ISYNC_CNTL, 0));
  899. radeon_ring_write(ring,
  900. RADEON_ISYNC_ANY2D_IDLE3D |
  901. RADEON_ISYNC_ANY3D_IDLE2D |
  902. RADEON_ISYNC_WAIT_IDLEGUI |
  903. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  904. radeon_ring_unlock_commit(rdev, ring);
  905. }
  906. /* Load the microcode for the CP */
  907. static int r100_cp_init_microcode(struct radeon_device *rdev)
  908. {
  909. struct platform_device *pdev;
  910. const char *fw_name = NULL;
  911. int err;
  912. DRM_DEBUG_KMS("\n");
  913. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  914. err = IS_ERR(pdev);
  915. if (err) {
  916. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  917. return -EINVAL;
  918. }
  919. if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
  920. (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
  921. (rdev->family == CHIP_RS200)) {
  922. DRM_INFO("Loading R100 Microcode\n");
  923. fw_name = FIRMWARE_R100;
  924. } else if ((rdev->family == CHIP_R200) ||
  925. (rdev->family == CHIP_RV250) ||
  926. (rdev->family == CHIP_RV280) ||
  927. (rdev->family == CHIP_RS300)) {
  928. DRM_INFO("Loading R200 Microcode\n");
  929. fw_name = FIRMWARE_R200;
  930. } else if ((rdev->family == CHIP_R300) ||
  931. (rdev->family == CHIP_R350) ||
  932. (rdev->family == CHIP_RV350) ||
  933. (rdev->family == CHIP_RV380) ||
  934. (rdev->family == CHIP_RS400) ||
  935. (rdev->family == CHIP_RS480)) {
  936. DRM_INFO("Loading R300 Microcode\n");
  937. fw_name = FIRMWARE_R300;
  938. } else if ((rdev->family == CHIP_R420) ||
  939. (rdev->family == CHIP_R423) ||
  940. (rdev->family == CHIP_RV410)) {
  941. DRM_INFO("Loading R400 Microcode\n");
  942. fw_name = FIRMWARE_R420;
  943. } else if ((rdev->family == CHIP_RS690) ||
  944. (rdev->family == CHIP_RS740)) {
  945. DRM_INFO("Loading RS690/RS740 Microcode\n");
  946. fw_name = FIRMWARE_RS690;
  947. } else if (rdev->family == CHIP_RS600) {
  948. DRM_INFO("Loading RS600 Microcode\n");
  949. fw_name = FIRMWARE_RS600;
  950. } else if ((rdev->family == CHIP_RV515) ||
  951. (rdev->family == CHIP_R520) ||
  952. (rdev->family == CHIP_RV530) ||
  953. (rdev->family == CHIP_R580) ||
  954. (rdev->family == CHIP_RV560) ||
  955. (rdev->family == CHIP_RV570)) {
  956. DRM_INFO("Loading R500 Microcode\n");
  957. fw_name = FIRMWARE_R520;
  958. }
  959. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  960. platform_device_unregister(pdev);
  961. if (err) {
  962. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  963. fw_name);
  964. } else if (rdev->me_fw->size % 8) {
  965. printk(KERN_ERR
  966. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  967. rdev->me_fw->size, fw_name);
  968. err = -EINVAL;
  969. release_firmware(rdev->me_fw);
  970. rdev->me_fw = NULL;
  971. }
  972. return err;
  973. }
  974. static void r100_cp_load_microcode(struct radeon_device *rdev)
  975. {
  976. const __be32 *fw_data;
  977. int i, size;
  978. if (r100_gui_wait_for_idle(rdev)) {
  979. printk(KERN_WARNING "Failed to wait GUI idle while "
  980. "programming pipes. Bad things might happen.\n");
  981. }
  982. if (rdev->me_fw) {
  983. size = rdev->me_fw->size / 4;
  984. fw_data = (const __be32 *)&rdev->me_fw->data[0];
  985. WREG32(RADEON_CP_ME_RAM_ADDR, 0);
  986. for (i = 0; i < size; i += 2) {
  987. WREG32(RADEON_CP_ME_RAM_DATAH,
  988. be32_to_cpup(&fw_data[i]));
  989. WREG32(RADEON_CP_ME_RAM_DATAL,
  990. be32_to_cpup(&fw_data[i + 1]));
  991. }
  992. }
  993. }
  994. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
  995. {
  996. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  997. unsigned rb_bufsz;
  998. unsigned rb_blksz;
  999. unsigned max_fetch;
  1000. unsigned pre_write_timer;
  1001. unsigned pre_write_limit;
  1002. unsigned indirect2_start;
  1003. unsigned indirect1_start;
  1004. uint32_t tmp;
  1005. int r;
  1006. if (r100_debugfs_cp_init(rdev)) {
  1007. DRM_ERROR("Failed to register debugfs file for CP !\n");
  1008. }
  1009. if (!rdev->me_fw) {
  1010. r = r100_cp_init_microcode(rdev);
  1011. if (r) {
  1012. DRM_ERROR("Failed to load firmware!\n");
  1013. return r;
  1014. }
  1015. }
  1016. /* Align ring size */
  1017. rb_bufsz = drm_order(ring_size / 8);
  1018. ring_size = (1 << (rb_bufsz + 1)) * 4;
  1019. r100_cp_load_microcode(rdev);
  1020. r = radeon_ring_init(rdev, ring, ring_size, RADEON_WB_CP_RPTR_OFFSET,
  1021. RADEON_CP_RB_RPTR, RADEON_CP_RB_WPTR,
  1022. 0, 0x7fffff, RADEON_CP_PACKET2);
  1023. if (r) {
  1024. return r;
  1025. }
  1026. /* Each time the cp read 1024 bytes (16 dword/quadword) update
  1027. * the rptr copy in system ram */
  1028. rb_blksz = 9;
  1029. /* cp will read 128bytes at a time (4 dwords) */
  1030. max_fetch = 1;
  1031. ring->align_mask = 16 - 1;
  1032. /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
  1033. pre_write_timer = 64;
  1034. /* Force CP_RB_WPTR write if written more than one time before the
  1035. * delay expire
  1036. */
  1037. pre_write_limit = 0;
  1038. /* Setup the cp cache like this (cache size is 96 dwords) :
  1039. * RING 0 to 15
  1040. * INDIRECT1 16 to 79
  1041. * INDIRECT2 80 to 95
  1042. * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  1043. * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
  1044. * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  1045. * Idea being that most of the gpu cmd will be through indirect1 buffer
  1046. * so it gets the bigger cache.
  1047. */
  1048. indirect2_start = 80;
  1049. indirect1_start = 16;
  1050. /* cp setup */
  1051. WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
  1052. tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
  1053. REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
  1054. REG_SET(RADEON_MAX_FETCH, max_fetch));
  1055. #ifdef __BIG_ENDIAN
  1056. tmp |= RADEON_BUF_SWAP_32BIT;
  1057. #endif
  1058. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE);
  1059. /* Set ring address */
  1060. DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)ring->gpu_addr);
  1061. WREG32(RADEON_CP_RB_BASE, ring->gpu_addr);
  1062. /* Force read & write ptr to 0 */
  1063. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE);
  1064. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  1065. ring->wptr = 0;
  1066. WREG32(RADEON_CP_RB_WPTR, ring->wptr);
  1067. /* set the wb address whether it's enabled or not */
  1068. WREG32(R_00070C_CP_RB_RPTR_ADDR,
  1069. S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2));
  1070. WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET);
  1071. if (rdev->wb.enabled)
  1072. WREG32(R_000770_SCRATCH_UMSK, 0xff);
  1073. else {
  1074. tmp |= RADEON_RB_NO_UPDATE;
  1075. WREG32(R_000770_SCRATCH_UMSK, 0);
  1076. }
  1077. WREG32(RADEON_CP_RB_CNTL, tmp);
  1078. udelay(10);
  1079. ring->rptr = RREG32(RADEON_CP_RB_RPTR);
  1080. /* Set cp mode to bus mastering & enable cp*/
  1081. WREG32(RADEON_CP_CSQ_MODE,
  1082. REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
  1083. REG_SET(RADEON_INDIRECT1_START, indirect1_start));
  1084. WREG32(RADEON_CP_RB_WPTR_DELAY, 0);
  1085. WREG32(RADEON_CP_CSQ_MODE, 0x00004D4D);
  1086. WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
  1087. /* at this point everything should be setup correctly to enable master */
  1088. pci_set_master(rdev->pdev);
  1089. radeon_ring_start(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1090. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
  1091. if (r) {
  1092. DRM_ERROR("radeon: cp isn't working (%d).\n", r);
  1093. return r;
  1094. }
  1095. ring->ready = true;
  1096. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  1097. if (!ring->rptr_save_reg /* not resuming from suspend */
  1098. && radeon_ring_supports_scratch_reg(rdev, ring)) {
  1099. r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
  1100. if (r) {
  1101. DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
  1102. ring->rptr_save_reg = 0;
  1103. }
  1104. }
  1105. return 0;
  1106. }
  1107. void r100_cp_fini(struct radeon_device *rdev)
  1108. {
  1109. if (r100_cp_wait_for_idle(rdev)) {
  1110. DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
  1111. }
  1112. /* Disable ring */
  1113. r100_cp_disable(rdev);
  1114. radeon_scratch_free(rdev, rdev->ring[RADEON_RING_TYPE_GFX_INDEX].rptr_save_reg);
  1115. radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1116. DRM_INFO("radeon: cp finalized\n");
  1117. }
  1118. void r100_cp_disable(struct radeon_device *rdev)
  1119. {
  1120. /* Disable ring */
  1121. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1122. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1123. WREG32(RADEON_CP_CSQ_MODE, 0);
  1124. WREG32(RADEON_CP_CSQ_CNTL, 0);
  1125. WREG32(R_000770_SCRATCH_UMSK, 0);
  1126. if (r100_gui_wait_for_idle(rdev)) {
  1127. printk(KERN_WARNING "Failed to wait GUI idle while "
  1128. "programming pipes. Bad things might happen.\n");
  1129. }
  1130. }
  1131. /*
  1132. * CS functions
  1133. */
  1134. int r100_reloc_pitch_offset(struct radeon_cs_parser *p,
  1135. struct radeon_cs_packet *pkt,
  1136. unsigned idx,
  1137. unsigned reg)
  1138. {
  1139. int r;
  1140. u32 tile_flags = 0;
  1141. u32 tmp;
  1142. struct radeon_cs_reloc *reloc;
  1143. u32 value;
  1144. r = r100_cs_packet_next_reloc(p, &reloc);
  1145. if (r) {
  1146. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1147. idx, reg);
  1148. r100_cs_dump_packet(p, pkt);
  1149. return r;
  1150. }
  1151. value = radeon_get_ib_value(p, idx);
  1152. tmp = value & 0x003fffff;
  1153. tmp += (((u32)reloc->lobj.gpu_offset) >> 10);
  1154. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1155. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1156. tile_flags |= RADEON_DST_TILE_MACRO;
  1157. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) {
  1158. if (reg == RADEON_SRC_PITCH_OFFSET) {
  1159. DRM_ERROR("Cannot src blit from microtiled surface\n");
  1160. r100_cs_dump_packet(p, pkt);
  1161. return -EINVAL;
  1162. }
  1163. tile_flags |= RADEON_DST_TILE_MICRO;
  1164. }
  1165. tmp |= tile_flags;
  1166. p->ib.ptr[idx] = (value & 0x3fc00000) | tmp;
  1167. } else
  1168. p->ib.ptr[idx] = (value & 0xffc00000) | tmp;
  1169. return 0;
  1170. }
  1171. int r100_packet3_load_vbpntr(struct radeon_cs_parser *p,
  1172. struct radeon_cs_packet *pkt,
  1173. int idx)
  1174. {
  1175. unsigned c, i;
  1176. struct radeon_cs_reloc *reloc;
  1177. struct r100_cs_track *track;
  1178. int r = 0;
  1179. volatile uint32_t *ib;
  1180. u32 idx_value;
  1181. ib = p->ib.ptr;
  1182. track = (struct r100_cs_track *)p->track;
  1183. c = radeon_get_ib_value(p, idx++) & 0x1F;
  1184. if (c > 16) {
  1185. DRM_ERROR("Only 16 vertex buffers are allowed %d\n",
  1186. pkt->opcode);
  1187. r100_cs_dump_packet(p, pkt);
  1188. return -EINVAL;
  1189. }
  1190. track->num_arrays = c;
  1191. for (i = 0; i < (c - 1); i+=2, idx+=3) {
  1192. r = r100_cs_packet_next_reloc(p, &reloc);
  1193. if (r) {
  1194. DRM_ERROR("No reloc for packet3 %d\n",
  1195. pkt->opcode);
  1196. r100_cs_dump_packet(p, pkt);
  1197. return r;
  1198. }
  1199. idx_value = radeon_get_ib_value(p, idx);
  1200. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  1201. track->arrays[i + 0].esize = idx_value >> 8;
  1202. track->arrays[i + 0].robj = reloc->robj;
  1203. track->arrays[i + 0].esize &= 0x7F;
  1204. r = r100_cs_packet_next_reloc(p, &reloc);
  1205. if (r) {
  1206. DRM_ERROR("No reloc for packet3 %d\n",
  1207. pkt->opcode);
  1208. r100_cs_dump_packet(p, pkt);
  1209. return r;
  1210. }
  1211. ib[idx+2] = radeon_get_ib_value(p, idx + 2) + ((u32)reloc->lobj.gpu_offset);
  1212. track->arrays[i + 1].robj = reloc->robj;
  1213. track->arrays[i + 1].esize = idx_value >> 24;
  1214. track->arrays[i + 1].esize &= 0x7F;
  1215. }
  1216. if (c & 1) {
  1217. r = r100_cs_packet_next_reloc(p, &reloc);
  1218. if (r) {
  1219. DRM_ERROR("No reloc for packet3 %d\n",
  1220. pkt->opcode);
  1221. r100_cs_dump_packet(p, pkt);
  1222. return r;
  1223. }
  1224. idx_value = radeon_get_ib_value(p, idx);
  1225. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  1226. track->arrays[i + 0].robj = reloc->robj;
  1227. track->arrays[i + 0].esize = idx_value >> 8;
  1228. track->arrays[i + 0].esize &= 0x7F;
  1229. }
  1230. return r;
  1231. }
  1232. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  1233. struct radeon_cs_packet *pkt,
  1234. const unsigned *auth, unsigned n,
  1235. radeon_packet0_check_t check)
  1236. {
  1237. unsigned reg;
  1238. unsigned i, j, m;
  1239. unsigned idx;
  1240. int r;
  1241. idx = pkt->idx + 1;
  1242. reg = pkt->reg;
  1243. /* Check that register fall into register range
  1244. * determined by the number of entry (n) in the
  1245. * safe register bitmap.
  1246. */
  1247. if (pkt->one_reg_wr) {
  1248. if ((reg >> 7) > n) {
  1249. return -EINVAL;
  1250. }
  1251. } else {
  1252. if (((reg + (pkt->count << 2)) >> 7) > n) {
  1253. return -EINVAL;
  1254. }
  1255. }
  1256. for (i = 0; i <= pkt->count; i++, idx++) {
  1257. j = (reg >> 7);
  1258. m = 1 << ((reg >> 2) & 31);
  1259. if (auth[j] & m) {
  1260. r = check(p, pkt, idx, reg);
  1261. if (r) {
  1262. return r;
  1263. }
  1264. }
  1265. if (pkt->one_reg_wr) {
  1266. if (!(auth[j] & m)) {
  1267. break;
  1268. }
  1269. } else {
  1270. reg += 4;
  1271. }
  1272. }
  1273. return 0;
  1274. }
  1275. void r100_cs_dump_packet(struct radeon_cs_parser *p,
  1276. struct radeon_cs_packet *pkt)
  1277. {
  1278. volatile uint32_t *ib;
  1279. unsigned i;
  1280. unsigned idx;
  1281. ib = p->ib.ptr;
  1282. idx = pkt->idx;
  1283. for (i = 0; i <= (pkt->count + 1); i++, idx++) {
  1284. DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
  1285. }
  1286. }
  1287. /**
  1288. * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
  1289. * @parser: parser structure holding parsing context.
  1290. * @pkt: where to store packet informations
  1291. *
  1292. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  1293. * if packet is bigger than remaining ib size. or if packets is unknown.
  1294. **/
  1295. int r100_cs_packet_parse(struct radeon_cs_parser *p,
  1296. struct radeon_cs_packet *pkt,
  1297. unsigned idx)
  1298. {
  1299. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  1300. uint32_t header;
  1301. if (idx >= ib_chunk->length_dw) {
  1302. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  1303. idx, ib_chunk->length_dw);
  1304. return -EINVAL;
  1305. }
  1306. header = radeon_get_ib_value(p, idx);
  1307. pkt->idx = idx;
  1308. pkt->type = CP_PACKET_GET_TYPE(header);
  1309. pkt->count = CP_PACKET_GET_COUNT(header);
  1310. switch (pkt->type) {
  1311. case PACKET_TYPE0:
  1312. pkt->reg = CP_PACKET0_GET_REG(header);
  1313. pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
  1314. break;
  1315. case PACKET_TYPE3:
  1316. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  1317. break;
  1318. case PACKET_TYPE2:
  1319. pkt->count = -1;
  1320. break;
  1321. default:
  1322. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  1323. return -EINVAL;
  1324. }
  1325. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  1326. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  1327. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  1328. return -EINVAL;
  1329. }
  1330. return 0;
  1331. }
  1332. /**
  1333. * r100_cs_packet_next_vline() - parse userspace VLINE packet
  1334. * @parser: parser structure holding parsing context.
  1335. *
  1336. * Userspace sends a special sequence for VLINE waits.
  1337. * PACKET0 - VLINE_START_END + value
  1338. * PACKET0 - WAIT_UNTIL +_value
  1339. * RELOC (P3) - crtc_id in reloc.
  1340. *
  1341. * This function parses this and relocates the VLINE START END
  1342. * and WAIT UNTIL packets to the correct crtc.
  1343. * It also detects a switched off crtc and nulls out the
  1344. * wait in that case.
  1345. */
  1346. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
  1347. {
  1348. struct drm_mode_object *obj;
  1349. struct drm_crtc *crtc;
  1350. struct radeon_crtc *radeon_crtc;
  1351. struct radeon_cs_packet p3reloc, waitreloc;
  1352. int crtc_id;
  1353. int r;
  1354. uint32_t header, h_idx, reg;
  1355. volatile uint32_t *ib;
  1356. ib = p->ib.ptr;
  1357. /* parse the wait until */
  1358. r = r100_cs_packet_parse(p, &waitreloc, p->idx);
  1359. if (r)
  1360. return r;
  1361. /* check its a wait until and only 1 count */
  1362. if (waitreloc.reg != RADEON_WAIT_UNTIL ||
  1363. waitreloc.count != 0) {
  1364. DRM_ERROR("vline wait had illegal wait until segment\n");
  1365. return -EINVAL;
  1366. }
  1367. if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
  1368. DRM_ERROR("vline wait had illegal wait until\n");
  1369. return -EINVAL;
  1370. }
  1371. /* jump over the NOP */
  1372. r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
  1373. if (r)
  1374. return r;
  1375. h_idx = p->idx - 2;
  1376. p->idx += waitreloc.count + 2;
  1377. p->idx += p3reloc.count + 2;
  1378. header = radeon_get_ib_value(p, h_idx);
  1379. crtc_id = radeon_get_ib_value(p, h_idx + 5);
  1380. reg = CP_PACKET0_GET_REG(header);
  1381. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  1382. if (!obj) {
  1383. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  1384. return -EINVAL;
  1385. }
  1386. crtc = obj_to_crtc(obj);
  1387. radeon_crtc = to_radeon_crtc(crtc);
  1388. crtc_id = radeon_crtc->crtc_id;
  1389. if (!crtc->enabled) {
  1390. /* if the CRTC isn't enabled - we need to nop out the wait until */
  1391. ib[h_idx + 2] = PACKET2(0);
  1392. ib[h_idx + 3] = PACKET2(0);
  1393. } else if (crtc_id == 1) {
  1394. switch (reg) {
  1395. case AVIVO_D1MODE_VLINE_START_END:
  1396. header &= ~R300_CP_PACKET0_REG_MASK;
  1397. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  1398. break;
  1399. case RADEON_CRTC_GUI_TRIG_VLINE:
  1400. header &= ~R300_CP_PACKET0_REG_MASK;
  1401. header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
  1402. break;
  1403. default:
  1404. DRM_ERROR("unknown crtc reloc\n");
  1405. return -EINVAL;
  1406. }
  1407. ib[h_idx] = header;
  1408. ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
  1409. }
  1410. return 0;
  1411. }
  1412. /**
  1413. * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
  1414. * @parser: parser structure holding parsing context.
  1415. * @data: pointer to relocation data
  1416. * @offset_start: starting offset
  1417. * @offset_mask: offset mask (to align start offset on)
  1418. * @reloc: reloc informations
  1419. *
  1420. * Check next packet is relocation packet3, do bo validation and compute
  1421. * GPU offset using the provided start.
  1422. **/
  1423. int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
  1424. struct radeon_cs_reloc **cs_reloc)
  1425. {
  1426. struct radeon_cs_chunk *relocs_chunk;
  1427. struct radeon_cs_packet p3reloc;
  1428. unsigned idx;
  1429. int r;
  1430. if (p->chunk_relocs_idx == -1) {
  1431. DRM_ERROR("No relocation chunk !\n");
  1432. return -EINVAL;
  1433. }
  1434. *cs_reloc = NULL;
  1435. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  1436. r = r100_cs_packet_parse(p, &p3reloc, p->idx);
  1437. if (r) {
  1438. return r;
  1439. }
  1440. p->idx += p3reloc.count + 2;
  1441. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  1442. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  1443. p3reloc.idx);
  1444. r100_cs_dump_packet(p, &p3reloc);
  1445. return -EINVAL;
  1446. }
  1447. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  1448. if (idx >= relocs_chunk->length_dw) {
  1449. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  1450. idx, relocs_chunk->length_dw);
  1451. r100_cs_dump_packet(p, &p3reloc);
  1452. return -EINVAL;
  1453. }
  1454. /* FIXME: we assume reloc size is 4 dwords */
  1455. *cs_reloc = p->relocs_ptr[(idx / 4)];
  1456. return 0;
  1457. }
  1458. static int r100_get_vtx_size(uint32_t vtx_fmt)
  1459. {
  1460. int vtx_size;
  1461. vtx_size = 2;
  1462. /* ordered according to bits in spec */
  1463. if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
  1464. vtx_size++;
  1465. if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
  1466. vtx_size += 3;
  1467. if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
  1468. vtx_size++;
  1469. if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
  1470. vtx_size++;
  1471. if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
  1472. vtx_size += 3;
  1473. if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
  1474. vtx_size++;
  1475. if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
  1476. vtx_size++;
  1477. if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
  1478. vtx_size += 2;
  1479. if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
  1480. vtx_size += 2;
  1481. if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
  1482. vtx_size++;
  1483. if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
  1484. vtx_size += 2;
  1485. if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
  1486. vtx_size++;
  1487. if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
  1488. vtx_size += 2;
  1489. if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
  1490. vtx_size++;
  1491. if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
  1492. vtx_size++;
  1493. /* blend weight */
  1494. if (vtx_fmt & (0x7 << 15))
  1495. vtx_size += (vtx_fmt >> 15) & 0x7;
  1496. if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
  1497. vtx_size += 3;
  1498. if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
  1499. vtx_size += 2;
  1500. if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
  1501. vtx_size++;
  1502. if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
  1503. vtx_size++;
  1504. if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
  1505. vtx_size++;
  1506. if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
  1507. vtx_size++;
  1508. return vtx_size;
  1509. }
  1510. static int r100_packet0_check(struct radeon_cs_parser *p,
  1511. struct radeon_cs_packet *pkt,
  1512. unsigned idx, unsigned reg)
  1513. {
  1514. struct radeon_cs_reloc *reloc;
  1515. struct r100_cs_track *track;
  1516. volatile uint32_t *ib;
  1517. uint32_t tmp;
  1518. int r;
  1519. int i, face;
  1520. u32 tile_flags = 0;
  1521. u32 idx_value;
  1522. ib = p->ib.ptr;
  1523. track = (struct r100_cs_track *)p->track;
  1524. idx_value = radeon_get_ib_value(p, idx);
  1525. switch (reg) {
  1526. case RADEON_CRTC_GUI_TRIG_VLINE:
  1527. r = r100_cs_packet_parse_vline(p);
  1528. if (r) {
  1529. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1530. idx, reg);
  1531. r100_cs_dump_packet(p, pkt);
  1532. return r;
  1533. }
  1534. break;
  1535. /* FIXME: only allow PACKET3 blit? easier to check for out of
  1536. * range access */
  1537. case RADEON_DST_PITCH_OFFSET:
  1538. case RADEON_SRC_PITCH_OFFSET:
  1539. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  1540. if (r)
  1541. return r;
  1542. break;
  1543. case RADEON_RB3D_DEPTHOFFSET:
  1544. r = r100_cs_packet_next_reloc(p, &reloc);
  1545. if (r) {
  1546. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1547. idx, reg);
  1548. r100_cs_dump_packet(p, pkt);
  1549. return r;
  1550. }
  1551. track->zb.robj = reloc->robj;
  1552. track->zb.offset = idx_value;
  1553. track->zb_dirty = true;
  1554. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1555. break;
  1556. case RADEON_RB3D_COLOROFFSET:
  1557. r = r100_cs_packet_next_reloc(p, &reloc);
  1558. if (r) {
  1559. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1560. idx, reg);
  1561. r100_cs_dump_packet(p, pkt);
  1562. return r;
  1563. }
  1564. track->cb[0].robj = reloc->robj;
  1565. track->cb[0].offset = idx_value;
  1566. track->cb_dirty = true;
  1567. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1568. break;
  1569. case RADEON_PP_TXOFFSET_0:
  1570. case RADEON_PP_TXOFFSET_1:
  1571. case RADEON_PP_TXOFFSET_2:
  1572. i = (reg - RADEON_PP_TXOFFSET_0) / 24;
  1573. r = r100_cs_packet_next_reloc(p, &reloc);
  1574. if (r) {
  1575. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1576. idx, reg);
  1577. r100_cs_dump_packet(p, pkt);
  1578. return r;
  1579. }
  1580. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1581. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1582. tile_flags |= RADEON_TXO_MACRO_TILE;
  1583. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1584. tile_flags |= RADEON_TXO_MICRO_TILE_X2;
  1585. tmp = idx_value & ~(0x7 << 2);
  1586. tmp |= tile_flags;
  1587. ib[idx] = tmp + ((u32)reloc->lobj.gpu_offset);
  1588. } else
  1589. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1590. track->textures[i].robj = reloc->robj;
  1591. track->tex_dirty = true;
  1592. break;
  1593. case RADEON_PP_CUBIC_OFFSET_T0_0:
  1594. case RADEON_PP_CUBIC_OFFSET_T0_1:
  1595. case RADEON_PP_CUBIC_OFFSET_T0_2:
  1596. case RADEON_PP_CUBIC_OFFSET_T0_3:
  1597. case RADEON_PP_CUBIC_OFFSET_T0_4:
  1598. i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
  1599. r = r100_cs_packet_next_reloc(p, &reloc);
  1600. if (r) {
  1601. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1602. idx, reg);
  1603. r100_cs_dump_packet(p, pkt);
  1604. return r;
  1605. }
  1606. track->textures[0].cube_info[i].offset = idx_value;
  1607. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1608. track->textures[0].cube_info[i].robj = reloc->robj;
  1609. track->tex_dirty = true;
  1610. break;
  1611. case RADEON_PP_CUBIC_OFFSET_T1_0:
  1612. case RADEON_PP_CUBIC_OFFSET_T1_1:
  1613. case RADEON_PP_CUBIC_OFFSET_T1_2:
  1614. case RADEON_PP_CUBIC_OFFSET_T1_3:
  1615. case RADEON_PP_CUBIC_OFFSET_T1_4:
  1616. i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
  1617. r = r100_cs_packet_next_reloc(p, &reloc);
  1618. if (r) {
  1619. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1620. idx, reg);
  1621. r100_cs_dump_packet(p, pkt);
  1622. return r;
  1623. }
  1624. track->textures[1].cube_info[i].offset = idx_value;
  1625. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1626. track->textures[1].cube_info[i].robj = reloc->robj;
  1627. track->tex_dirty = true;
  1628. break;
  1629. case RADEON_PP_CUBIC_OFFSET_T2_0:
  1630. case RADEON_PP_CUBIC_OFFSET_T2_1:
  1631. case RADEON_PP_CUBIC_OFFSET_T2_2:
  1632. case RADEON_PP_CUBIC_OFFSET_T2_3:
  1633. case RADEON_PP_CUBIC_OFFSET_T2_4:
  1634. i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
  1635. r = r100_cs_packet_next_reloc(p, &reloc);
  1636. if (r) {
  1637. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1638. idx, reg);
  1639. r100_cs_dump_packet(p, pkt);
  1640. return r;
  1641. }
  1642. track->textures[2].cube_info[i].offset = idx_value;
  1643. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1644. track->textures[2].cube_info[i].robj = reloc->robj;
  1645. track->tex_dirty = true;
  1646. break;
  1647. case RADEON_RE_WIDTH_HEIGHT:
  1648. track->maxy = ((idx_value >> 16) & 0x7FF);
  1649. track->cb_dirty = true;
  1650. track->zb_dirty = true;
  1651. break;
  1652. case RADEON_RB3D_COLORPITCH:
  1653. r = r100_cs_packet_next_reloc(p, &reloc);
  1654. if (r) {
  1655. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1656. idx, reg);
  1657. r100_cs_dump_packet(p, pkt);
  1658. return r;
  1659. }
  1660. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1661. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1662. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  1663. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1664. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  1665. tmp = idx_value & ~(0x7 << 16);
  1666. tmp |= tile_flags;
  1667. ib[idx] = tmp;
  1668. } else
  1669. ib[idx] = idx_value;
  1670. track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
  1671. track->cb_dirty = true;
  1672. break;
  1673. case RADEON_RB3D_DEPTHPITCH:
  1674. track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
  1675. track->zb_dirty = true;
  1676. break;
  1677. case RADEON_RB3D_CNTL:
  1678. switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  1679. case 7:
  1680. case 8:
  1681. case 9:
  1682. case 11:
  1683. case 12:
  1684. track->cb[0].cpp = 1;
  1685. break;
  1686. case 3:
  1687. case 4:
  1688. case 15:
  1689. track->cb[0].cpp = 2;
  1690. break;
  1691. case 6:
  1692. track->cb[0].cpp = 4;
  1693. break;
  1694. default:
  1695. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1696. ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  1697. return -EINVAL;
  1698. }
  1699. track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
  1700. track->cb_dirty = true;
  1701. track->zb_dirty = true;
  1702. break;
  1703. case RADEON_RB3D_ZSTENCILCNTL:
  1704. switch (idx_value & 0xf) {
  1705. case 0:
  1706. track->zb.cpp = 2;
  1707. break;
  1708. case 2:
  1709. case 3:
  1710. case 4:
  1711. case 5:
  1712. case 9:
  1713. case 11:
  1714. track->zb.cpp = 4;
  1715. break;
  1716. default:
  1717. break;
  1718. }
  1719. track->zb_dirty = true;
  1720. break;
  1721. case RADEON_RB3D_ZPASS_ADDR:
  1722. r = r100_cs_packet_next_reloc(p, &reloc);
  1723. if (r) {
  1724. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1725. idx, reg);
  1726. r100_cs_dump_packet(p, pkt);
  1727. return r;
  1728. }
  1729. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1730. break;
  1731. case RADEON_PP_CNTL:
  1732. {
  1733. uint32_t temp = idx_value >> 4;
  1734. for (i = 0; i < track->num_texture; i++)
  1735. track->textures[i].enabled = !!(temp & (1 << i));
  1736. track->tex_dirty = true;
  1737. }
  1738. break;
  1739. case RADEON_SE_VF_CNTL:
  1740. track->vap_vf_cntl = idx_value;
  1741. break;
  1742. case RADEON_SE_VTX_FMT:
  1743. track->vtx_size = r100_get_vtx_size(idx_value);
  1744. break;
  1745. case RADEON_PP_TEX_SIZE_0:
  1746. case RADEON_PP_TEX_SIZE_1:
  1747. case RADEON_PP_TEX_SIZE_2:
  1748. i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
  1749. track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
  1750. track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  1751. track->tex_dirty = true;
  1752. break;
  1753. case RADEON_PP_TEX_PITCH_0:
  1754. case RADEON_PP_TEX_PITCH_1:
  1755. case RADEON_PP_TEX_PITCH_2:
  1756. i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
  1757. track->textures[i].pitch = idx_value + 32;
  1758. track->tex_dirty = true;
  1759. break;
  1760. case RADEON_PP_TXFILTER_0:
  1761. case RADEON_PP_TXFILTER_1:
  1762. case RADEON_PP_TXFILTER_2:
  1763. i = (reg - RADEON_PP_TXFILTER_0) / 24;
  1764. track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
  1765. >> RADEON_MAX_MIP_LEVEL_SHIFT);
  1766. tmp = (idx_value >> 23) & 0x7;
  1767. if (tmp == 2 || tmp == 6)
  1768. track->textures[i].roundup_w = false;
  1769. tmp = (idx_value >> 27) & 0x7;
  1770. if (tmp == 2 || tmp == 6)
  1771. track->textures[i].roundup_h = false;
  1772. track->tex_dirty = true;
  1773. break;
  1774. case RADEON_PP_TXFORMAT_0:
  1775. case RADEON_PP_TXFORMAT_1:
  1776. case RADEON_PP_TXFORMAT_2:
  1777. i = (reg - RADEON_PP_TXFORMAT_0) / 24;
  1778. if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
  1779. track->textures[i].use_pitch = 1;
  1780. } else {
  1781. track->textures[i].use_pitch = 0;
  1782. track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  1783. track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  1784. }
  1785. if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
  1786. track->textures[i].tex_coord_type = 2;
  1787. switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
  1788. case RADEON_TXFORMAT_I8:
  1789. case RADEON_TXFORMAT_RGB332:
  1790. case RADEON_TXFORMAT_Y8:
  1791. track->textures[i].cpp = 1;
  1792. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1793. break;
  1794. case RADEON_TXFORMAT_AI88:
  1795. case RADEON_TXFORMAT_ARGB1555:
  1796. case RADEON_TXFORMAT_RGB565:
  1797. case RADEON_TXFORMAT_ARGB4444:
  1798. case RADEON_TXFORMAT_VYUY422:
  1799. case RADEON_TXFORMAT_YVYU422:
  1800. case RADEON_TXFORMAT_SHADOW16:
  1801. case RADEON_TXFORMAT_LDUDV655:
  1802. case RADEON_TXFORMAT_DUDV88:
  1803. track->textures[i].cpp = 2;
  1804. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1805. break;
  1806. case RADEON_TXFORMAT_ARGB8888:
  1807. case RADEON_TXFORMAT_RGBA8888:
  1808. case RADEON_TXFORMAT_SHADOW32:
  1809. case RADEON_TXFORMAT_LDUDUV8888:
  1810. track->textures[i].cpp = 4;
  1811. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1812. break;
  1813. case RADEON_TXFORMAT_DXT1:
  1814. track->textures[i].cpp = 1;
  1815. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  1816. break;
  1817. case RADEON_TXFORMAT_DXT23:
  1818. case RADEON_TXFORMAT_DXT45:
  1819. track->textures[i].cpp = 1;
  1820. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  1821. break;
  1822. }
  1823. track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
  1824. track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
  1825. track->tex_dirty = true;
  1826. break;
  1827. case RADEON_PP_CUBIC_FACES_0:
  1828. case RADEON_PP_CUBIC_FACES_1:
  1829. case RADEON_PP_CUBIC_FACES_2:
  1830. tmp = idx_value;
  1831. i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
  1832. for (face = 0; face < 4; face++) {
  1833. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  1834. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  1835. }
  1836. track->tex_dirty = true;
  1837. break;
  1838. default:
  1839. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1840. reg, idx);
  1841. return -EINVAL;
  1842. }
  1843. return 0;
  1844. }
  1845. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1846. struct radeon_cs_packet *pkt,
  1847. struct radeon_bo *robj)
  1848. {
  1849. unsigned idx;
  1850. u32 value;
  1851. idx = pkt->idx + 1;
  1852. value = radeon_get_ib_value(p, idx + 2);
  1853. if ((value + 1) > radeon_bo_size(robj)) {
  1854. DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
  1855. "(need %u have %lu) !\n",
  1856. value + 1,
  1857. radeon_bo_size(robj));
  1858. return -EINVAL;
  1859. }
  1860. return 0;
  1861. }
  1862. static int r100_packet3_check(struct radeon_cs_parser *p,
  1863. struct radeon_cs_packet *pkt)
  1864. {
  1865. struct radeon_cs_reloc *reloc;
  1866. struct r100_cs_track *track;
  1867. unsigned idx;
  1868. volatile uint32_t *ib;
  1869. int r;
  1870. ib = p->ib.ptr;
  1871. idx = pkt->idx + 1;
  1872. track = (struct r100_cs_track *)p->track;
  1873. switch (pkt->opcode) {
  1874. case PACKET3_3D_LOAD_VBPNTR:
  1875. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1876. if (r)
  1877. return r;
  1878. break;
  1879. case PACKET3_INDX_BUFFER:
  1880. r = r100_cs_packet_next_reloc(p, &reloc);
  1881. if (r) {
  1882. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1883. r100_cs_dump_packet(p, pkt);
  1884. return r;
  1885. }
  1886. ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
  1887. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1888. if (r) {
  1889. return r;
  1890. }
  1891. break;
  1892. case 0x23:
  1893. /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
  1894. r = r100_cs_packet_next_reloc(p, &reloc);
  1895. if (r) {
  1896. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1897. r100_cs_dump_packet(p, pkt);
  1898. return r;
  1899. }
  1900. ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
  1901. track->num_arrays = 1;
  1902. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
  1903. track->arrays[0].robj = reloc->robj;
  1904. track->arrays[0].esize = track->vtx_size;
  1905. track->max_indx = radeon_get_ib_value(p, idx+1);
  1906. track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
  1907. track->immd_dwords = pkt->count - 1;
  1908. r = r100_cs_track_check(p->rdev, track);
  1909. if (r)
  1910. return r;
  1911. break;
  1912. case PACKET3_3D_DRAW_IMMD:
  1913. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1914. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1915. return -EINVAL;
  1916. }
  1917. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
  1918. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1919. track->immd_dwords = pkt->count - 1;
  1920. r = r100_cs_track_check(p->rdev, track);
  1921. if (r)
  1922. return r;
  1923. break;
  1924. /* triggers drawing using in-packet vertex data */
  1925. case PACKET3_3D_DRAW_IMMD_2:
  1926. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1927. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1928. return -EINVAL;
  1929. }
  1930. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1931. track->immd_dwords = pkt->count;
  1932. r = r100_cs_track_check(p->rdev, track);
  1933. if (r)
  1934. return r;
  1935. break;
  1936. /* triggers drawing using in-packet vertex data */
  1937. case PACKET3_3D_DRAW_VBUF_2:
  1938. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1939. r = r100_cs_track_check(p->rdev, track);
  1940. if (r)
  1941. return r;
  1942. break;
  1943. /* triggers drawing of vertex buffers setup elsewhere */
  1944. case PACKET3_3D_DRAW_INDX_2:
  1945. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1946. r = r100_cs_track_check(p->rdev, track);
  1947. if (r)
  1948. return r;
  1949. break;
  1950. /* triggers drawing using indices to vertex buffer */
  1951. case PACKET3_3D_DRAW_VBUF:
  1952. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1953. r = r100_cs_track_check(p->rdev, track);
  1954. if (r)
  1955. return r;
  1956. break;
  1957. /* triggers drawing of vertex buffers setup elsewhere */
  1958. case PACKET3_3D_DRAW_INDX:
  1959. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1960. r = r100_cs_track_check(p->rdev, track);
  1961. if (r)
  1962. return r;
  1963. break;
  1964. /* triggers drawing using indices to vertex buffer */
  1965. case PACKET3_3D_CLEAR_HIZ:
  1966. case PACKET3_3D_CLEAR_ZMASK:
  1967. if (p->rdev->hyperz_filp != p->filp)
  1968. return -EINVAL;
  1969. break;
  1970. case PACKET3_NOP:
  1971. break;
  1972. default:
  1973. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1974. return -EINVAL;
  1975. }
  1976. return 0;
  1977. }
  1978. int r100_cs_parse(struct radeon_cs_parser *p)
  1979. {
  1980. struct radeon_cs_packet pkt;
  1981. struct r100_cs_track *track;
  1982. int r;
  1983. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1984. if (!track)
  1985. return -ENOMEM;
  1986. r100_cs_track_clear(p->rdev, track);
  1987. p->track = track;
  1988. do {
  1989. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1990. if (r) {
  1991. return r;
  1992. }
  1993. p->idx += pkt.count + 2;
  1994. switch (pkt.type) {
  1995. case PACKET_TYPE0:
  1996. if (p->rdev->family >= CHIP_R200)
  1997. r = r100_cs_parse_packet0(p, &pkt,
  1998. p->rdev->config.r100.reg_safe_bm,
  1999. p->rdev->config.r100.reg_safe_bm_size,
  2000. &r200_packet0_check);
  2001. else
  2002. r = r100_cs_parse_packet0(p, &pkt,
  2003. p->rdev->config.r100.reg_safe_bm,
  2004. p->rdev->config.r100.reg_safe_bm_size,
  2005. &r100_packet0_check);
  2006. break;
  2007. case PACKET_TYPE2:
  2008. break;
  2009. case PACKET_TYPE3:
  2010. r = r100_packet3_check(p, &pkt);
  2011. break;
  2012. default:
  2013. DRM_ERROR("Unknown packet type %d !\n",
  2014. pkt.type);
  2015. return -EINVAL;
  2016. }
  2017. if (r) {
  2018. return r;
  2019. }
  2020. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  2021. return 0;
  2022. }
  2023. static void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
  2024. {
  2025. DRM_ERROR("pitch %d\n", t->pitch);
  2026. DRM_ERROR("use_pitch %d\n", t->use_pitch);
  2027. DRM_ERROR("width %d\n", t->width);
  2028. DRM_ERROR("width_11 %d\n", t->width_11);
  2029. DRM_ERROR("height %d\n", t->height);
  2030. DRM_ERROR("height_11 %d\n", t->height_11);
  2031. DRM_ERROR("num levels %d\n", t->num_levels);
  2032. DRM_ERROR("depth %d\n", t->txdepth);
  2033. DRM_ERROR("bpp %d\n", t->cpp);
  2034. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  2035. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  2036. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  2037. DRM_ERROR("compress format %d\n", t->compress_format);
  2038. }
  2039. static int r100_track_compress_size(int compress_format, int w, int h)
  2040. {
  2041. int block_width, block_height, block_bytes;
  2042. int wblocks, hblocks;
  2043. int min_wblocks;
  2044. int sz;
  2045. block_width = 4;
  2046. block_height = 4;
  2047. switch (compress_format) {
  2048. case R100_TRACK_COMP_DXT1:
  2049. block_bytes = 8;
  2050. min_wblocks = 4;
  2051. break;
  2052. default:
  2053. case R100_TRACK_COMP_DXT35:
  2054. block_bytes = 16;
  2055. min_wblocks = 2;
  2056. break;
  2057. }
  2058. hblocks = (h + block_height - 1) / block_height;
  2059. wblocks = (w + block_width - 1) / block_width;
  2060. if (wblocks < min_wblocks)
  2061. wblocks = min_wblocks;
  2062. sz = wblocks * hblocks * block_bytes;
  2063. return sz;
  2064. }
  2065. static int r100_cs_track_cube(struct radeon_device *rdev,
  2066. struct r100_cs_track *track, unsigned idx)
  2067. {
  2068. unsigned face, w, h;
  2069. struct radeon_bo *cube_robj;
  2070. unsigned long size;
  2071. unsigned compress_format = track->textures[idx].compress_format;
  2072. for (face = 0; face < 5; face++) {
  2073. cube_robj = track->textures[idx].cube_info[face].robj;
  2074. w = track->textures[idx].cube_info[face].width;
  2075. h = track->textures[idx].cube_info[face].height;
  2076. if (compress_format) {
  2077. size = r100_track_compress_size(compress_format, w, h);
  2078. } else
  2079. size = w * h;
  2080. size *= track->textures[idx].cpp;
  2081. size += track->textures[idx].cube_info[face].offset;
  2082. if (size > radeon_bo_size(cube_robj)) {
  2083. DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
  2084. size, radeon_bo_size(cube_robj));
  2085. r100_cs_track_texture_print(&track->textures[idx]);
  2086. return -1;
  2087. }
  2088. }
  2089. return 0;
  2090. }
  2091. static int r100_cs_track_texture_check(struct radeon_device *rdev,
  2092. struct r100_cs_track *track)
  2093. {
  2094. struct radeon_bo *robj;
  2095. unsigned long size;
  2096. unsigned u, i, w, h, d;
  2097. int ret;
  2098. for (u = 0; u < track->num_texture; u++) {
  2099. if (!track->textures[u].enabled)
  2100. continue;
  2101. if (track->textures[u].lookup_disable)
  2102. continue;
  2103. robj = track->textures[u].robj;
  2104. if (robj == NULL) {
  2105. DRM_ERROR("No texture bound to unit %u\n", u);
  2106. return -EINVAL;
  2107. }
  2108. size = 0;
  2109. for (i = 0; i <= track->textures[u].num_levels; i++) {
  2110. if (track->textures[u].use_pitch) {
  2111. if (rdev->family < CHIP_R300)
  2112. w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
  2113. else
  2114. w = track->textures[u].pitch / (1 << i);
  2115. } else {
  2116. w = track->textures[u].width;
  2117. if (rdev->family >= CHIP_RV515)
  2118. w |= track->textures[u].width_11;
  2119. w = w / (1 << i);
  2120. if (track->textures[u].roundup_w)
  2121. w = roundup_pow_of_two(w);
  2122. }
  2123. h = track->textures[u].height;
  2124. if (rdev->family >= CHIP_RV515)
  2125. h |= track->textures[u].height_11;
  2126. h = h / (1 << i);
  2127. if (track->textures[u].roundup_h)
  2128. h = roundup_pow_of_two(h);
  2129. if (track->textures[u].tex_coord_type == 1) {
  2130. d = (1 << track->textures[u].txdepth) / (1 << i);
  2131. if (!d)
  2132. d = 1;
  2133. } else {
  2134. d = 1;
  2135. }
  2136. if (track->textures[u].compress_format) {
  2137. size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
  2138. /* compressed textures are block based */
  2139. } else
  2140. size += w * h * d;
  2141. }
  2142. size *= track->textures[u].cpp;
  2143. switch (track->textures[u].tex_coord_type) {
  2144. case 0:
  2145. case 1:
  2146. break;
  2147. case 2:
  2148. if (track->separate_cube) {
  2149. ret = r100_cs_track_cube(rdev, track, u);
  2150. if (ret)
  2151. return ret;
  2152. } else
  2153. size *= 6;
  2154. break;
  2155. default:
  2156. DRM_ERROR("Invalid texture coordinate type %u for unit "
  2157. "%u\n", track->textures[u].tex_coord_type, u);
  2158. return -EINVAL;
  2159. }
  2160. if (size > radeon_bo_size(robj)) {
  2161. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  2162. "%lu\n", u, size, radeon_bo_size(robj));
  2163. r100_cs_track_texture_print(&track->textures[u]);
  2164. return -EINVAL;
  2165. }
  2166. }
  2167. return 0;
  2168. }
  2169. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
  2170. {
  2171. unsigned i;
  2172. unsigned long size;
  2173. unsigned prim_walk;
  2174. unsigned nverts;
  2175. unsigned num_cb = track->cb_dirty ? track->num_cb : 0;
  2176. if (num_cb && !track->zb_cb_clear && !track->color_channel_mask &&
  2177. !track->blend_read_enable)
  2178. num_cb = 0;
  2179. for (i = 0; i < num_cb; i++) {
  2180. if (track->cb[i].robj == NULL) {
  2181. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  2182. return -EINVAL;
  2183. }
  2184. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  2185. size += track->cb[i].offset;
  2186. if (size > radeon_bo_size(track->cb[i].robj)) {
  2187. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  2188. "(need %lu have %lu) !\n", i, size,
  2189. radeon_bo_size(track->cb[i].robj));
  2190. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  2191. i, track->cb[i].pitch, track->cb[i].cpp,
  2192. track->cb[i].offset, track->maxy);
  2193. return -EINVAL;
  2194. }
  2195. }
  2196. track->cb_dirty = false;
  2197. if (track->zb_dirty && track->z_enabled) {
  2198. if (track->zb.robj == NULL) {
  2199. DRM_ERROR("[drm] No buffer for z buffer !\n");
  2200. return -EINVAL;
  2201. }
  2202. size = track->zb.pitch * track->zb.cpp * track->maxy;
  2203. size += track->zb.offset;
  2204. if (size > radeon_bo_size(track->zb.robj)) {
  2205. DRM_ERROR("[drm] Buffer too small for z buffer "
  2206. "(need %lu have %lu) !\n", size,
  2207. radeon_bo_size(track->zb.robj));
  2208. DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
  2209. track->zb.pitch, track->zb.cpp,
  2210. track->zb.offset, track->maxy);
  2211. return -EINVAL;
  2212. }
  2213. }
  2214. track->zb_dirty = false;
  2215. if (track->aa_dirty && track->aaresolve) {
  2216. if (track->aa.robj == NULL) {
  2217. DRM_ERROR("[drm] No buffer for AA resolve buffer %d !\n", i);
  2218. return -EINVAL;
  2219. }
  2220. /* I believe the format comes from colorbuffer0. */
  2221. size = track->aa.pitch * track->cb[0].cpp * track->maxy;
  2222. size += track->aa.offset;
  2223. if (size > radeon_bo_size(track->aa.robj)) {
  2224. DRM_ERROR("[drm] Buffer too small for AA resolve buffer %d "
  2225. "(need %lu have %lu) !\n", i, size,
  2226. radeon_bo_size(track->aa.robj));
  2227. DRM_ERROR("[drm] AA resolve buffer %d (%u %u %u %u)\n",
  2228. i, track->aa.pitch, track->cb[0].cpp,
  2229. track->aa.offset, track->maxy);
  2230. return -EINVAL;
  2231. }
  2232. }
  2233. track->aa_dirty = false;
  2234. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  2235. if (track->vap_vf_cntl & (1 << 14)) {
  2236. nverts = track->vap_alt_nverts;
  2237. } else {
  2238. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  2239. }
  2240. switch (prim_walk) {
  2241. case 1:
  2242. for (i = 0; i < track->num_arrays; i++) {
  2243. size = track->arrays[i].esize * track->max_indx * 4;
  2244. if (track->arrays[i].robj == NULL) {
  2245. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2246. "bound\n", prim_walk, i);
  2247. return -EINVAL;
  2248. }
  2249. if (size > radeon_bo_size(track->arrays[i].robj)) {
  2250. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  2251. "need %lu dwords have %lu dwords\n",
  2252. prim_walk, i, size >> 2,
  2253. radeon_bo_size(track->arrays[i].robj)
  2254. >> 2);
  2255. DRM_ERROR("Max indices %u\n", track->max_indx);
  2256. return -EINVAL;
  2257. }
  2258. }
  2259. break;
  2260. case 2:
  2261. for (i = 0; i < track->num_arrays; i++) {
  2262. size = track->arrays[i].esize * (nverts - 1) * 4;
  2263. if (track->arrays[i].robj == NULL) {
  2264. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2265. "bound\n", prim_walk, i);
  2266. return -EINVAL;
  2267. }
  2268. if (size > radeon_bo_size(track->arrays[i].robj)) {
  2269. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  2270. "need %lu dwords have %lu dwords\n",
  2271. prim_walk, i, size >> 2,
  2272. radeon_bo_size(track->arrays[i].robj)
  2273. >> 2);
  2274. return -EINVAL;
  2275. }
  2276. }
  2277. break;
  2278. case 3:
  2279. size = track->vtx_size * nverts;
  2280. if (size != track->immd_dwords) {
  2281. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  2282. track->immd_dwords, size);
  2283. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  2284. nverts, track->vtx_size);
  2285. return -EINVAL;
  2286. }
  2287. break;
  2288. default:
  2289. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  2290. prim_walk);
  2291. return -EINVAL;
  2292. }
  2293. if (track->tex_dirty) {
  2294. track->tex_dirty = false;
  2295. return r100_cs_track_texture_check(rdev, track);
  2296. }
  2297. return 0;
  2298. }
  2299. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
  2300. {
  2301. unsigned i, face;
  2302. track->cb_dirty = true;
  2303. track->zb_dirty = true;
  2304. track->tex_dirty = true;
  2305. track->aa_dirty = true;
  2306. if (rdev->family < CHIP_R300) {
  2307. track->num_cb = 1;
  2308. if (rdev->family <= CHIP_RS200)
  2309. track->num_texture = 3;
  2310. else
  2311. track->num_texture = 6;
  2312. track->maxy = 2048;
  2313. track->separate_cube = 1;
  2314. } else {
  2315. track->num_cb = 4;
  2316. track->num_texture = 16;
  2317. track->maxy = 4096;
  2318. track->separate_cube = 0;
  2319. track->aaresolve = false;
  2320. track->aa.robj = NULL;
  2321. }
  2322. for (i = 0; i < track->num_cb; i++) {
  2323. track->cb[i].robj = NULL;
  2324. track->cb[i].pitch = 8192;
  2325. track->cb[i].cpp = 16;
  2326. track->cb[i].offset = 0;
  2327. }
  2328. track->z_enabled = true;
  2329. track->zb.robj = NULL;
  2330. track->zb.pitch = 8192;
  2331. track->zb.cpp = 4;
  2332. track->zb.offset = 0;
  2333. track->vtx_size = 0x7F;
  2334. track->immd_dwords = 0xFFFFFFFFUL;
  2335. track->num_arrays = 11;
  2336. track->max_indx = 0x00FFFFFFUL;
  2337. for (i = 0; i < track->num_arrays; i++) {
  2338. track->arrays[i].robj = NULL;
  2339. track->arrays[i].esize = 0x7F;
  2340. }
  2341. for (i = 0; i < track->num_texture; i++) {
  2342. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  2343. track->textures[i].pitch = 16536;
  2344. track->textures[i].width = 16536;
  2345. track->textures[i].height = 16536;
  2346. track->textures[i].width_11 = 1 << 11;
  2347. track->textures[i].height_11 = 1 << 11;
  2348. track->textures[i].num_levels = 12;
  2349. if (rdev->family <= CHIP_RS200) {
  2350. track->textures[i].tex_coord_type = 0;
  2351. track->textures[i].txdepth = 0;
  2352. } else {
  2353. track->textures[i].txdepth = 16;
  2354. track->textures[i].tex_coord_type = 1;
  2355. }
  2356. track->textures[i].cpp = 64;
  2357. track->textures[i].robj = NULL;
  2358. /* CS IB emission code makes sure texture unit are disabled */
  2359. track->textures[i].enabled = false;
  2360. track->textures[i].lookup_disable = false;
  2361. track->textures[i].roundup_w = true;
  2362. track->textures[i].roundup_h = true;
  2363. if (track->separate_cube)
  2364. for (face = 0; face < 5; face++) {
  2365. track->textures[i].cube_info[face].robj = NULL;
  2366. track->textures[i].cube_info[face].width = 16536;
  2367. track->textures[i].cube_info[face].height = 16536;
  2368. track->textures[i].cube_info[face].offset = 0;
  2369. }
  2370. }
  2371. }
  2372. /*
  2373. * Global GPU functions
  2374. */
  2375. void r100_errata(struct radeon_device *rdev)
  2376. {
  2377. rdev->pll_errata = 0;
  2378. if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
  2379. rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
  2380. }
  2381. if (rdev->family == CHIP_RV100 ||
  2382. rdev->family == CHIP_RS100 ||
  2383. rdev->family == CHIP_RS200) {
  2384. rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
  2385. }
  2386. }
  2387. /* Wait for vertical sync on primary CRTC */
  2388. void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
  2389. {
  2390. uint32_t crtc_gen_cntl, tmp;
  2391. int i;
  2392. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  2393. if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
  2394. !(crtc_gen_cntl & RADEON_CRTC_EN)) {
  2395. return;
  2396. }
  2397. /* Clear the CRTC_VBLANK_SAVE bit */
  2398. WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
  2399. for (i = 0; i < rdev->usec_timeout; i++) {
  2400. tmp = RREG32(RADEON_CRTC_STATUS);
  2401. if (tmp & RADEON_CRTC_VBLANK_SAVE) {
  2402. return;
  2403. }
  2404. DRM_UDELAY(1);
  2405. }
  2406. }
  2407. /* Wait for vertical sync on secondary CRTC */
  2408. void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
  2409. {
  2410. uint32_t crtc2_gen_cntl, tmp;
  2411. int i;
  2412. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  2413. if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
  2414. !(crtc2_gen_cntl & RADEON_CRTC2_EN))
  2415. return;
  2416. /* Clear the CRTC_VBLANK_SAVE bit */
  2417. WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
  2418. for (i = 0; i < rdev->usec_timeout; i++) {
  2419. tmp = RREG32(RADEON_CRTC2_STATUS);
  2420. if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
  2421. return;
  2422. }
  2423. DRM_UDELAY(1);
  2424. }
  2425. }
  2426. int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
  2427. {
  2428. unsigned i;
  2429. uint32_t tmp;
  2430. for (i = 0; i < rdev->usec_timeout; i++) {
  2431. tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
  2432. if (tmp >= n) {
  2433. return 0;
  2434. }
  2435. DRM_UDELAY(1);
  2436. }
  2437. return -1;
  2438. }
  2439. int r100_gui_wait_for_idle(struct radeon_device *rdev)
  2440. {
  2441. unsigned i;
  2442. uint32_t tmp;
  2443. if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
  2444. printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
  2445. " Bad things might happen.\n");
  2446. }
  2447. for (i = 0; i < rdev->usec_timeout; i++) {
  2448. tmp = RREG32(RADEON_RBBM_STATUS);
  2449. if (!(tmp & RADEON_RBBM_ACTIVE)) {
  2450. return 0;
  2451. }
  2452. DRM_UDELAY(1);
  2453. }
  2454. return -1;
  2455. }
  2456. int r100_mc_wait_for_idle(struct radeon_device *rdev)
  2457. {
  2458. unsigned i;
  2459. uint32_t tmp;
  2460. for (i = 0; i < rdev->usec_timeout; i++) {
  2461. /* read MC_STATUS */
  2462. tmp = RREG32(RADEON_MC_STATUS);
  2463. if (tmp & RADEON_MC_IDLE) {
  2464. return 0;
  2465. }
  2466. DRM_UDELAY(1);
  2467. }
  2468. return -1;
  2469. }
  2470. bool r100_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  2471. {
  2472. u32 rbbm_status;
  2473. rbbm_status = RREG32(R_000E40_RBBM_STATUS);
  2474. if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
  2475. radeon_ring_lockup_update(ring);
  2476. return false;
  2477. }
  2478. /* force CP activities */
  2479. radeon_ring_force_activity(rdev, ring);
  2480. return radeon_ring_test_lockup(rdev, ring);
  2481. }
  2482. /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  2483. void r100_enable_bm(struct radeon_device *rdev)
  2484. {
  2485. uint32_t tmp;
  2486. /* Enable bus mastering */
  2487. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  2488. WREG32(RADEON_BUS_CNTL, tmp);
  2489. }
  2490. void r100_bm_disable(struct radeon_device *rdev)
  2491. {
  2492. u32 tmp;
  2493. /* disable bus mastering */
  2494. tmp = RREG32(R_000030_BUS_CNTL);
  2495. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
  2496. mdelay(1);
  2497. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
  2498. mdelay(1);
  2499. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
  2500. tmp = RREG32(RADEON_BUS_CNTL);
  2501. mdelay(1);
  2502. pci_clear_master(rdev->pdev);
  2503. mdelay(1);
  2504. }
  2505. int r100_asic_reset(struct radeon_device *rdev)
  2506. {
  2507. struct r100_mc_save save;
  2508. u32 status, tmp;
  2509. int ret = 0;
  2510. status = RREG32(R_000E40_RBBM_STATUS);
  2511. if (!G_000E40_GUI_ACTIVE(status)) {
  2512. return 0;
  2513. }
  2514. r100_mc_stop(rdev, &save);
  2515. status = RREG32(R_000E40_RBBM_STATUS);
  2516. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2517. /* stop CP */
  2518. WREG32(RADEON_CP_CSQ_CNTL, 0);
  2519. tmp = RREG32(RADEON_CP_RB_CNTL);
  2520. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  2521. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  2522. WREG32(RADEON_CP_RB_WPTR, 0);
  2523. WREG32(RADEON_CP_RB_CNTL, tmp);
  2524. /* save PCI state */
  2525. pci_save_state(rdev->pdev);
  2526. /* disable bus mastering */
  2527. r100_bm_disable(rdev);
  2528. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
  2529. S_0000F0_SOFT_RESET_RE(1) |
  2530. S_0000F0_SOFT_RESET_PP(1) |
  2531. S_0000F0_SOFT_RESET_RB(1));
  2532. RREG32(R_0000F0_RBBM_SOFT_RESET);
  2533. mdelay(500);
  2534. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  2535. mdelay(1);
  2536. status = RREG32(R_000E40_RBBM_STATUS);
  2537. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2538. /* reset CP */
  2539. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  2540. RREG32(R_0000F0_RBBM_SOFT_RESET);
  2541. mdelay(500);
  2542. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  2543. mdelay(1);
  2544. status = RREG32(R_000E40_RBBM_STATUS);
  2545. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2546. /* restore PCI & busmastering */
  2547. pci_restore_state(rdev->pdev);
  2548. r100_enable_bm(rdev);
  2549. /* Check if GPU is idle */
  2550. if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
  2551. G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
  2552. dev_err(rdev->dev, "failed to reset GPU\n");
  2553. ret = -1;
  2554. } else
  2555. dev_info(rdev->dev, "GPU reset succeed\n");
  2556. r100_mc_resume(rdev, &save);
  2557. return ret;
  2558. }
  2559. void r100_set_common_regs(struct radeon_device *rdev)
  2560. {
  2561. struct drm_device *dev = rdev->ddev;
  2562. bool force_dac2 = false;
  2563. u32 tmp;
  2564. /* set these so they don't interfere with anything */
  2565. WREG32(RADEON_OV0_SCALE_CNTL, 0);
  2566. WREG32(RADEON_SUBPIC_CNTL, 0);
  2567. WREG32(RADEON_VIPH_CONTROL, 0);
  2568. WREG32(RADEON_I2C_CNTL_1, 0);
  2569. WREG32(RADEON_DVI_I2C_CNTL_1, 0);
  2570. WREG32(RADEON_CAP0_TRIG_CNTL, 0);
  2571. WREG32(RADEON_CAP1_TRIG_CNTL, 0);
  2572. /* always set up dac2 on rn50 and some rv100 as lots
  2573. * of servers seem to wire it up to a VGA port but
  2574. * don't report it in the bios connector
  2575. * table.
  2576. */
  2577. switch (dev->pdev->device) {
  2578. /* RN50 */
  2579. case 0x515e:
  2580. case 0x5969:
  2581. force_dac2 = true;
  2582. break;
  2583. /* RV100*/
  2584. case 0x5159:
  2585. case 0x515a:
  2586. /* DELL triple head servers */
  2587. if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
  2588. ((dev->pdev->subsystem_device == 0x016c) ||
  2589. (dev->pdev->subsystem_device == 0x016d) ||
  2590. (dev->pdev->subsystem_device == 0x016e) ||
  2591. (dev->pdev->subsystem_device == 0x016f) ||
  2592. (dev->pdev->subsystem_device == 0x0170) ||
  2593. (dev->pdev->subsystem_device == 0x017d) ||
  2594. (dev->pdev->subsystem_device == 0x017e) ||
  2595. (dev->pdev->subsystem_device == 0x0183) ||
  2596. (dev->pdev->subsystem_device == 0x018a) ||
  2597. (dev->pdev->subsystem_device == 0x019a)))
  2598. force_dac2 = true;
  2599. break;
  2600. }
  2601. if (force_dac2) {
  2602. u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  2603. u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  2604. u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
  2605. /* For CRT on DAC2, don't turn it on if BIOS didn't
  2606. enable it, even it's detected.
  2607. */
  2608. /* force it to crtc0 */
  2609. dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
  2610. dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
  2611. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  2612. /* set up the TV DAC */
  2613. tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
  2614. RADEON_TV_DAC_STD_MASK |
  2615. RADEON_TV_DAC_RDACPD |
  2616. RADEON_TV_DAC_GDACPD |
  2617. RADEON_TV_DAC_BDACPD |
  2618. RADEON_TV_DAC_BGADJ_MASK |
  2619. RADEON_TV_DAC_DACADJ_MASK);
  2620. tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
  2621. RADEON_TV_DAC_NHOLD |
  2622. RADEON_TV_DAC_STD_PS2 |
  2623. (0x58 << 16));
  2624. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  2625. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  2626. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  2627. }
  2628. /* switch PM block to ACPI mode */
  2629. tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
  2630. tmp &= ~RADEON_PM_MODE_SEL;
  2631. WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
  2632. }
  2633. /*
  2634. * VRAM info
  2635. */
  2636. static void r100_vram_get_type(struct radeon_device *rdev)
  2637. {
  2638. uint32_t tmp;
  2639. rdev->mc.vram_is_ddr = false;
  2640. if (rdev->flags & RADEON_IS_IGP)
  2641. rdev->mc.vram_is_ddr = true;
  2642. else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
  2643. rdev->mc.vram_is_ddr = true;
  2644. if ((rdev->family == CHIP_RV100) ||
  2645. (rdev->family == CHIP_RS100) ||
  2646. (rdev->family == CHIP_RS200)) {
  2647. tmp = RREG32(RADEON_MEM_CNTL);
  2648. if (tmp & RV100_HALF_MODE) {
  2649. rdev->mc.vram_width = 32;
  2650. } else {
  2651. rdev->mc.vram_width = 64;
  2652. }
  2653. if (rdev->flags & RADEON_SINGLE_CRTC) {
  2654. rdev->mc.vram_width /= 4;
  2655. rdev->mc.vram_is_ddr = true;
  2656. }
  2657. } else if (rdev->family <= CHIP_RV280) {
  2658. tmp = RREG32(RADEON_MEM_CNTL);
  2659. if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
  2660. rdev->mc.vram_width = 128;
  2661. } else {
  2662. rdev->mc.vram_width = 64;
  2663. }
  2664. } else {
  2665. /* newer IGPs */
  2666. rdev->mc.vram_width = 128;
  2667. }
  2668. }
  2669. static u32 r100_get_accessible_vram(struct radeon_device *rdev)
  2670. {
  2671. u32 aper_size;
  2672. u8 byte;
  2673. aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2674. /* Set HDP_APER_CNTL only on cards that are known not to be broken,
  2675. * that is has the 2nd generation multifunction PCI interface
  2676. */
  2677. if (rdev->family == CHIP_RV280 ||
  2678. rdev->family >= CHIP_RV350) {
  2679. WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
  2680. ~RADEON_HDP_APER_CNTL);
  2681. DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
  2682. return aper_size * 2;
  2683. }
  2684. /* Older cards have all sorts of funny issues to deal with. First
  2685. * check if it's a multifunction card by reading the PCI config
  2686. * header type... Limit those to one aperture size
  2687. */
  2688. pci_read_config_byte(rdev->pdev, 0xe, &byte);
  2689. if (byte & 0x80) {
  2690. DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
  2691. DRM_INFO("Limiting VRAM to one aperture\n");
  2692. return aper_size;
  2693. }
  2694. /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
  2695. * have set it up. We don't write this as it's broken on some ASICs but
  2696. * we expect the BIOS to have done the right thing (might be too optimistic...)
  2697. */
  2698. if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
  2699. return aper_size * 2;
  2700. return aper_size;
  2701. }
  2702. void r100_vram_init_sizes(struct radeon_device *rdev)
  2703. {
  2704. u64 config_aper_size;
  2705. /* work out accessible VRAM */
  2706. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2707. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2708. rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
  2709. /* FIXME we don't use the second aperture yet when we could use it */
  2710. if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
  2711. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2712. config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2713. if (rdev->flags & RADEON_IS_IGP) {
  2714. uint32_t tom;
  2715. /* read NB_TOM to get the amount of ram stolen for the GPU */
  2716. tom = RREG32(RADEON_NB_TOM);
  2717. rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
  2718. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2719. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2720. } else {
  2721. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  2722. /* Some production boards of m6 will report 0
  2723. * if it's 8 MB
  2724. */
  2725. if (rdev->mc.real_vram_size == 0) {
  2726. rdev->mc.real_vram_size = 8192 * 1024;
  2727. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2728. }
  2729. /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
  2730. * Novell bug 204882 + along with lots of ubuntu ones
  2731. */
  2732. if (rdev->mc.aper_size > config_aper_size)
  2733. config_aper_size = rdev->mc.aper_size;
  2734. if (config_aper_size > rdev->mc.real_vram_size)
  2735. rdev->mc.mc_vram_size = config_aper_size;
  2736. else
  2737. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2738. }
  2739. }
  2740. void r100_vga_set_state(struct radeon_device *rdev, bool state)
  2741. {
  2742. uint32_t temp;
  2743. temp = RREG32(RADEON_CONFIG_CNTL);
  2744. if (state == false) {
  2745. temp &= ~RADEON_CFG_VGA_RAM_EN;
  2746. temp |= RADEON_CFG_VGA_IO_DIS;
  2747. } else {
  2748. temp &= ~RADEON_CFG_VGA_IO_DIS;
  2749. }
  2750. WREG32(RADEON_CONFIG_CNTL, temp);
  2751. }
  2752. void r100_mc_init(struct radeon_device *rdev)
  2753. {
  2754. u64 base;
  2755. r100_vram_get_type(rdev);
  2756. r100_vram_init_sizes(rdev);
  2757. base = rdev->mc.aper_base;
  2758. if (rdev->flags & RADEON_IS_IGP)
  2759. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  2760. radeon_vram_location(rdev, &rdev->mc, base);
  2761. rdev->mc.gtt_base_align = 0;
  2762. if (!(rdev->flags & RADEON_IS_AGP))
  2763. radeon_gtt_location(rdev, &rdev->mc);
  2764. radeon_update_bandwidth_info(rdev);
  2765. }
  2766. /*
  2767. * Indirect registers accessor
  2768. */
  2769. void r100_pll_errata_after_index(struct radeon_device *rdev)
  2770. {
  2771. if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) {
  2772. (void)RREG32(RADEON_CLOCK_CNTL_DATA);
  2773. (void)RREG32(RADEON_CRTC_GEN_CNTL);
  2774. }
  2775. }
  2776. static void r100_pll_errata_after_data(struct radeon_device *rdev)
  2777. {
  2778. /* This workarounds is necessary on RV100, RS100 and RS200 chips
  2779. * or the chip could hang on a subsequent access
  2780. */
  2781. if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
  2782. mdelay(5);
  2783. }
  2784. /* This function is required to workaround a hardware bug in some (all?)
  2785. * revisions of the R300. This workaround should be called after every
  2786. * CLOCK_CNTL_INDEX register access. If not, register reads afterward
  2787. * may not be correct.
  2788. */
  2789. if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
  2790. uint32_t save, tmp;
  2791. save = RREG32(RADEON_CLOCK_CNTL_INDEX);
  2792. tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
  2793. WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
  2794. tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
  2795. WREG32(RADEON_CLOCK_CNTL_INDEX, save);
  2796. }
  2797. }
  2798. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
  2799. {
  2800. uint32_t data;
  2801. WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
  2802. r100_pll_errata_after_index(rdev);
  2803. data = RREG32(RADEON_CLOCK_CNTL_DATA);
  2804. r100_pll_errata_after_data(rdev);
  2805. return data;
  2806. }
  2807. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  2808. {
  2809. WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
  2810. r100_pll_errata_after_index(rdev);
  2811. WREG32(RADEON_CLOCK_CNTL_DATA, v);
  2812. r100_pll_errata_after_data(rdev);
  2813. }
  2814. void r100_set_safe_registers(struct radeon_device *rdev)
  2815. {
  2816. if (ASIC_IS_RN50(rdev)) {
  2817. rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
  2818. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
  2819. } else if (rdev->family < CHIP_R200) {
  2820. rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
  2821. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
  2822. } else {
  2823. r200_set_safe_registers(rdev);
  2824. }
  2825. }
  2826. /*
  2827. * Debugfs info
  2828. */
  2829. #if defined(CONFIG_DEBUG_FS)
  2830. static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
  2831. {
  2832. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2833. struct drm_device *dev = node->minor->dev;
  2834. struct radeon_device *rdev = dev->dev_private;
  2835. uint32_t reg, value;
  2836. unsigned i;
  2837. seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
  2838. seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
  2839. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2840. for (i = 0; i < 64; i++) {
  2841. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
  2842. reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
  2843. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
  2844. value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
  2845. seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
  2846. }
  2847. return 0;
  2848. }
  2849. static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
  2850. {
  2851. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2852. struct drm_device *dev = node->minor->dev;
  2853. struct radeon_device *rdev = dev->dev_private;
  2854. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2855. uint32_t rdp, wdp;
  2856. unsigned count, i, j;
  2857. radeon_ring_free_size(rdev, ring);
  2858. rdp = RREG32(RADEON_CP_RB_RPTR);
  2859. wdp = RREG32(RADEON_CP_RB_WPTR);
  2860. count = (rdp + ring->ring_size - wdp) & ring->ptr_mask;
  2861. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2862. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  2863. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  2864. seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw);
  2865. seq_printf(m, "%u dwords in ring\n", count);
  2866. for (j = 0; j <= count; j++) {
  2867. i = (rdp + j) & ring->ptr_mask;
  2868. seq_printf(m, "r[%04d]=0x%08x\n", i, ring->ring[i]);
  2869. }
  2870. return 0;
  2871. }
  2872. static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
  2873. {
  2874. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2875. struct drm_device *dev = node->minor->dev;
  2876. struct radeon_device *rdev = dev->dev_private;
  2877. uint32_t csq_stat, csq2_stat, tmp;
  2878. unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
  2879. unsigned i;
  2880. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2881. seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
  2882. csq_stat = RREG32(RADEON_CP_CSQ_STAT);
  2883. csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
  2884. r_rptr = (csq_stat >> 0) & 0x3ff;
  2885. r_wptr = (csq_stat >> 10) & 0x3ff;
  2886. ib1_rptr = (csq_stat >> 20) & 0x3ff;
  2887. ib1_wptr = (csq2_stat >> 0) & 0x3ff;
  2888. ib2_rptr = (csq2_stat >> 10) & 0x3ff;
  2889. ib2_wptr = (csq2_stat >> 20) & 0x3ff;
  2890. seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
  2891. seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
  2892. seq_printf(m, "Ring rptr %u\n", r_rptr);
  2893. seq_printf(m, "Ring wptr %u\n", r_wptr);
  2894. seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
  2895. seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
  2896. seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
  2897. seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
  2898. /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
  2899. * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
  2900. seq_printf(m, "Ring fifo:\n");
  2901. for (i = 0; i < 256; i++) {
  2902. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2903. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2904. seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
  2905. }
  2906. seq_printf(m, "Indirect1 fifo:\n");
  2907. for (i = 256; i <= 512; i++) {
  2908. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2909. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2910. seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
  2911. }
  2912. seq_printf(m, "Indirect2 fifo:\n");
  2913. for (i = 640; i < ib1_wptr; i++) {
  2914. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2915. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2916. seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
  2917. }
  2918. return 0;
  2919. }
  2920. static int r100_debugfs_mc_info(struct seq_file *m, void *data)
  2921. {
  2922. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2923. struct drm_device *dev = node->minor->dev;
  2924. struct radeon_device *rdev = dev->dev_private;
  2925. uint32_t tmp;
  2926. tmp = RREG32(RADEON_CONFIG_MEMSIZE);
  2927. seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
  2928. tmp = RREG32(RADEON_MC_FB_LOCATION);
  2929. seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
  2930. tmp = RREG32(RADEON_BUS_CNTL);
  2931. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  2932. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  2933. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  2934. tmp = RREG32(RADEON_AGP_BASE);
  2935. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  2936. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  2937. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  2938. tmp = RREG32(0x01D0);
  2939. seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
  2940. tmp = RREG32(RADEON_AIC_LO_ADDR);
  2941. seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
  2942. tmp = RREG32(RADEON_AIC_HI_ADDR);
  2943. seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
  2944. tmp = RREG32(0x01E4);
  2945. seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
  2946. return 0;
  2947. }
  2948. static struct drm_info_list r100_debugfs_rbbm_list[] = {
  2949. {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
  2950. };
  2951. static struct drm_info_list r100_debugfs_cp_list[] = {
  2952. {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
  2953. {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
  2954. };
  2955. static struct drm_info_list r100_debugfs_mc_info_list[] = {
  2956. {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
  2957. };
  2958. #endif
  2959. int r100_debugfs_rbbm_init(struct radeon_device *rdev)
  2960. {
  2961. #if defined(CONFIG_DEBUG_FS)
  2962. return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
  2963. #else
  2964. return 0;
  2965. #endif
  2966. }
  2967. int r100_debugfs_cp_init(struct radeon_device *rdev)
  2968. {
  2969. #if defined(CONFIG_DEBUG_FS)
  2970. return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
  2971. #else
  2972. return 0;
  2973. #endif
  2974. }
  2975. int r100_debugfs_mc_info_init(struct radeon_device *rdev)
  2976. {
  2977. #if defined(CONFIG_DEBUG_FS)
  2978. return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
  2979. #else
  2980. return 0;
  2981. #endif
  2982. }
  2983. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  2984. uint32_t tiling_flags, uint32_t pitch,
  2985. uint32_t offset, uint32_t obj_size)
  2986. {
  2987. int surf_index = reg * 16;
  2988. int flags = 0;
  2989. if (rdev->family <= CHIP_RS200) {
  2990. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2991. == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2992. flags |= RADEON_SURF_TILE_COLOR_BOTH;
  2993. if (tiling_flags & RADEON_TILING_MACRO)
  2994. flags |= RADEON_SURF_TILE_COLOR_MACRO;
  2995. } else if (rdev->family <= CHIP_RV280) {
  2996. if (tiling_flags & (RADEON_TILING_MACRO))
  2997. flags |= R200_SURF_TILE_COLOR_MACRO;
  2998. if (tiling_flags & RADEON_TILING_MICRO)
  2999. flags |= R200_SURF_TILE_COLOR_MICRO;
  3000. } else {
  3001. if (tiling_flags & RADEON_TILING_MACRO)
  3002. flags |= R300_SURF_TILE_MACRO;
  3003. if (tiling_flags & RADEON_TILING_MICRO)
  3004. flags |= R300_SURF_TILE_MICRO;
  3005. }
  3006. if (tiling_flags & RADEON_TILING_SWAP_16BIT)
  3007. flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
  3008. if (tiling_flags & RADEON_TILING_SWAP_32BIT)
  3009. flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
  3010. /* when we aren't tiling the pitch seems to needs to be furtherdivided down. - tested on power5 + rn50 server */
  3011. if (tiling_flags & (RADEON_TILING_SWAP_16BIT | RADEON_TILING_SWAP_32BIT)) {
  3012. if (!(tiling_flags & (RADEON_TILING_MACRO | RADEON_TILING_MICRO)))
  3013. if (ASIC_IS_RN50(rdev))
  3014. pitch /= 16;
  3015. }
  3016. /* r100/r200 divide by 16 */
  3017. if (rdev->family < CHIP_R300)
  3018. flags |= pitch / 16;
  3019. else
  3020. flags |= pitch / 8;
  3021. DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
  3022. WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
  3023. WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
  3024. WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
  3025. return 0;
  3026. }
  3027. void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
  3028. {
  3029. int surf_index = reg * 16;
  3030. WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
  3031. }
  3032. void r100_bandwidth_update(struct radeon_device *rdev)
  3033. {
  3034. fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
  3035. fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
  3036. fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
  3037. uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
  3038. fixed20_12 memtcas_ff[8] = {
  3039. dfixed_init(1),
  3040. dfixed_init(2),
  3041. dfixed_init(3),
  3042. dfixed_init(0),
  3043. dfixed_init_half(1),
  3044. dfixed_init_half(2),
  3045. dfixed_init(0),
  3046. };
  3047. fixed20_12 memtcas_rs480_ff[8] = {
  3048. dfixed_init(0),
  3049. dfixed_init(1),
  3050. dfixed_init(2),
  3051. dfixed_init(3),
  3052. dfixed_init(0),
  3053. dfixed_init_half(1),
  3054. dfixed_init_half(2),
  3055. dfixed_init_half(3),
  3056. };
  3057. fixed20_12 memtcas2_ff[8] = {
  3058. dfixed_init(0),
  3059. dfixed_init(1),
  3060. dfixed_init(2),
  3061. dfixed_init(3),
  3062. dfixed_init(4),
  3063. dfixed_init(5),
  3064. dfixed_init(6),
  3065. dfixed_init(7),
  3066. };
  3067. fixed20_12 memtrbs[8] = {
  3068. dfixed_init(1),
  3069. dfixed_init_half(1),
  3070. dfixed_init(2),
  3071. dfixed_init_half(2),
  3072. dfixed_init(3),
  3073. dfixed_init_half(3),
  3074. dfixed_init(4),
  3075. dfixed_init_half(4)
  3076. };
  3077. fixed20_12 memtrbs_r4xx[8] = {
  3078. dfixed_init(4),
  3079. dfixed_init(5),
  3080. dfixed_init(6),
  3081. dfixed_init(7),
  3082. dfixed_init(8),
  3083. dfixed_init(9),
  3084. dfixed_init(10),
  3085. dfixed_init(11)
  3086. };
  3087. fixed20_12 min_mem_eff;
  3088. fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
  3089. fixed20_12 cur_latency_mclk, cur_latency_sclk;
  3090. fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
  3091. disp_drain_rate2, read_return_rate;
  3092. fixed20_12 time_disp1_drop_priority;
  3093. int c;
  3094. int cur_size = 16; /* in octawords */
  3095. int critical_point = 0, critical_point2;
  3096. /* uint32_t read_return_rate, time_disp1_drop_priority; */
  3097. int stop_req, max_stop_req;
  3098. struct drm_display_mode *mode1 = NULL;
  3099. struct drm_display_mode *mode2 = NULL;
  3100. uint32_t pixel_bytes1 = 0;
  3101. uint32_t pixel_bytes2 = 0;
  3102. radeon_update_display_priority(rdev);
  3103. if (rdev->mode_info.crtcs[0]->base.enabled) {
  3104. mode1 = &rdev->mode_info.crtcs[0]->base.mode;
  3105. pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
  3106. }
  3107. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3108. if (rdev->mode_info.crtcs[1]->base.enabled) {
  3109. mode2 = &rdev->mode_info.crtcs[1]->base.mode;
  3110. pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
  3111. }
  3112. }
  3113. min_mem_eff.full = dfixed_const_8(0);
  3114. /* get modes */
  3115. if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
  3116. uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
  3117. mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
  3118. mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
  3119. /* check crtc enables */
  3120. if (mode2)
  3121. mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
  3122. if (mode1)
  3123. mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
  3124. WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
  3125. }
  3126. /*
  3127. * determine is there is enough bw for current mode
  3128. */
  3129. sclk_ff = rdev->pm.sclk;
  3130. mclk_ff = rdev->pm.mclk;
  3131. temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
  3132. temp_ff.full = dfixed_const(temp);
  3133. mem_bw.full = dfixed_mul(mclk_ff, temp_ff);
  3134. pix_clk.full = 0;
  3135. pix_clk2.full = 0;
  3136. peak_disp_bw.full = 0;
  3137. if (mode1) {
  3138. temp_ff.full = dfixed_const(1000);
  3139. pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */
  3140. pix_clk.full = dfixed_div(pix_clk, temp_ff);
  3141. temp_ff.full = dfixed_const(pixel_bytes1);
  3142. peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff);
  3143. }
  3144. if (mode2) {
  3145. temp_ff.full = dfixed_const(1000);
  3146. pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */
  3147. pix_clk2.full = dfixed_div(pix_clk2, temp_ff);
  3148. temp_ff.full = dfixed_const(pixel_bytes2);
  3149. peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff);
  3150. }
  3151. mem_bw.full = dfixed_mul(mem_bw, min_mem_eff);
  3152. if (peak_disp_bw.full >= mem_bw.full) {
  3153. DRM_ERROR("You may not have enough display bandwidth for current mode\n"
  3154. "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
  3155. }
  3156. /* Get values from the EXT_MEM_CNTL register...converting its contents. */
  3157. temp = RREG32(RADEON_MEM_TIMING_CNTL);
  3158. if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
  3159. mem_trcd = ((temp >> 2) & 0x3) + 1;
  3160. mem_trp = ((temp & 0x3)) + 1;
  3161. mem_tras = ((temp & 0x70) >> 4) + 1;
  3162. } else if (rdev->family == CHIP_R300 ||
  3163. rdev->family == CHIP_R350) { /* r300, r350 */
  3164. mem_trcd = (temp & 0x7) + 1;
  3165. mem_trp = ((temp >> 8) & 0x7) + 1;
  3166. mem_tras = ((temp >> 11) & 0xf) + 4;
  3167. } else if (rdev->family == CHIP_RV350 ||
  3168. rdev->family <= CHIP_RV380) {
  3169. /* rv3x0 */
  3170. mem_trcd = (temp & 0x7) + 3;
  3171. mem_trp = ((temp >> 8) & 0x7) + 3;
  3172. mem_tras = ((temp >> 11) & 0xf) + 6;
  3173. } else if (rdev->family == CHIP_R420 ||
  3174. rdev->family == CHIP_R423 ||
  3175. rdev->family == CHIP_RV410) {
  3176. /* r4xx */
  3177. mem_trcd = (temp & 0xf) + 3;
  3178. if (mem_trcd > 15)
  3179. mem_trcd = 15;
  3180. mem_trp = ((temp >> 8) & 0xf) + 3;
  3181. if (mem_trp > 15)
  3182. mem_trp = 15;
  3183. mem_tras = ((temp >> 12) & 0x1f) + 6;
  3184. if (mem_tras > 31)
  3185. mem_tras = 31;
  3186. } else { /* RV200, R200 */
  3187. mem_trcd = (temp & 0x7) + 1;
  3188. mem_trp = ((temp >> 8) & 0x7) + 1;
  3189. mem_tras = ((temp >> 12) & 0xf) + 4;
  3190. }
  3191. /* convert to FF */
  3192. trcd_ff.full = dfixed_const(mem_trcd);
  3193. trp_ff.full = dfixed_const(mem_trp);
  3194. tras_ff.full = dfixed_const(mem_tras);
  3195. /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
  3196. temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  3197. data = (temp & (7 << 20)) >> 20;
  3198. if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
  3199. if (rdev->family == CHIP_RS480) /* don't think rs400 */
  3200. tcas_ff = memtcas_rs480_ff[data];
  3201. else
  3202. tcas_ff = memtcas_ff[data];
  3203. } else
  3204. tcas_ff = memtcas2_ff[data];
  3205. if (rdev->family == CHIP_RS400 ||
  3206. rdev->family == CHIP_RS480) {
  3207. /* extra cas latency stored in bits 23-25 0-4 clocks */
  3208. data = (temp >> 23) & 0x7;
  3209. if (data < 5)
  3210. tcas_ff.full += dfixed_const(data);
  3211. }
  3212. if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
  3213. /* on the R300, Tcas is included in Trbs.
  3214. */
  3215. temp = RREG32(RADEON_MEM_CNTL);
  3216. data = (R300_MEM_NUM_CHANNELS_MASK & temp);
  3217. if (data == 1) {
  3218. if (R300_MEM_USE_CD_CH_ONLY & temp) {
  3219. temp = RREG32(R300_MC_IND_INDEX);
  3220. temp &= ~R300_MC_IND_ADDR_MASK;
  3221. temp |= R300_MC_READ_CNTL_CD_mcind;
  3222. WREG32(R300_MC_IND_INDEX, temp);
  3223. temp = RREG32(R300_MC_IND_DATA);
  3224. data = (R300_MEM_RBS_POSITION_C_MASK & temp);
  3225. } else {
  3226. temp = RREG32(R300_MC_READ_CNTL_AB);
  3227. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  3228. }
  3229. } else {
  3230. temp = RREG32(R300_MC_READ_CNTL_AB);
  3231. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  3232. }
  3233. if (rdev->family == CHIP_RV410 ||
  3234. rdev->family == CHIP_R420 ||
  3235. rdev->family == CHIP_R423)
  3236. trbs_ff = memtrbs_r4xx[data];
  3237. else
  3238. trbs_ff = memtrbs[data];
  3239. tcas_ff.full += trbs_ff.full;
  3240. }
  3241. sclk_eff_ff.full = sclk_ff.full;
  3242. if (rdev->flags & RADEON_IS_AGP) {
  3243. fixed20_12 agpmode_ff;
  3244. agpmode_ff.full = dfixed_const(radeon_agpmode);
  3245. temp_ff.full = dfixed_const_666(16);
  3246. sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff);
  3247. }
  3248. /* TODO PCIE lanes may affect this - agpmode == 16?? */
  3249. if (ASIC_IS_R300(rdev)) {
  3250. sclk_delay_ff.full = dfixed_const(250);
  3251. } else {
  3252. if ((rdev->family == CHIP_RV100) ||
  3253. rdev->flags & RADEON_IS_IGP) {
  3254. if (rdev->mc.vram_is_ddr)
  3255. sclk_delay_ff.full = dfixed_const(41);
  3256. else
  3257. sclk_delay_ff.full = dfixed_const(33);
  3258. } else {
  3259. if (rdev->mc.vram_width == 128)
  3260. sclk_delay_ff.full = dfixed_const(57);
  3261. else
  3262. sclk_delay_ff.full = dfixed_const(41);
  3263. }
  3264. }
  3265. mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff);
  3266. if (rdev->mc.vram_is_ddr) {
  3267. if (rdev->mc.vram_width == 32) {
  3268. k1.full = dfixed_const(40);
  3269. c = 3;
  3270. } else {
  3271. k1.full = dfixed_const(20);
  3272. c = 1;
  3273. }
  3274. } else {
  3275. k1.full = dfixed_const(40);
  3276. c = 3;
  3277. }
  3278. temp_ff.full = dfixed_const(2);
  3279. mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff);
  3280. temp_ff.full = dfixed_const(c);
  3281. mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff);
  3282. temp_ff.full = dfixed_const(4);
  3283. mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff);
  3284. mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff);
  3285. mc_latency_mclk.full += k1.full;
  3286. mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff);
  3287. mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff);
  3288. /*
  3289. HW cursor time assuming worst case of full size colour cursor.
  3290. */
  3291. temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
  3292. temp_ff.full += trcd_ff.full;
  3293. if (temp_ff.full < tras_ff.full)
  3294. temp_ff.full = tras_ff.full;
  3295. cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff);
  3296. temp_ff.full = dfixed_const(cur_size);
  3297. cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff);
  3298. /*
  3299. Find the total latency for the display data.
  3300. */
  3301. disp_latency_overhead.full = dfixed_const(8);
  3302. disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff);
  3303. mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
  3304. mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
  3305. if (mc_latency_mclk.full > mc_latency_sclk.full)
  3306. disp_latency.full = mc_latency_mclk.full;
  3307. else
  3308. disp_latency.full = mc_latency_sclk.full;
  3309. /* setup Max GRPH_STOP_REQ default value */
  3310. if (ASIC_IS_RV100(rdev))
  3311. max_stop_req = 0x5c;
  3312. else
  3313. max_stop_req = 0x7c;
  3314. if (mode1) {
  3315. /* CRTC1
  3316. Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
  3317. GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
  3318. */
  3319. stop_req = mode1->hdisplay * pixel_bytes1 / 16;
  3320. if (stop_req > max_stop_req)
  3321. stop_req = max_stop_req;
  3322. /*
  3323. Find the drain rate of the display buffer.
  3324. */
  3325. temp_ff.full = dfixed_const((16/pixel_bytes1));
  3326. disp_drain_rate.full = dfixed_div(pix_clk, temp_ff);
  3327. /*
  3328. Find the critical point of the display buffer.
  3329. */
  3330. crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency);
  3331. crit_point_ff.full += dfixed_const_half(0);
  3332. critical_point = dfixed_trunc(crit_point_ff);
  3333. if (rdev->disp_priority == 2) {
  3334. critical_point = 0;
  3335. }
  3336. /*
  3337. The critical point should never be above max_stop_req-4. Setting
  3338. GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
  3339. */
  3340. if (max_stop_req - critical_point < 4)
  3341. critical_point = 0;
  3342. if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
  3343. /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
  3344. critical_point = 0x10;
  3345. }
  3346. temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
  3347. temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
  3348. temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  3349. temp &= ~(RADEON_GRPH_START_REQ_MASK);
  3350. if ((rdev->family == CHIP_R350) &&
  3351. (stop_req > 0x15)) {
  3352. stop_req -= 0x10;
  3353. }
  3354. temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  3355. temp |= RADEON_GRPH_BUFFER_SIZE;
  3356. temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
  3357. RADEON_GRPH_CRITICAL_AT_SOF |
  3358. RADEON_GRPH_STOP_CNTL);
  3359. /*
  3360. Write the result into the register.
  3361. */
  3362. WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  3363. (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  3364. #if 0
  3365. if ((rdev->family == CHIP_RS400) ||
  3366. (rdev->family == CHIP_RS480)) {
  3367. /* attempt to program RS400 disp regs correctly ??? */
  3368. temp = RREG32(RS400_DISP1_REG_CNTL);
  3369. temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
  3370. RS400_DISP1_STOP_REQ_LEVEL_MASK);
  3371. WREG32(RS400_DISP1_REQ_CNTL1, (temp |
  3372. (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  3373. (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  3374. temp = RREG32(RS400_DMIF_MEM_CNTL1);
  3375. temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
  3376. RS400_DISP1_CRITICAL_POINT_STOP_MASK);
  3377. WREG32(RS400_DMIF_MEM_CNTL1, (temp |
  3378. (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
  3379. (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
  3380. }
  3381. #endif
  3382. DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n",
  3383. /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
  3384. (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
  3385. }
  3386. if (mode2) {
  3387. u32 grph2_cntl;
  3388. stop_req = mode2->hdisplay * pixel_bytes2 / 16;
  3389. if (stop_req > max_stop_req)
  3390. stop_req = max_stop_req;
  3391. /*
  3392. Find the drain rate of the display buffer.
  3393. */
  3394. temp_ff.full = dfixed_const((16/pixel_bytes2));
  3395. disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff);
  3396. grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
  3397. grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
  3398. grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  3399. grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
  3400. if ((rdev->family == CHIP_R350) &&
  3401. (stop_req > 0x15)) {
  3402. stop_req -= 0x10;
  3403. }
  3404. grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  3405. grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
  3406. grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
  3407. RADEON_GRPH_CRITICAL_AT_SOF |
  3408. RADEON_GRPH_STOP_CNTL);
  3409. if ((rdev->family == CHIP_RS100) ||
  3410. (rdev->family == CHIP_RS200))
  3411. critical_point2 = 0;
  3412. else {
  3413. temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
  3414. temp_ff.full = dfixed_const(temp);
  3415. temp_ff.full = dfixed_mul(mclk_ff, temp_ff);
  3416. if (sclk_ff.full < temp_ff.full)
  3417. temp_ff.full = sclk_ff.full;
  3418. read_return_rate.full = temp_ff.full;
  3419. if (mode1) {
  3420. temp_ff.full = read_return_rate.full - disp_drain_rate.full;
  3421. time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff);
  3422. } else {
  3423. time_disp1_drop_priority.full = 0;
  3424. }
  3425. crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
  3426. crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2);
  3427. crit_point_ff.full += dfixed_const_half(0);
  3428. critical_point2 = dfixed_trunc(crit_point_ff);
  3429. if (rdev->disp_priority == 2) {
  3430. critical_point2 = 0;
  3431. }
  3432. if (max_stop_req - critical_point2 < 4)
  3433. critical_point2 = 0;
  3434. }
  3435. if (critical_point2 == 0 && rdev->family == CHIP_R300) {
  3436. /* some R300 cards have problem with this set to 0 */
  3437. critical_point2 = 0x10;
  3438. }
  3439. WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  3440. (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  3441. if ((rdev->family == CHIP_RS400) ||
  3442. (rdev->family == CHIP_RS480)) {
  3443. #if 0
  3444. /* attempt to program RS400 disp2 regs correctly ??? */
  3445. temp = RREG32(RS400_DISP2_REQ_CNTL1);
  3446. temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
  3447. RS400_DISP2_STOP_REQ_LEVEL_MASK);
  3448. WREG32(RS400_DISP2_REQ_CNTL1, (temp |
  3449. (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  3450. (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  3451. temp = RREG32(RS400_DISP2_REQ_CNTL2);
  3452. temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
  3453. RS400_DISP2_CRITICAL_POINT_STOP_MASK);
  3454. WREG32(RS400_DISP2_REQ_CNTL2, (temp |
  3455. (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
  3456. (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
  3457. #endif
  3458. WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
  3459. WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
  3460. WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
  3461. WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
  3462. }
  3463. DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n",
  3464. (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
  3465. }
  3466. }
  3467. int r100_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3468. {
  3469. uint32_t scratch;
  3470. uint32_t tmp = 0;
  3471. unsigned i;
  3472. int r;
  3473. r = radeon_scratch_get(rdev, &scratch);
  3474. if (r) {
  3475. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  3476. return r;
  3477. }
  3478. WREG32(scratch, 0xCAFEDEAD);
  3479. r = radeon_ring_lock(rdev, ring, 2);
  3480. if (r) {
  3481. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  3482. radeon_scratch_free(rdev, scratch);
  3483. return r;
  3484. }
  3485. radeon_ring_write(ring, PACKET0(scratch, 0));
  3486. radeon_ring_write(ring, 0xDEADBEEF);
  3487. radeon_ring_unlock_commit(rdev, ring);
  3488. for (i = 0; i < rdev->usec_timeout; i++) {
  3489. tmp = RREG32(scratch);
  3490. if (tmp == 0xDEADBEEF) {
  3491. break;
  3492. }
  3493. DRM_UDELAY(1);
  3494. }
  3495. if (i < rdev->usec_timeout) {
  3496. DRM_INFO("ring test succeeded in %d usecs\n", i);
  3497. } else {
  3498. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  3499. scratch, tmp);
  3500. r = -EINVAL;
  3501. }
  3502. radeon_scratch_free(rdev, scratch);
  3503. return r;
  3504. }
  3505. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3506. {
  3507. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3508. if (ring->rptr_save_reg) {
  3509. u32 next_rptr = ring->wptr + 2 + 3;
  3510. radeon_ring_write(ring, PACKET0(ring->rptr_save_reg, 0));
  3511. radeon_ring_write(ring, next_rptr);
  3512. }
  3513. radeon_ring_write(ring, PACKET0(RADEON_CP_IB_BASE, 1));
  3514. radeon_ring_write(ring, ib->gpu_addr);
  3515. radeon_ring_write(ring, ib->length_dw);
  3516. }
  3517. int r100_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3518. {
  3519. struct radeon_ib ib;
  3520. uint32_t scratch;
  3521. uint32_t tmp = 0;
  3522. unsigned i;
  3523. int r;
  3524. r = radeon_scratch_get(rdev, &scratch);
  3525. if (r) {
  3526. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3527. return r;
  3528. }
  3529. WREG32(scratch, 0xCAFEDEAD);
  3530. r = radeon_ib_get(rdev, RADEON_RING_TYPE_GFX_INDEX, &ib, 256);
  3531. if (r) {
  3532. return r;
  3533. }
  3534. ib.ptr[0] = PACKET0(scratch, 0);
  3535. ib.ptr[1] = 0xDEADBEEF;
  3536. ib.ptr[2] = PACKET2(0);
  3537. ib.ptr[3] = PACKET2(0);
  3538. ib.ptr[4] = PACKET2(0);
  3539. ib.ptr[5] = PACKET2(0);
  3540. ib.ptr[6] = PACKET2(0);
  3541. ib.ptr[7] = PACKET2(0);
  3542. ib.length_dw = 8;
  3543. r = radeon_ib_schedule(rdev, &ib, NULL);
  3544. if (r) {
  3545. radeon_scratch_free(rdev, scratch);
  3546. radeon_ib_free(rdev, &ib);
  3547. return r;
  3548. }
  3549. r = radeon_fence_wait(ib.fence, false);
  3550. if (r) {
  3551. return r;
  3552. }
  3553. for (i = 0; i < rdev->usec_timeout; i++) {
  3554. tmp = RREG32(scratch);
  3555. if (tmp == 0xDEADBEEF) {
  3556. break;
  3557. }
  3558. DRM_UDELAY(1);
  3559. }
  3560. if (i < rdev->usec_timeout) {
  3561. DRM_INFO("ib test succeeded in %u usecs\n", i);
  3562. } else {
  3563. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  3564. scratch, tmp);
  3565. r = -EINVAL;
  3566. }
  3567. radeon_scratch_free(rdev, scratch);
  3568. radeon_ib_free(rdev, &ib);
  3569. return r;
  3570. }
  3571. void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
  3572. {
  3573. /* Shutdown CP we shouldn't need to do that but better be safe than
  3574. * sorry
  3575. */
  3576. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  3577. WREG32(R_000740_CP_CSQ_CNTL, 0);
  3578. /* Save few CRTC registers */
  3579. save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
  3580. save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
  3581. save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
  3582. save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
  3583. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3584. save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
  3585. save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
  3586. }
  3587. /* Disable VGA aperture access */
  3588. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
  3589. /* Disable cursor, overlay, crtc */
  3590. WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
  3591. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
  3592. S_000054_CRTC_DISPLAY_DIS(1));
  3593. WREG32(R_000050_CRTC_GEN_CNTL,
  3594. (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
  3595. S_000050_CRTC_DISP_REQ_EN_B(1));
  3596. WREG32(R_000420_OV0_SCALE_CNTL,
  3597. C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
  3598. WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
  3599. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3600. WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
  3601. S_000360_CUR2_LOCK(1));
  3602. WREG32(R_0003F8_CRTC2_GEN_CNTL,
  3603. (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
  3604. S_0003F8_CRTC2_DISPLAY_DIS(1) |
  3605. S_0003F8_CRTC2_DISP_REQ_EN_B(1));
  3606. WREG32(R_000360_CUR2_OFFSET,
  3607. C_000360_CUR2_LOCK & save->CUR2_OFFSET);
  3608. }
  3609. }
  3610. void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
  3611. {
  3612. /* Update base address for crtc */
  3613. WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3614. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3615. WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3616. }
  3617. /* Restore CRTC registers */
  3618. WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
  3619. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
  3620. WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
  3621. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3622. WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
  3623. }
  3624. }
  3625. void r100_vga_render_disable(struct radeon_device *rdev)
  3626. {
  3627. u32 tmp;
  3628. tmp = RREG8(R_0003C2_GENMO_WT);
  3629. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
  3630. }
  3631. static void r100_debugfs(struct radeon_device *rdev)
  3632. {
  3633. int r;
  3634. r = r100_debugfs_mc_info_init(rdev);
  3635. if (r)
  3636. dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  3637. }
  3638. static void r100_mc_program(struct radeon_device *rdev)
  3639. {
  3640. struct r100_mc_save save;
  3641. /* Stops all mc clients */
  3642. r100_mc_stop(rdev, &save);
  3643. if (rdev->flags & RADEON_IS_AGP) {
  3644. WREG32(R_00014C_MC_AGP_LOCATION,
  3645. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  3646. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  3647. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  3648. if (rdev->family > CHIP_RV200)
  3649. WREG32(R_00015C_AGP_BASE_2,
  3650. upper_32_bits(rdev->mc.agp_base) & 0xff);
  3651. } else {
  3652. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  3653. WREG32(R_000170_AGP_BASE, 0);
  3654. if (rdev->family > CHIP_RV200)
  3655. WREG32(R_00015C_AGP_BASE_2, 0);
  3656. }
  3657. /* Wait for mc idle */
  3658. if (r100_mc_wait_for_idle(rdev))
  3659. dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
  3660. /* Program MC, should be a 32bits limited address space */
  3661. WREG32(R_000148_MC_FB_LOCATION,
  3662. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  3663. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  3664. r100_mc_resume(rdev, &save);
  3665. }
  3666. void r100_clock_startup(struct radeon_device *rdev)
  3667. {
  3668. u32 tmp;
  3669. if (radeon_dynclks != -1 && radeon_dynclks)
  3670. radeon_legacy_set_clock_gating(rdev, 1);
  3671. /* We need to force on some of the block */
  3672. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  3673. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  3674. if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
  3675. tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
  3676. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  3677. }
  3678. static int r100_startup(struct radeon_device *rdev)
  3679. {
  3680. int r;
  3681. /* set common regs */
  3682. r100_set_common_regs(rdev);
  3683. /* program mc */
  3684. r100_mc_program(rdev);
  3685. /* Resume clock */
  3686. r100_clock_startup(rdev);
  3687. /* Initialize GART (initialize after TTM so we can allocate
  3688. * memory through TTM but finalize after TTM) */
  3689. r100_enable_bm(rdev);
  3690. if (rdev->flags & RADEON_IS_PCI) {
  3691. r = r100_pci_gart_enable(rdev);
  3692. if (r)
  3693. return r;
  3694. }
  3695. /* allocate wb buffer */
  3696. r = radeon_wb_init(rdev);
  3697. if (r)
  3698. return r;
  3699. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3700. if (r) {
  3701. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3702. return r;
  3703. }
  3704. /* Enable IRQ */
  3705. r100_irq_set(rdev);
  3706. rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  3707. /* 1M ring buffer */
  3708. r = r100_cp_init(rdev, 1024 * 1024);
  3709. if (r) {
  3710. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  3711. return r;
  3712. }
  3713. r = radeon_ib_pool_init(rdev);
  3714. if (r) {
  3715. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  3716. return r;
  3717. }
  3718. return 0;
  3719. }
  3720. int r100_resume(struct radeon_device *rdev)
  3721. {
  3722. int r;
  3723. /* Make sur GART are not working */
  3724. if (rdev->flags & RADEON_IS_PCI)
  3725. r100_pci_gart_disable(rdev);
  3726. /* Resume clock before doing reset */
  3727. r100_clock_startup(rdev);
  3728. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3729. if (radeon_asic_reset(rdev)) {
  3730. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3731. RREG32(R_000E40_RBBM_STATUS),
  3732. RREG32(R_0007C0_CP_STAT));
  3733. }
  3734. /* post */
  3735. radeon_combios_asic_init(rdev->ddev);
  3736. /* Resume clock after posting */
  3737. r100_clock_startup(rdev);
  3738. /* Initialize surface registers */
  3739. radeon_surface_init(rdev);
  3740. rdev->accel_working = true;
  3741. r = r100_startup(rdev);
  3742. if (r) {
  3743. rdev->accel_working = false;
  3744. }
  3745. return r;
  3746. }
  3747. int r100_suspend(struct radeon_device *rdev)
  3748. {
  3749. r100_cp_disable(rdev);
  3750. radeon_wb_disable(rdev);
  3751. r100_irq_disable(rdev);
  3752. if (rdev->flags & RADEON_IS_PCI)
  3753. r100_pci_gart_disable(rdev);
  3754. return 0;
  3755. }
  3756. void r100_fini(struct radeon_device *rdev)
  3757. {
  3758. r100_cp_fini(rdev);
  3759. radeon_wb_fini(rdev);
  3760. radeon_ib_pool_fini(rdev);
  3761. radeon_gem_fini(rdev);
  3762. if (rdev->flags & RADEON_IS_PCI)
  3763. r100_pci_gart_fini(rdev);
  3764. radeon_agp_fini(rdev);
  3765. radeon_irq_kms_fini(rdev);
  3766. radeon_fence_driver_fini(rdev);
  3767. radeon_bo_fini(rdev);
  3768. radeon_atombios_fini(rdev);
  3769. kfree(rdev->bios);
  3770. rdev->bios = NULL;
  3771. }
  3772. /*
  3773. * Due to how kexec works, it can leave the hw fully initialised when it
  3774. * boots the new kernel. However doing our init sequence with the CP and
  3775. * WB stuff setup causes GPU hangs on the RN50 at least. So at startup
  3776. * do some quick sanity checks and restore sane values to avoid this
  3777. * problem.
  3778. */
  3779. void r100_restore_sanity(struct radeon_device *rdev)
  3780. {
  3781. u32 tmp;
  3782. tmp = RREG32(RADEON_CP_CSQ_CNTL);
  3783. if (tmp) {
  3784. WREG32(RADEON_CP_CSQ_CNTL, 0);
  3785. }
  3786. tmp = RREG32(RADEON_CP_RB_CNTL);
  3787. if (tmp) {
  3788. WREG32(RADEON_CP_RB_CNTL, 0);
  3789. }
  3790. tmp = RREG32(RADEON_SCRATCH_UMSK);
  3791. if (tmp) {
  3792. WREG32(RADEON_SCRATCH_UMSK, 0);
  3793. }
  3794. }
  3795. int r100_init(struct radeon_device *rdev)
  3796. {
  3797. int r;
  3798. /* Register debugfs file specific to this group of asics */
  3799. r100_debugfs(rdev);
  3800. /* Disable VGA */
  3801. r100_vga_render_disable(rdev);
  3802. /* Initialize scratch registers */
  3803. radeon_scratch_init(rdev);
  3804. /* Initialize surface registers */
  3805. radeon_surface_init(rdev);
  3806. /* sanity check some register to avoid hangs like after kexec */
  3807. r100_restore_sanity(rdev);
  3808. /* TODO: disable VGA need to use VGA request */
  3809. /* BIOS*/
  3810. if (!radeon_get_bios(rdev)) {
  3811. if (ASIC_IS_AVIVO(rdev))
  3812. return -EINVAL;
  3813. }
  3814. if (rdev->is_atom_bios) {
  3815. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  3816. return -EINVAL;
  3817. } else {
  3818. r = radeon_combios_init(rdev);
  3819. if (r)
  3820. return r;
  3821. }
  3822. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3823. if (radeon_asic_reset(rdev)) {
  3824. dev_warn(rdev->dev,
  3825. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3826. RREG32(R_000E40_RBBM_STATUS),
  3827. RREG32(R_0007C0_CP_STAT));
  3828. }
  3829. /* check if cards are posted or not */
  3830. if (radeon_boot_test_post_card(rdev) == false)
  3831. return -EINVAL;
  3832. /* Set asic errata */
  3833. r100_errata(rdev);
  3834. /* Initialize clocks */
  3835. radeon_get_clock_info(rdev->ddev);
  3836. /* initialize AGP */
  3837. if (rdev->flags & RADEON_IS_AGP) {
  3838. r = radeon_agp_init(rdev);
  3839. if (r) {
  3840. radeon_agp_disable(rdev);
  3841. }
  3842. }
  3843. /* initialize VRAM */
  3844. r100_mc_init(rdev);
  3845. /* Fence driver */
  3846. r = radeon_fence_driver_init(rdev);
  3847. if (r)
  3848. return r;
  3849. r = radeon_irq_kms_init(rdev);
  3850. if (r)
  3851. return r;
  3852. /* Memory manager */
  3853. r = radeon_bo_init(rdev);
  3854. if (r)
  3855. return r;
  3856. if (rdev->flags & RADEON_IS_PCI) {
  3857. r = r100_pci_gart_init(rdev);
  3858. if (r)
  3859. return r;
  3860. }
  3861. r100_set_safe_registers(rdev);
  3862. rdev->accel_working = true;
  3863. r = r100_startup(rdev);
  3864. if (r) {
  3865. /* Somethings want wront with the accel init stop accel */
  3866. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  3867. r100_cp_fini(rdev);
  3868. radeon_wb_fini(rdev);
  3869. radeon_ib_pool_fini(rdev);
  3870. radeon_irq_kms_fini(rdev);
  3871. if (rdev->flags & RADEON_IS_PCI)
  3872. r100_pci_gart_fini(rdev);
  3873. rdev->accel_working = false;
  3874. }
  3875. return 0;
  3876. }
  3877. uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
  3878. {
  3879. if (reg < rdev->rmmio_size)
  3880. return readl(((void __iomem *)rdev->rmmio) + reg);
  3881. else {
  3882. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  3883. return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  3884. }
  3885. }
  3886. void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  3887. {
  3888. if (reg < rdev->rmmio_size)
  3889. writel(v, ((void __iomem *)rdev->rmmio) + reg);
  3890. else {
  3891. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  3892. writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  3893. }
  3894. }
  3895. u32 r100_io_rreg(struct radeon_device *rdev, u32 reg)
  3896. {
  3897. if (reg < rdev->rio_mem_size)
  3898. return ioread32(rdev->rio_mem + reg);
  3899. else {
  3900. iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
  3901. return ioread32(rdev->rio_mem + RADEON_MM_DATA);
  3902. }
  3903. }
  3904. void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  3905. {
  3906. if (reg < rdev->rio_mem_size)
  3907. iowrite32(v, rdev->rio_mem + reg);
  3908. else {
  3909. iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
  3910. iowrite32(v, rdev->rio_mem + RADEON_MM_DATA);
  3911. }
  3912. }