wm_adsp.c 28 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103
  1. /*
  2. * wm_adsp.c -- Wolfson ADSP support
  3. *
  4. * Copyright 2012 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/init.h>
  15. #include <linux/delay.h>
  16. #include <linux/firmware.h>
  17. #include <linux/pm.h>
  18. #include <linux/pm_runtime.h>
  19. #include <linux/regmap.h>
  20. #include <linux/regulator/consumer.h>
  21. #include <linux/slab.h>
  22. #include <sound/core.h>
  23. #include <sound/pcm.h>
  24. #include <sound/pcm_params.h>
  25. #include <sound/soc.h>
  26. #include <sound/jack.h>
  27. #include <sound/initval.h>
  28. #include <sound/tlv.h>
  29. #include <linux/mfd/arizona/registers.h>
  30. #include "wm_adsp.h"
  31. #define adsp_crit(_dsp, fmt, ...) \
  32. dev_crit(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  33. #define adsp_err(_dsp, fmt, ...) \
  34. dev_err(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  35. #define adsp_warn(_dsp, fmt, ...) \
  36. dev_warn(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  37. #define adsp_info(_dsp, fmt, ...) \
  38. dev_info(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  39. #define adsp_dbg(_dsp, fmt, ...) \
  40. dev_dbg(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  41. #define ADSP1_CONTROL_1 0x00
  42. #define ADSP1_CONTROL_2 0x02
  43. #define ADSP1_CONTROL_3 0x03
  44. #define ADSP1_CONTROL_4 0x04
  45. #define ADSP1_CONTROL_5 0x06
  46. #define ADSP1_CONTROL_6 0x07
  47. #define ADSP1_CONTROL_7 0x08
  48. #define ADSP1_CONTROL_8 0x09
  49. #define ADSP1_CONTROL_9 0x0A
  50. #define ADSP1_CONTROL_10 0x0B
  51. #define ADSP1_CONTROL_11 0x0C
  52. #define ADSP1_CONTROL_12 0x0D
  53. #define ADSP1_CONTROL_13 0x0F
  54. #define ADSP1_CONTROL_14 0x10
  55. #define ADSP1_CONTROL_15 0x11
  56. #define ADSP1_CONTROL_16 0x12
  57. #define ADSP1_CONTROL_17 0x13
  58. #define ADSP1_CONTROL_18 0x14
  59. #define ADSP1_CONTROL_19 0x16
  60. #define ADSP1_CONTROL_20 0x17
  61. #define ADSP1_CONTROL_21 0x18
  62. #define ADSP1_CONTROL_22 0x1A
  63. #define ADSP1_CONTROL_23 0x1B
  64. #define ADSP1_CONTROL_24 0x1C
  65. #define ADSP1_CONTROL_25 0x1E
  66. #define ADSP1_CONTROL_26 0x20
  67. #define ADSP1_CONTROL_27 0x21
  68. #define ADSP1_CONTROL_28 0x22
  69. #define ADSP1_CONTROL_29 0x23
  70. #define ADSP1_CONTROL_30 0x24
  71. #define ADSP1_CONTROL_31 0x26
  72. /*
  73. * ADSP1 Control 19
  74. */
  75. #define ADSP1_WDMA_BUFFER_LENGTH_MASK 0x00FF /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  76. #define ADSP1_WDMA_BUFFER_LENGTH_SHIFT 0 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  77. #define ADSP1_WDMA_BUFFER_LENGTH_WIDTH 8 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  78. /*
  79. * ADSP1 Control 30
  80. */
  81. #define ADSP1_DBG_CLK_ENA 0x0008 /* DSP1_DBG_CLK_ENA */
  82. #define ADSP1_DBG_CLK_ENA_MASK 0x0008 /* DSP1_DBG_CLK_ENA */
  83. #define ADSP1_DBG_CLK_ENA_SHIFT 3 /* DSP1_DBG_CLK_ENA */
  84. #define ADSP1_DBG_CLK_ENA_WIDTH 1 /* DSP1_DBG_CLK_ENA */
  85. #define ADSP1_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
  86. #define ADSP1_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
  87. #define ADSP1_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
  88. #define ADSP1_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
  89. #define ADSP1_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
  90. #define ADSP1_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
  91. #define ADSP1_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
  92. #define ADSP1_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
  93. #define ADSP1_START 0x0001 /* DSP1_START */
  94. #define ADSP1_START_MASK 0x0001 /* DSP1_START */
  95. #define ADSP1_START_SHIFT 0 /* DSP1_START */
  96. #define ADSP1_START_WIDTH 1 /* DSP1_START */
  97. /*
  98. * ADSP1 Control 31
  99. */
  100. #define ADSP1_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
  101. #define ADSP1_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
  102. #define ADSP1_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
  103. #define ADSP2_CONTROL 0
  104. #define ADSP2_CLOCKING 1
  105. #define ADSP2_STATUS1 4
  106. /*
  107. * ADSP2 Control
  108. */
  109. #define ADSP2_MEM_ENA 0x0010 /* DSP1_MEM_ENA */
  110. #define ADSP2_MEM_ENA_MASK 0x0010 /* DSP1_MEM_ENA */
  111. #define ADSP2_MEM_ENA_SHIFT 4 /* DSP1_MEM_ENA */
  112. #define ADSP2_MEM_ENA_WIDTH 1 /* DSP1_MEM_ENA */
  113. #define ADSP2_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
  114. #define ADSP2_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
  115. #define ADSP2_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
  116. #define ADSP2_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
  117. #define ADSP2_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
  118. #define ADSP2_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
  119. #define ADSP2_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
  120. #define ADSP2_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
  121. #define ADSP2_START 0x0001 /* DSP1_START */
  122. #define ADSP2_START_MASK 0x0001 /* DSP1_START */
  123. #define ADSP2_START_SHIFT 0 /* DSP1_START */
  124. #define ADSP2_START_WIDTH 1 /* DSP1_START */
  125. /*
  126. * ADSP2 clocking
  127. */
  128. #define ADSP2_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
  129. #define ADSP2_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
  130. #define ADSP2_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
  131. /*
  132. * ADSP2 Status 1
  133. */
  134. #define ADSP2_RAM_RDY 0x0001
  135. #define ADSP2_RAM_RDY_MASK 0x0001
  136. #define ADSP2_RAM_RDY_SHIFT 0
  137. #define ADSP2_RAM_RDY_WIDTH 1
  138. #define WM_ADSP_NUM_FW 3
  139. static const char *wm_adsp_fw_text[WM_ADSP_NUM_FW] = {
  140. "MBC/VSS", "Tx", "Rx ANC"
  141. };
  142. static struct {
  143. const char *file;
  144. } wm_adsp_fw[WM_ADSP_NUM_FW] = {
  145. { .file = "mbc-vss" },
  146. { .file = "tx" },
  147. { .file = "rx-anc" },
  148. };
  149. static int wm_adsp_fw_get(struct snd_kcontrol *kcontrol,
  150. struct snd_ctl_elem_value *ucontrol)
  151. {
  152. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  153. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  154. struct wm_adsp *adsp = snd_soc_codec_get_drvdata(codec);
  155. ucontrol->value.integer.value[0] = adsp[e->shift_l].fw;
  156. return 0;
  157. }
  158. static int wm_adsp_fw_put(struct snd_kcontrol *kcontrol,
  159. struct snd_ctl_elem_value *ucontrol)
  160. {
  161. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  162. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  163. struct wm_adsp *adsp = snd_soc_codec_get_drvdata(codec);
  164. if (ucontrol->value.integer.value[0] == adsp[e->shift_l].fw)
  165. return 0;
  166. if (ucontrol->value.integer.value[0] >= WM_ADSP_NUM_FW)
  167. return -EINVAL;
  168. if (adsp[e->shift_l].running)
  169. return -EBUSY;
  170. adsp->fw = ucontrol->value.integer.value[0];
  171. return 0;
  172. }
  173. static const struct soc_enum wm_adsp_fw_enum[] = {
  174. SOC_ENUM_SINGLE(0, 0, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  175. SOC_ENUM_SINGLE(0, 1, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  176. SOC_ENUM_SINGLE(0, 2, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  177. SOC_ENUM_SINGLE(0, 3, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  178. };
  179. const struct snd_kcontrol_new wm_adsp_fw_controls[] = {
  180. SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
  181. wm_adsp_fw_get, wm_adsp_fw_put),
  182. SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
  183. wm_adsp_fw_get, wm_adsp_fw_put),
  184. SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
  185. wm_adsp_fw_get, wm_adsp_fw_put),
  186. SOC_ENUM_EXT("DSP4 Firmware", wm_adsp_fw_enum[3],
  187. wm_adsp_fw_get, wm_adsp_fw_put),
  188. };
  189. EXPORT_SYMBOL_GPL(wm_adsp_fw_controls);
  190. static struct wm_adsp_region const *wm_adsp_find_region(struct wm_adsp *dsp,
  191. int type)
  192. {
  193. int i;
  194. for (i = 0; i < dsp->num_mems; i++)
  195. if (dsp->mem[i].type == type)
  196. return &dsp->mem[i];
  197. return NULL;
  198. }
  199. static unsigned int wm_adsp_region_to_reg(struct wm_adsp_region const *region,
  200. unsigned int offset)
  201. {
  202. switch (region->type) {
  203. case WMFW_ADSP1_PM:
  204. return region->base + (offset * 3);
  205. case WMFW_ADSP1_DM:
  206. return region->base + (offset * 2);
  207. case WMFW_ADSP2_XM:
  208. return region->base + (offset * 2);
  209. case WMFW_ADSP2_YM:
  210. return region->base + (offset * 2);
  211. case WMFW_ADSP1_ZM:
  212. return region->base + (offset * 2);
  213. default:
  214. WARN_ON(NULL != "Unknown memory region type");
  215. return offset;
  216. }
  217. }
  218. static int wm_adsp_load(struct wm_adsp *dsp)
  219. {
  220. const struct firmware *firmware;
  221. struct regmap *regmap = dsp->regmap;
  222. unsigned int pos = 0;
  223. const struct wmfw_header *header;
  224. const struct wmfw_adsp1_sizes *adsp1_sizes;
  225. const struct wmfw_adsp2_sizes *adsp2_sizes;
  226. const struct wmfw_footer *footer;
  227. const struct wmfw_region *region;
  228. const struct wm_adsp_region *mem;
  229. const char *region_name;
  230. char *file, *text;
  231. unsigned int reg;
  232. int regions = 0;
  233. int ret, offset, type, sizes;
  234. file = kzalloc(PAGE_SIZE, GFP_KERNEL);
  235. if (file == NULL)
  236. return -ENOMEM;
  237. snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.wmfw", dsp->part, dsp->num,
  238. wm_adsp_fw[dsp->fw].file);
  239. file[PAGE_SIZE - 1] = '\0';
  240. ret = request_firmware(&firmware, file, dsp->dev);
  241. if (ret != 0) {
  242. adsp_err(dsp, "Failed to request '%s'\n", file);
  243. goto out;
  244. }
  245. ret = -EINVAL;
  246. pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
  247. if (pos >= firmware->size) {
  248. adsp_err(dsp, "%s: file too short, %zu bytes\n",
  249. file, firmware->size);
  250. goto out_fw;
  251. }
  252. header = (void*)&firmware->data[0];
  253. if (memcmp(&header->magic[0], "WMFW", 4) != 0) {
  254. adsp_err(dsp, "%s: invalid magic\n", file);
  255. goto out_fw;
  256. }
  257. if (header->ver != 0) {
  258. adsp_err(dsp, "%s: unknown file format %d\n",
  259. file, header->ver);
  260. goto out_fw;
  261. }
  262. if (header->core != dsp->type) {
  263. adsp_err(dsp, "%s: invalid core %d != %d\n",
  264. file, header->core, dsp->type);
  265. goto out_fw;
  266. }
  267. switch (dsp->type) {
  268. case WMFW_ADSP1:
  269. pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
  270. adsp1_sizes = (void *)&(header[1]);
  271. footer = (void *)&(adsp1_sizes[1]);
  272. sizes = sizeof(*adsp1_sizes);
  273. adsp_dbg(dsp, "%s: %d DM, %d PM, %d ZM\n",
  274. file, le32_to_cpu(adsp1_sizes->dm),
  275. le32_to_cpu(adsp1_sizes->pm),
  276. le32_to_cpu(adsp1_sizes->zm));
  277. break;
  278. case WMFW_ADSP2:
  279. pos = sizeof(*header) + sizeof(*adsp2_sizes) + sizeof(*footer);
  280. adsp2_sizes = (void *)&(header[1]);
  281. footer = (void *)&(adsp2_sizes[1]);
  282. sizes = sizeof(*adsp2_sizes);
  283. adsp_dbg(dsp, "%s: %d XM, %d YM %d PM, %d ZM\n",
  284. file, le32_to_cpu(adsp2_sizes->xm),
  285. le32_to_cpu(adsp2_sizes->ym),
  286. le32_to_cpu(adsp2_sizes->pm),
  287. le32_to_cpu(adsp2_sizes->zm));
  288. break;
  289. default:
  290. BUG_ON(NULL == "Unknown DSP type");
  291. goto out_fw;
  292. }
  293. if (le32_to_cpu(header->len) != sizeof(*header) +
  294. sizes + sizeof(*footer)) {
  295. adsp_err(dsp, "%s: unexpected header length %d\n",
  296. file, le32_to_cpu(header->len));
  297. goto out_fw;
  298. }
  299. adsp_dbg(dsp, "%s: timestamp %llu\n", file,
  300. le64_to_cpu(footer->timestamp));
  301. while (pos < firmware->size &&
  302. pos - firmware->size > sizeof(*region)) {
  303. region = (void *)&(firmware->data[pos]);
  304. region_name = "Unknown";
  305. reg = 0;
  306. text = NULL;
  307. offset = le32_to_cpu(region->offset) & 0xffffff;
  308. type = be32_to_cpu(region->type) & 0xff;
  309. mem = wm_adsp_find_region(dsp, type);
  310. switch (type) {
  311. case WMFW_NAME_TEXT:
  312. region_name = "Firmware name";
  313. text = kzalloc(le32_to_cpu(region->len) + 1,
  314. GFP_KERNEL);
  315. break;
  316. case WMFW_INFO_TEXT:
  317. region_name = "Information";
  318. text = kzalloc(le32_to_cpu(region->len) + 1,
  319. GFP_KERNEL);
  320. break;
  321. case WMFW_ABSOLUTE:
  322. region_name = "Absolute";
  323. reg = offset;
  324. break;
  325. case WMFW_ADSP1_PM:
  326. BUG_ON(!mem);
  327. region_name = "PM";
  328. reg = wm_adsp_region_to_reg(mem, offset);
  329. break;
  330. case WMFW_ADSP1_DM:
  331. BUG_ON(!mem);
  332. region_name = "DM";
  333. reg = wm_adsp_region_to_reg(mem, offset);
  334. break;
  335. case WMFW_ADSP2_XM:
  336. BUG_ON(!mem);
  337. region_name = "XM";
  338. reg = wm_adsp_region_to_reg(mem, offset);
  339. break;
  340. case WMFW_ADSP2_YM:
  341. BUG_ON(!mem);
  342. region_name = "YM";
  343. reg = wm_adsp_region_to_reg(mem, offset);
  344. break;
  345. case WMFW_ADSP1_ZM:
  346. BUG_ON(!mem);
  347. region_name = "ZM";
  348. reg = wm_adsp_region_to_reg(mem, offset);
  349. break;
  350. default:
  351. adsp_warn(dsp,
  352. "%s.%d: Unknown region type %x at %d(%x)\n",
  353. file, regions, type, pos, pos);
  354. break;
  355. }
  356. adsp_dbg(dsp, "%s.%d: %d bytes at %d in %s\n", file,
  357. regions, le32_to_cpu(region->len), offset,
  358. region_name);
  359. if (text) {
  360. memcpy(text, region->data, le32_to_cpu(region->len));
  361. adsp_info(dsp, "%s: %s\n", file, text);
  362. kfree(text);
  363. }
  364. if (reg) {
  365. ret = regmap_raw_write(regmap, reg, region->data,
  366. le32_to_cpu(region->len));
  367. if (ret != 0) {
  368. adsp_err(dsp,
  369. "%s.%d: Failed to write %d bytes at %d in %s: %d\n",
  370. file, regions,
  371. le32_to_cpu(region->len), offset,
  372. region_name, ret);
  373. goto out_fw;
  374. }
  375. }
  376. pos += le32_to_cpu(region->len) + sizeof(*region);
  377. regions++;
  378. }
  379. if (pos > firmware->size)
  380. adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
  381. file, regions, pos - firmware->size);
  382. out_fw:
  383. release_firmware(firmware);
  384. out:
  385. kfree(file);
  386. return ret;
  387. }
  388. static int wm_adsp_setup_algs(struct wm_adsp *dsp)
  389. {
  390. struct regmap *regmap = dsp->regmap;
  391. struct wmfw_adsp1_id_hdr adsp1_id;
  392. struct wmfw_adsp2_id_hdr adsp2_id;
  393. struct wmfw_adsp1_alg_hdr *adsp1_alg;
  394. struct wmfw_adsp2_alg_hdr *adsp2_alg;
  395. void *alg, *buf;
  396. struct wm_adsp_alg_region *region;
  397. const struct wm_adsp_region *mem;
  398. unsigned int pos, term;
  399. size_t algs, buf_size;
  400. __be32 val;
  401. int i, ret;
  402. switch (dsp->type) {
  403. case WMFW_ADSP1:
  404. mem = wm_adsp_find_region(dsp, WMFW_ADSP1_DM);
  405. break;
  406. case WMFW_ADSP2:
  407. mem = wm_adsp_find_region(dsp, WMFW_ADSP2_XM);
  408. break;
  409. default:
  410. mem = NULL;
  411. break;
  412. }
  413. if (mem == NULL) {
  414. BUG_ON(mem != NULL);
  415. return -EINVAL;
  416. }
  417. switch (dsp->type) {
  418. case WMFW_ADSP1:
  419. ret = regmap_raw_read(regmap, mem->base, &adsp1_id,
  420. sizeof(adsp1_id));
  421. if (ret != 0) {
  422. adsp_err(dsp, "Failed to read algorithm info: %d\n",
  423. ret);
  424. return ret;
  425. }
  426. buf = &adsp1_id;
  427. buf_size = sizeof(adsp1_id);
  428. algs = be32_to_cpu(adsp1_id.algs);
  429. adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
  430. be32_to_cpu(adsp1_id.fw.id),
  431. (be32_to_cpu(adsp1_id.fw.ver) & 0xff0000) >> 16,
  432. (be32_to_cpu(adsp1_id.fw.ver) & 0xff00) >> 8,
  433. be32_to_cpu(adsp1_id.fw.ver) & 0xff,
  434. algs);
  435. pos = sizeof(adsp1_id) / 2;
  436. term = pos + ((sizeof(*adsp1_alg) * algs) / 2);
  437. break;
  438. case WMFW_ADSP2:
  439. ret = regmap_raw_read(regmap, mem->base, &adsp2_id,
  440. sizeof(adsp2_id));
  441. if (ret != 0) {
  442. adsp_err(dsp, "Failed to read algorithm info: %d\n",
  443. ret);
  444. return ret;
  445. }
  446. buf = &adsp2_id;
  447. buf_size = sizeof(adsp2_id);
  448. algs = be32_to_cpu(adsp2_id.algs);
  449. adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
  450. be32_to_cpu(adsp2_id.fw.id),
  451. (be32_to_cpu(adsp2_id.fw.ver) & 0xff0000) >> 16,
  452. (be32_to_cpu(adsp2_id.fw.ver) & 0xff00) >> 8,
  453. be32_to_cpu(adsp2_id.fw.ver) & 0xff,
  454. algs);
  455. pos = sizeof(adsp2_id) / 2;
  456. term = pos + ((sizeof(*adsp2_alg) * algs) / 2);
  457. break;
  458. default:
  459. BUG_ON(NULL == "Unknown DSP type");
  460. return -EINVAL;
  461. }
  462. if (algs == 0) {
  463. adsp_err(dsp, "No algorithms\n");
  464. return -EINVAL;
  465. }
  466. if (algs > 1024) {
  467. adsp_err(dsp, "Algorithm count %zx excessive\n", algs);
  468. print_hex_dump_bytes(dev_name(dsp->dev), DUMP_PREFIX_OFFSET,
  469. buf, buf_size);
  470. return -EINVAL;
  471. }
  472. /* Read the terminator first to validate the length */
  473. ret = regmap_raw_read(regmap, mem->base + term, &val, sizeof(val));
  474. if (ret != 0) {
  475. adsp_err(dsp, "Failed to read algorithm list end: %d\n",
  476. ret);
  477. return ret;
  478. }
  479. if (be32_to_cpu(val) != 0xbedead)
  480. adsp_warn(dsp, "Algorithm list end %x 0x%x != 0xbeadead\n",
  481. term, be32_to_cpu(val));
  482. alg = kzalloc((term - pos) * 2, GFP_KERNEL);
  483. if (!alg)
  484. return -ENOMEM;
  485. ret = regmap_raw_read(regmap, mem->base + pos, alg, (term - pos) * 2);
  486. if (ret != 0) {
  487. adsp_err(dsp, "Failed to read algorithm list: %d\n",
  488. ret);
  489. goto out;
  490. }
  491. adsp1_alg = alg;
  492. adsp2_alg = alg;
  493. for (i = 0; i < algs; i++) {
  494. switch (dsp->type) {
  495. case WMFW_ADSP1:
  496. adsp_info(dsp, "%d: ID %x v%d.%d.%d DM@%x ZM@%x\n",
  497. i, be32_to_cpu(adsp1_alg[i].alg.id),
  498. (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff0000) >> 16,
  499. (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff00) >> 8,
  500. be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff,
  501. be32_to_cpu(adsp1_alg[i].dm),
  502. be32_to_cpu(adsp1_alg[i].zm));
  503. if (adsp1_alg[i].dm) {
  504. region = kzalloc(sizeof(*region), GFP_KERNEL);
  505. if (!region)
  506. return -ENOMEM;
  507. region->type = WMFW_ADSP1_DM;
  508. region->alg = be32_to_cpu(adsp1_alg[i].alg.id);
  509. region->base = be32_to_cpu(adsp1_alg[i].dm);
  510. list_add_tail(&region->list,
  511. &dsp->alg_regions);
  512. }
  513. if (adsp1_alg[i].zm) {
  514. region = kzalloc(sizeof(*region), GFP_KERNEL);
  515. if (!region)
  516. return -ENOMEM;
  517. region->type = WMFW_ADSP1_ZM;
  518. region->alg = be32_to_cpu(adsp1_alg[i].alg.id);
  519. region->base = be32_to_cpu(adsp1_alg[i].zm);
  520. list_add_tail(&region->list,
  521. &dsp->alg_regions);
  522. }
  523. break;
  524. case WMFW_ADSP2:
  525. adsp_info(dsp,
  526. "%d: ID %x v%d.%d.%d XM@%x YM@%x ZM@%x\n",
  527. i, be32_to_cpu(adsp2_alg[i].alg.id),
  528. (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff0000) >> 16,
  529. (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff00) >> 8,
  530. be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff,
  531. be32_to_cpu(adsp2_alg[i].xm),
  532. be32_to_cpu(adsp2_alg[i].ym),
  533. be32_to_cpu(adsp2_alg[i].zm));
  534. if (adsp2_alg[i].xm) {
  535. region = kzalloc(sizeof(*region), GFP_KERNEL);
  536. if (!region)
  537. return -ENOMEM;
  538. region->type = WMFW_ADSP2_XM;
  539. region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
  540. region->base = be32_to_cpu(adsp2_alg[i].xm);
  541. list_add_tail(&region->list,
  542. &dsp->alg_regions);
  543. }
  544. if (adsp2_alg[i].ym) {
  545. region = kzalloc(sizeof(*region), GFP_KERNEL);
  546. if (!region)
  547. return -ENOMEM;
  548. region->type = WMFW_ADSP2_YM;
  549. region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
  550. region->base = be32_to_cpu(adsp2_alg[i].ym);
  551. list_add_tail(&region->list,
  552. &dsp->alg_regions);
  553. }
  554. if (adsp2_alg[i].zm) {
  555. region = kzalloc(sizeof(*region), GFP_KERNEL);
  556. if (!region)
  557. return -ENOMEM;
  558. region->type = WMFW_ADSP2_ZM;
  559. region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
  560. region->base = be32_to_cpu(adsp2_alg[i].zm);
  561. list_add_tail(&region->list,
  562. &dsp->alg_regions);
  563. }
  564. break;
  565. }
  566. }
  567. out:
  568. kfree(alg);
  569. return ret;
  570. }
  571. static int wm_adsp_load_coeff(struct wm_adsp *dsp)
  572. {
  573. struct regmap *regmap = dsp->regmap;
  574. struct wmfw_coeff_hdr *hdr;
  575. struct wmfw_coeff_item *blk;
  576. const struct firmware *firmware;
  577. const struct wm_adsp_region *mem;
  578. struct wm_adsp_alg_region *alg_region;
  579. const char *region_name;
  580. int ret, pos, blocks, type, offset, reg;
  581. char *file;
  582. file = kzalloc(PAGE_SIZE, GFP_KERNEL);
  583. if (file == NULL)
  584. return -ENOMEM;
  585. snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.bin", dsp->part, dsp->num,
  586. wm_adsp_fw[dsp->fw].file);
  587. file[PAGE_SIZE - 1] = '\0';
  588. ret = request_firmware(&firmware, file, dsp->dev);
  589. if (ret != 0) {
  590. adsp_warn(dsp, "Failed to request '%s'\n", file);
  591. ret = 0;
  592. goto out;
  593. }
  594. ret = -EINVAL;
  595. if (sizeof(*hdr) >= firmware->size) {
  596. adsp_err(dsp, "%s: file too short, %zu bytes\n",
  597. file, firmware->size);
  598. goto out_fw;
  599. }
  600. hdr = (void*)&firmware->data[0];
  601. if (memcmp(hdr->magic, "WMDR", 4) != 0) {
  602. adsp_err(dsp, "%s: invalid magic\n", file);
  603. return -EINVAL;
  604. }
  605. switch (be32_to_cpu(hdr->rev) & 0xff) {
  606. case 1:
  607. break;
  608. default:
  609. adsp_err(dsp, "%s: Unsupported coefficient file format %d\n",
  610. file, be32_to_cpu(hdr->rev) & 0xff);
  611. ret = -EINVAL;
  612. goto out_fw;
  613. }
  614. adsp_dbg(dsp, "%s: v%d.%d.%d\n", file,
  615. (le32_to_cpu(hdr->ver) >> 16) & 0xff,
  616. (le32_to_cpu(hdr->ver) >> 8) & 0xff,
  617. le32_to_cpu(hdr->ver) & 0xff);
  618. pos = le32_to_cpu(hdr->len);
  619. blocks = 0;
  620. while (pos < firmware->size &&
  621. pos - firmware->size > sizeof(*blk)) {
  622. blk = (void*)(&firmware->data[pos]);
  623. type = le16_to_cpu(blk->type);
  624. offset = le16_to_cpu(blk->offset);
  625. adsp_dbg(dsp, "%s.%d: %x v%d.%d.%d\n",
  626. file, blocks, le32_to_cpu(blk->id),
  627. (le32_to_cpu(blk->ver) >> 16) & 0xff,
  628. (le32_to_cpu(blk->ver) >> 8) & 0xff,
  629. le32_to_cpu(blk->ver) & 0xff);
  630. adsp_dbg(dsp, "%s.%d: %d bytes at 0x%x in %x\n",
  631. file, blocks, le32_to_cpu(blk->len), offset, type);
  632. reg = 0;
  633. region_name = "Unknown";
  634. switch (type) {
  635. case (WMFW_NAME_TEXT << 8):
  636. case (WMFW_INFO_TEXT << 8):
  637. break;
  638. case (WMFW_ABSOLUTE << 8):
  639. region_name = "register";
  640. reg = offset;
  641. break;
  642. case WMFW_ADSP1_DM:
  643. case WMFW_ADSP1_ZM:
  644. case WMFW_ADSP2_XM:
  645. case WMFW_ADSP2_YM:
  646. adsp_dbg(dsp, "%s.%d: %d bytes in %x for %x\n",
  647. file, blocks, le32_to_cpu(blk->len),
  648. type, le32_to_cpu(blk->id));
  649. mem = wm_adsp_find_region(dsp, type);
  650. if (!mem) {
  651. adsp_err(dsp, "No base for region %x\n", type);
  652. break;
  653. }
  654. reg = 0;
  655. list_for_each_entry(alg_region,
  656. &dsp->alg_regions, list) {
  657. if (le32_to_cpu(blk->id) == alg_region->alg &&
  658. type == alg_region->type) {
  659. reg = alg_region->base + offset;
  660. reg = wm_adsp_region_to_reg(mem,
  661. reg);
  662. }
  663. }
  664. if (reg == 0)
  665. adsp_err(dsp, "No %x for algorithm %x\n",
  666. type, le32_to_cpu(blk->id));
  667. break;
  668. default:
  669. adsp_err(dsp, "Unknown region type %x\n", type);
  670. break;
  671. }
  672. if (reg) {
  673. ret = regmap_raw_write(regmap, reg, blk->data,
  674. le32_to_cpu(blk->len));
  675. if (ret != 0) {
  676. adsp_err(dsp,
  677. "%s.%d: Failed to write to %x in %s\n",
  678. file, blocks, reg, region_name);
  679. }
  680. }
  681. pos += le32_to_cpu(blk->len) + sizeof(*blk);
  682. blocks++;
  683. }
  684. if (pos > firmware->size)
  685. adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
  686. file, blocks, pos - firmware->size);
  687. out_fw:
  688. release_firmware(firmware);
  689. out:
  690. kfree(file);
  691. return 0;
  692. }
  693. int wm_adsp1_init(struct wm_adsp *adsp)
  694. {
  695. INIT_LIST_HEAD(&adsp->alg_regions);
  696. return 0;
  697. }
  698. EXPORT_SYMBOL_GPL(wm_adsp1_init);
  699. int wm_adsp1_event(struct snd_soc_dapm_widget *w,
  700. struct snd_kcontrol *kcontrol,
  701. int event)
  702. {
  703. struct snd_soc_codec *codec = w->codec;
  704. struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
  705. struct wm_adsp *dsp = &dsps[w->shift];
  706. int ret;
  707. int val;
  708. switch (event) {
  709. case SND_SOC_DAPM_POST_PMU:
  710. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  711. ADSP1_SYS_ENA, ADSP1_SYS_ENA);
  712. /*
  713. * For simplicity set the DSP clock rate to be the
  714. * SYSCLK rate rather than making it configurable.
  715. */
  716. if(dsp->sysclk_reg) {
  717. ret = regmap_read(dsp->regmap, dsp->sysclk_reg, &val);
  718. if (ret != 0) {
  719. adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
  720. ret);
  721. return ret;
  722. }
  723. val = (val & dsp->sysclk_mask)
  724. >> dsp->sysclk_shift;
  725. ret = regmap_update_bits(dsp->regmap,
  726. dsp->base + ADSP1_CONTROL_31,
  727. ADSP1_CLK_SEL_MASK, val);
  728. if (ret != 0) {
  729. adsp_err(dsp, "Failed to set clock rate: %d\n",
  730. ret);
  731. return ret;
  732. }
  733. }
  734. ret = wm_adsp_load(dsp);
  735. if (ret != 0)
  736. goto err;
  737. ret = wm_adsp_setup_algs(dsp);
  738. if (ret != 0)
  739. goto err;
  740. ret = wm_adsp_load_coeff(dsp);
  741. if (ret != 0)
  742. goto err;
  743. /* Start the core running */
  744. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  745. ADSP1_CORE_ENA | ADSP1_START,
  746. ADSP1_CORE_ENA | ADSP1_START);
  747. break;
  748. case SND_SOC_DAPM_PRE_PMD:
  749. /* Halt the core */
  750. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  751. ADSP1_CORE_ENA | ADSP1_START, 0);
  752. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_19,
  753. ADSP1_WDMA_BUFFER_LENGTH_MASK, 0);
  754. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  755. ADSP1_SYS_ENA, 0);
  756. break;
  757. default:
  758. break;
  759. }
  760. return 0;
  761. err:
  762. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  763. ADSP1_SYS_ENA, 0);
  764. return ret;
  765. }
  766. EXPORT_SYMBOL_GPL(wm_adsp1_event);
  767. static int wm_adsp2_ena(struct wm_adsp *dsp)
  768. {
  769. unsigned int val;
  770. int ret, count;
  771. ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  772. ADSP2_SYS_ENA, ADSP2_SYS_ENA);
  773. if (ret != 0)
  774. return ret;
  775. /* Wait for the RAM to start, should be near instantaneous */
  776. count = 0;
  777. do {
  778. ret = regmap_read(dsp->regmap, dsp->base + ADSP2_STATUS1,
  779. &val);
  780. if (ret != 0)
  781. return ret;
  782. } while (!(val & ADSP2_RAM_RDY) && ++count < 10);
  783. if (!(val & ADSP2_RAM_RDY)) {
  784. adsp_err(dsp, "Failed to start DSP RAM\n");
  785. return -EBUSY;
  786. }
  787. adsp_dbg(dsp, "RAM ready after %d polls\n", count);
  788. adsp_info(dsp, "RAM ready after %d polls\n", count);
  789. return 0;
  790. }
  791. int wm_adsp2_event(struct snd_soc_dapm_widget *w,
  792. struct snd_kcontrol *kcontrol, int event)
  793. {
  794. struct snd_soc_codec *codec = w->codec;
  795. struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
  796. struct wm_adsp *dsp = &dsps[w->shift];
  797. struct wm_adsp_alg_region *alg_region;
  798. unsigned int val;
  799. int ret;
  800. switch (event) {
  801. case SND_SOC_DAPM_POST_PMU:
  802. /*
  803. * For simplicity set the DSP clock rate to be the
  804. * SYSCLK rate rather than making it configurable.
  805. */
  806. ret = regmap_read(dsp->regmap, ARIZONA_SYSTEM_CLOCK_1, &val);
  807. if (ret != 0) {
  808. adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
  809. ret);
  810. return ret;
  811. }
  812. val = (val & ARIZONA_SYSCLK_FREQ_MASK)
  813. >> ARIZONA_SYSCLK_FREQ_SHIFT;
  814. ret = regmap_update_bits(dsp->regmap,
  815. dsp->base + ADSP2_CLOCKING,
  816. ADSP2_CLK_SEL_MASK, val);
  817. if (ret != 0) {
  818. adsp_err(dsp, "Failed to set clock rate: %d\n",
  819. ret);
  820. return ret;
  821. }
  822. if (dsp->dvfs) {
  823. ret = regmap_read(dsp->regmap,
  824. dsp->base + ADSP2_CLOCKING, &val);
  825. if (ret != 0) {
  826. dev_err(dsp->dev,
  827. "Failed to read clocking: %d\n", ret);
  828. return ret;
  829. }
  830. if ((val & ADSP2_CLK_SEL_MASK) >= 3) {
  831. ret = regulator_enable(dsp->dvfs);
  832. if (ret != 0) {
  833. dev_err(dsp->dev,
  834. "Failed to enable supply: %d\n",
  835. ret);
  836. return ret;
  837. }
  838. ret = regulator_set_voltage(dsp->dvfs,
  839. 1800000,
  840. 1800000);
  841. if (ret != 0) {
  842. dev_err(dsp->dev,
  843. "Failed to raise supply: %d\n",
  844. ret);
  845. return ret;
  846. }
  847. }
  848. }
  849. ret = wm_adsp2_ena(dsp);
  850. if (ret != 0)
  851. return ret;
  852. ret = wm_adsp_load(dsp);
  853. if (ret != 0)
  854. goto err;
  855. ret = wm_adsp_setup_algs(dsp);
  856. if (ret != 0)
  857. goto err;
  858. ret = wm_adsp_load_coeff(dsp);
  859. if (ret != 0)
  860. goto err;
  861. ret = regmap_update_bits(dsp->regmap,
  862. dsp->base + ADSP2_CONTROL,
  863. ADSP2_CORE_ENA | ADSP2_START,
  864. ADSP2_CORE_ENA | ADSP2_START);
  865. if (ret != 0)
  866. goto err;
  867. dsp->running = true;
  868. break;
  869. case SND_SOC_DAPM_PRE_PMD:
  870. dsp->running = false;
  871. regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  872. ADSP2_SYS_ENA | ADSP2_CORE_ENA |
  873. ADSP2_START, 0);
  874. if (dsp->dvfs) {
  875. ret = regulator_set_voltage(dsp->dvfs, 1200000,
  876. 1800000);
  877. if (ret != 0)
  878. dev_warn(dsp->dev,
  879. "Failed to lower supply: %d\n",
  880. ret);
  881. ret = regulator_disable(dsp->dvfs);
  882. if (ret != 0)
  883. dev_err(dsp->dev,
  884. "Failed to enable supply: %d\n",
  885. ret);
  886. }
  887. while (!list_empty(&dsp->alg_regions)) {
  888. alg_region = list_first_entry(&dsp->alg_regions,
  889. struct wm_adsp_alg_region,
  890. list);
  891. list_del(&alg_region->list);
  892. kfree(alg_region);
  893. }
  894. break;
  895. default:
  896. break;
  897. }
  898. return 0;
  899. err:
  900. regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  901. ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
  902. return ret;
  903. }
  904. EXPORT_SYMBOL_GPL(wm_adsp2_event);
  905. int wm_adsp2_init(struct wm_adsp *adsp, bool dvfs)
  906. {
  907. int ret;
  908. /*
  909. * Disable the DSP memory by default when in reset for a small
  910. * power saving.
  911. */
  912. ret = regmap_update_bits(adsp->regmap, adsp->base + ADSP2_CONTROL,
  913. ADSP2_MEM_ENA, 0);
  914. if (ret != 0) {
  915. adsp_err(adsp, "Failed to clear memory retention: %d\n", ret);
  916. return ret;
  917. }
  918. INIT_LIST_HEAD(&adsp->alg_regions);
  919. if (dvfs) {
  920. adsp->dvfs = devm_regulator_get(adsp->dev, "DCVDD");
  921. if (IS_ERR(adsp->dvfs)) {
  922. ret = PTR_ERR(adsp->dvfs);
  923. dev_err(adsp->dev, "Failed to get DCVDD: %d\n", ret);
  924. return ret;
  925. }
  926. ret = regulator_enable(adsp->dvfs);
  927. if (ret != 0) {
  928. dev_err(adsp->dev, "Failed to enable DCVDD: %d\n",
  929. ret);
  930. return ret;
  931. }
  932. ret = regulator_set_voltage(adsp->dvfs, 1200000, 1800000);
  933. if (ret != 0) {
  934. dev_err(adsp->dev, "Failed to initialise DVFS: %d\n",
  935. ret);
  936. return ret;
  937. }
  938. ret = regulator_disable(adsp->dvfs);
  939. if (ret != 0) {
  940. dev_err(adsp->dev, "Failed to disable DCVDD: %d\n",
  941. ret);
  942. return ret;
  943. }
  944. }
  945. return 0;
  946. }
  947. EXPORT_SYMBOL_GPL(wm_adsp2_init);