main.c 210 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033
  1. /*
  2. * Copyright (c) 2010 Broadcom Corporation
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  17. #include <linux/pci_ids.h>
  18. #include <linux/if_ether.h>
  19. #include <net/cfg80211.h>
  20. #include <net/mac80211.h>
  21. #include <brcm_hw_ids.h>
  22. #include <aiutils.h>
  23. #include <chipcommon.h>
  24. #include "rate.h"
  25. #include "scb.h"
  26. #include "phy/phy_hal.h"
  27. #include "channel.h"
  28. #include "antsel.h"
  29. #include "stf.h"
  30. #include "ampdu.h"
  31. #include "mac80211_if.h"
  32. #include "ucode_loader.h"
  33. #include "main.h"
  34. #include "soc.h"
  35. #include "dma.h"
  36. #include "debug.h"
  37. #include "brcms_trace_events.h"
  38. /* watchdog timer, in unit of ms */
  39. #define TIMER_INTERVAL_WATCHDOG 1000
  40. /* radio monitor timer, in unit of ms */
  41. #define TIMER_INTERVAL_RADIOCHK 800
  42. /* beacon interval, in unit of 1024TU */
  43. #define BEACON_INTERVAL_DEFAULT 100
  44. /* n-mode support capability */
  45. /* 2x2 includes both 1x1 & 2x2 devices
  46. * reserved #define 2 for future when we want to separate 1x1 & 2x2 and
  47. * control it independently
  48. */
  49. #define WL_11N_2x2 1
  50. #define WL_11N_3x3 3
  51. #define WL_11N_4x4 4
  52. #define EDCF_ACI_MASK 0x60
  53. #define EDCF_ACI_SHIFT 5
  54. #define EDCF_ECWMIN_MASK 0x0f
  55. #define EDCF_ECWMAX_SHIFT 4
  56. #define EDCF_AIFSN_MASK 0x0f
  57. #define EDCF_AIFSN_MAX 15
  58. #define EDCF_ECWMAX_MASK 0xf0
  59. #define EDCF_AC_BE_TXOP_STA 0x0000
  60. #define EDCF_AC_BK_TXOP_STA 0x0000
  61. #define EDCF_AC_VO_ACI_STA 0x62
  62. #define EDCF_AC_VO_ECW_STA 0x32
  63. #define EDCF_AC_VI_ACI_STA 0x42
  64. #define EDCF_AC_VI_ECW_STA 0x43
  65. #define EDCF_AC_BK_ECW_STA 0xA4
  66. #define EDCF_AC_VI_TXOP_STA 0x005e
  67. #define EDCF_AC_VO_TXOP_STA 0x002f
  68. #define EDCF_AC_BE_ACI_STA 0x03
  69. #define EDCF_AC_BE_ECW_STA 0xA4
  70. #define EDCF_AC_BK_ACI_STA 0x27
  71. #define EDCF_AC_VO_TXOP_AP 0x002f
  72. #define EDCF_TXOP2USEC(txop) ((txop) << 5)
  73. #define EDCF_ECW2CW(exp) ((1 << (exp)) - 1)
  74. #define APHY_SYMBOL_TIME 4
  75. #define APHY_PREAMBLE_TIME 16
  76. #define APHY_SIGNAL_TIME 4
  77. #define APHY_SIFS_TIME 16
  78. #define APHY_SERVICE_NBITS 16
  79. #define APHY_TAIL_NBITS 6
  80. #define BPHY_SIFS_TIME 10
  81. #define BPHY_PLCP_SHORT_TIME 96
  82. #define PREN_PREAMBLE 24
  83. #define PREN_MM_EXT 12
  84. #define PREN_PREAMBLE_EXT 4
  85. #define DOT11_MAC_HDR_LEN 24
  86. #define DOT11_ACK_LEN 10
  87. #define DOT11_BA_LEN 4
  88. #define DOT11_OFDM_SIGNAL_EXTENSION 6
  89. #define DOT11_MIN_FRAG_LEN 256
  90. #define DOT11_RTS_LEN 16
  91. #define DOT11_CTS_LEN 10
  92. #define DOT11_BA_BITMAP_LEN 128
  93. #define DOT11_MIN_BEACON_PERIOD 1
  94. #define DOT11_MAX_BEACON_PERIOD 0xFFFF
  95. #define DOT11_MAXNUMFRAGS 16
  96. #define DOT11_MAX_FRAG_LEN 2346
  97. #define BPHY_PLCP_TIME 192
  98. #define RIFS_11N_TIME 2
  99. /* length of the BCN template area */
  100. #define BCN_TMPL_LEN 512
  101. /* brcms_bss_info flag bit values */
  102. #define BRCMS_BSS_HT 0x0020 /* BSS is HT (MIMO) capable */
  103. /* chip rx buffer offset */
  104. #define BRCMS_HWRXOFF 38
  105. /* rfdisable delay timer 500 ms, runs of ALP clock */
  106. #define RFDISABLE_DEFAULT 10000000
  107. #define BRCMS_TEMPSENSE_PERIOD 10 /* 10 second timeout */
  108. /* synthpu_dly times in us */
  109. #define SYNTHPU_DLY_APHY_US 3700
  110. #define SYNTHPU_DLY_BPHY_US 1050
  111. #define SYNTHPU_DLY_NPHY_US 2048
  112. #define SYNTHPU_DLY_LPPHY_US 300
  113. #define ANTCNT 10 /* vanilla M_MAX_ANTCNT val */
  114. /* Per-AC retry limit register definitions; uses defs.h bitfield macros */
  115. #define EDCF_SHORT_S 0
  116. #define EDCF_SFB_S 4
  117. #define EDCF_LONG_S 8
  118. #define EDCF_LFB_S 12
  119. #define EDCF_SHORT_M BITFIELD_MASK(4)
  120. #define EDCF_SFB_M BITFIELD_MASK(4)
  121. #define EDCF_LONG_M BITFIELD_MASK(4)
  122. #define EDCF_LFB_M BITFIELD_MASK(4)
  123. #define RETRY_SHORT_DEF 7 /* Default Short retry Limit */
  124. #define RETRY_SHORT_MAX 255 /* Maximum Short retry Limit */
  125. #define RETRY_LONG_DEF 4 /* Default Long retry count */
  126. #define RETRY_SHORT_FB 3 /* Short count for fb rate */
  127. #define RETRY_LONG_FB 2 /* Long count for fb rate */
  128. #define APHY_CWMIN 15
  129. #define PHY_CWMAX 1023
  130. #define EDCF_AIFSN_MIN 1
  131. #define FRAGNUM_MASK 0xF
  132. #define APHY_SLOT_TIME 9
  133. #define BPHY_SLOT_TIME 20
  134. #define WL_SPURAVOID_OFF 0
  135. #define WL_SPURAVOID_ON1 1
  136. #define WL_SPURAVOID_ON2 2
  137. /* invalid core flags, use the saved coreflags */
  138. #define BRCMS_USE_COREFLAGS 0xffffffff
  139. /* values for PLCPHdr_override */
  140. #define BRCMS_PLCP_AUTO -1
  141. #define BRCMS_PLCP_SHORT 0
  142. #define BRCMS_PLCP_LONG 1
  143. /* values for g_protection_override and n_protection_override */
  144. #define BRCMS_PROTECTION_AUTO -1
  145. #define BRCMS_PROTECTION_OFF 0
  146. #define BRCMS_PROTECTION_ON 1
  147. #define BRCMS_PROTECTION_MMHDR_ONLY 2
  148. #define BRCMS_PROTECTION_CTS_ONLY 3
  149. /* values for g_protection_control and n_protection_control */
  150. #define BRCMS_PROTECTION_CTL_OFF 0
  151. #define BRCMS_PROTECTION_CTL_LOCAL 1
  152. #define BRCMS_PROTECTION_CTL_OVERLAP 2
  153. /* values for n_protection */
  154. #define BRCMS_N_PROTECTION_OFF 0
  155. #define BRCMS_N_PROTECTION_OPTIONAL 1
  156. #define BRCMS_N_PROTECTION_20IN40 2
  157. #define BRCMS_N_PROTECTION_MIXEDMODE 3
  158. /* values for band specific 40MHz capabilities */
  159. #define BRCMS_N_BW_20ALL 0
  160. #define BRCMS_N_BW_40ALL 1
  161. #define BRCMS_N_BW_20IN2G_40IN5G 2
  162. /* bitflags for SGI support (sgi_rx iovar) */
  163. #define BRCMS_N_SGI_20 0x01
  164. #define BRCMS_N_SGI_40 0x02
  165. /* defines used by the nrate iovar */
  166. /* MSC in use,indicates b0-6 holds an mcs */
  167. #define NRATE_MCS_INUSE 0x00000080
  168. /* rate/mcs value */
  169. #define NRATE_RATE_MASK 0x0000007f
  170. /* stf mode mask: siso, cdd, stbc, sdm */
  171. #define NRATE_STF_MASK 0x0000ff00
  172. /* stf mode shift */
  173. #define NRATE_STF_SHIFT 8
  174. /* bit indicate to override mcs only */
  175. #define NRATE_OVERRIDE_MCS_ONLY 0x40000000
  176. #define NRATE_SGI_MASK 0x00800000 /* sgi mode */
  177. #define NRATE_SGI_SHIFT 23 /* sgi mode */
  178. #define NRATE_LDPC_CODING 0x00400000 /* adv coding in use */
  179. #define NRATE_LDPC_SHIFT 22 /* ldpc shift */
  180. #define NRATE_STF_SISO 0 /* stf mode SISO */
  181. #define NRATE_STF_CDD 1 /* stf mode CDD */
  182. #define NRATE_STF_STBC 2 /* stf mode STBC */
  183. #define NRATE_STF_SDM 3 /* stf mode SDM */
  184. #define MAX_DMA_SEGS 4
  185. /* # of entries in Tx FIFO */
  186. #define NTXD 64
  187. /* Max # of entries in Rx FIFO based on 4kb page size */
  188. #define NRXD 256
  189. /* Amount of headroom to leave in Tx FIFO */
  190. #define TX_HEADROOM 4
  191. /* try to keep this # rbufs posted to the chip */
  192. #define NRXBUFPOST 32
  193. /* max # frames to process in brcms_c_recv() */
  194. #define RXBND 8
  195. /* max # tx status to process in wlc_txstatus() */
  196. #define TXSBND 8
  197. /* brcmu_format_flags() bit description structure */
  198. struct brcms_c_bit_desc {
  199. u32 bit;
  200. const char *name;
  201. };
  202. /*
  203. * The following table lists the buffer memory allocated to xmt fifos in HW.
  204. * the size is in units of 256bytes(one block), total size is HW dependent
  205. * ucode has default fifo partition, sw can overwrite if necessary
  206. *
  207. * This is documented in twiki under the topic UcodeTxFifo. Please ensure
  208. * the twiki is updated before making changes.
  209. */
  210. /* Starting corerev for the fifo size table */
  211. #define XMTFIFOTBL_STARTREV 17
  212. struct d11init {
  213. __le16 addr;
  214. __le16 size;
  215. __le32 value;
  216. };
  217. struct edcf_acparam {
  218. u8 ACI;
  219. u8 ECW;
  220. u16 TXOP;
  221. } __packed;
  222. /* debug/trace */
  223. uint brcm_msg_level;
  224. /* TX FIFO number to WME/802.1E Access Category */
  225. static const u8 wme_fifo2ac[] = {
  226. IEEE80211_AC_BK,
  227. IEEE80211_AC_BE,
  228. IEEE80211_AC_VI,
  229. IEEE80211_AC_VO,
  230. IEEE80211_AC_BE,
  231. IEEE80211_AC_BE
  232. };
  233. /* ieee80211 Access Category to TX FIFO number */
  234. static const u8 wme_ac2fifo[] = {
  235. TX_AC_VO_FIFO,
  236. TX_AC_VI_FIFO,
  237. TX_AC_BE_FIFO,
  238. TX_AC_BK_FIFO
  239. };
  240. static const u16 xmtfifo_sz[][NFIFO] = {
  241. /* corerev 17: 5120, 49152, 49152, 5376, 4352, 1280 */
  242. {20, 192, 192, 21, 17, 5},
  243. /* corerev 18: */
  244. {0, 0, 0, 0, 0, 0},
  245. /* corerev 19: */
  246. {0, 0, 0, 0, 0, 0},
  247. /* corerev 20: 5120, 49152, 49152, 5376, 4352, 1280 */
  248. {20, 192, 192, 21, 17, 5},
  249. /* corerev 21: 2304, 14848, 5632, 3584, 3584, 1280 */
  250. {9, 58, 22, 14, 14, 5},
  251. /* corerev 22: 5120, 49152, 49152, 5376, 4352, 1280 */
  252. {20, 192, 192, 21, 17, 5},
  253. /* corerev 23: 5120, 49152, 49152, 5376, 4352, 1280 */
  254. {20, 192, 192, 21, 17, 5},
  255. /* corerev 24: 2304, 14848, 5632, 3584, 3584, 1280 */
  256. {9, 58, 22, 14, 14, 5},
  257. /* corerev 25: */
  258. {0, 0, 0, 0, 0, 0},
  259. /* corerev 26: */
  260. {0, 0, 0, 0, 0, 0},
  261. /* corerev 27: */
  262. {0, 0, 0, 0, 0, 0},
  263. /* corerev 28: 2304, 14848, 5632, 3584, 3584, 1280 */
  264. {9, 58, 22, 14, 14, 5},
  265. };
  266. #ifdef DEBUG
  267. static const char * const fifo_names[] = {
  268. "AC_BK", "AC_BE", "AC_VI", "AC_VO", "BCMC", "ATIM" };
  269. #else
  270. static const char fifo_names[6][0];
  271. #endif
  272. #ifdef DEBUG
  273. /* pointer to most recently allocated wl/wlc */
  274. static struct brcms_c_info *wlc_info_dbg = (struct brcms_c_info *) (NULL);
  275. #endif
  276. /* Mapping of ieee80211 AC numbers to tx fifos */
  277. static const u8 ac_to_fifo_mapping[IEEE80211_NUM_ACS] = {
  278. [IEEE80211_AC_VO] = TX_AC_VO_FIFO,
  279. [IEEE80211_AC_VI] = TX_AC_VI_FIFO,
  280. [IEEE80211_AC_BE] = TX_AC_BE_FIFO,
  281. [IEEE80211_AC_BK] = TX_AC_BK_FIFO,
  282. };
  283. /* Mapping of tx fifos to ieee80211 AC numbers */
  284. static const u8 fifo_to_ac_mapping[IEEE80211_NUM_ACS] = {
  285. [TX_AC_BK_FIFO] = IEEE80211_AC_BK,
  286. [TX_AC_BE_FIFO] = IEEE80211_AC_BE,
  287. [TX_AC_VI_FIFO] = IEEE80211_AC_VI,
  288. [TX_AC_VO_FIFO] = IEEE80211_AC_VO,
  289. };
  290. static u8 brcms_ac_to_fifo(u8 ac)
  291. {
  292. if (ac >= ARRAY_SIZE(ac_to_fifo_mapping))
  293. return TX_AC_BE_FIFO;
  294. return ac_to_fifo_mapping[ac];
  295. }
  296. static u8 brcms_fifo_to_ac(u8 fifo)
  297. {
  298. if (fifo >= ARRAY_SIZE(fifo_to_ac_mapping))
  299. return IEEE80211_AC_BE;
  300. return fifo_to_ac_mapping[fifo];
  301. }
  302. /* Find basic rate for a given rate */
  303. static u8 brcms_basic_rate(struct brcms_c_info *wlc, u32 rspec)
  304. {
  305. if (is_mcs_rate(rspec))
  306. return wlc->band->basic_rate[mcs_table[rspec & RSPEC_RATE_MASK]
  307. .leg_ofdm];
  308. return wlc->band->basic_rate[rspec & RSPEC_RATE_MASK];
  309. }
  310. static u16 frametype(u32 rspec, u8 mimoframe)
  311. {
  312. if (is_mcs_rate(rspec))
  313. return mimoframe;
  314. return is_cck_rate(rspec) ? FT_CCK : FT_OFDM;
  315. }
  316. /* currently the best mechanism for determining SIFS is the band in use */
  317. static u16 get_sifs(struct brcms_band *band)
  318. {
  319. return band->bandtype == BRCM_BAND_5G ? APHY_SIFS_TIME :
  320. BPHY_SIFS_TIME;
  321. }
  322. /*
  323. * Detect Card removed.
  324. * Even checking an sbconfig register read will not false trigger when the core
  325. * is in reset it breaks CF address mechanism. Accessing gphy phyversion will
  326. * cause SB error if aphy is in reset on 4306B0-DB. Need a simple accessible
  327. * reg with fixed 0/1 pattern (some platforms return all 0).
  328. * If clocks are present, call the sb routine which will figure out if the
  329. * device is removed.
  330. */
  331. static bool brcms_deviceremoved(struct brcms_c_info *wlc)
  332. {
  333. u32 macctrl;
  334. if (!wlc->hw->clk)
  335. return ai_deviceremoved(wlc->hw->sih);
  336. macctrl = bcma_read32(wlc->hw->d11core,
  337. D11REGOFFS(maccontrol));
  338. return (macctrl & (MCTL_PSM_JMP_0 | MCTL_IHR_EN)) != MCTL_IHR_EN;
  339. }
  340. /* sum the individual fifo tx pending packet counts */
  341. static int brcms_txpktpendtot(struct brcms_c_info *wlc)
  342. {
  343. int i;
  344. int pending = 0;
  345. for (i = 0; i < ARRAY_SIZE(wlc->hw->di); i++)
  346. if (wlc->hw->di[i])
  347. pending += dma_txpending(wlc->hw->di[i]);
  348. return pending;
  349. }
  350. static bool brcms_is_mband_unlocked(struct brcms_c_info *wlc)
  351. {
  352. return wlc->pub->_nbands > 1 && !wlc->bandlocked;
  353. }
  354. static int brcms_chspec_bw(u16 chanspec)
  355. {
  356. if (CHSPEC_IS40(chanspec))
  357. return BRCMS_40_MHZ;
  358. if (CHSPEC_IS20(chanspec))
  359. return BRCMS_20_MHZ;
  360. return BRCMS_10_MHZ;
  361. }
  362. static void brcms_c_bsscfg_mfree(struct brcms_bss_cfg *cfg)
  363. {
  364. if (cfg == NULL)
  365. return;
  366. kfree(cfg->current_bss);
  367. kfree(cfg);
  368. }
  369. static void brcms_c_detach_mfree(struct brcms_c_info *wlc)
  370. {
  371. if (wlc == NULL)
  372. return;
  373. brcms_c_bsscfg_mfree(wlc->bsscfg);
  374. kfree(wlc->pub);
  375. kfree(wlc->modulecb);
  376. kfree(wlc->default_bss);
  377. kfree(wlc->protection);
  378. kfree(wlc->stf);
  379. kfree(wlc->bandstate[0]);
  380. kfree(wlc->corestate->macstat_snapshot);
  381. kfree(wlc->corestate);
  382. kfree(wlc->hw->bandstate[0]);
  383. kfree(wlc->hw);
  384. /* free the wlc */
  385. kfree(wlc);
  386. wlc = NULL;
  387. }
  388. static struct brcms_bss_cfg *brcms_c_bsscfg_malloc(uint unit)
  389. {
  390. struct brcms_bss_cfg *cfg;
  391. cfg = kzalloc(sizeof(struct brcms_bss_cfg), GFP_ATOMIC);
  392. if (cfg == NULL)
  393. goto fail;
  394. cfg->current_bss = kzalloc(sizeof(struct brcms_bss_info), GFP_ATOMIC);
  395. if (cfg->current_bss == NULL)
  396. goto fail;
  397. return cfg;
  398. fail:
  399. brcms_c_bsscfg_mfree(cfg);
  400. return NULL;
  401. }
  402. static struct brcms_c_info *
  403. brcms_c_attach_malloc(uint unit, uint *err, uint devid)
  404. {
  405. struct brcms_c_info *wlc;
  406. wlc = kzalloc(sizeof(struct brcms_c_info), GFP_ATOMIC);
  407. if (wlc == NULL) {
  408. *err = 1002;
  409. goto fail;
  410. }
  411. /* allocate struct brcms_c_pub state structure */
  412. wlc->pub = kzalloc(sizeof(struct brcms_pub), GFP_ATOMIC);
  413. if (wlc->pub == NULL) {
  414. *err = 1003;
  415. goto fail;
  416. }
  417. wlc->pub->wlc = wlc;
  418. /* allocate struct brcms_hardware state structure */
  419. wlc->hw = kzalloc(sizeof(struct brcms_hardware), GFP_ATOMIC);
  420. if (wlc->hw == NULL) {
  421. *err = 1005;
  422. goto fail;
  423. }
  424. wlc->hw->wlc = wlc;
  425. wlc->hw->bandstate[0] =
  426. kzalloc(sizeof(struct brcms_hw_band) * MAXBANDS, GFP_ATOMIC);
  427. if (wlc->hw->bandstate[0] == NULL) {
  428. *err = 1006;
  429. goto fail;
  430. } else {
  431. int i;
  432. for (i = 1; i < MAXBANDS; i++)
  433. wlc->hw->bandstate[i] = (struct brcms_hw_band *)
  434. ((unsigned long)wlc->hw->bandstate[0] +
  435. (sizeof(struct brcms_hw_band) * i));
  436. }
  437. wlc->modulecb =
  438. kzalloc(sizeof(struct modulecb) * BRCMS_MAXMODULES, GFP_ATOMIC);
  439. if (wlc->modulecb == NULL) {
  440. *err = 1009;
  441. goto fail;
  442. }
  443. wlc->default_bss = kzalloc(sizeof(struct brcms_bss_info), GFP_ATOMIC);
  444. if (wlc->default_bss == NULL) {
  445. *err = 1010;
  446. goto fail;
  447. }
  448. wlc->bsscfg = brcms_c_bsscfg_malloc(unit);
  449. if (wlc->bsscfg == NULL) {
  450. *err = 1011;
  451. goto fail;
  452. }
  453. wlc->protection = kzalloc(sizeof(struct brcms_protection),
  454. GFP_ATOMIC);
  455. if (wlc->protection == NULL) {
  456. *err = 1016;
  457. goto fail;
  458. }
  459. wlc->stf = kzalloc(sizeof(struct brcms_stf), GFP_ATOMIC);
  460. if (wlc->stf == NULL) {
  461. *err = 1017;
  462. goto fail;
  463. }
  464. wlc->bandstate[0] =
  465. kzalloc(sizeof(struct brcms_band)*MAXBANDS, GFP_ATOMIC);
  466. if (wlc->bandstate[0] == NULL) {
  467. *err = 1025;
  468. goto fail;
  469. } else {
  470. int i;
  471. for (i = 1; i < MAXBANDS; i++)
  472. wlc->bandstate[i] = (struct brcms_band *)
  473. ((unsigned long)wlc->bandstate[0]
  474. + (sizeof(struct brcms_band)*i));
  475. }
  476. wlc->corestate = kzalloc(sizeof(struct brcms_core), GFP_ATOMIC);
  477. if (wlc->corestate == NULL) {
  478. *err = 1026;
  479. goto fail;
  480. }
  481. wlc->corestate->macstat_snapshot =
  482. kzalloc(sizeof(struct macstat), GFP_ATOMIC);
  483. if (wlc->corestate->macstat_snapshot == NULL) {
  484. *err = 1027;
  485. goto fail;
  486. }
  487. return wlc;
  488. fail:
  489. brcms_c_detach_mfree(wlc);
  490. return NULL;
  491. }
  492. /*
  493. * Update the slot timing for standard 11b/g (20us slots)
  494. * or shortslot 11g (9us slots)
  495. * The PSM needs to be suspended for this call.
  496. */
  497. static void brcms_b_update_slot_timing(struct brcms_hardware *wlc_hw,
  498. bool shortslot)
  499. {
  500. struct bcma_device *core = wlc_hw->d11core;
  501. if (shortslot) {
  502. /* 11g short slot: 11a timing */
  503. bcma_write16(core, D11REGOFFS(ifs_slot), 0x0207);
  504. brcms_b_write_shm(wlc_hw, M_DOT11_SLOT, APHY_SLOT_TIME);
  505. } else {
  506. /* 11g long slot: 11b timing */
  507. bcma_write16(core, D11REGOFFS(ifs_slot), 0x0212);
  508. brcms_b_write_shm(wlc_hw, M_DOT11_SLOT, BPHY_SLOT_TIME);
  509. }
  510. }
  511. /*
  512. * calculate frame duration of a given rate and length, return
  513. * time in usec unit
  514. */
  515. static uint brcms_c_calc_frame_time(struct brcms_c_info *wlc, u32 ratespec,
  516. u8 preamble_type, uint mac_len)
  517. {
  518. uint nsyms, dur = 0, Ndps, kNdps;
  519. uint rate = rspec2rate(ratespec);
  520. if (rate == 0) {
  521. brcms_err(wlc->hw->d11core, "wl%d: WAR: using rate of 1 mbps\n",
  522. wlc->pub->unit);
  523. rate = BRCM_RATE_1M;
  524. }
  525. if (is_mcs_rate(ratespec)) {
  526. uint mcs = ratespec & RSPEC_RATE_MASK;
  527. int tot_streams = mcs_2_txstreams(mcs) + rspec_stc(ratespec);
  528. dur = PREN_PREAMBLE + (tot_streams * PREN_PREAMBLE_EXT);
  529. if (preamble_type == BRCMS_MM_PREAMBLE)
  530. dur += PREN_MM_EXT;
  531. /* 1000Ndbps = kbps * 4 */
  532. kNdps = mcs_2_rate(mcs, rspec_is40mhz(ratespec),
  533. rspec_issgi(ratespec)) * 4;
  534. if (rspec_stc(ratespec) == 0)
  535. nsyms =
  536. CEIL((APHY_SERVICE_NBITS + 8 * mac_len +
  537. APHY_TAIL_NBITS) * 1000, kNdps);
  538. else
  539. /* STBC needs to have even number of symbols */
  540. nsyms =
  541. 2 *
  542. CEIL((APHY_SERVICE_NBITS + 8 * mac_len +
  543. APHY_TAIL_NBITS) * 1000, 2 * kNdps);
  544. dur += APHY_SYMBOL_TIME * nsyms;
  545. if (wlc->band->bandtype == BRCM_BAND_2G)
  546. dur += DOT11_OFDM_SIGNAL_EXTENSION;
  547. } else if (is_ofdm_rate(rate)) {
  548. dur = APHY_PREAMBLE_TIME;
  549. dur += APHY_SIGNAL_TIME;
  550. /* Ndbps = Mbps * 4 = rate(500Kbps) * 2 */
  551. Ndps = rate * 2;
  552. /* NSyms = CEILING((SERVICE + 8*NBytes + TAIL) / Ndbps) */
  553. nsyms =
  554. CEIL((APHY_SERVICE_NBITS + 8 * mac_len + APHY_TAIL_NBITS),
  555. Ndps);
  556. dur += APHY_SYMBOL_TIME * nsyms;
  557. if (wlc->band->bandtype == BRCM_BAND_2G)
  558. dur += DOT11_OFDM_SIGNAL_EXTENSION;
  559. } else {
  560. /*
  561. * calc # bits * 2 so factor of 2 in rate (1/2 mbps)
  562. * will divide out
  563. */
  564. mac_len = mac_len * 8 * 2;
  565. /* calc ceiling of bits/rate = microseconds of air time */
  566. dur = (mac_len + rate - 1) / rate;
  567. if (preamble_type & BRCMS_SHORT_PREAMBLE)
  568. dur += BPHY_PLCP_SHORT_TIME;
  569. else
  570. dur += BPHY_PLCP_TIME;
  571. }
  572. return dur;
  573. }
  574. static void brcms_c_write_inits(struct brcms_hardware *wlc_hw,
  575. const struct d11init *inits)
  576. {
  577. struct bcma_device *core = wlc_hw->d11core;
  578. int i;
  579. uint offset;
  580. u16 size;
  581. u32 value;
  582. brcms_dbg_info(wlc_hw->d11core, "wl%d\n", wlc_hw->unit);
  583. for (i = 0; inits[i].addr != cpu_to_le16(0xffff); i++) {
  584. size = le16_to_cpu(inits[i].size);
  585. offset = le16_to_cpu(inits[i].addr);
  586. value = le32_to_cpu(inits[i].value);
  587. if (size == 2)
  588. bcma_write16(core, offset, value);
  589. else if (size == 4)
  590. bcma_write32(core, offset, value);
  591. else
  592. break;
  593. }
  594. }
  595. static void brcms_c_write_mhf(struct brcms_hardware *wlc_hw, u16 *mhfs)
  596. {
  597. u8 idx;
  598. u16 addr[] = {
  599. M_HOST_FLAGS1, M_HOST_FLAGS2, M_HOST_FLAGS3, M_HOST_FLAGS4,
  600. M_HOST_FLAGS5
  601. };
  602. for (idx = 0; idx < MHFMAX; idx++)
  603. brcms_b_write_shm(wlc_hw, addr[idx], mhfs[idx]);
  604. }
  605. static void brcms_c_ucode_bsinit(struct brcms_hardware *wlc_hw)
  606. {
  607. struct brcms_ucode *ucode = &wlc_hw->wlc->wl->ucode;
  608. /* init microcode host flags */
  609. brcms_c_write_mhf(wlc_hw, wlc_hw->band->mhfs);
  610. /* do band-specific ucode IHR, SHM, and SCR inits */
  611. if (D11REV_IS(wlc_hw->corerev, 23)) {
  612. if (BRCMS_ISNPHY(wlc_hw->band))
  613. brcms_c_write_inits(wlc_hw, ucode->d11n0bsinitvals16);
  614. else
  615. brcms_err(wlc_hw->d11core,
  616. "%s: wl%d: unsupported phy in corerev %d\n",
  617. __func__, wlc_hw->unit,
  618. wlc_hw->corerev);
  619. } else {
  620. if (D11REV_IS(wlc_hw->corerev, 24)) {
  621. if (BRCMS_ISLCNPHY(wlc_hw->band))
  622. brcms_c_write_inits(wlc_hw,
  623. ucode->d11lcn0bsinitvals24);
  624. else
  625. brcms_err(wlc_hw->d11core,
  626. "%s: wl%d: unsupported phy in core rev %d\n",
  627. __func__, wlc_hw->unit,
  628. wlc_hw->corerev);
  629. } else {
  630. brcms_err(wlc_hw->d11core,
  631. "%s: wl%d: unsupported corerev %d\n",
  632. __func__, wlc_hw->unit, wlc_hw->corerev);
  633. }
  634. }
  635. }
  636. static void brcms_b_core_ioctl(struct brcms_hardware *wlc_hw, u32 m, u32 v)
  637. {
  638. struct bcma_device *core = wlc_hw->d11core;
  639. u32 ioctl = bcma_aread32(core, BCMA_IOCTL) & ~m;
  640. bcma_awrite32(core, BCMA_IOCTL, ioctl | v);
  641. }
  642. static void brcms_b_core_phy_clk(struct brcms_hardware *wlc_hw, bool clk)
  643. {
  644. brcms_dbg_info(wlc_hw->d11core, "wl%d: clk %d\n", wlc_hw->unit, clk);
  645. wlc_hw->phyclk = clk;
  646. if (OFF == clk) { /* clear gmode bit, put phy into reset */
  647. brcms_b_core_ioctl(wlc_hw, (SICF_PRST | SICF_FGC | SICF_GMODE),
  648. (SICF_PRST | SICF_FGC));
  649. udelay(1);
  650. brcms_b_core_ioctl(wlc_hw, (SICF_PRST | SICF_FGC), SICF_PRST);
  651. udelay(1);
  652. } else { /* take phy out of reset */
  653. brcms_b_core_ioctl(wlc_hw, (SICF_PRST | SICF_FGC), SICF_FGC);
  654. udelay(1);
  655. brcms_b_core_ioctl(wlc_hw, SICF_FGC, 0);
  656. udelay(1);
  657. }
  658. }
  659. /* low-level band switch utility routine */
  660. static void brcms_c_setxband(struct brcms_hardware *wlc_hw, uint bandunit)
  661. {
  662. brcms_dbg_mac80211(wlc_hw->d11core, "wl%d: bandunit %d\n", wlc_hw->unit,
  663. bandunit);
  664. wlc_hw->band = wlc_hw->bandstate[bandunit];
  665. /*
  666. * BMAC_NOTE:
  667. * until we eliminate need for wlc->band refs in low level code
  668. */
  669. wlc_hw->wlc->band = wlc_hw->wlc->bandstate[bandunit];
  670. /* set gmode core flag */
  671. if (wlc_hw->sbclk && !wlc_hw->noreset) {
  672. u32 gmode = 0;
  673. if (bandunit == 0)
  674. gmode = SICF_GMODE;
  675. brcms_b_core_ioctl(wlc_hw, SICF_GMODE, gmode);
  676. }
  677. }
  678. /* switch to new band but leave it inactive */
  679. static u32 brcms_c_setband_inact(struct brcms_c_info *wlc, uint bandunit)
  680. {
  681. struct brcms_hardware *wlc_hw = wlc->hw;
  682. u32 macintmask;
  683. u32 macctrl;
  684. brcms_dbg_mac80211(wlc_hw->d11core, "wl%d\n", wlc_hw->unit);
  685. macctrl = bcma_read32(wlc_hw->d11core,
  686. D11REGOFFS(maccontrol));
  687. WARN_ON((macctrl & MCTL_EN_MAC) != 0);
  688. /* disable interrupts */
  689. macintmask = brcms_intrsoff(wlc->wl);
  690. /* radio off */
  691. wlc_phy_switch_radio(wlc_hw->band->pi, OFF);
  692. brcms_b_core_phy_clk(wlc_hw, OFF);
  693. brcms_c_setxband(wlc_hw, bandunit);
  694. return macintmask;
  695. }
  696. /* process an individual struct tx_status */
  697. static bool
  698. brcms_c_dotxstatus(struct brcms_c_info *wlc, struct tx_status *txs)
  699. {
  700. struct sk_buff *p = NULL;
  701. uint queue = NFIFO;
  702. struct dma_pub *dma = NULL;
  703. struct d11txh *txh = NULL;
  704. struct scb *scb = NULL;
  705. bool free_pdu;
  706. int tx_rts, tx_frame_count, tx_rts_count;
  707. uint totlen, supr_status;
  708. bool lastframe;
  709. struct ieee80211_hdr *h;
  710. u16 mcl;
  711. struct ieee80211_tx_info *tx_info;
  712. struct ieee80211_tx_rate *txrate;
  713. int i;
  714. bool fatal = true;
  715. trace_brcms_txstatus(&wlc->hw->d11core->dev, txs->framelen,
  716. txs->frameid, txs->status, txs->lasttxtime,
  717. txs->sequence, txs->phyerr, txs->ackphyrxsh);
  718. /* discard intermediate indications for ucode with one legitimate case:
  719. * e.g. if "useRTS" is set. ucode did a successful rts/cts exchange,
  720. * but the subsequent tx of DATA failed. so it will start rts/cts
  721. * from the beginning (resetting the rts transmission count)
  722. */
  723. if (!(txs->status & TX_STATUS_AMPDU)
  724. && (txs->status & TX_STATUS_INTERMEDIATE)) {
  725. brcms_dbg_tx(wlc->hw->d11core, "INTERMEDIATE but not AMPDU\n");
  726. fatal = false;
  727. goto out;
  728. }
  729. queue = txs->frameid & TXFID_QUEUE_MASK;
  730. if (queue >= NFIFO) {
  731. brcms_err(wlc->hw->d11core, "queue %u >= NFIFO\n", queue);
  732. goto out;
  733. }
  734. dma = wlc->hw->di[queue];
  735. p = dma_getnexttxp(wlc->hw->di[queue], DMA_RANGE_TRANSMITTED);
  736. if (p == NULL) {
  737. brcms_err(wlc->hw->d11core, "dma_getnexttxp returned null!\n");
  738. goto out;
  739. }
  740. txh = (struct d11txh *) (p->data);
  741. mcl = le16_to_cpu(txh->MacTxControlLow);
  742. if (txs->phyerr)
  743. brcms_err(wlc->hw->d11core, "phyerr 0x%x, rate 0x%x\n",
  744. txs->phyerr, txh->MainRates);
  745. if (txs->frameid != le16_to_cpu(txh->TxFrameID)) {
  746. brcms_err(wlc->hw->d11core, "frameid != txh->TxFrameID\n");
  747. goto out;
  748. }
  749. tx_info = IEEE80211_SKB_CB(p);
  750. h = (struct ieee80211_hdr *)((u8 *) (txh + 1) + D11_PHY_HDR_LEN);
  751. if (tx_info->rate_driver_data[0])
  752. scb = &wlc->pri_scb;
  753. if (tx_info->flags & IEEE80211_TX_CTL_AMPDU) {
  754. brcms_c_ampdu_dotxstatus(wlc->ampdu, scb, p, txs);
  755. fatal = false;
  756. goto out;
  757. }
  758. /*
  759. * brcms_c_ampdu_dotxstatus() will trace tx descriptors for AMPDU
  760. * frames; this traces them for the rest.
  761. */
  762. trace_brcms_txdesc(&wlc->hw->d11core->dev, txh, sizeof(*txh));
  763. supr_status = txs->status & TX_STATUS_SUPR_MASK;
  764. if (supr_status == TX_STATUS_SUPR_BADCH) {
  765. unsigned xfts = le16_to_cpu(txh->XtraFrameTypes);
  766. brcms_dbg_tx(wlc->hw->d11core,
  767. "Pkt tx suppressed, dest chan %u, current %d\n",
  768. (xfts >> XFTS_CHANNEL_SHIFT) & 0xff,
  769. CHSPEC_CHANNEL(wlc->default_bss->chanspec));
  770. }
  771. tx_rts = le16_to_cpu(txh->MacTxControlLow) & TXC_SENDRTS;
  772. tx_frame_count =
  773. (txs->status & TX_STATUS_FRM_RTX_MASK) >> TX_STATUS_FRM_RTX_SHIFT;
  774. tx_rts_count =
  775. (txs->status & TX_STATUS_RTS_RTX_MASK) >> TX_STATUS_RTS_RTX_SHIFT;
  776. lastframe = !ieee80211_has_morefrags(h->frame_control);
  777. if (!lastframe) {
  778. brcms_err(wlc->hw->d11core, "Not last frame!\n");
  779. } else {
  780. /*
  781. * Set information to be consumed by Minstrel ht.
  782. *
  783. * The "fallback limit" is the number of tx attempts a given
  784. * MPDU is sent at the "primary" rate. Tx attempts beyond that
  785. * limit are sent at the "secondary" rate.
  786. * A 'short frame' does not exceed RTS treshold.
  787. */
  788. u16 sfbl, /* Short Frame Rate Fallback Limit */
  789. lfbl, /* Long Frame Rate Fallback Limit */
  790. fbl;
  791. if (queue < IEEE80211_NUM_ACS) {
  792. sfbl = GFIELD(wlc->wme_retries[wme_fifo2ac[queue]],
  793. EDCF_SFB);
  794. lfbl = GFIELD(wlc->wme_retries[wme_fifo2ac[queue]],
  795. EDCF_LFB);
  796. } else {
  797. sfbl = wlc->SFBL;
  798. lfbl = wlc->LFBL;
  799. }
  800. txrate = tx_info->status.rates;
  801. if (txrate[0].flags & IEEE80211_TX_RC_USE_RTS_CTS)
  802. fbl = lfbl;
  803. else
  804. fbl = sfbl;
  805. ieee80211_tx_info_clear_status(tx_info);
  806. if ((tx_frame_count > fbl) && (txrate[1].idx >= 0)) {
  807. /*
  808. * rate selection requested a fallback rate
  809. * and we used it
  810. */
  811. txrate[0].count = fbl;
  812. txrate[1].count = tx_frame_count - fbl;
  813. } else {
  814. /*
  815. * rate selection did not request fallback rate, or
  816. * we didn't need it
  817. */
  818. txrate[0].count = tx_frame_count;
  819. /*
  820. * rc80211_minstrel.c:minstrel_tx_status() expects
  821. * unused rates to be marked with idx = -1
  822. */
  823. txrate[1].idx = -1;
  824. txrate[1].count = 0;
  825. }
  826. /* clear the rest of the rates */
  827. for (i = 2; i < IEEE80211_TX_MAX_RATES; i++) {
  828. txrate[i].idx = -1;
  829. txrate[i].count = 0;
  830. }
  831. if (txs->status & TX_STATUS_ACK_RCV)
  832. tx_info->flags |= IEEE80211_TX_STAT_ACK;
  833. }
  834. totlen = p->len;
  835. free_pdu = true;
  836. if (lastframe) {
  837. /* remove PLCP & Broadcom tx descriptor header */
  838. skb_pull(p, D11_PHY_HDR_LEN);
  839. skb_pull(p, D11_TXH_LEN);
  840. ieee80211_tx_status_irqsafe(wlc->pub->ieee_hw, p);
  841. } else {
  842. brcms_err(wlc->hw->d11core,
  843. "%s: Not last frame => not calling tx_status\n",
  844. __func__);
  845. }
  846. fatal = false;
  847. out:
  848. if (fatal) {
  849. if (txh)
  850. trace_brcms_txdesc(&wlc->hw->d11core->dev, txh,
  851. sizeof(*txh));
  852. if (p)
  853. brcmu_pkt_buf_free_skb(p);
  854. }
  855. if (dma && queue < NFIFO) {
  856. u16 ac_queue = brcms_fifo_to_ac(queue);
  857. if (dma->txavail > TX_HEADROOM && queue < TX_BCMC_FIFO &&
  858. ieee80211_queue_stopped(wlc->pub->ieee_hw, ac_queue))
  859. ieee80211_wake_queue(wlc->pub->ieee_hw, ac_queue);
  860. dma_kick_tx(dma);
  861. }
  862. return fatal;
  863. }
  864. /* process tx completion events in BMAC
  865. * Return true if more tx status need to be processed. false otherwise.
  866. */
  867. static bool
  868. brcms_b_txstatus(struct brcms_hardware *wlc_hw, bool bound, bool *fatal)
  869. {
  870. bool morepending = false;
  871. struct bcma_device *core;
  872. struct tx_status txstatus, *txs;
  873. u32 s1, s2;
  874. uint n = 0;
  875. /*
  876. * Param 'max_tx_num' indicates max. # tx status to process before
  877. * break out.
  878. */
  879. uint max_tx_num = bound ? TXSBND : -1;
  880. txs = &txstatus;
  881. core = wlc_hw->d11core;
  882. *fatal = false;
  883. s1 = bcma_read32(core, D11REGOFFS(frmtxstatus));
  884. while (!(*fatal)
  885. && (s1 & TXS_V)) {
  886. if (s1 == 0xffffffff) {
  887. brcms_err(core, "wl%d: %s: dead chip\n", wlc_hw->unit,
  888. __func__);
  889. return morepending;
  890. }
  891. s2 = bcma_read32(core, D11REGOFFS(frmtxstatus2));
  892. txs->status = s1 & TXS_STATUS_MASK;
  893. txs->frameid = (s1 & TXS_FID_MASK) >> TXS_FID_SHIFT;
  894. txs->sequence = s2 & TXS_SEQ_MASK;
  895. txs->phyerr = (s2 & TXS_PTX_MASK) >> TXS_PTX_SHIFT;
  896. txs->lasttxtime = 0;
  897. *fatal = brcms_c_dotxstatus(wlc_hw->wlc, txs);
  898. /* !give others some time to run! */
  899. if (++n >= max_tx_num)
  900. break;
  901. s1 = bcma_read32(core, D11REGOFFS(frmtxstatus));
  902. }
  903. if (*fatal)
  904. return 0;
  905. if (n >= max_tx_num)
  906. morepending = true;
  907. return morepending;
  908. }
  909. static void brcms_c_tbtt(struct brcms_c_info *wlc)
  910. {
  911. if (!wlc->bsscfg->BSS)
  912. /*
  913. * DirFrmQ is now valid...defer setting until end
  914. * of ATIM window
  915. */
  916. wlc->qvalid |= MCMD_DIRFRMQVAL;
  917. }
  918. /* set initial host flags value */
  919. static void
  920. brcms_c_mhfdef(struct brcms_c_info *wlc, u16 *mhfs, u16 mhf2_init)
  921. {
  922. struct brcms_hardware *wlc_hw = wlc->hw;
  923. memset(mhfs, 0, MHFMAX * sizeof(u16));
  924. mhfs[MHF2] |= mhf2_init;
  925. /* prohibit use of slowclock on multifunction boards */
  926. if (wlc_hw->boardflags & BFL_NOPLLDOWN)
  927. mhfs[MHF1] |= MHF1_FORCEFASTCLK;
  928. if (BRCMS_ISNPHY(wlc_hw->band) && NREV_LT(wlc_hw->band->phyrev, 2)) {
  929. mhfs[MHF2] |= MHF2_NPHY40MHZ_WAR;
  930. mhfs[MHF1] |= MHF1_IQSWAP_WAR;
  931. }
  932. }
  933. static uint
  934. dmareg(uint direction, uint fifonum)
  935. {
  936. if (direction == DMA_TX)
  937. return offsetof(struct d11regs, fifo64regs[fifonum].dmaxmt);
  938. return offsetof(struct d11regs, fifo64regs[fifonum].dmarcv);
  939. }
  940. static bool brcms_b_attach_dmapio(struct brcms_c_info *wlc, uint j, bool wme)
  941. {
  942. uint i;
  943. char name[8];
  944. /*
  945. * ucode host flag 2 needed for pio mode, independent of band and fifo
  946. */
  947. u16 pio_mhf2 = 0;
  948. struct brcms_hardware *wlc_hw = wlc->hw;
  949. uint unit = wlc_hw->unit;
  950. /* name and offsets for dma_attach */
  951. snprintf(name, sizeof(name), "wl%d", unit);
  952. if (wlc_hw->di[0] == NULL) { /* Init FIFOs */
  953. int dma_attach_err = 0;
  954. /*
  955. * FIFO 0
  956. * TX: TX_AC_BK_FIFO (TX AC Background data packets)
  957. * RX: RX_FIFO (RX data packets)
  958. */
  959. wlc_hw->di[0] = dma_attach(name, wlc,
  960. (wme ? dmareg(DMA_TX, 0) : 0),
  961. dmareg(DMA_RX, 0),
  962. (wme ? NTXD : 0), NRXD,
  963. RXBUFSZ, -1, NRXBUFPOST,
  964. BRCMS_HWRXOFF);
  965. dma_attach_err |= (NULL == wlc_hw->di[0]);
  966. /*
  967. * FIFO 1
  968. * TX: TX_AC_BE_FIFO (TX AC Best-Effort data packets)
  969. * (legacy) TX_DATA_FIFO (TX data packets)
  970. * RX: UNUSED
  971. */
  972. wlc_hw->di[1] = dma_attach(name, wlc,
  973. dmareg(DMA_TX, 1), 0,
  974. NTXD, 0, 0, -1, 0, 0);
  975. dma_attach_err |= (NULL == wlc_hw->di[1]);
  976. /*
  977. * FIFO 2
  978. * TX: TX_AC_VI_FIFO (TX AC Video data packets)
  979. * RX: UNUSED
  980. */
  981. wlc_hw->di[2] = dma_attach(name, wlc,
  982. dmareg(DMA_TX, 2), 0,
  983. NTXD, 0, 0, -1, 0, 0);
  984. dma_attach_err |= (NULL == wlc_hw->di[2]);
  985. /*
  986. * FIFO 3
  987. * TX: TX_AC_VO_FIFO (TX AC Voice data packets)
  988. * (legacy) TX_CTL_FIFO (TX control & mgmt packets)
  989. */
  990. wlc_hw->di[3] = dma_attach(name, wlc,
  991. dmareg(DMA_TX, 3),
  992. 0, NTXD, 0, 0, -1,
  993. 0, 0);
  994. dma_attach_err |= (NULL == wlc_hw->di[3]);
  995. /* Cleaner to leave this as if with AP defined */
  996. if (dma_attach_err) {
  997. brcms_err(wlc_hw->d11core,
  998. "wl%d: wlc_attach: dma_attach failed\n",
  999. unit);
  1000. return false;
  1001. }
  1002. /* get pointer to dma engine tx flow control variable */
  1003. for (i = 0; i < NFIFO; i++)
  1004. if (wlc_hw->di[i])
  1005. wlc_hw->txavail[i] =
  1006. (uint *) dma_getvar(wlc_hw->di[i],
  1007. "&txavail");
  1008. }
  1009. /* initial ucode host flags */
  1010. brcms_c_mhfdef(wlc, wlc_hw->band->mhfs, pio_mhf2);
  1011. return true;
  1012. }
  1013. static void brcms_b_detach_dmapio(struct brcms_hardware *wlc_hw)
  1014. {
  1015. uint j;
  1016. for (j = 0; j < NFIFO; j++) {
  1017. if (wlc_hw->di[j]) {
  1018. dma_detach(wlc_hw->di[j]);
  1019. wlc_hw->di[j] = NULL;
  1020. }
  1021. }
  1022. }
  1023. /*
  1024. * Initialize brcms_c_info default values ...
  1025. * may get overrides later in this function
  1026. * BMAC_NOTES, move low out and resolve the dangling ones
  1027. */
  1028. static void brcms_b_info_init(struct brcms_hardware *wlc_hw)
  1029. {
  1030. struct brcms_c_info *wlc = wlc_hw->wlc;
  1031. /* set default sw macintmask value */
  1032. wlc->defmacintmask = DEF_MACINTMASK;
  1033. /* various 802.11g modes */
  1034. wlc_hw->shortslot = false;
  1035. wlc_hw->SFBL = RETRY_SHORT_FB;
  1036. wlc_hw->LFBL = RETRY_LONG_FB;
  1037. /* default mac retry limits */
  1038. wlc_hw->SRL = RETRY_SHORT_DEF;
  1039. wlc_hw->LRL = RETRY_LONG_DEF;
  1040. wlc_hw->chanspec = ch20mhz_chspec(1);
  1041. }
  1042. static void brcms_b_wait_for_wake(struct brcms_hardware *wlc_hw)
  1043. {
  1044. /* delay before first read of ucode state */
  1045. udelay(40);
  1046. /* wait until ucode is no longer asleep */
  1047. SPINWAIT((brcms_b_read_shm(wlc_hw, M_UCODE_DBGST) ==
  1048. DBGST_ASLEEP), wlc_hw->wlc->fastpwrup_dly);
  1049. }
  1050. /* control chip clock to save power, enable dynamic clock or force fast clock */
  1051. static void brcms_b_clkctl_clk(struct brcms_hardware *wlc_hw, enum bcma_clkmode mode)
  1052. {
  1053. if (ai_get_cccaps(wlc_hw->sih) & CC_CAP_PMU) {
  1054. /* new chips with PMU, CCS_FORCEHT will distribute the HT clock
  1055. * on backplane, but mac core will still run on ALP(not HT) when
  1056. * it enters powersave mode, which means the FCA bit may not be
  1057. * set. Should wakeup mac if driver wants it to run on HT.
  1058. */
  1059. if (wlc_hw->clk) {
  1060. if (mode == BCMA_CLKMODE_FAST) {
  1061. bcma_set32(wlc_hw->d11core,
  1062. D11REGOFFS(clk_ctl_st),
  1063. CCS_FORCEHT);
  1064. udelay(64);
  1065. SPINWAIT(
  1066. ((bcma_read32(wlc_hw->d11core,
  1067. D11REGOFFS(clk_ctl_st)) &
  1068. CCS_HTAVAIL) == 0),
  1069. PMU_MAX_TRANSITION_DLY);
  1070. WARN_ON(!(bcma_read32(wlc_hw->d11core,
  1071. D11REGOFFS(clk_ctl_st)) &
  1072. CCS_HTAVAIL));
  1073. } else {
  1074. if ((ai_get_pmurev(wlc_hw->sih) == 0) &&
  1075. (bcma_read32(wlc_hw->d11core,
  1076. D11REGOFFS(clk_ctl_st)) &
  1077. (CCS_FORCEHT | CCS_HTAREQ)))
  1078. SPINWAIT(
  1079. ((bcma_read32(wlc_hw->d11core,
  1080. offsetof(struct d11regs,
  1081. clk_ctl_st)) &
  1082. CCS_HTAVAIL) == 0),
  1083. PMU_MAX_TRANSITION_DLY);
  1084. bcma_mask32(wlc_hw->d11core,
  1085. D11REGOFFS(clk_ctl_st),
  1086. ~CCS_FORCEHT);
  1087. }
  1088. }
  1089. wlc_hw->forcefastclk = (mode == BCMA_CLKMODE_FAST);
  1090. } else {
  1091. /* old chips w/o PMU, force HT through cc,
  1092. * then use FCA to verify mac is running fast clock
  1093. */
  1094. wlc_hw->forcefastclk = ai_clkctl_cc(wlc_hw->sih, mode);
  1095. /* check fast clock is available (if core is not in reset) */
  1096. if (wlc_hw->forcefastclk && wlc_hw->clk)
  1097. WARN_ON(!(bcma_aread32(wlc_hw->d11core, BCMA_IOST) &
  1098. SISF_FCLKA));
  1099. /*
  1100. * keep the ucode wake bit on if forcefastclk is on since we
  1101. * do not want ucode to put us back to slow clock when it dozes
  1102. * for PM mode. Code below matches the wake override bit with
  1103. * current forcefastclk state. Only setting bit in wake_override
  1104. * instead of waking ucode immediately since old code had this
  1105. * behavior. Older code set wlc->forcefastclk but only had the
  1106. * wake happen if the wakup_ucode work (protected by an up
  1107. * check) was executed just below.
  1108. */
  1109. if (wlc_hw->forcefastclk)
  1110. mboolset(wlc_hw->wake_override,
  1111. BRCMS_WAKE_OVERRIDE_FORCEFAST);
  1112. else
  1113. mboolclr(wlc_hw->wake_override,
  1114. BRCMS_WAKE_OVERRIDE_FORCEFAST);
  1115. }
  1116. }
  1117. /* set or clear ucode host flag bits
  1118. * it has an optimization for no-change write
  1119. * it only writes through shared memory when the core has clock;
  1120. * pre-CLK changes should use wlc_write_mhf to get around the optimization
  1121. *
  1122. *
  1123. * bands values are: BRCM_BAND_AUTO <--- Current band only
  1124. * BRCM_BAND_5G <--- 5G band only
  1125. * BRCM_BAND_2G <--- 2G band only
  1126. * BRCM_BAND_ALL <--- All bands
  1127. */
  1128. void
  1129. brcms_b_mhf(struct brcms_hardware *wlc_hw, u8 idx, u16 mask, u16 val,
  1130. int bands)
  1131. {
  1132. u16 save;
  1133. u16 addr[MHFMAX] = {
  1134. M_HOST_FLAGS1, M_HOST_FLAGS2, M_HOST_FLAGS3, M_HOST_FLAGS4,
  1135. M_HOST_FLAGS5
  1136. };
  1137. struct brcms_hw_band *band;
  1138. if ((val & ~mask) || idx >= MHFMAX)
  1139. return; /* error condition */
  1140. switch (bands) {
  1141. /* Current band only or all bands,
  1142. * then set the band to current band
  1143. */
  1144. case BRCM_BAND_AUTO:
  1145. case BRCM_BAND_ALL:
  1146. band = wlc_hw->band;
  1147. break;
  1148. case BRCM_BAND_5G:
  1149. band = wlc_hw->bandstate[BAND_5G_INDEX];
  1150. break;
  1151. case BRCM_BAND_2G:
  1152. band = wlc_hw->bandstate[BAND_2G_INDEX];
  1153. break;
  1154. default:
  1155. band = NULL; /* error condition */
  1156. }
  1157. if (band) {
  1158. save = band->mhfs[idx];
  1159. band->mhfs[idx] = (band->mhfs[idx] & ~mask) | val;
  1160. /* optimization: only write through if changed, and
  1161. * changed band is the current band
  1162. */
  1163. if (wlc_hw->clk && (band->mhfs[idx] != save)
  1164. && (band == wlc_hw->band))
  1165. brcms_b_write_shm(wlc_hw, addr[idx],
  1166. (u16) band->mhfs[idx]);
  1167. }
  1168. if (bands == BRCM_BAND_ALL) {
  1169. wlc_hw->bandstate[0]->mhfs[idx] =
  1170. (wlc_hw->bandstate[0]->mhfs[idx] & ~mask) | val;
  1171. wlc_hw->bandstate[1]->mhfs[idx] =
  1172. (wlc_hw->bandstate[1]->mhfs[idx] & ~mask) | val;
  1173. }
  1174. }
  1175. /* set the maccontrol register to desired reset state and
  1176. * initialize the sw cache of the register
  1177. */
  1178. static void brcms_c_mctrl_reset(struct brcms_hardware *wlc_hw)
  1179. {
  1180. /* IHR accesses are always enabled, PSM disabled, HPS off and WAKE on */
  1181. wlc_hw->maccontrol = 0;
  1182. wlc_hw->suspended_fifos = 0;
  1183. wlc_hw->wake_override = 0;
  1184. wlc_hw->mute_override = 0;
  1185. brcms_b_mctrl(wlc_hw, ~0, MCTL_IHR_EN | MCTL_WAKE);
  1186. }
  1187. /*
  1188. * write the software state of maccontrol and
  1189. * overrides to the maccontrol register
  1190. */
  1191. static void brcms_c_mctrl_write(struct brcms_hardware *wlc_hw)
  1192. {
  1193. u32 maccontrol = wlc_hw->maccontrol;
  1194. /* OR in the wake bit if overridden */
  1195. if (wlc_hw->wake_override)
  1196. maccontrol |= MCTL_WAKE;
  1197. /* set AP and INFRA bits for mute if needed */
  1198. if (wlc_hw->mute_override) {
  1199. maccontrol &= ~(MCTL_AP);
  1200. maccontrol |= MCTL_INFRA;
  1201. }
  1202. bcma_write32(wlc_hw->d11core, D11REGOFFS(maccontrol),
  1203. maccontrol);
  1204. }
  1205. /* set or clear maccontrol bits */
  1206. void brcms_b_mctrl(struct brcms_hardware *wlc_hw, u32 mask, u32 val)
  1207. {
  1208. u32 maccontrol;
  1209. u32 new_maccontrol;
  1210. if (val & ~mask)
  1211. return; /* error condition */
  1212. maccontrol = wlc_hw->maccontrol;
  1213. new_maccontrol = (maccontrol & ~mask) | val;
  1214. /* if the new maccontrol value is the same as the old, nothing to do */
  1215. if (new_maccontrol == maccontrol)
  1216. return;
  1217. /* something changed, cache the new value */
  1218. wlc_hw->maccontrol = new_maccontrol;
  1219. /* write the new values with overrides applied */
  1220. brcms_c_mctrl_write(wlc_hw);
  1221. }
  1222. void brcms_c_ucode_wake_override_set(struct brcms_hardware *wlc_hw,
  1223. u32 override_bit)
  1224. {
  1225. if (wlc_hw->wake_override || (wlc_hw->maccontrol & MCTL_WAKE)) {
  1226. mboolset(wlc_hw->wake_override, override_bit);
  1227. return;
  1228. }
  1229. mboolset(wlc_hw->wake_override, override_bit);
  1230. brcms_c_mctrl_write(wlc_hw);
  1231. brcms_b_wait_for_wake(wlc_hw);
  1232. }
  1233. void brcms_c_ucode_wake_override_clear(struct brcms_hardware *wlc_hw,
  1234. u32 override_bit)
  1235. {
  1236. mboolclr(wlc_hw->wake_override, override_bit);
  1237. if (wlc_hw->wake_override || (wlc_hw->maccontrol & MCTL_WAKE))
  1238. return;
  1239. brcms_c_mctrl_write(wlc_hw);
  1240. }
  1241. /* When driver needs ucode to stop beaconing, it has to make sure that
  1242. * MCTL_AP is clear and MCTL_INFRA is set
  1243. * Mode MCTL_AP MCTL_INFRA
  1244. * AP 1 1
  1245. * STA 0 1 <--- This will ensure no beacons
  1246. * IBSS 0 0
  1247. */
  1248. static void brcms_c_ucode_mute_override_set(struct brcms_hardware *wlc_hw)
  1249. {
  1250. wlc_hw->mute_override = 1;
  1251. /* if maccontrol already has AP == 0 and INFRA == 1 without this
  1252. * override, then there is no change to write
  1253. */
  1254. if ((wlc_hw->maccontrol & (MCTL_AP | MCTL_INFRA)) == MCTL_INFRA)
  1255. return;
  1256. brcms_c_mctrl_write(wlc_hw);
  1257. }
  1258. /* Clear the override on AP and INFRA bits */
  1259. static void brcms_c_ucode_mute_override_clear(struct brcms_hardware *wlc_hw)
  1260. {
  1261. if (wlc_hw->mute_override == 0)
  1262. return;
  1263. wlc_hw->mute_override = 0;
  1264. /* if maccontrol already has AP == 0 and INFRA == 1 without this
  1265. * override, then there is no change to write
  1266. */
  1267. if ((wlc_hw->maccontrol & (MCTL_AP | MCTL_INFRA)) == MCTL_INFRA)
  1268. return;
  1269. brcms_c_mctrl_write(wlc_hw);
  1270. }
  1271. /*
  1272. * Write a MAC address to the given match reg offset in the RXE match engine.
  1273. */
  1274. static void
  1275. brcms_b_set_addrmatch(struct brcms_hardware *wlc_hw, int match_reg_offset,
  1276. const u8 *addr)
  1277. {
  1278. struct bcma_device *core = wlc_hw->d11core;
  1279. u16 mac_l;
  1280. u16 mac_m;
  1281. u16 mac_h;
  1282. brcms_dbg_rx(core, "wl%d: brcms_b_set_addrmatch\n", wlc_hw->unit);
  1283. mac_l = addr[0] | (addr[1] << 8);
  1284. mac_m = addr[2] | (addr[3] << 8);
  1285. mac_h = addr[4] | (addr[5] << 8);
  1286. /* enter the MAC addr into the RXE match registers */
  1287. bcma_write16(core, D11REGOFFS(rcm_ctl),
  1288. RCM_INC_DATA | match_reg_offset);
  1289. bcma_write16(core, D11REGOFFS(rcm_mat_data), mac_l);
  1290. bcma_write16(core, D11REGOFFS(rcm_mat_data), mac_m);
  1291. bcma_write16(core, D11REGOFFS(rcm_mat_data), mac_h);
  1292. }
  1293. void
  1294. brcms_b_write_template_ram(struct brcms_hardware *wlc_hw, int offset, int len,
  1295. void *buf)
  1296. {
  1297. struct bcma_device *core = wlc_hw->d11core;
  1298. u32 word;
  1299. __le32 word_le;
  1300. __be32 word_be;
  1301. bool be_bit;
  1302. brcms_dbg_info(core, "wl%d\n", wlc_hw->unit);
  1303. bcma_write32(core, D11REGOFFS(tplatewrptr), offset);
  1304. /* if MCTL_BIGEND bit set in mac control register,
  1305. * the chip swaps data in fifo, as well as data in
  1306. * template ram
  1307. */
  1308. be_bit = (bcma_read32(core, D11REGOFFS(maccontrol)) & MCTL_BIGEND) != 0;
  1309. while (len > 0) {
  1310. memcpy(&word, buf, sizeof(u32));
  1311. if (be_bit) {
  1312. word_be = cpu_to_be32(word);
  1313. word = *(u32 *)&word_be;
  1314. } else {
  1315. word_le = cpu_to_le32(word);
  1316. word = *(u32 *)&word_le;
  1317. }
  1318. bcma_write32(core, D11REGOFFS(tplatewrdata), word);
  1319. buf = (u8 *) buf + sizeof(u32);
  1320. len -= sizeof(u32);
  1321. }
  1322. }
  1323. static void brcms_b_set_cwmin(struct brcms_hardware *wlc_hw, u16 newmin)
  1324. {
  1325. wlc_hw->band->CWmin = newmin;
  1326. bcma_write32(wlc_hw->d11core, D11REGOFFS(objaddr),
  1327. OBJADDR_SCR_SEL | S_DOT11_CWMIN);
  1328. (void)bcma_read32(wlc_hw->d11core, D11REGOFFS(objaddr));
  1329. bcma_write32(wlc_hw->d11core, D11REGOFFS(objdata), newmin);
  1330. }
  1331. static void brcms_b_set_cwmax(struct brcms_hardware *wlc_hw, u16 newmax)
  1332. {
  1333. wlc_hw->band->CWmax = newmax;
  1334. bcma_write32(wlc_hw->d11core, D11REGOFFS(objaddr),
  1335. OBJADDR_SCR_SEL | S_DOT11_CWMAX);
  1336. (void)bcma_read32(wlc_hw->d11core, D11REGOFFS(objaddr));
  1337. bcma_write32(wlc_hw->d11core, D11REGOFFS(objdata), newmax);
  1338. }
  1339. void brcms_b_bw_set(struct brcms_hardware *wlc_hw, u16 bw)
  1340. {
  1341. bool fastclk;
  1342. /* request FAST clock if not on */
  1343. fastclk = wlc_hw->forcefastclk;
  1344. if (!fastclk)
  1345. brcms_b_clkctl_clk(wlc_hw, BCMA_CLKMODE_FAST);
  1346. wlc_phy_bw_state_set(wlc_hw->band->pi, bw);
  1347. brcms_b_phy_reset(wlc_hw);
  1348. wlc_phy_init(wlc_hw->band->pi, wlc_phy_chanspec_get(wlc_hw->band->pi));
  1349. /* restore the clk */
  1350. if (!fastclk)
  1351. brcms_b_clkctl_clk(wlc_hw, BCMA_CLKMODE_DYNAMIC);
  1352. }
  1353. static void brcms_b_upd_synthpu(struct brcms_hardware *wlc_hw)
  1354. {
  1355. u16 v;
  1356. struct brcms_c_info *wlc = wlc_hw->wlc;
  1357. /* update SYNTHPU_DLY */
  1358. if (BRCMS_ISLCNPHY(wlc->band))
  1359. v = SYNTHPU_DLY_LPPHY_US;
  1360. else if (BRCMS_ISNPHY(wlc->band) && (NREV_GE(wlc->band->phyrev, 3)))
  1361. v = SYNTHPU_DLY_NPHY_US;
  1362. else
  1363. v = SYNTHPU_DLY_BPHY_US;
  1364. brcms_b_write_shm(wlc_hw, M_SYNTHPU_DLY, v);
  1365. }
  1366. static void brcms_c_ucode_txant_set(struct brcms_hardware *wlc_hw)
  1367. {
  1368. u16 phyctl;
  1369. u16 phytxant = wlc_hw->bmac_phytxant;
  1370. u16 mask = PHY_TXC_ANT_MASK;
  1371. /* set the Probe Response frame phy control word */
  1372. phyctl = brcms_b_read_shm(wlc_hw, M_CTXPRS_BLK + C_CTX_PCTLWD_POS);
  1373. phyctl = (phyctl & ~mask) | phytxant;
  1374. brcms_b_write_shm(wlc_hw, M_CTXPRS_BLK + C_CTX_PCTLWD_POS, phyctl);
  1375. /* set the Response (ACK/CTS) frame phy control word */
  1376. phyctl = brcms_b_read_shm(wlc_hw, M_RSP_PCTLWD);
  1377. phyctl = (phyctl & ~mask) | phytxant;
  1378. brcms_b_write_shm(wlc_hw, M_RSP_PCTLWD, phyctl);
  1379. }
  1380. static u16 brcms_b_ofdm_ratetable_offset(struct brcms_hardware *wlc_hw,
  1381. u8 rate)
  1382. {
  1383. uint i;
  1384. u8 plcp_rate = 0;
  1385. struct plcp_signal_rate_lookup {
  1386. u8 rate;
  1387. u8 signal_rate;
  1388. };
  1389. /* OFDM RATE sub-field of PLCP SIGNAL field, per 802.11 sec 17.3.4.1 */
  1390. const struct plcp_signal_rate_lookup rate_lookup[] = {
  1391. {BRCM_RATE_6M, 0xB},
  1392. {BRCM_RATE_9M, 0xF},
  1393. {BRCM_RATE_12M, 0xA},
  1394. {BRCM_RATE_18M, 0xE},
  1395. {BRCM_RATE_24M, 0x9},
  1396. {BRCM_RATE_36M, 0xD},
  1397. {BRCM_RATE_48M, 0x8},
  1398. {BRCM_RATE_54M, 0xC}
  1399. };
  1400. for (i = 0; i < ARRAY_SIZE(rate_lookup); i++) {
  1401. if (rate == rate_lookup[i].rate) {
  1402. plcp_rate = rate_lookup[i].signal_rate;
  1403. break;
  1404. }
  1405. }
  1406. /* Find the SHM pointer to the rate table entry by looking in the
  1407. * Direct-map Table
  1408. */
  1409. return 2 * brcms_b_read_shm(wlc_hw, M_RT_DIRMAP_A + (plcp_rate * 2));
  1410. }
  1411. static void brcms_upd_ofdm_pctl1_table(struct brcms_hardware *wlc_hw)
  1412. {
  1413. u8 rate;
  1414. u8 rates[8] = {
  1415. BRCM_RATE_6M, BRCM_RATE_9M, BRCM_RATE_12M, BRCM_RATE_18M,
  1416. BRCM_RATE_24M, BRCM_RATE_36M, BRCM_RATE_48M, BRCM_RATE_54M
  1417. };
  1418. u16 entry_ptr;
  1419. u16 pctl1;
  1420. uint i;
  1421. if (!BRCMS_PHY_11N_CAP(wlc_hw->band))
  1422. return;
  1423. /* walk the phy rate table and update the entries */
  1424. for (i = 0; i < ARRAY_SIZE(rates); i++) {
  1425. rate = rates[i];
  1426. entry_ptr = brcms_b_ofdm_ratetable_offset(wlc_hw, rate);
  1427. /* read the SHM Rate Table entry OFDM PCTL1 values */
  1428. pctl1 =
  1429. brcms_b_read_shm(wlc_hw, entry_ptr + M_RT_OFDM_PCTL1_POS);
  1430. /* modify the value */
  1431. pctl1 &= ~PHY_TXC1_MODE_MASK;
  1432. pctl1 |= (wlc_hw->hw_stf_ss_opmode << PHY_TXC1_MODE_SHIFT);
  1433. /* Update the SHM Rate Table entry OFDM PCTL1 values */
  1434. brcms_b_write_shm(wlc_hw, entry_ptr + M_RT_OFDM_PCTL1_POS,
  1435. pctl1);
  1436. }
  1437. }
  1438. /* band-specific init */
  1439. static void brcms_b_bsinit(struct brcms_c_info *wlc, u16 chanspec)
  1440. {
  1441. struct brcms_hardware *wlc_hw = wlc->hw;
  1442. brcms_dbg_mac80211(wlc_hw->d11core, "wl%d: bandunit %d\n", wlc_hw->unit,
  1443. wlc_hw->band->bandunit);
  1444. brcms_c_ucode_bsinit(wlc_hw);
  1445. wlc_phy_init(wlc_hw->band->pi, chanspec);
  1446. brcms_c_ucode_txant_set(wlc_hw);
  1447. /*
  1448. * cwmin is band-specific, update hardware
  1449. * with value for current band
  1450. */
  1451. brcms_b_set_cwmin(wlc_hw, wlc_hw->band->CWmin);
  1452. brcms_b_set_cwmax(wlc_hw, wlc_hw->band->CWmax);
  1453. brcms_b_update_slot_timing(wlc_hw,
  1454. wlc_hw->band->bandtype == BRCM_BAND_5G ?
  1455. true : wlc_hw->shortslot);
  1456. /* write phytype and phyvers */
  1457. brcms_b_write_shm(wlc_hw, M_PHYTYPE, (u16) wlc_hw->band->phytype);
  1458. brcms_b_write_shm(wlc_hw, M_PHYVER, (u16) wlc_hw->band->phyrev);
  1459. /*
  1460. * initialize the txphyctl1 rate table since
  1461. * shmem is shared between bands
  1462. */
  1463. brcms_upd_ofdm_pctl1_table(wlc_hw);
  1464. brcms_b_upd_synthpu(wlc_hw);
  1465. }
  1466. /* Perform a soft reset of the PHY PLL */
  1467. void brcms_b_core_phypll_reset(struct brcms_hardware *wlc_hw)
  1468. {
  1469. ai_cc_reg(wlc_hw->sih, offsetof(struct chipcregs, chipcontrol_addr),
  1470. ~0, 0);
  1471. udelay(1);
  1472. ai_cc_reg(wlc_hw->sih, offsetof(struct chipcregs, chipcontrol_data),
  1473. 0x4, 0);
  1474. udelay(1);
  1475. ai_cc_reg(wlc_hw->sih, offsetof(struct chipcregs, chipcontrol_data),
  1476. 0x4, 4);
  1477. udelay(1);
  1478. ai_cc_reg(wlc_hw->sih, offsetof(struct chipcregs, chipcontrol_data),
  1479. 0x4, 0);
  1480. udelay(1);
  1481. }
  1482. /* light way to turn on phy clock without reset for NPHY only
  1483. * refer to brcms_b_core_phy_clk for full version
  1484. */
  1485. void brcms_b_phyclk_fgc(struct brcms_hardware *wlc_hw, bool clk)
  1486. {
  1487. /* support(necessary for NPHY and HYPHY) only */
  1488. if (!BRCMS_ISNPHY(wlc_hw->band))
  1489. return;
  1490. if (ON == clk)
  1491. brcms_b_core_ioctl(wlc_hw, SICF_FGC, SICF_FGC);
  1492. else
  1493. brcms_b_core_ioctl(wlc_hw, SICF_FGC, 0);
  1494. }
  1495. void brcms_b_macphyclk_set(struct brcms_hardware *wlc_hw, bool clk)
  1496. {
  1497. if (ON == clk)
  1498. brcms_b_core_ioctl(wlc_hw, SICF_MPCLKE, SICF_MPCLKE);
  1499. else
  1500. brcms_b_core_ioctl(wlc_hw, SICF_MPCLKE, 0);
  1501. }
  1502. void brcms_b_phy_reset(struct brcms_hardware *wlc_hw)
  1503. {
  1504. struct brcms_phy_pub *pih = wlc_hw->band->pi;
  1505. u32 phy_bw_clkbits;
  1506. bool phy_in_reset = false;
  1507. brcms_dbg_info(wlc_hw->d11core, "wl%d: reset phy\n", wlc_hw->unit);
  1508. if (pih == NULL)
  1509. return;
  1510. phy_bw_clkbits = wlc_phy_clk_bwbits(wlc_hw->band->pi);
  1511. /* Specific reset sequence required for NPHY rev 3 and 4 */
  1512. if (BRCMS_ISNPHY(wlc_hw->band) && NREV_GE(wlc_hw->band->phyrev, 3) &&
  1513. NREV_LE(wlc_hw->band->phyrev, 4)) {
  1514. /* Set the PHY bandwidth */
  1515. brcms_b_core_ioctl(wlc_hw, SICF_BWMASK, phy_bw_clkbits);
  1516. udelay(1);
  1517. /* Perform a soft reset of the PHY PLL */
  1518. brcms_b_core_phypll_reset(wlc_hw);
  1519. /* reset the PHY */
  1520. brcms_b_core_ioctl(wlc_hw, (SICF_PRST | SICF_PCLKE),
  1521. (SICF_PRST | SICF_PCLKE));
  1522. phy_in_reset = true;
  1523. } else {
  1524. brcms_b_core_ioctl(wlc_hw,
  1525. (SICF_PRST | SICF_PCLKE | SICF_BWMASK),
  1526. (SICF_PRST | SICF_PCLKE | phy_bw_clkbits));
  1527. }
  1528. udelay(2);
  1529. brcms_b_core_phy_clk(wlc_hw, ON);
  1530. if (pih)
  1531. wlc_phy_anacore(pih, ON);
  1532. }
  1533. /* switch to and initialize new band */
  1534. static void brcms_b_setband(struct brcms_hardware *wlc_hw, uint bandunit,
  1535. u16 chanspec) {
  1536. struct brcms_c_info *wlc = wlc_hw->wlc;
  1537. u32 macintmask;
  1538. /* Enable the d11 core before accessing it */
  1539. if (!bcma_core_is_enabled(wlc_hw->d11core)) {
  1540. bcma_core_enable(wlc_hw->d11core, 0);
  1541. brcms_c_mctrl_reset(wlc_hw);
  1542. }
  1543. macintmask = brcms_c_setband_inact(wlc, bandunit);
  1544. if (!wlc_hw->up)
  1545. return;
  1546. brcms_b_core_phy_clk(wlc_hw, ON);
  1547. /* band-specific initializations */
  1548. brcms_b_bsinit(wlc, chanspec);
  1549. /*
  1550. * If there are any pending software interrupt bits,
  1551. * then replace these with a harmless nonzero value
  1552. * so brcms_c_dpc() will re-enable interrupts when done.
  1553. */
  1554. if (wlc->macintstatus)
  1555. wlc->macintstatus = MI_DMAINT;
  1556. /* restore macintmask */
  1557. brcms_intrsrestore(wlc->wl, macintmask);
  1558. /* ucode should still be suspended.. */
  1559. WARN_ON((bcma_read32(wlc_hw->d11core, D11REGOFFS(maccontrol)) &
  1560. MCTL_EN_MAC) != 0);
  1561. }
  1562. static bool brcms_c_isgoodchip(struct brcms_hardware *wlc_hw)
  1563. {
  1564. /* reject unsupported corerev */
  1565. if (!CONF_HAS(D11CONF, wlc_hw->corerev)) {
  1566. wiphy_err(wlc_hw->wlc->wiphy, "unsupported core rev %d\n",
  1567. wlc_hw->corerev);
  1568. return false;
  1569. }
  1570. return true;
  1571. }
  1572. /* Validate some board info parameters */
  1573. static bool brcms_c_validboardtype(struct brcms_hardware *wlc_hw)
  1574. {
  1575. uint boardrev = wlc_hw->boardrev;
  1576. /* 4 bits each for board type, major, minor, and tiny version */
  1577. uint brt = (boardrev & 0xf000) >> 12;
  1578. uint b0 = (boardrev & 0xf00) >> 8;
  1579. uint b1 = (boardrev & 0xf0) >> 4;
  1580. uint b2 = boardrev & 0xf;
  1581. /* voards from other vendors are always considered valid */
  1582. if (ai_get_boardvendor(wlc_hw->sih) != PCI_VENDOR_ID_BROADCOM)
  1583. return true;
  1584. /* do some boardrev sanity checks when boardvendor is Broadcom */
  1585. if (boardrev == 0)
  1586. return false;
  1587. if (boardrev <= 0xff)
  1588. return true;
  1589. if ((brt > 2) || (brt == 0) || (b0 > 9) || (b0 == 0) || (b1 > 9)
  1590. || (b2 > 9))
  1591. return false;
  1592. return true;
  1593. }
  1594. static void brcms_c_get_macaddr(struct brcms_hardware *wlc_hw, u8 etheraddr[ETH_ALEN])
  1595. {
  1596. struct ssb_sprom *sprom = &wlc_hw->d11core->bus->sprom;
  1597. /* If macaddr exists, use it (Sromrev4, CIS, ...). */
  1598. if (!is_zero_ether_addr(sprom->il0mac)) {
  1599. memcpy(etheraddr, sprom->il0mac, 6);
  1600. return;
  1601. }
  1602. if (wlc_hw->_nbands > 1)
  1603. memcpy(etheraddr, sprom->et1mac, 6);
  1604. else
  1605. memcpy(etheraddr, sprom->il0mac, 6);
  1606. }
  1607. /* power both the pll and external oscillator on/off */
  1608. static void brcms_b_xtal(struct brcms_hardware *wlc_hw, bool want)
  1609. {
  1610. brcms_dbg_info(wlc_hw->d11core, "wl%d: want %d\n", wlc_hw->unit, want);
  1611. /*
  1612. * dont power down if plldown is false or
  1613. * we must poll hw radio disable
  1614. */
  1615. if (!want && wlc_hw->pllreq)
  1616. return;
  1617. wlc_hw->sbclk = want;
  1618. if (!wlc_hw->sbclk) {
  1619. wlc_hw->clk = false;
  1620. if (wlc_hw->band && wlc_hw->band->pi)
  1621. wlc_phy_hw_clk_state_upd(wlc_hw->band->pi, false);
  1622. }
  1623. }
  1624. /*
  1625. * Return true if radio is disabled, otherwise false.
  1626. * hw radio disable signal is an external pin, users activate it asynchronously
  1627. * this function could be called when driver is down and w/o clock
  1628. * it operates on different registers depending on corerev and boardflag.
  1629. */
  1630. static bool brcms_b_radio_read_hwdisabled(struct brcms_hardware *wlc_hw)
  1631. {
  1632. bool v, clk, xtal;
  1633. u32 flags = 0;
  1634. xtal = wlc_hw->sbclk;
  1635. if (!xtal)
  1636. brcms_b_xtal(wlc_hw, ON);
  1637. /* may need to take core out of reset first */
  1638. clk = wlc_hw->clk;
  1639. if (!clk) {
  1640. /*
  1641. * mac no longer enables phyclk automatically when driver
  1642. * accesses phyreg throughput mac. This can be skipped since
  1643. * only mac reg is accessed below
  1644. */
  1645. if (D11REV_GE(wlc_hw->corerev, 18))
  1646. flags |= SICF_PCLKE;
  1647. /*
  1648. * TODO: test suspend/resume
  1649. *
  1650. * AI chip doesn't restore bar0win2 on
  1651. * hibernation/resume, need sw fixup
  1652. */
  1653. bcma_core_enable(wlc_hw->d11core, flags);
  1654. brcms_c_mctrl_reset(wlc_hw);
  1655. }
  1656. v = ((bcma_read32(wlc_hw->d11core,
  1657. D11REGOFFS(phydebug)) & PDBG_RFD) != 0);
  1658. /* put core back into reset */
  1659. if (!clk)
  1660. bcma_core_disable(wlc_hw->d11core, 0);
  1661. if (!xtal)
  1662. brcms_b_xtal(wlc_hw, OFF);
  1663. return v;
  1664. }
  1665. static bool wlc_dma_rxreset(struct brcms_hardware *wlc_hw, uint fifo)
  1666. {
  1667. struct dma_pub *di = wlc_hw->di[fifo];
  1668. return dma_rxreset(di);
  1669. }
  1670. /* d11 core reset
  1671. * ensure fask clock during reset
  1672. * reset dma
  1673. * reset d11(out of reset)
  1674. * reset phy(out of reset)
  1675. * clear software macintstatus for fresh new start
  1676. * one testing hack wlc_hw->noreset will bypass the d11/phy reset
  1677. */
  1678. void brcms_b_corereset(struct brcms_hardware *wlc_hw, u32 flags)
  1679. {
  1680. uint i;
  1681. bool fastclk;
  1682. if (flags == BRCMS_USE_COREFLAGS)
  1683. flags = (wlc_hw->band->pi ? wlc_hw->band->core_flags : 0);
  1684. brcms_dbg_info(wlc_hw->d11core, "wl%d: core reset\n", wlc_hw->unit);
  1685. /* request FAST clock if not on */
  1686. fastclk = wlc_hw->forcefastclk;
  1687. if (!fastclk)
  1688. brcms_b_clkctl_clk(wlc_hw, BCMA_CLKMODE_FAST);
  1689. /* reset the dma engines except first time thru */
  1690. if (bcma_core_is_enabled(wlc_hw->d11core)) {
  1691. for (i = 0; i < NFIFO; i++)
  1692. if ((wlc_hw->di[i]) && (!dma_txreset(wlc_hw->di[i])))
  1693. brcms_err(wlc_hw->d11core, "wl%d: %s: "
  1694. "dma_txreset[%d]: cannot stop dma\n",
  1695. wlc_hw->unit, __func__, i);
  1696. if ((wlc_hw->di[RX_FIFO])
  1697. && (!wlc_dma_rxreset(wlc_hw, RX_FIFO)))
  1698. brcms_err(wlc_hw->d11core, "wl%d: %s: dma_rxreset"
  1699. "[%d]: cannot stop dma\n",
  1700. wlc_hw->unit, __func__, RX_FIFO);
  1701. }
  1702. /* if noreset, just stop the psm and return */
  1703. if (wlc_hw->noreset) {
  1704. wlc_hw->wlc->macintstatus = 0; /* skip wl_dpc after down */
  1705. brcms_b_mctrl(wlc_hw, MCTL_PSM_RUN | MCTL_EN_MAC, 0);
  1706. return;
  1707. }
  1708. /*
  1709. * mac no longer enables phyclk automatically when driver accesses
  1710. * phyreg throughput mac, AND phy_reset is skipped at early stage when
  1711. * band->pi is invalid. need to enable PHY CLK
  1712. */
  1713. if (D11REV_GE(wlc_hw->corerev, 18))
  1714. flags |= SICF_PCLKE;
  1715. /*
  1716. * reset the core
  1717. * In chips with PMU, the fastclk request goes through d11 core
  1718. * reg 0x1e0, which is cleared by the core_reset. have to re-request it.
  1719. *
  1720. * This adds some delay and we can optimize it by also requesting
  1721. * fastclk through chipcommon during this period if necessary. But
  1722. * that has to work coordinate with other driver like mips/arm since
  1723. * they may touch chipcommon as well.
  1724. */
  1725. wlc_hw->clk = false;
  1726. bcma_core_enable(wlc_hw->d11core, flags);
  1727. wlc_hw->clk = true;
  1728. if (wlc_hw->band && wlc_hw->band->pi)
  1729. wlc_phy_hw_clk_state_upd(wlc_hw->band->pi, true);
  1730. brcms_c_mctrl_reset(wlc_hw);
  1731. if (ai_get_cccaps(wlc_hw->sih) & CC_CAP_PMU)
  1732. brcms_b_clkctl_clk(wlc_hw, BCMA_CLKMODE_FAST);
  1733. brcms_b_phy_reset(wlc_hw);
  1734. /* turn on PHY_PLL */
  1735. brcms_b_core_phypll_ctl(wlc_hw, true);
  1736. /* clear sw intstatus */
  1737. wlc_hw->wlc->macintstatus = 0;
  1738. /* restore the clk setting */
  1739. if (!fastclk)
  1740. brcms_b_clkctl_clk(wlc_hw, BCMA_CLKMODE_DYNAMIC);
  1741. }
  1742. /* txfifo sizes needs to be modified(increased) since the newer cores
  1743. * have more memory.
  1744. */
  1745. static void brcms_b_corerev_fifofixup(struct brcms_hardware *wlc_hw)
  1746. {
  1747. struct bcma_device *core = wlc_hw->d11core;
  1748. u16 fifo_nu;
  1749. u16 txfifo_startblk = TXFIFO_START_BLK, txfifo_endblk;
  1750. u16 txfifo_def, txfifo_def1;
  1751. u16 txfifo_cmd;
  1752. /* tx fifos start at TXFIFO_START_BLK from the Base address */
  1753. txfifo_startblk = TXFIFO_START_BLK;
  1754. /* sequence of operations: reset fifo, set fifo size, reset fifo */
  1755. for (fifo_nu = 0; fifo_nu < NFIFO; fifo_nu++) {
  1756. txfifo_endblk = txfifo_startblk + wlc_hw->xmtfifo_sz[fifo_nu];
  1757. txfifo_def = (txfifo_startblk & 0xff) |
  1758. (((txfifo_endblk - 1) & 0xff) << TXFIFO_FIFOTOP_SHIFT);
  1759. txfifo_def1 = ((txfifo_startblk >> 8) & 0x1) |
  1760. ((((txfifo_endblk -
  1761. 1) >> 8) & 0x1) << TXFIFO_FIFOTOP_SHIFT);
  1762. txfifo_cmd =
  1763. TXFIFOCMD_RESET_MASK | (fifo_nu << TXFIFOCMD_FIFOSEL_SHIFT);
  1764. bcma_write16(core, D11REGOFFS(xmtfifocmd), txfifo_cmd);
  1765. bcma_write16(core, D11REGOFFS(xmtfifodef), txfifo_def);
  1766. bcma_write16(core, D11REGOFFS(xmtfifodef1), txfifo_def1);
  1767. bcma_write16(core, D11REGOFFS(xmtfifocmd), txfifo_cmd);
  1768. txfifo_startblk += wlc_hw->xmtfifo_sz[fifo_nu];
  1769. }
  1770. /*
  1771. * need to propagate to shm location to be in sync since ucode/hw won't
  1772. * do this
  1773. */
  1774. brcms_b_write_shm(wlc_hw, M_FIFOSIZE0,
  1775. wlc_hw->xmtfifo_sz[TX_AC_BE_FIFO]);
  1776. brcms_b_write_shm(wlc_hw, M_FIFOSIZE1,
  1777. wlc_hw->xmtfifo_sz[TX_AC_VI_FIFO]);
  1778. brcms_b_write_shm(wlc_hw, M_FIFOSIZE2,
  1779. ((wlc_hw->xmtfifo_sz[TX_AC_VO_FIFO] << 8) | wlc_hw->
  1780. xmtfifo_sz[TX_AC_BK_FIFO]));
  1781. brcms_b_write_shm(wlc_hw, M_FIFOSIZE3,
  1782. ((wlc_hw->xmtfifo_sz[TX_ATIM_FIFO] << 8) | wlc_hw->
  1783. xmtfifo_sz[TX_BCMC_FIFO]));
  1784. }
  1785. /* This function is used for changing the tsf frac register
  1786. * If spur avoidance mode is off, the mac freq will be 80/120/160Mhz
  1787. * If spur avoidance mode is on1, the mac freq will be 82/123/164Mhz
  1788. * If spur avoidance mode is on2, the mac freq will be 84/126/168Mhz
  1789. * HTPHY Formula is 2^26/freq(MHz) e.g.
  1790. * For spuron2 - 126MHz -> 2^26/126 = 532610.0
  1791. * - 532610 = 0x82082 => tsf_clk_frac_h = 0x8, tsf_clk_frac_l = 0x2082
  1792. * For spuron: 123MHz -> 2^26/123 = 545600.5
  1793. * - 545601 = 0x85341 => tsf_clk_frac_h = 0x8, tsf_clk_frac_l = 0x5341
  1794. * For spur off: 120MHz -> 2^26/120 = 559240.5
  1795. * - 559241 = 0x88889 => tsf_clk_frac_h = 0x8, tsf_clk_frac_l = 0x8889
  1796. */
  1797. void brcms_b_switch_macfreq(struct brcms_hardware *wlc_hw, u8 spurmode)
  1798. {
  1799. struct bcma_device *core = wlc_hw->d11core;
  1800. if ((ai_get_chip_id(wlc_hw->sih) == BCMA_CHIP_ID_BCM43224) ||
  1801. (ai_get_chip_id(wlc_hw->sih) == BCMA_CHIP_ID_BCM43225)) {
  1802. if (spurmode == WL_SPURAVOID_ON2) { /* 126Mhz */
  1803. bcma_write16(core, D11REGOFFS(tsf_clk_frac_l), 0x2082);
  1804. bcma_write16(core, D11REGOFFS(tsf_clk_frac_h), 0x8);
  1805. } else if (spurmode == WL_SPURAVOID_ON1) { /* 123Mhz */
  1806. bcma_write16(core, D11REGOFFS(tsf_clk_frac_l), 0x5341);
  1807. bcma_write16(core, D11REGOFFS(tsf_clk_frac_h), 0x8);
  1808. } else { /* 120Mhz */
  1809. bcma_write16(core, D11REGOFFS(tsf_clk_frac_l), 0x8889);
  1810. bcma_write16(core, D11REGOFFS(tsf_clk_frac_h), 0x8);
  1811. }
  1812. } else if (BRCMS_ISLCNPHY(wlc_hw->band)) {
  1813. if (spurmode == WL_SPURAVOID_ON1) { /* 82Mhz */
  1814. bcma_write16(core, D11REGOFFS(tsf_clk_frac_l), 0x7CE0);
  1815. bcma_write16(core, D11REGOFFS(tsf_clk_frac_h), 0xC);
  1816. } else { /* 80Mhz */
  1817. bcma_write16(core, D11REGOFFS(tsf_clk_frac_l), 0xCCCD);
  1818. bcma_write16(core, D11REGOFFS(tsf_clk_frac_h), 0xC);
  1819. }
  1820. }
  1821. }
  1822. /* Initialize GPIOs that are controlled by D11 core */
  1823. static void brcms_c_gpio_init(struct brcms_c_info *wlc)
  1824. {
  1825. struct brcms_hardware *wlc_hw = wlc->hw;
  1826. u32 gc, gm;
  1827. /* use GPIO select 0 to get all gpio signals from the gpio out reg */
  1828. brcms_b_mctrl(wlc_hw, MCTL_GPOUT_SEL_MASK, 0);
  1829. /*
  1830. * Common GPIO setup:
  1831. * G0 = LED 0 = WLAN Activity
  1832. * G1 = LED 1 = WLAN 2.4 GHz Radio State
  1833. * G2 = LED 2 = WLAN 5 GHz Radio State
  1834. * G4 = radio disable input (HI enabled, LO disabled)
  1835. */
  1836. gc = gm = 0;
  1837. /* Allocate GPIOs for mimo antenna diversity feature */
  1838. if (wlc_hw->antsel_type == ANTSEL_2x3) {
  1839. /* Enable antenna diversity, use 2x3 mode */
  1840. brcms_b_mhf(wlc_hw, MHF3, MHF3_ANTSEL_EN,
  1841. MHF3_ANTSEL_EN, BRCM_BAND_ALL);
  1842. brcms_b_mhf(wlc_hw, MHF3, MHF3_ANTSEL_MODE,
  1843. MHF3_ANTSEL_MODE, BRCM_BAND_ALL);
  1844. /* init superswitch control */
  1845. wlc_phy_antsel_init(wlc_hw->band->pi, false);
  1846. } else if (wlc_hw->antsel_type == ANTSEL_2x4) {
  1847. gm |= gc |= (BOARD_GPIO_12 | BOARD_GPIO_13);
  1848. /*
  1849. * The board itself is powered by these GPIOs
  1850. * (when not sending pattern) so set them high
  1851. */
  1852. bcma_set16(wlc_hw->d11core, D11REGOFFS(psm_gpio_oe),
  1853. (BOARD_GPIO_12 | BOARD_GPIO_13));
  1854. bcma_set16(wlc_hw->d11core, D11REGOFFS(psm_gpio_out),
  1855. (BOARD_GPIO_12 | BOARD_GPIO_13));
  1856. /* Enable antenna diversity, use 2x4 mode */
  1857. brcms_b_mhf(wlc_hw, MHF3, MHF3_ANTSEL_EN,
  1858. MHF3_ANTSEL_EN, BRCM_BAND_ALL);
  1859. brcms_b_mhf(wlc_hw, MHF3, MHF3_ANTSEL_MODE, 0,
  1860. BRCM_BAND_ALL);
  1861. /* Configure the desired clock to be 4Mhz */
  1862. brcms_b_write_shm(wlc_hw, M_ANTSEL_CLKDIV,
  1863. ANTSEL_CLKDIV_4MHZ);
  1864. }
  1865. /*
  1866. * gpio 9 controls the PA. ucode is responsible
  1867. * for wiggling out and oe
  1868. */
  1869. if (wlc_hw->boardflags & BFL_PACTRL)
  1870. gm |= gc |= BOARD_GPIO_PACTRL;
  1871. /* apply to gpiocontrol register */
  1872. bcma_chipco_gpio_control(&wlc_hw->d11core->bus->drv_cc, gm, gc);
  1873. }
  1874. static void brcms_ucode_write(struct brcms_hardware *wlc_hw,
  1875. const __le32 ucode[], const size_t nbytes)
  1876. {
  1877. struct bcma_device *core = wlc_hw->d11core;
  1878. uint i;
  1879. uint count;
  1880. brcms_dbg_info(wlc_hw->d11core, "wl%d\n", wlc_hw->unit);
  1881. count = (nbytes / sizeof(u32));
  1882. bcma_write32(core, D11REGOFFS(objaddr),
  1883. OBJADDR_AUTO_INC | OBJADDR_UCM_SEL);
  1884. (void)bcma_read32(core, D11REGOFFS(objaddr));
  1885. for (i = 0; i < count; i++)
  1886. bcma_write32(core, D11REGOFFS(objdata), le32_to_cpu(ucode[i]));
  1887. }
  1888. static void brcms_ucode_download(struct brcms_hardware *wlc_hw)
  1889. {
  1890. struct brcms_c_info *wlc;
  1891. struct brcms_ucode *ucode = &wlc_hw->wlc->wl->ucode;
  1892. wlc = wlc_hw->wlc;
  1893. if (wlc_hw->ucode_loaded)
  1894. return;
  1895. if (D11REV_IS(wlc_hw->corerev, 23)) {
  1896. if (BRCMS_ISNPHY(wlc_hw->band)) {
  1897. brcms_ucode_write(wlc_hw, ucode->bcm43xx_16_mimo,
  1898. ucode->bcm43xx_16_mimosz);
  1899. wlc_hw->ucode_loaded = true;
  1900. } else
  1901. brcms_err(wlc_hw->d11core,
  1902. "%s: wl%d: unsupported phy in corerev %d\n",
  1903. __func__, wlc_hw->unit, wlc_hw->corerev);
  1904. } else if (D11REV_IS(wlc_hw->corerev, 24)) {
  1905. if (BRCMS_ISLCNPHY(wlc_hw->band)) {
  1906. brcms_ucode_write(wlc_hw, ucode->bcm43xx_24_lcn,
  1907. ucode->bcm43xx_24_lcnsz);
  1908. wlc_hw->ucode_loaded = true;
  1909. } else {
  1910. brcms_err(wlc_hw->d11core,
  1911. "%s: wl%d: unsupported phy in corerev %d\n",
  1912. __func__, wlc_hw->unit, wlc_hw->corerev);
  1913. }
  1914. }
  1915. }
  1916. void brcms_b_txant_set(struct brcms_hardware *wlc_hw, u16 phytxant)
  1917. {
  1918. /* update sw state */
  1919. wlc_hw->bmac_phytxant = phytxant;
  1920. /* push to ucode if up */
  1921. if (!wlc_hw->up)
  1922. return;
  1923. brcms_c_ucode_txant_set(wlc_hw);
  1924. }
  1925. u16 brcms_b_get_txant(struct brcms_hardware *wlc_hw)
  1926. {
  1927. return (u16) wlc_hw->wlc->stf->txant;
  1928. }
  1929. void brcms_b_antsel_type_set(struct brcms_hardware *wlc_hw, u8 antsel_type)
  1930. {
  1931. wlc_hw->antsel_type = antsel_type;
  1932. /* Update the antsel type for phy module to use */
  1933. wlc_phy_antsel_type_set(wlc_hw->band->pi, antsel_type);
  1934. }
  1935. static void brcms_b_fifoerrors(struct brcms_hardware *wlc_hw)
  1936. {
  1937. bool fatal = false;
  1938. uint unit;
  1939. uint intstatus, idx;
  1940. struct bcma_device *core = wlc_hw->d11core;
  1941. unit = wlc_hw->unit;
  1942. for (idx = 0; idx < NFIFO; idx++) {
  1943. /* read intstatus register and ignore any non-error bits */
  1944. intstatus =
  1945. bcma_read32(core,
  1946. D11REGOFFS(intctrlregs[idx].intstatus)) &
  1947. I_ERRORS;
  1948. if (!intstatus)
  1949. continue;
  1950. brcms_dbg_int(core, "wl%d: intstatus%d 0x%x\n",
  1951. unit, idx, intstatus);
  1952. if (intstatus & I_RO) {
  1953. brcms_err(core, "wl%d: fifo %d: receive fifo "
  1954. "overflow\n", unit, idx);
  1955. fatal = true;
  1956. }
  1957. if (intstatus & I_PC) {
  1958. brcms_err(core, "wl%d: fifo %d: descriptor error\n",
  1959. unit, idx);
  1960. fatal = true;
  1961. }
  1962. if (intstatus & I_PD) {
  1963. brcms_err(core, "wl%d: fifo %d: data error\n", unit,
  1964. idx);
  1965. fatal = true;
  1966. }
  1967. if (intstatus & I_DE) {
  1968. brcms_err(core, "wl%d: fifo %d: descriptor protocol "
  1969. "error\n", unit, idx);
  1970. fatal = true;
  1971. }
  1972. if (intstatus & I_RU)
  1973. brcms_err(core, "wl%d: fifo %d: receive descriptor "
  1974. "underflow\n", idx, unit);
  1975. if (intstatus & I_XU) {
  1976. brcms_err(core, "wl%d: fifo %d: transmit fifo "
  1977. "underflow\n", idx, unit);
  1978. fatal = true;
  1979. }
  1980. if (fatal) {
  1981. brcms_fatal_error(wlc_hw->wlc->wl); /* big hammer */
  1982. break;
  1983. } else
  1984. bcma_write32(core,
  1985. D11REGOFFS(intctrlregs[idx].intstatus),
  1986. intstatus);
  1987. }
  1988. }
  1989. void brcms_c_intrson(struct brcms_c_info *wlc)
  1990. {
  1991. struct brcms_hardware *wlc_hw = wlc->hw;
  1992. wlc->macintmask = wlc->defmacintmask;
  1993. bcma_write32(wlc_hw->d11core, D11REGOFFS(macintmask), wlc->macintmask);
  1994. }
  1995. u32 brcms_c_intrsoff(struct brcms_c_info *wlc)
  1996. {
  1997. struct brcms_hardware *wlc_hw = wlc->hw;
  1998. u32 macintmask;
  1999. if (!wlc_hw->clk)
  2000. return 0;
  2001. macintmask = wlc->macintmask; /* isr can still happen */
  2002. bcma_write32(wlc_hw->d11core, D11REGOFFS(macintmask), 0);
  2003. (void)bcma_read32(wlc_hw->d11core, D11REGOFFS(macintmask));
  2004. udelay(1); /* ensure int line is no longer driven */
  2005. wlc->macintmask = 0;
  2006. /* return previous macintmask; resolve race between us and our isr */
  2007. return wlc->macintstatus ? 0 : macintmask;
  2008. }
  2009. void brcms_c_intrsrestore(struct brcms_c_info *wlc, u32 macintmask)
  2010. {
  2011. struct brcms_hardware *wlc_hw = wlc->hw;
  2012. if (!wlc_hw->clk)
  2013. return;
  2014. wlc->macintmask = macintmask;
  2015. bcma_write32(wlc_hw->d11core, D11REGOFFS(macintmask), wlc->macintmask);
  2016. }
  2017. /* assumes that the d11 MAC is enabled */
  2018. static void brcms_b_tx_fifo_suspend(struct brcms_hardware *wlc_hw,
  2019. uint tx_fifo)
  2020. {
  2021. u8 fifo = 1 << tx_fifo;
  2022. /* Two clients of this code, 11h Quiet period and scanning. */
  2023. /* only suspend if not already suspended */
  2024. if ((wlc_hw->suspended_fifos & fifo) == fifo)
  2025. return;
  2026. /* force the core awake only if not already */
  2027. if (wlc_hw->suspended_fifos == 0)
  2028. brcms_c_ucode_wake_override_set(wlc_hw,
  2029. BRCMS_WAKE_OVERRIDE_TXFIFO);
  2030. wlc_hw->suspended_fifos |= fifo;
  2031. if (wlc_hw->di[tx_fifo]) {
  2032. /*
  2033. * Suspending AMPDU transmissions in the middle can cause
  2034. * underflow which may result in mismatch between ucode and
  2035. * driver so suspend the mac before suspending the FIFO
  2036. */
  2037. if (BRCMS_PHY_11N_CAP(wlc_hw->band))
  2038. brcms_c_suspend_mac_and_wait(wlc_hw->wlc);
  2039. dma_txsuspend(wlc_hw->di[tx_fifo]);
  2040. if (BRCMS_PHY_11N_CAP(wlc_hw->band))
  2041. brcms_c_enable_mac(wlc_hw->wlc);
  2042. }
  2043. }
  2044. static void brcms_b_tx_fifo_resume(struct brcms_hardware *wlc_hw,
  2045. uint tx_fifo)
  2046. {
  2047. /* BMAC_NOTE: BRCMS_TX_FIFO_ENAB is done in brcms_c_dpc() for DMA case
  2048. * but need to be done here for PIO otherwise the watchdog will catch
  2049. * the inconsistency and fire
  2050. */
  2051. /* Two clients of this code, 11h Quiet period and scanning. */
  2052. if (wlc_hw->di[tx_fifo])
  2053. dma_txresume(wlc_hw->di[tx_fifo]);
  2054. /* allow core to sleep again */
  2055. if (wlc_hw->suspended_fifos == 0)
  2056. return;
  2057. else {
  2058. wlc_hw->suspended_fifos &= ~(1 << tx_fifo);
  2059. if (wlc_hw->suspended_fifos == 0)
  2060. brcms_c_ucode_wake_override_clear(wlc_hw,
  2061. BRCMS_WAKE_OVERRIDE_TXFIFO);
  2062. }
  2063. }
  2064. /* precondition: requires the mac core to be enabled */
  2065. static void brcms_b_mute(struct brcms_hardware *wlc_hw, bool mute_tx)
  2066. {
  2067. static const u8 null_ether_addr[ETH_ALEN] = {0, 0, 0, 0, 0, 0};
  2068. if (mute_tx) {
  2069. /* suspend tx fifos */
  2070. brcms_b_tx_fifo_suspend(wlc_hw, TX_DATA_FIFO);
  2071. brcms_b_tx_fifo_suspend(wlc_hw, TX_CTL_FIFO);
  2072. brcms_b_tx_fifo_suspend(wlc_hw, TX_AC_BK_FIFO);
  2073. brcms_b_tx_fifo_suspend(wlc_hw, TX_AC_VI_FIFO);
  2074. /* zero the address match register so we do not send ACKs */
  2075. brcms_b_set_addrmatch(wlc_hw, RCM_MAC_OFFSET,
  2076. null_ether_addr);
  2077. } else {
  2078. /* resume tx fifos */
  2079. brcms_b_tx_fifo_resume(wlc_hw, TX_DATA_FIFO);
  2080. brcms_b_tx_fifo_resume(wlc_hw, TX_CTL_FIFO);
  2081. brcms_b_tx_fifo_resume(wlc_hw, TX_AC_BK_FIFO);
  2082. brcms_b_tx_fifo_resume(wlc_hw, TX_AC_VI_FIFO);
  2083. /* Restore address */
  2084. brcms_b_set_addrmatch(wlc_hw, RCM_MAC_OFFSET,
  2085. wlc_hw->etheraddr);
  2086. }
  2087. wlc_phy_mute_upd(wlc_hw->band->pi, mute_tx, 0);
  2088. if (mute_tx)
  2089. brcms_c_ucode_mute_override_set(wlc_hw);
  2090. else
  2091. brcms_c_ucode_mute_override_clear(wlc_hw);
  2092. }
  2093. void
  2094. brcms_c_mute(struct brcms_c_info *wlc, bool mute_tx)
  2095. {
  2096. brcms_b_mute(wlc->hw, mute_tx);
  2097. }
  2098. /*
  2099. * Read and clear macintmask and macintstatus and intstatus registers.
  2100. * This routine should be called with interrupts off
  2101. * Return:
  2102. * -1 if brcms_deviceremoved(wlc) evaluates to true;
  2103. * 0 if the interrupt is not for us, or we are in some special cases;
  2104. * device interrupt status bits otherwise.
  2105. */
  2106. static inline u32 wlc_intstatus(struct brcms_c_info *wlc, bool in_isr)
  2107. {
  2108. struct brcms_hardware *wlc_hw = wlc->hw;
  2109. struct bcma_device *core = wlc_hw->d11core;
  2110. u32 macintstatus, mask;
  2111. /* macintstatus includes a DMA interrupt summary bit */
  2112. macintstatus = bcma_read32(core, D11REGOFFS(macintstatus));
  2113. mask = in_isr ? wlc->macintmask : wlc->defmacintmask;
  2114. trace_brcms_macintstatus(&core->dev, in_isr, macintstatus, mask);
  2115. /* detect cardbus removed, in power down(suspend) and in reset */
  2116. if (brcms_deviceremoved(wlc))
  2117. return -1;
  2118. /* brcms_deviceremoved() succeeds even when the core is still resetting,
  2119. * handle that case here.
  2120. */
  2121. if (macintstatus == 0xffffffff)
  2122. return 0;
  2123. /* defer unsolicited interrupts */
  2124. macintstatus &= mask;
  2125. /* if not for us */
  2126. if (macintstatus == 0)
  2127. return 0;
  2128. /* turn off the interrupts */
  2129. bcma_write32(core, D11REGOFFS(macintmask), 0);
  2130. (void)bcma_read32(core, D11REGOFFS(macintmask));
  2131. wlc->macintmask = 0;
  2132. /* clear device interrupts */
  2133. bcma_write32(core, D11REGOFFS(macintstatus), macintstatus);
  2134. /* MI_DMAINT is indication of non-zero intstatus */
  2135. if (macintstatus & MI_DMAINT)
  2136. /*
  2137. * only fifo interrupt enabled is I_RI in
  2138. * RX_FIFO. If MI_DMAINT is set, assume it
  2139. * is set and clear the interrupt.
  2140. */
  2141. bcma_write32(core, D11REGOFFS(intctrlregs[RX_FIFO].intstatus),
  2142. DEF_RXINTMASK);
  2143. return macintstatus;
  2144. }
  2145. /* Update wlc->macintstatus and wlc->intstatus[]. */
  2146. /* Return true if they are updated successfully. false otherwise */
  2147. bool brcms_c_intrsupd(struct brcms_c_info *wlc)
  2148. {
  2149. u32 macintstatus;
  2150. /* read and clear macintstatus and intstatus registers */
  2151. macintstatus = wlc_intstatus(wlc, false);
  2152. /* device is removed */
  2153. if (macintstatus == 0xffffffff)
  2154. return false;
  2155. /* update interrupt status in software */
  2156. wlc->macintstatus |= macintstatus;
  2157. return true;
  2158. }
  2159. /*
  2160. * First-level interrupt processing.
  2161. * Return true if this was our interrupt
  2162. * and if further brcms_c_dpc() processing is required,
  2163. * false otherwise.
  2164. */
  2165. bool brcms_c_isr(struct brcms_c_info *wlc)
  2166. {
  2167. struct brcms_hardware *wlc_hw = wlc->hw;
  2168. u32 macintstatus;
  2169. if (!wlc_hw->up || !wlc->macintmask)
  2170. return false;
  2171. /* read and clear macintstatus and intstatus registers */
  2172. macintstatus = wlc_intstatus(wlc, true);
  2173. if (macintstatus == 0xffffffff) {
  2174. brcms_err(wlc_hw->d11core,
  2175. "DEVICEREMOVED detected in the ISR code path\n");
  2176. return false;
  2177. }
  2178. /* it is not for us */
  2179. if (macintstatus == 0)
  2180. return false;
  2181. /* save interrupt status bits */
  2182. wlc->macintstatus = macintstatus;
  2183. return true;
  2184. }
  2185. void brcms_c_suspend_mac_and_wait(struct brcms_c_info *wlc)
  2186. {
  2187. struct brcms_hardware *wlc_hw = wlc->hw;
  2188. struct bcma_device *core = wlc_hw->d11core;
  2189. u32 mc, mi;
  2190. brcms_dbg_mac80211(core, "wl%d: bandunit %d\n", wlc_hw->unit,
  2191. wlc_hw->band->bandunit);
  2192. /*
  2193. * Track overlapping suspend requests
  2194. */
  2195. wlc_hw->mac_suspend_depth++;
  2196. if (wlc_hw->mac_suspend_depth > 1)
  2197. return;
  2198. /* force the core awake */
  2199. brcms_c_ucode_wake_override_set(wlc_hw, BRCMS_WAKE_OVERRIDE_MACSUSPEND);
  2200. mc = bcma_read32(core, D11REGOFFS(maccontrol));
  2201. if (mc == 0xffffffff) {
  2202. brcms_err(core, "wl%d: %s: dead chip\n", wlc_hw->unit,
  2203. __func__);
  2204. brcms_down(wlc->wl);
  2205. return;
  2206. }
  2207. WARN_ON(mc & MCTL_PSM_JMP_0);
  2208. WARN_ON(!(mc & MCTL_PSM_RUN));
  2209. WARN_ON(!(mc & MCTL_EN_MAC));
  2210. mi = bcma_read32(core, D11REGOFFS(macintstatus));
  2211. if (mi == 0xffffffff) {
  2212. brcms_err(core, "wl%d: %s: dead chip\n", wlc_hw->unit,
  2213. __func__);
  2214. brcms_down(wlc->wl);
  2215. return;
  2216. }
  2217. WARN_ON(mi & MI_MACSSPNDD);
  2218. brcms_b_mctrl(wlc_hw, MCTL_EN_MAC, 0);
  2219. SPINWAIT(!(bcma_read32(core, D11REGOFFS(macintstatus)) & MI_MACSSPNDD),
  2220. BRCMS_MAX_MAC_SUSPEND);
  2221. if (!(bcma_read32(core, D11REGOFFS(macintstatus)) & MI_MACSSPNDD)) {
  2222. brcms_err(core, "wl%d: wlc_suspend_mac_and_wait: waited %d uS"
  2223. " and MI_MACSSPNDD is still not on.\n",
  2224. wlc_hw->unit, BRCMS_MAX_MAC_SUSPEND);
  2225. brcms_err(core, "wl%d: psmdebug 0x%08x, phydebug 0x%08x, "
  2226. "psm_brc 0x%04x\n", wlc_hw->unit,
  2227. bcma_read32(core, D11REGOFFS(psmdebug)),
  2228. bcma_read32(core, D11REGOFFS(phydebug)),
  2229. bcma_read16(core, D11REGOFFS(psm_brc)));
  2230. }
  2231. mc = bcma_read32(core, D11REGOFFS(maccontrol));
  2232. if (mc == 0xffffffff) {
  2233. brcms_err(core, "wl%d: %s: dead chip\n", wlc_hw->unit,
  2234. __func__);
  2235. brcms_down(wlc->wl);
  2236. return;
  2237. }
  2238. WARN_ON(mc & MCTL_PSM_JMP_0);
  2239. WARN_ON(!(mc & MCTL_PSM_RUN));
  2240. WARN_ON(mc & MCTL_EN_MAC);
  2241. }
  2242. void brcms_c_enable_mac(struct brcms_c_info *wlc)
  2243. {
  2244. struct brcms_hardware *wlc_hw = wlc->hw;
  2245. struct bcma_device *core = wlc_hw->d11core;
  2246. u32 mc, mi;
  2247. brcms_dbg_mac80211(core, "wl%d: bandunit %d\n", wlc_hw->unit,
  2248. wlc->band->bandunit);
  2249. /*
  2250. * Track overlapping suspend requests
  2251. */
  2252. wlc_hw->mac_suspend_depth--;
  2253. if (wlc_hw->mac_suspend_depth > 0)
  2254. return;
  2255. mc = bcma_read32(core, D11REGOFFS(maccontrol));
  2256. WARN_ON(mc & MCTL_PSM_JMP_0);
  2257. WARN_ON(mc & MCTL_EN_MAC);
  2258. WARN_ON(!(mc & MCTL_PSM_RUN));
  2259. brcms_b_mctrl(wlc_hw, MCTL_EN_MAC, MCTL_EN_MAC);
  2260. bcma_write32(core, D11REGOFFS(macintstatus), MI_MACSSPNDD);
  2261. mc = bcma_read32(core, D11REGOFFS(maccontrol));
  2262. WARN_ON(mc & MCTL_PSM_JMP_0);
  2263. WARN_ON(!(mc & MCTL_EN_MAC));
  2264. WARN_ON(!(mc & MCTL_PSM_RUN));
  2265. mi = bcma_read32(core, D11REGOFFS(macintstatus));
  2266. WARN_ON(mi & MI_MACSSPNDD);
  2267. brcms_c_ucode_wake_override_clear(wlc_hw,
  2268. BRCMS_WAKE_OVERRIDE_MACSUSPEND);
  2269. }
  2270. void brcms_b_band_stf_ss_set(struct brcms_hardware *wlc_hw, u8 stf_mode)
  2271. {
  2272. wlc_hw->hw_stf_ss_opmode = stf_mode;
  2273. if (wlc_hw->clk)
  2274. brcms_upd_ofdm_pctl1_table(wlc_hw);
  2275. }
  2276. static bool brcms_b_validate_chip_access(struct brcms_hardware *wlc_hw)
  2277. {
  2278. struct bcma_device *core = wlc_hw->d11core;
  2279. u32 w, val;
  2280. struct wiphy *wiphy = wlc_hw->wlc->wiphy;
  2281. /* Validate dchip register access */
  2282. bcma_write32(core, D11REGOFFS(objaddr), OBJADDR_SHM_SEL | 0);
  2283. (void)bcma_read32(core, D11REGOFFS(objaddr));
  2284. w = bcma_read32(core, D11REGOFFS(objdata));
  2285. /* Can we write and read back a 32bit register? */
  2286. bcma_write32(core, D11REGOFFS(objaddr), OBJADDR_SHM_SEL | 0);
  2287. (void)bcma_read32(core, D11REGOFFS(objaddr));
  2288. bcma_write32(core, D11REGOFFS(objdata), (u32) 0xaa5555aa);
  2289. bcma_write32(core, D11REGOFFS(objaddr), OBJADDR_SHM_SEL | 0);
  2290. (void)bcma_read32(core, D11REGOFFS(objaddr));
  2291. val = bcma_read32(core, D11REGOFFS(objdata));
  2292. if (val != (u32) 0xaa5555aa) {
  2293. wiphy_err(wiphy, "wl%d: validate_chip_access: SHM = 0x%x, "
  2294. "expected 0xaa5555aa\n", wlc_hw->unit, val);
  2295. return false;
  2296. }
  2297. bcma_write32(core, D11REGOFFS(objaddr), OBJADDR_SHM_SEL | 0);
  2298. (void)bcma_read32(core, D11REGOFFS(objaddr));
  2299. bcma_write32(core, D11REGOFFS(objdata), (u32) 0x55aaaa55);
  2300. bcma_write32(core, D11REGOFFS(objaddr), OBJADDR_SHM_SEL | 0);
  2301. (void)bcma_read32(core, D11REGOFFS(objaddr));
  2302. val = bcma_read32(core, D11REGOFFS(objdata));
  2303. if (val != (u32) 0x55aaaa55) {
  2304. wiphy_err(wiphy, "wl%d: validate_chip_access: SHM = 0x%x, "
  2305. "expected 0x55aaaa55\n", wlc_hw->unit, val);
  2306. return false;
  2307. }
  2308. bcma_write32(core, D11REGOFFS(objaddr), OBJADDR_SHM_SEL | 0);
  2309. (void)bcma_read32(core, D11REGOFFS(objaddr));
  2310. bcma_write32(core, D11REGOFFS(objdata), w);
  2311. /* clear CFPStart */
  2312. bcma_write32(core, D11REGOFFS(tsf_cfpstart), 0);
  2313. w = bcma_read32(core, D11REGOFFS(maccontrol));
  2314. if ((w != (MCTL_IHR_EN | MCTL_WAKE)) &&
  2315. (w != (MCTL_IHR_EN | MCTL_GMODE | MCTL_WAKE))) {
  2316. wiphy_err(wiphy, "wl%d: validate_chip_access: maccontrol = "
  2317. "0x%x, expected 0x%x or 0x%x\n", wlc_hw->unit, w,
  2318. (MCTL_IHR_EN | MCTL_WAKE),
  2319. (MCTL_IHR_EN | MCTL_GMODE | MCTL_WAKE));
  2320. return false;
  2321. }
  2322. return true;
  2323. }
  2324. #define PHYPLL_WAIT_US 100000
  2325. void brcms_b_core_phypll_ctl(struct brcms_hardware *wlc_hw, bool on)
  2326. {
  2327. struct bcma_device *core = wlc_hw->d11core;
  2328. u32 tmp;
  2329. brcms_dbg_info(core, "wl%d\n", wlc_hw->unit);
  2330. tmp = 0;
  2331. if (on) {
  2332. if ((ai_get_chip_id(wlc_hw->sih) == BCMA_CHIP_ID_BCM4313)) {
  2333. bcma_set32(core, D11REGOFFS(clk_ctl_st),
  2334. CCS_ERSRC_REQ_HT |
  2335. CCS_ERSRC_REQ_D11PLL |
  2336. CCS_ERSRC_REQ_PHYPLL);
  2337. SPINWAIT((bcma_read32(core, D11REGOFFS(clk_ctl_st)) &
  2338. CCS_ERSRC_AVAIL_HT) != CCS_ERSRC_AVAIL_HT,
  2339. PHYPLL_WAIT_US);
  2340. tmp = bcma_read32(core, D11REGOFFS(clk_ctl_st));
  2341. if ((tmp & CCS_ERSRC_AVAIL_HT) != CCS_ERSRC_AVAIL_HT)
  2342. brcms_err(core, "%s: turn on PHY PLL failed\n",
  2343. __func__);
  2344. } else {
  2345. bcma_set32(core, D11REGOFFS(clk_ctl_st),
  2346. tmp | CCS_ERSRC_REQ_D11PLL |
  2347. CCS_ERSRC_REQ_PHYPLL);
  2348. SPINWAIT((bcma_read32(core, D11REGOFFS(clk_ctl_st)) &
  2349. (CCS_ERSRC_AVAIL_D11PLL |
  2350. CCS_ERSRC_AVAIL_PHYPLL)) !=
  2351. (CCS_ERSRC_AVAIL_D11PLL |
  2352. CCS_ERSRC_AVAIL_PHYPLL), PHYPLL_WAIT_US);
  2353. tmp = bcma_read32(core, D11REGOFFS(clk_ctl_st));
  2354. if ((tmp &
  2355. (CCS_ERSRC_AVAIL_D11PLL | CCS_ERSRC_AVAIL_PHYPLL))
  2356. !=
  2357. (CCS_ERSRC_AVAIL_D11PLL | CCS_ERSRC_AVAIL_PHYPLL))
  2358. brcms_err(core, "%s: turn on PHY PLL failed\n",
  2359. __func__);
  2360. }
  2361. } else {
  2362. /*
  2363. * Since the PLL may be shared, other cores can still
  2364. * be requesting it; so we'll deassert the request but
  2365. * not wait for status to comply.
  2366. */
  2367. bcma_mask32(core, D11REGOFFS(clk_ctl_st),
  2368. ~CCS_ERSRC_REQ_PHYPLL);
  2369. (void)bcma_read32(core, D11REGOFFS(clk_ctl_st));
  2370. }
  2371. }
  2372. static void brcms_c_coredisable(struct brcms_hardware *wlc_hw)
  2373. {
  2374. bool dev_gone;
  2375. brcms_dbg_info(wlc_hw->d11core, "wl%d: disable core\n", wlc_hw->unit);
  2376. dev_gone = brcms_deviceremoved(wlc_hw->wlc);
  2377. if (dev_gone)
  2378. return;
  2379. if (wlc_hw->noreset)
  2380. return;
  2381. /* radio off */
  2382. wlc_phy_switch_radio(wlc_hw->band->pi, OFF);
  2383. /* turn off analog core */
  2384. wlc_phy_anacore(wlc_hw->band->pi, OFF);
  2385. /* turn off PHYPLL to save power */
  2386. brcms_b_core_phypll_ctl(wlc_hw, false);
  2387. wlc_hw->clk = false;
  2388. bcma_core_disable(wlc_hw->d11core, 0);
  2389. wlc_phy_hw_clk_state_upd(wlc_hw->band->pi, false);
  2390. }
  2391. static void brcms_c_flushqueues(struct brcms_c_info *wlc)
  2392. {
  2393. struct brcms_hardware *wlc_hw = wlc->hw;
  2394. uint i;
  2395. /* free any posted tx packets */
  2396. for (i = 0; i < NFIFO; i++) {
  2397. if (wlc_hw->di[i]) {
  2398. dma_txreclaim(wlc_hw->di[i], DMA_RANGE_ALL);
  2399. if (i < TX_BCMC_FIFO)
  2400. ieee80211_wake_queue(wlc->pub->ieee_hw,
  2401. brcms_fifo_to_ac(i));
  2402. }
  2403. }
  2404. /* free any posted rx packets */
  2405. dma_rxreclaim(wlc_hw->di[RX_FIFO]);
  2406. }
  2407. static u16
  2408. brcms_b_read_objmem(struct brcms_hardware *wlc_hw, uint offset, u32 sel)
  2409. {
  2410. struct bcma_device *core = wlc_hw->d11core;
  2411. u16 objoff = D11REGOFFS(objdata);
  2412. bcma_write32(core, D11REGOFFS(objaddr), sel | (offset >> 2));
  2413. (void)bcma_read32(core, D11REGOFFS(objaddr));
  2414. if (offset & 2)
  2415. objoff += 2;
  2416. return bcma_read16(core, objoff);
  2417. }
  2418. static void
  2419. brcms_b_write_objmem(struct brcms_hardware *wlc_hw, uint offset, u16 v,
  2420. u32 sel)
  2421. {
  2422. struct bcma_device *core = wlc_hw->d11core;
  2423. u16 objoff = D11REGOFFS(objdata);
  2424. bcma_write32(core, D11REGOFFS(objaddr), sel | (offset >> 2));
  2425. (void)bcma_read32(core, D11REGOFFS(objaddr));
  2426. if (offset & 2)
  2427. objoff += 2;
  2428. bcma_write16(core, objoff, v);
  2429. }
  2430. /*
  2431. * Read a single u16 from shared memory.
  2432. * SHM 'offset' needs to be an even address
  2433. */
  2434. u16 brcms_b_read_shm(struct brcms_hardware *wlc_hw, uint offset)
  2435. {
  2436. return brcms_b_read_objmem(wlc_hw, offset, OBJADDR_SHM_SEL);
  2437. }
  2438. /*
  2439. * Write a single u16 to shared memory.
  2440. * SHM 'offset' needs to be an even address
  2441. */
  2442. void brcms_b_write_shm(struct brcms_hardware *wlc_hw, uint offset, u16 v)
  2443. {
  2444. brcms_b_write_objmem(wlc_hw, offset, v, OBJADDR_SHM_SEL);
  2445. }
  2446. /*
  2447. * Copy a buffer to shared memory of specified type .
  2448. * SHM 'offset' needs to be an even address and
  2449. * Buffer length 'len' must be an even number of bytes
  2450. * 'sel' selects the type of memory
  2451. */
  2452. void
  2453. brcms_b_copyto_objmem(struct brcms_hardware *wlc_hw, uint offset,
  2454. const void *buf, int len, u32 sel)
  2455. {
  2456. u16 v;
  2457. const u8 *p = (const u8 *)buf;
  2458. int i;
  2459. if (len <= 0 || (offset & 1) || (len & 1))
  2460. return;
  2461. for (i = 0; i < len; i += 2) {
  2462. v = p[i] | (p[i + 1] << 8);
  2463. brcms_b_write_objmem(wlc_hw, offset + i, v, sel);
  2464. }
  2465. }
  2466. /*
  2467. * Copy a piece of shared memory of specified type to a buffer .
  2468. * SHM 'offset' needs to be an even address and
  2469. * Buffer length 'len' must be an even number of bytes
  2470. * 'sel' selects the type of memory
  2471. */
  2472. void
  2473. brcms_b_copyfrom_objmem(struct brcms_hardware *wlc_hw, uint offset, void *buf,
  2474. int len, u32 sel)
  2475. {
  2476. u16 v;
  2477. u8 *p = (u8 *) buf;
  2478. int i;
  2479. if (len <= 0 || (offset & 1) || (len & 1))
  2480. return;
  2481. for (i = 0; i < len; i += 2) {
  2482. v = brcms_b_read_objmem(wlc_hw, offset + i, sel);
  2483. p[i] = v & 0xFF;
  2484. p[i + 1] = (v >> 8) & 0xFF;
  2485. }
  2486. }
  2487. /* Copy a buffer to shared memory.
  2488. * SHM 'offset' needs to be an even address and
  2489. * Buffer length 'len' must be an even number of bytes
  2490. */
  2491. static void brcms_c_copyto_shm(struct brcms_c_info *wlc, uint offset,
  2492. const void *buf, int len)
  2493. {
  2494. brcms_b_copyto_objmem(wlc->hw, offset, buf, len, OBJADDR_SHM_SEL);
  2495. }
  2496. static void brcms_b_retrylimit_upd(struct brcms_hardware *wlc_hw,
  2497. u16 SRL, u16 LRL)
  2498. {
  2499. wlc_hw->SRL = SRL;
  2500. wlc_hw->LRL = LRL;
  2501. /* write retry limit to SCR, shouldn't need to suspend */
  2502. if (wlc_hw->up) {
  2503. bcma_write32(wlc_hw->d11core, D11REGOFFS(objaddr),
  2504. OBJADDR_SCR_SEL | S_DOT11_SRC_LMT);
  2505. (void)bcma_read32(wlc_hw->d11core, D11REGOFFS(objaddr));
  2506. bcma_write32(wlc_hw->d11core, D11REGOFFS(objdata), wlc_hw->SRL);
  2507. bcma_write32(wlc_hw->d11core, D11REGOFFS(objaddr),
  2508. OBJADDR_SCR_SEL | S_DOT11_LRC_LMT);
  2509. (void)bcma_read32(wlc_hw->d11core, D11REGOFFS(objaddr));
  2510. bcma_write32(wlc_hw->d11core, D11REGOFFS(objdata), wlc_hw->LRL);
  2511. }
  2512. }
  2513. static void brcms_b_pllreq(struct brcms_hardware *wlc_hw, bool set, u32 req_bit)
  2514. {
  2515. if (set) {
  2516. if (mboolisset(wlc_hw->pllreq, req_bit))
  2517. return;
  2518. mboolset(wlc_hw->pllreq, req_bit);
  2519. if (mboolisset(wlc_hw->pllreq, BRCMS_PLLREQ_FLIP)) {
  2520. if (!wlc_hw->sbclk)
  2521. brcms_b_xtal(wlc_hw, ON);
  2522. }
  2523. } else {
  2524. if (!mboolisset(wlc_hw->pllreq, req_bit))
  2525. return;
  2526. mboolclr(wlc_hw->pllreq, req_bit);
  2527. if (mboolisset(wlc_hw->pllreq, BRCMS_PLLREQ_FLIP)) {
  2528. if (wlc_hw->sbclk)
  2529. brcms_b_xtal(wlc_hw, OFF);
  2530. }
  2531. }
  2532. }
  2533. static void brcms_b_antsel_set(struct brcms_hardware *wlc_hw, u32 antsel_avail)
  2534. {
  2535. wlc_hw->antsel_avail = antsel_avail;
  2536. }
  2537. /*
  2538. * conditions under which the PM bit should be set in outgoing frames
  2539. * and STAY_AWAKE is meaningful
  2540. */
  2541. static bool brcms_c_ps_allowed(struct brcms_c_info *wlc)
  2542. {
  2543. struct brcms_bss_cfg *cfg = wlc->bsscfg;
  2544. /* disallow PS when one of the following global conditions meets */
  2545. if (!wlc->pub->associated)
  2546. return false;
  2547. /* disallow PS when one of these meets when not scanning */
  2548. if (wlc->filter_flags & FIF_PROMISC_IN_BSS)
  2549. return false;
  2550. if (cfg->associated) {
  2551. /*
  2552. * disallow PS when one of the following
  2553. * bsscfg specific conditions meets
  2554. */
  2555. if (!cfg->BSS)
  2556. return false;
  2557. return false;
  2558. }
  2559. return true;
  2560. }
  2561. static void brcms_c_statsupd(struct brcms_c_info *wlc)
  2562. {
  2563. int i;
  2564. struct macstat macstats;
  2565. #ifdef DEBUG
  2566. u16 delta;
  2567. u16 rxf0ovfl;
  2568. u16 txfunfl[NFIFO];
  2569. #endif /* DEBUG */
  2570. /* if driver down, make no sense to update stats */
  2571. if (!wlc->pub->up)
  2572. return;
  2573. #ifdef DEBUG
  2574. /* save last rx fifo 0 overflow count */
  2575. rxf0ovfl = wlc->core->macstat_snapshot->rxf0ovfl;
  2576. /* save last tx fifo underflow count */
  2577. for (i = 0; i < NFIFO; i++)
  2578. txfunfl[i] = wlc->core->macstat_snapshot->txfunfl[i];
  2579. #endif /* DEBUG */
  2580. /* Read mac stats from contiguous shared memory */
  2581. brcms_b_copyfrom_objmem(wlc->hw, M_UCODE_MACSTAT, &macstats,
  2582. sizeof(struct macstat), OBJADDR_SHM_SEL);
  2583. #ifdef DEBUG
  2584. /* check for rx fifo 0 overflow */
  2585. delta = (u16) (wlc->core->macstat_snapshot->rxf0ovfl - rxf0ovfl);
  2586. if (delta)
  2587. brcms_err(wlc->hw->d11core, "wl%d: %u rx fifo 0 overflows!\n",
  2588. wlc->pub->unit, delta);
  2589. /* check for tx fifo underflows */
  2590. for (i = 0; i < NFIFO; i++) {
  2591. delta =
  2592. (u16) (wlc->core->macstat_snapshot->txfunfl[i] -
  2593. txfunfl[i]);
  2594. if (delta)
  2595. brcms_err(wlc->hw->d11core,
  2596. "wl%d: %u tx fifo %d underflows!\n",
  2597. wlc->pub->unit, delta, i);
  2598. }
  2599. #endif /* DEBUG */
  2600. /* merge counters from dma module */
  2601. for (i = 0; i < NFIFO; i++) {
  2602. if (wlc->hw->di[i])
  2603. dma_counterreset(wlc->hw->di[i]);
  2604. }
  2605. }
  2606. static void brcms_b_reset(struct brcms_hardware *wlc_hw)
  2607. {
  2608. /* reset the core */
  2609. if (!brcms_deviceremoved(wlc_hw->wlc))
  2610. brcms_b_corereset(wlc_hw, BRCMS_USE_COREFLAGS);
  2611. /* purge the dma rings */
  2612. brcms_c_flushqueues(wlc_hw->wlc);
  2613. }
  2614. void brcms_c_reset(struct brcms_c_info *wlc)
  2615. {
  2616. brcms_dbg_info(wlc->hw->d11core, "wl%d\n", wlc->pub->unit);
  2617. /* slurp up hw mac counters before core reset */
  2618. brcms_c_statsupd(wlc);
  2619. /* reset our snapshot of macstat counters */
  2620. memset((char *)wlc->core->macstat_snapshot, 0,
  2621. sizeof(struct macstat));
  2622. brcms_b_reset(wlc->hw);
  2623. }
  2624. void brcms_c_init_scb(struct scb *scb)
  2625. {
  2626. int i;
  2627. memset(scb, 0, sizeof(struct scb));
  2628. scb->flags = SCB_WMECAP | SCB_HTCAP;
  2629. for (i = 0; i < NUMPRIO; i++) {
  2630. scb->seqnum[i] = 0;
  2631. scb->seqctl[i] = 0xFFFF;
  2632. }
  2633. scb->seqctl_nonqos = 0xFFFF;
  2634. scb->magic = SCB_MAGIC;
  2635. }
  2636. /* d11 core init
  2637. * reset PSM
  2638. * download ucode/PCM
  2639. * let ucode run to suspended
  2640. * download ucode inits
  2641. * config other core registers
  2642. * init dma
  2643. */
  2644. static void brcms_b_coreinit(struct brcms_c_info *wlc)
  2645. {
  2646. struct brcms_hardware *wlc_hw = wlc->hw;
  2647. struct bcma_device *core = wlc_hw->d11core;
  2648. u32 sflags;
  2649. u32 bcnint_us;
  2650. uint i = 0;
  2651. bool fifosz_fixup = false;
  2652. int err = 0;
  2653. u16 buf[NFIFO];
  2654. struct brcms_ucode *ucode = &wlc_hw->wlc->wl->ucode;
  2655. brcms_dbg_info(core, "wl%d: core init\n", wlc_hw->unit);
  2656. /* reset PSM */
  2657. brcms_b_mctrl(wlc_hw, ~0, (MCTL_IHR_EN | MCTL_PSM_JMP_0 | MCTL_WAKE));
  2658. brcms_ucode_download(wlc_hw);
  2659. /*
  2660. * FIFOSZ fixup. driver wants to controls the fifo allocation.
  2661. */
  2662. fifosz_fixup = true;
  2663. /* let the PSM run to the suspended state, set mode to BSS STA */
  2664. bcma_write32(core, D11REGOFFS(macintstatus), -1);
  2665. brcms_b_mctrl(wlc_hw, ~0,
  2666. (MCTL_IHR_EN | MCTL_INFRA | MCTL_PSM_RUN | MCTL_WAKE));
  2667. /* wait for ucode to self-suspend after auto-init */
  2668. SPINWAIT(((bcma_read32(core, D11REGOFFS(macintstatus)) &
  2669. MI_MACSSPNDD) == 0), 1000 * 1000);
  2670. if ((bcma_read32(core, D11REGOFFS(macintstatus)) & MI_MACSSPNDD) == 0)
  2671. brcms_err(core, "wl%d: wlc_coreinit: ucode did not self-"
  2672. "suspend!\n", wlc_hw->unit);
  2673. brcms_c_gpio_init(wlc);
  2674. sflags = bcma_aread32(core, BCMA_IOST);
  2675. if (D11REV_IS(wlc_hw->corerev, 23)) {
  2676. if (BRCMS_ISNPHY(wlc_hw->band))
  2677. brcms_c_write_inits(wlc_hw, ucode->d11n0initvals16);
  2678. else
  2679. brcms_err(core, "%s: wl%d: unsupported phy in corerev"
  2680. " %d\n", __func__, wlc_hw->unit,
  2681. wlc_hw->corerev);
  2682. } else if (D11REV_IS(wlc_hw->corerev, 24)) {
  2683. if (BRCMS_ISLCNPHY(wlc_hw->band))
  2684. brcms_c_write_inits(wlc_hw, ucode->d11lcn0initvals24);
  2685. else
  2686. brcms_err(core, "%s: wl%d: unsupported phy in corerev"
  2687. " %d\n", __func__, wlc_hw->unit,
  2688. wlc_hw->corerev);
  2689. } else {
  2690. brcms_err(core, "%s: wl%d: unsupported corerev %d\n",
  2691. __func__, wlc_hw->unit, wlc_hw->corerev);
  2692. }
  2693. /* For old ucode, txfifo sizes needs to be modified(increased) */
  2694. if (fifosz_fixup)
  2695. brcms_b_corerev_fifofixup(wlc_hw);
  2696. /* check txfifo allocations match between ucode and driver */
  2697. buf[TX_AC_BE_FIFO] = brcms_b_read_shm(wlc_hw, M_FIFOSIZE0);
  2698. if (buf[TX_AC_BE_FIFO] != wlc_hw->xmtfifo_sz[TX_AC_BE_FIFO]) {
  2699. i = TX_AC_BE_FIFO;
  2700. err = -1;
  2701. }
  2702. buf[TX_AC_VI_FIFO] = brcms_b_read_shm(wlc_hw, M_FIFOSIZE1);
  2703. if (buf[TX_AC_VI_FIFO] != wlc_hw->xmtfifo_sz[TX_AC_VI_FIFO]) {
  2704. i = TX_AC_VI_FIFO;
  2705. err = -1;
  2706. }
  2707. buf[TX_AC_BK_FIFO] = brcms_b_read_shm(wlc_hw, M_FIFOSIZE2);
  2708. buf[TX_AC_VO_FIFO] = (buf[TX_AC_BK_FIFO] >> 8) & 0xff;
  2709. buf[TX_AC_BK_FIFO] &= 0xff;
  2710. if (buf[TX_AC_BK_FIFO] != wlc_hw->xmtfifo_sz[TX_AC_BK_FIFO]) {
  2711. i = TX_AC_BK_FIFO;
  2712. err = -1;
  2713. }
  2714. if (buf[TX_AC_VO_FIFO] != wlc_hw->xmtfifo_sz[TX_AC_VO_FIFO]) {
  2715. i = TX_AC_VO_FIFO;
  2716. err = -1;
  2717. }
  2718. buf[TX_BCMC_FIFO] = brcms_b_read_shm(wlc_hw, M_FIFOSIZE3);
  2719. buf[TX_ATIM_FIFO] = (buf[TX_BCMC_FIFO] >> 8) & 0xff;
  2720. buf[TX_BCMC_FIFO] &= 0xff;
  2721. if (buf[TX_BCMC_FIFO] != wlc_hw->xmtfifo_sz[TX_BCMC_FIFO]) {
  2722. i = TX_BCMC_FIFO;
  2723. err = -1;
  2724. }
  2725. if (buf[TX_ATIM_FIFO] != wlc_hw->xmtfifo_sz[TX_ATIM_FIFO]) {
  2726. i = TX_ATIM_FIFO;
  2727. err = -1;
  2728. }
  2729. if (err != 0)
  2730. brcms_err(core, "wlc_coreinit: txfifo mismatch: ucode size %d"
  2731. " driver size %d index %d\n", buf[i],
  2732. wlc_hw->xmtfifo_sz[i], i);
  2733. /* make sure we can still talk to the mac */
  2734. WARN_ON(bcma_read32(core, D11REGOFFS(maccontrol)) == 0xffffffff);
  2735. /* band-specific inits done by wlc_bsinit() */
  2736. /* Set up frame burst size and antenna swap threshold init values */
  2737. brcms_b_write_shm(wlc_hw, M_MBURST_SIZE, MAXTXFRAMEBURST);
  2738. brcms_b_write_shm(wlc_hw, M_MAX_ANTCNT, ANTCNT);
  2739. /* enable one rx interrupt per received frame */
  2740. bcma_write32(core, D11REGOFFS(intrcvlazy[0]), (1 << IRL_FC_SHIFT));
  2741. /* set the station mode (BSS STA) */
  2742. brcms_b_mctrl(wlc_hw,
  2743. (MCTL_INFRA | MCTL_DISCARD_PMQ | MCTL_AP),
  2744. (MCTL_INFRA | MCTL_DISCARD_PMQ));
  2745. /* set up Beacon interval */
  2746. bcnint_us = 0x8000 << 10;
  2747. bcma_write32(core, D11REGOFFS(tsf_cfprep),
  2748. (bcnint_us << CFPREP_CBI_SHIFT));
  2749. bcma_write32(core, D11REGOFFS(tsf_cfpstart), bcnint_us);
  2750. bcma_write32(core, D11REGOFFS(macintstatus), MI_GP1);
  2751. /* write interrupt mask */
  2752. bcma_write32(core, D11REGOFFS(intctrlregs[RX_FIFO].intmask),
  2753. DEF_RXINTMASK);
  2754. /* allow the MAC to control the PHY clock (dynamic on/off) */
  2755. brcms_b_macphyclk_set(wlc_hw, ON);
  2756. /* program dynamic clock control fast powerup delay register */
  2757. wlc->fastpwrup_dly = ai_clkctl_fast_pwrup_delay(wlc_hw->sih);
  2758. bcma_write16(core, D11REGOFFS(scc_fastpwrup_dly), wlc->fastpwrup_dly);
  2759. /* tell the ucode the corerev */
  2760. brcms_b_write_shm(wlc_hw, M_MACHW_VER, (u16) wlc_hw->corerev);
  2761. /* tell the ucode MAC capabilities */
  2762. brcms_b_write_shm(wlc_hw, M_MACHW_CAP_L,
  2763. (u16) (wlc_hw->machwcap & 0xffff));
  2764. brcms_b_write_shm(wlc_hw, M_MACHW_CAP_H,
  2765. (u16) ((wlc_hw->
  2766. machwcap >> 16) & 0xffff));
  2767. /* write retry limits to SCR, this done after PSM init */
  2768. bcma_write32(core, D11REGOFFS(objaddr),
  2769. OBJADDR_SCR_SEL | S_DOT11_SRC_LMT);
  2770. (void)bcma_read32(core, D11REGOFFS(objaddr));
  2771. bcma_write32(core, D11REGOFFS(objdata), wlc_hw->SRL);
  2772. bcma_write32(core, D11REGOFFS(objaddr),
  2773. OBJADDR_SCR_SEL | S_DOT11_LRC_LMT);
  2774. (void)bcma_read32(core, D11REGOFFS(objaddr));
  2775. bcma_write32(core, D11REGOFFS(objdata), wlc_hw->LRL);
  2776. /* write rate fallback retry limits */
  2777. brcms_b_write_shm(wlc_hw, M_SFRMTXCNTFBRTHSD, wlc_hw->SFBL);
  2778. brcms_b_write_shm(wlc_hw, M_LFRMTXCNTFBRTHSD, wlc_hw->LFBL);
  2779. bcma_mask16(core, D11REGOFFS(ifs_ctl), 0x0FFF);
  2780. bcma_write16(core, D11REGOFFS(ifs_aifsn), EDCF_AIFSN_MIN);
  2781. /* init the tx dma engines */
  2782. for (i = 0; i < NFIFO; i++) {
  2783. if (wlc_hw->di[i])
  2784. dma_txinit(wlc_hw->di[i]);
  2785. }
  2786. /* init the rx dma engine(s) and post receive buffers */
  2787. dma_rxinit(wlc_hw->di[RX_FIFO]);
  2788. dma_rxfill(wlc_hw->di[RX_FIFO]);
  2789. }
  2790. void
  2791. static brcms_b_init(struct brcms_hardware *wlc_hw, u16 chanspec) {
  2792. u32 macintmask;
  2793. bool fastclk;
  2794. struct brcms_c_info *wlc = wlc_hw->wlc;
  2795. /* request FAST clock if not on */
  2796. fastclk = wlc_hw->forcefastclk;
  2797. if (!fastclk)
  2798. brcms_b_clkctl_clk(wlc_hw, BCMA_CLKMODE_FAST);
  2799. /* disable interrupts */
  2800. macintmask = brcms_intrsoff(wlc->wl);
  2801. /* set up the specified band and chanspec */
  2802. brcms_c_setxband(wlc_hw, chspec_bandunit(chanspec));
  2803. wlc_phy_chanspec_radio_set(wlc_hw->band->pi, chanspec);
  2804. /* do one-time phy inits and calibration */
  2805. wlc_phy_cal_init(wlc_hw->band->pi);
  2806. /* core-specific initialization */
  2807. brcms_b_coreinit(wlc);
  2808. /* band-specific inits */
  2809. brcms_b_bsinit(wlc, chanspec);
  2810. /* restore macintmask */
  2811. brcms_intrsrestore(wlc->wl, macintmask);
  2812. /* seed wake_override with BRCMS_WAKE_OVERRIDE_MACSUSPEND since the mac
  2813. * is suspended and brcms_c_enable_mac() will clear this override bit.
  2814. */
  2815. mboolset(wlc_hw->wake_override, BRCMS_WAKE_OVERRIDE_MACSUSPEND);
  2816. /*
  2817. * initialize mac_suspend_depth to 1 to match ucode
  2818. * initial suspended state
  2819. */
  2820. wlc_hw->mac_suspend_depth = 1;
  2821. /* restore the clk */
  2822. if (!fastclk)
  2823. brcms_b_clkctl_clk(wlc_hw, BCMA_CLKMODE_DYNAMIC);
  2824. }
  2825. static void brcms_c_set_phy_chanspec(struct brcms_c_info *wlc,
  2826. u16 chanspec)
  2827. {
  2828. /* Save our copy of the chanspec */
  2829. wlc->chanspec = chanspec;
  2830. /* Set the chanspec and power limits for this locale */
  2831. brcms_c_channel_set_chanspec(wlc->cmi, chanspec, BRCMS_TXPWR_MAX);
  2832. if (wlc->stf->ss_algosel_auto)
  2833. brcms_c_stf_ss_algo_channel_get(wlc, &wlc->stf->ss_algo_channel,
  2834. chanspec);
  2835. brcms_c_stf_ss_update(wlc, wlc->band);
  2836. }
  2837. static void
  2838. brcms_default_rateset(struct brcms_c_info *wlc, struct brcms_c_rateset *rs)
  2839. {
  2840. brcms_c_rateset_default(rs, NULL, wlc->band->phytype,
  2841. wlc->band->bandtype, false, BRCMS_RATE_MASK_FULL,
  2842. (bool) (wlc->pub->_n_enab & SUPPORT_11N),
  2843. brcms_chspec_bw(wlc->default_bss->chanspec),
  2844. wlc->stf->txstreams);
  2845. }
  2846. /* derive wlc->band->basic_rate[] table from 'rateset' */
  2847. static void brcms_c_rate_lookup_init(struct brcms_c_info *wlc,
  2848. struct brcms_c_rateset *rateset)
  2849. {
  2850. u8 rate;
  2851. u8 mandatory;
  2852. u8 cck_basic = 0;
  2853. u8 ofdm_basic = 0;
  2854. u8 *br = wlc->band->basic_rate;
  2855. uint i;
  2856. /* incoming rates are in 500kbps units as in 802.11 Supported Rates */
  2857. memset(br, 0, BRCM_MAXRATE + 1);
  2858. /* For each basic rate in the rates list, make an entry in the
  2859. * best basic lookup.
  2860. */
  2861. for (i = 0; i < rateset->count; i++) {
  2862. /* only make an entry for a basic rate */
  2863. if (!(rateset->rates[i] & BRCMS_RATE_FLAG))
  2864. continue;
  2865. /* mask off basic bit */
  2866. rate = (rateset->rates[i] & BRCMS_RATE_MASK);
  2867. if (rate > BRCM_MAXRATE) {
  2868. brcms_err(wlc->hw->d11core, "brcms_c_rate_lookup_init: "
  2869. "invalid rate 0x%X in rate set\n",
  2870. rateset->rates[i]);
  2871. continue;
  2872. }
  2873. br[rate] = rate;
  2874. }
  2875. /* The rate lookup table now has non-zero entries for each
  2876. * basic rate, equal to the basic rate: br[basicN] = basicN
  2877. *
  2878. * To look up the best basic rate corresponding to any
  2879. * particular rate, code can use the basic_rate table
  2880. * like this
  2881. *
  2882. * basic_rate = wlc->band->basic_rate[tx_rate]
  2883. *
  2884. * Make sure there is a best basic rate entry for
  2885. * every rate by walking up the table from low rates
  2886. * to high, filling in holes in the lookup table
  2887. */
  2888. for (i = 0; i < wlc->band->hw_rateset.count; i++) {
  2889. rate = wlc->band->hw_rateset.rates[i];
  2890. if (br[rate] != 0) {
  2891. /* This rate is a basic rate.
  2892. * Keep track of the best basic rate so far by
  2893. * modulation type.
  2894. */
  2895. if (is_ofdm_rate(rate))
  2896. ofdm_basic = rate;
  2897. else
  2898. cck_basic = rate;
  2899. continue;
  2900. }
  2901. /* This rate is not a basic rate so figure out the
  2902. * best basic rate less than this rate and fill in
  2903. * the hole in the table
  2904. */
  2905. br[rate] = is_ofdm_rate(rate) ? ofdm_basic : cck_basic;
  2906. if (br[rate] != 0)
  2907. continue;
  2908. if (is_ofdm_rate(rate)) {
  2909. /*
  2910. * In 11g and 11a, the OFDM mandatory rates
  2911. * are 6, 12, and 24 Mbps
  2912. */
  2913. if (rate >= BRCM_RATE_24M)
  2914. mandatory = BRCM_RATE_24M;
  2915. else if (rate >= BRCM_RATE_12M)
  2916. mandatory = BRCM_RATE_12M;
  2917. else
  2918. mandatory = BRCM_RATE_6M;
  2919. } else {
  2920. /* In 11b, all CCK rates are mandatory 1 - 11 Mbps */
  2921. mandatory = rate;
  2922. }
  2923. br[rate] = mandatory;
  2924. }
  2925. }
  2926. static void brcms_c_bandinit_ordered(struct brcms_c_info *wlc,
  2927. u16 chanspec)
  2928. {
  2929. struct brcms_c_rateset default_rateset;
  2930. uint parkband;
  2931. uint i, band_order[2];
  2932. /*
  2933. * We might have been bandlocked during down and the chip
  2934. * power-cycled (hibernate). Figure out the right band to park on
  2935. */
  2936. if (wlc->bandlocked || wlc->pub->_nbands == 1) {
  2937. /* updated in brcms_c_bandlock() */
  2938. parkband = wlc->band->bandunit;
  2939. band_order[0] = band_order[1] = parkband;
  2940. } else {
  2941. /* park on the band of the specified chanspec */
  2942. parkband = chspec_bandunit(chanspec);
  2943. /* order so that parkband initialize last */
  2944. band_order[0] = parkband ^ 1;
  2945. band_order[1] = parkband;
  2946. }
  2947. /* make each band operational, software state init */
  2948. for (i = 0; i < wlc->pub->_nbands; i++) {
  2949. uint j = band_order[i];
  2950. wlc->band = wlc->bandstate[j];
  2951. brcms_default_rateset(wlc, &default_rateset);
  2952. /* fill in hw_rate */
  2953. brcms_c_rateset_filter(&default_rateset, &wlc->band->hw_rateset,
  2954. false, BRCMS_RATES_CCK_OFDM, BRCMS_RATE_MASK,
  2955. (bool) (wlc->pub->_n_enab & SUPPORT_11N));
  2956. /* init basic rate lookup */
  2957. brcms_c_rate_lookup_init(wlc, &default_rateset);
  2958. }
  2959. /* sync up phy/radio chanspec */
  2960. brcms_c_set_phy_chanspec(wlc, chanspec);
  2961. }
  2962. /*
  2963. * Set or clear filtering related maccontrol bits based on
  2964. * specified filter flags
  2965. */
  2966. void brcms_c_mac_promisc(struct brcms_c_info *wlc, uint filter_flags)
  2967. {
  2968. u32 promisc_bits = 0;
  2969. wlc->filter_flags = filter_flags;
  2970. if (filter_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS))
  2971. promisc_bits |= MCTL_PROMISC;
  2972. if (filter_flags & FIF_BCN_PRBRESP_PROMISC)
  2973. promisc_bits |= MCTL_BCNS_PROMISC;
  2974. if (filter_flags & FIF_FCSFAIL)
  2975. promisc_bits |= MCTL_KEEPBADFCS;
  2976. if (filter_flags & (FIF_CONTROL | FIF_PSPOLL))
  2977. promisc_bits |= MCTL_KEEPCONTROL;
  2978. brcms_b_mctrl(wlc->hw,
  2979. MCTL_PROMISC | MCTL_BCNS_PROMISC |
  2980. MCTL_KEEPCONTROL | MCTL_KEEPBADFCS,
  2981. promisc_bits);
  2982. }
  2983. /*
  2984. * ucode, hwmac update
  2985. * Channel dependent updates for ucode and hw
  2986. */
  2987. static void brcms_c_ucode_mac_upd(struct brcms_c_info *wlc)
  2988. {
  2989. /* enable or disable any active IBSSs depending on whether or not
  2990. * we are on the home channel
  2991. */
  2992. if (wlc->home_chanspec == wlc_phy_chanspec_get(wlc->band->pi)) {
  2993. if (wlc->pub->associated) {
  2994. /*
  2995. * BMAC_NOTE: This is something that should be fixed
  2996. * in ucode inits. I think that the ucode inits set
  2997. * up the bcn templates and shm values with a bogus
  2998. * beacon. This should not be done in the inits. If
  2999. * ucode needs to set up a beacon for testing, the
  3000. * test routines should write it down, not expect the
  3001. * inits to populate a bogus beacon.
  3002. */
  3003. if (BRCMS_PHY_11N_CAP(wlc->band))
  3004. brcms_b_write_shm(wlc->hw,
  3005. M_BCN_TXTSF_OFFSET, 0);
  3006. }
  3007. } else {
  3008. /* disable an active IBSS if we are not on the home channel */
  3009. }
  3010. }
  3011. static void brcms_c_write_rate_shm(struct brcms_c_info *wlc, u8 rate,
  3012. u8 basic_rate)
  3013. {
  3014. u8 phy_rate, index;
  3015. u8 basic_phy_rate, basic_index;
  3016. u16 dir_table, basic_table;
  3017. u16 basic_ptr;
  3018. /* Shared memory address for the table we are reading */
  3019. dir_table = is_ofdm_rate(basic_rate) ? M_RT_DIRMAP_A : M_RT_DIRMAP_B;
  3020. /* Shared memory address for the table we are writing */
  3021. basic_table = is_ofdm_rate(rate) ? M_RT_BBRSMAP_A : M_RT_BBRSMAP_B;
  3022. /*
  3023. * for a given rate, the LS-nibble of the PLCP SIGNAL field is
  3024. * the index into the rate table.
  3025. */
  3026. phy_rate = rate_info[rate] & BRCMS_RATE_MASK;
  3027. basic_phy_rate = rate_info[basic_rate] & BRCMS_RATE_MASK;
  3028. index = phy_rate & 0xf;
  3029. basic_index = basic_phy_rate & 0xf;
  3030. /* Find the SHM pointer to the ACK rate entry by looking in the
  3031. * Direct-map Table
  3032. */
  3033. basic_ptr = brcms_b_read_shm(wlc->hw, (dir_table + basic_index * 2));
  3034. /* Update the SHM BSS-basic-rate-set mapping table with the pointer
  3035. * to the correct basic rate for the given incoming rate
  3036. */
  3037. brcms_b_write_shm(wlc->hw, (basic_table + index * 2), basic_ptr);
  3038. }
  3039. static const struct brcms_c_rateset *
  3040. brcms_c_rateset_get_hwrs(struct brcms_c_info *wlc)
  3041. {
  3042. const struct brcms_c_rateset *rs_dflt;
  3043. if (BRCMS_PHY_11N_CAP(wlc->band)) {
  3044. if (wlc->band->bandtype == BRCM_BAND_5G)
  3045. rs_dflt = &ofdm_mimo_rates;
  3046. else
  3047. rs_dflt = &cck_ofdm_mimo_rates;
  3048. } else if (wlc->band->gmode)
  3049. rs_dflt = &cck_ofdm_rates;
  3050. else
  3051. rs_dflt = &cck_rates;
  3052. return rs_dflt;
  3053. }
  3054. static void brcms_c_set_ratetable(struct brcms_c_info *wlc)
  3055. {
  3056. const struct brcms_c_rateset *rs_dflt;
  3057. struct brcms_c_rateset rs;
  3058. u8 rate, basic_rate;
  3059. uint i;
  3060. rs_dflt = brcms_c_rateset_get_hwrs(wlc);
  3061. brcms_c_rateset_copy(rs_dflt, &rs);
  3062. brcms_c_rateset_mcs_upd(&rs, wlc->stf->txstreams);
  3063. /* walk the phy rate table and update SHM basic rate lookup table */
  3064. for (i = 0; i < rs.count; i++) {
  3065. rate = rs.rates[i] & BRCMS_RATE_MASK;
  3066. /* for a given rate brcms_basic_rate returns the rate at
  3067. * which a response ACK/CTS should be sent.
  3068. */
  3069. basic_rate = brcms_basic_rate(wlc, rate);
  3070. if (basic_rate == 0)
  3071. /* This should only happen if we are using a
  3072. * restricted rateset.
  3073. */
  3074. basic_rate = rs.rates[0] & BRCMS_RATE_MASK;
  3075. brcms_c_write_rate_shm(wlc, rate, basic_rate);
  3076. }
  3077. }
  3078. /* band-specific init */
  3079. static void brcms_c_bsinit(struct brcms_c_info *wlc)
  3080. {
  3081. brcms_dbg_info(wlc->hw->d11core, "wl%d: bandunit %d\n",
  3082. wlc->pub->unit, wlc->band->bandunit);
  3083. /* write ucode ACK/CTS rate table */
  3084. brcms_c_set_ratetable(wlc);
  3085. /* update some band specific mac configuration */
  3086. brcms_c_ucode_mac_upd(wlc);
  3087. /* init antenna selection */
  3088. brcms_c_antsel_init(wlc->asi);
  3089. }
  3090. /* formula: IDLE_BUSY_RATIO_X_16 = (100-duty_cycle)/duty_cycle*16 */
  3091. static int
  3092. brcms_c_duty_cycle_set(struct brcms_c_info *wlc, int duty_cycle, bool isOFDM,
  3093. bool writeToShm)
  3094. {
  3095. int idle_busy_ratio_x_16 = 0;
  3096. uint offset =
  3097. isOFDM ? M_TX_IDLE_BUSY_RATIO_X_16_OFDM :
  3098. M_TX_IDLE_BUSY_RATIO_X_16_CCK;
  3099. if (duty_cycle > 100 || duty_cycle < 0) {
  3100. brcms_err(wlc->hw->d11core,
  3101. "wl%d: duty cycle value off limit\n",
  3102. wlc->pub->unit);
  3103. return -EINVAL;
  3104. }
  3105. if (duty_cycle)
  3106. idle_busy_ratio_x_16 = (100 - duty_cycle) * 16 / duty_cycle;
  3107. /* Only write to shared memory when wl is up */
  3108. if (writeToShm)
  3109. brcms_b_write_shm(wlc->hw, offset, (u16) idle_busy_ratio_x_16);
  3110. if (isOFDM)
  3111. wlc->tx_duty_cycle_ofdm = (u16) duty_cycle;
  3112. else
  3113. wlc->tx_duty_cycle_cck = (u16) duty_cycle;
  3114. return 0;
  3115. }
  3116. /* push sw hps and wake state through hardware */
  3117. static void brcms_c_set_ps_ctrl(struct brcms_c_info *wlc)
  3118. {
  3119. u32 v1, v2;
  3120. bool hps;
  3121. bool awake_before;
  3122. hps = brcms_c_ps_allowed(wlc);
  3123. brcms_dbg_mac80211(wlc->hw->d11core, "wl%d: hps %d\n", wlc->pub->unit,
  3124. hps);
  3125. v1 = bcma_read32(wlc->hw->d11core, D11REGOFFS(maccontrol));
  3126. v2 = MCTL_WAKE;
  3127. if (hps)
  3128. v2 |= MCTL_HPS;
  3129. brcms_b_mctrl(wlc->hw, MCTL_WAKE | MCTL_HPS, v2);
  3130. awake_before = ((v1 & MCTL_WAKE) || ((v1 & MCTL_HPS) == 0));
  3131. if (!awake_before)
  3132. brcms_b_wait_for_wake(wlc->hw);
  3133. }
  3134. /*
  3135. * Write this BSS config's MAC address to core.
  3136. * Updates RXE match engine.
  3137. */
  3138. static int brcms_c_set_mac(struct brcms_bss_cfg *bsscfg)
  3139. {
  3140. int err = 0;
  3141. struct brcms_c_info *wlc = bsscfg->wlc;
  3142. /* enter the MAC addr into the RXE match registers */
  3143. brcms_c_set_addrmatch(wlc, RCM_MAC_OFFSET, bsscfg->cur_etheraddr);
  3144. brcms_c_ampdu_macaddr_upd(wlc);
  3145. return err;
  3146. }
  3147. /* Write the BSS config's BSSID address to core (set_bssid in d11procs.tcl).
  3148. * Updates RXE match engine.
  3149. */
  3150. static void brcms_c_set_bssid(struct brcms_bss_cfg *bsscfg)
  3151. {
  3152. /* we need to update BSSID in RXE match registers */
  3153. brcms_c_set_addrmatch(bsscfg->wlc, RCM_BSSID_OFFSET, bsscfg->BSSID);
  3154. }
  3155. static void brcms_b_set_shortslot(struct brcms_hardware *wlc_hw, bool shortslot)
  3156. {
  3157. wlc_hw->shortslot = shortslot;
  3158. if (wlc_hw->band->bandtype == BRCM_BAND_2G && wlc_hw->up) {
  3159. brcms_c_suspend_mac_and_wait(wlc_hw->wlc);
  3160. brcms_b_update_slot_timing(wlc_hw, shortslot);
  3161. brcms_c_enable_mac(wlc_hw->wlc);
  3162. }
  3163. }
  3164. /*
  3165. * Suspend the the MAC and update the slot timing
  3166. * for standard 11b/g (20us slots) or shortslot 11g (9us slots).
  3167. */
  3168. static void brcms_c_switch_shortslot(struct brcms_c_info *wlc, bool shortslot)
  3169. {
  3170. /* use the override if it is set */
  3171. if (wlc->shortslot_override != BRCMS_SHORTSLOT_AUTO)
  3172. shortslot = (wlc->shortslot_override == BRCMS_SHORTSLOT_ON);
  3173. if (wlc->shortslot == shortslot)
  3174. return;
  3175. wlc->shortslot = shortslot;
  3176. brcms_b_set_shortslot(wlc->hw, shortslot);
  3177. }
  3178. static void brcms_c_set_home_chanspec(struct brcms_c_info *wlc, u16 chanspec)
  3179. {
  3180. if (wlc->home_chanspec != chanspec) {
  3181. wlc->home_chanspec = chanspec;
  3182. if (wlc->bsscfg->associated)
  3183. wlc->bsscfg->current_bss->chanspec = chanspec;
  3184. }
  3185. }
  3186. void
  3187. brcms_b_set_chanspec(struct brcms_hardware *wlc_hw, u16 chanspec,
  3188. bool mute_tx, struct txpwr_limits *txpwr)
  3189. {
  3190. uint bandunit;
  3191. brcms_dbg_mac80211(wlc_hw->d11core, "wl%d: 0x%x\n", wlc_hw->unit,
  3192. chanspec);
  3193. wlc_hw->chanspec = chanspec;
  3194. /* Switch bands if necessary */
  3195. if (wlc_hw->_nbands > 1) {
  3196. bandunit = chspec_bandunit(chanspec);
  3197. if (wlc_hw->band->bandunit != bandunit) {
  3198. /* brcms_b_setband disables other bandunit,
  3199. * use light band switch if not up yet
  3200. */
  3201. if (wlc_hw->up) {
  3202. wlc_phy_chanspec_radio_set(wlc_hw->
  3203. bandstate[bandunit]->
  3204. pi, chanspec);
  3205. brcms_b_setband(wlc_hw, bandunit, chanspec);
  3206. } else {
  3207. brcms_c_setxband(wlc_hw, bandunit);
  3208. }
  3209. }
  3210. }
  3211. wlc_phy_initcal_enable(wlc_hw->band->pi, !mute_tx);
  3212. if (!wlc_hw->up) {
  3213. if (wlc_hw->clk)
  3214. wlc_phy_txpower_limit_set(wlc_hw->band->pi, txpwr,
  3215. chanspec);
  3216. wlc_phy_chanspec_radio_set(wlc_hw->band->pi, chanspec);
  3217. } else {
  3218. wlc_phy_chanspec_set(wlc_hw->band->pi, chanspec);
  3219. wlc_phy_txpower_limit_set(wlc_hw->band->pi, txpwr, chanspec);
  3220. /* Update muting of the channel */
  3221. brcms_b_mute(wlc_hw, mute_tx);
  3222. }
  3223. }
  3224. /* switch to and initialize new band */
  3225. static void brcms_c_setband(struct brcms_c_info *wlc,
  3226. uint bandunit)
  3227. {
  3228. wlc->band = wlc->bandstate[bandunit];
  3229. if (!wlc->pub->up)
  3230. return;
  3231. /* wait for at least one beacon before entering sleeping state */
  3232. brcms_c_set_ps_ctrl(wlc);
  3233. /* band-specific initializations */
  3234. brcms_c_bsinit(wlc);
  3235. }
  3236. static void brcms_c_set_chanspec(struct brcms_c_info *wlc, u16 chanspec)
  3237. {
  3238. uint bandunit;
  3239. bool switchband = false;
  3240. u16 old_chanspec = wlc->chanspec;
  3241. if (!brcms_c_valid_chanspec_db(wlc->cmi, chanspec)) {
  3242. brcms_err(wlc->hw->d11core, "wl%d: %s: Bad channel %d\n",
  3243. wlc->pub->unit, __func__, CHSPEC_CHANNEL(chanspec));
  3244. return;
  3245. }
  3246. /* Switch bands if necessary */
  3247. if (wlc->pub->_nbands > 1) {
  3248. bandunit = chspec_bandunit(chanspec);
  3249. if (wlc->band->bandunit != bandunit || wlc->bandinit_pending) {
  3250. switchband = true;
  3251. if (wlc->bandlocked) {
  3252. brcms_err(wlc->hw->d11core,
  3253. "wl%d: %s: chspec %d band is locked!\n",
  3254. wlc->pub->unit, __func__,
  3255. CHSPEC_CHANNEL(chanspec));
  3256. return;
  3257. }
  3258. /*
  3259. * should the setband call come after the
  3260. * brcms_b_chanspec() ? if the setband updates
  3261. * (brcms_c_bsinit) use low level calls to inspect and
  3262. * set state, the state inspected may be from the wrong
  3263. * band, or the following brcms_b_set_chanspec() may
  3264. * undo the work.
  3265. */
  3266. brcms_c_setband(wlc, bandunit);
  3267. }
  3268. }
  3269. /* sync up phy/radio chanspec */
  3270. brcms_c_set_phy_chanspec(wlc, chanspec);
  3271. /* init antenna selection */
  3272. if (brcms_chspec_bw(old_chanspec) != brcms_chspec_bw(chanspec)) {
  3273. brcms_c_antsel_init(wlc->asi);
  3274. /* Fix the hardware rateset based on bw.
  3275. * Mainly add MCS32 for 40Mhz, remove MCS 32 for 20Mhz
  3276. */
  3277. brcms_c_rateset_bw_mcs_filter(&wlc->band->hw_rateset,
  3278. wlc->band->mimo_cap_40 ? brcms_chspec_bw(chanspec) : 0);
  3279. }
  3280. /* update some mac configuration since chanspec changed */
  3281. brcms_c_ucode_mac_upd(wlc);
  3282. }
  3283. /*
  3284. * This function changes the phytxctl for beacon based on current
  3285. * beacon ratespec AND txant setting as per this table:
  3286. * ratespec CCK ant = wlc->stf->txant
  3287. * OFDM ant = 3
  3288. */
  3289. void brcms_c_beacon_phytxctl_txant_upd(struct brcms_c_info *wlc,
  3290. u32 bcn_rspec)
  3291. {
  3292. u16 phyctl;
  3293. u16 phytxant = wlc->stf->phytxant;
  3294. u16 mask = PHY_TXC_ANT_MASK;
  3295. /* for non-siso rates or default setting, use the available chains */
  3296. if (BRCMS_PHY_11N_CAP(wlc->band))
  3297. phytxant = brcms_c_stf_phytxchain_sel(wlc, bcn_rspec);
  3298. phyctl = brcms_b_read_shm(wlc->hw, M_BCN_PCTLWD);
  3299. phyctl = (phyctl & ~mask) | phytxant;
  3300. brcms_b_write_shm(wlc->hw, M_BCN_PCTLWD, phyctl);
  3301. }
  3302. /*
  3303. * centralized protection config change function to simplify debugging, no
  3304. * consistency checking this should be called only on changes to avoid overhead
  3305. * in periodic function
  3306. */
  3307. void brcms_c_protection_upd(struct brcms_c_info *wlc, uint idx, int val)
  3308. {
  3309. /*
  3310. * Cannot use brcms_dbg_* here because this function is called
  3311. * before wlc is sufficiently initialized.
  3312. */
  3313. BCMMSG(wlc->wiphy, "idx %d, val %d\n", idx, val);
  3314. switch (idx) {
  3315. case BRCMS_PROT_G_SPEC:
  3316. wlc->protection->_g = (bool) val;
  3317. break;
  3318. case BRCMS_PROT_G_OVR:
  3319. wlc->protection->g_override = (s8) val;
  3320. break;
  3321. case BRCMS_PROT_G_USER:
  3322. wlc->protection->gmode_user = (u8) val;
  3323. break;
  3324. case BRCMS_PROT_OVERLAP:
  3325. wlc->protection->overlap = (s8) val;
  3326. break;
  3327. case BRCMS_PROT_N_USER:
  3328. wlc->protection->nmode_user = (s8) val;
  3329. break;
  3330. case BRCMS_PROT_N_CFG:
  3331. wlc->protection->n_cfg = (s8) val;
  3332. break;
  3333. case BRCMS_PROT_N_CFG_OVR:
  3334. wlc->protection->n_cfg_override = (s8) val;
  3335. break;
  3336. case BRCMS_PROT_N_NONGF:
  3337. wlc->protection->nongf = (bool) val;
  3338. break;
  3339. case BRCMS_PROT_N_NONGF_OVR:
  3340. wlc->protection->nongf_override = (s8) val;
  3341. break;
  3342. case BRCMS_PROT_N_PAM_OVR:
  3343. wlc->protection->n_pam_override = (s8) val;
  3344. break;
  3345. case BRCMS_PROT_N_OBSS:
  3346. wlc->protection->n_obss = (bool) val;
  3347. break;
  3348. default:
  3349. break;
  3350. }
  3351. }
  3352. static void brcms_c_ht_update_sgi_rx(struct brcms_c_info *wlc, int val)
  3353. {
  3354. if (wlc->pub->up) {
  3355. brcms_c_update_beacon(wlc);
  3356. brcms_c_update_probe_resp(wlc, true);
  3357. }
  3358. }
  3359. static void brcms_c_ht_update_ldpc(struct brcms_c_info *wlc, s8 val)
  3360. {
  3361. wlc->stf->ldpc = val;
  3362. if (wlc->pub->up) {
  3363. brcms_c_update_beacon(wlc);
  3364. brcms_c_update_probe_resp(wlc, true);
  3365. wlc_phy_ldpc_override_set(wlc->band->pi, (val ? true : false));
  3366. }
  3367. }
  3368. void brcms_c_wme_setparams(struct brcms_c_info *wlc, u16 aci,
  3369. const struct ieee80211_tx_queue_params *params,
  3370. bool suspend)
  3371. {
  3372. int i;
  3373. struct shm_acparams acp_shm;
  3374. u16 *shm_entry;
  3375. /* Only apply params if the core is out of reset and has clocks */
  3376. if (!wlc->clk) {
  3377. brcms_err(wlc->hw->d11core, "wl%d: %s : no-clock\n",
  3378. wlc->pub->unit, __func__);
  3379. return;
  3380. }
  3381. memset((char *)&acp_shm, 0, sizeof(struct shm_acparams));
  3382. /* fill in shm ac params struct */
  3383. acp_shm.txop = params->txop;
  3384. /* convert from units of 32us to us for ucode */
  3385. wlc->edcf_txop[aci & 0x3] = acp_shm.txop =
  3386. EDCF_TXOP2USEC(acp_shm.txop);
  3387. acp_shm.aifs = (params->aifs & EDCF_AIFSN_MASK);
  3388. if (aci == IEEE80211_AC_VI && acp_shm.txop == 0
  3389. && acp_shm.aifs < EDCF_AIFSN_MAX)
  3390. acp_shm.aifs++;
  3391. if (acp_shm.aifs < EDCF_AIFSN_MIN
  3392. || acp_shm.aifs > EDCF_AIFSN_MAX) {
  3393. brcms_err(wlc->hw->d11core, "wl%d: edcf_setparams: bad "
  3394. "aifs %d\n", wlc->pub->unit, acp_shm.aifs);
  3395. } else {
  3396. acp_shm.cwmin = params->cw_min;
  3397. acp_shm.cwmax = params->cw_max;
  3398. acp_shm.cwcur = acp_shm.cwmin;
  3399. acp_shm.bslots =
  3400. bcma_read16(wlc->hw->d11core, D11REGOFFS(tsf_random)) &
  3401. acp_shm.cwcur;
  3402. acp_shm.reggap = acp_shm.bslots + acp_shm.aifs;
  3403. /* Indicate the new params to the ucode */
  3404. acp_shm.status = brcms_b_read_shm(wlc->hw, (M_EDCF_QINFO +
  3405. wme_ac2fifo[aci] *
  3406. M_EDCF_QLEN +
  3407. M_EDCF_STATUS_OFF));
  3408. acp_shm.status |= WME_STATUS_NEWAC;
  3409. /* Fill in shm acparam table */
  3410. shm_entry = (u16 *) &acp_shm;
  3411. for (i = 0; i < (int)sizeof(struct shm_acparams); i += 2)
  3412. brcms_b_write_shm(wlc->hw,
  3413. M_EDCF_QINFO +
  3414. wme_ac2fifo[aci] * M_EDCF_QLEN + i,
  3415. *shm_entry++);
  3416. }
  3417. if (suspend) {
  3418. brcms_c_suspend_mac_and_wait(wlc);
  3419. brcms_c_enable_mac(wlc);
  3420. }
  3421. }
  3422. static void brcms_c_edcf_setparams(struct brcms_c_info *wlc, bool suspend)
  3423. {
  3424. u16 aci;
  3425. int i_ac;
  3426. struct ieee80211_tx_queue_params txq_pars;
  3427. static const struct edcf_acparam default_edcf_acparams[] = {
  3428. {EDCF_AC_BE_ACI_STA, EDCF_AC_BE_ECW_STA, EDCF_AC_BE_TXOP_STA},
  3429. {EDCF_AC_BK_ACI_STA, EDCF_AC_BK_ECW_STA, EDCF_AC_BK_TXOP_STA},
  3430. {EDCF_AC_VI_ACI_STA, EDCF_AC_VI_ECW_STA, EDCF_AC_VI_TXOP_STA},
  3431. {EDCF_AC_VO_ACI_STA, EDCF_AC_VO_ECW_STA, EDCF_AC_VO_TXOP_STA}
  3432. }; /* ucode needs these parameters during its initialization */
  3433. const struct edcf_acparam *edcf_acp = &default_edcf_acparams[0];
  3434. for (i_ac = 0; i_ac < IEEE80211_NUM_ACS; i_ac++, edcf_acp++) {
  3435. /* find out which ac this set of params applies to */
  3436. aci = (edcf_acp->ACI & EDCF_ACI_MASK) >> EDCF_ACI_SHIFT;
  3437. /* fill in shm ac params struct */
  3438. txq_pars.txop = edcf_acp->TXOP;
  3439. txq_pars.aifs = edcf_acp->ACI;
  3440. /* CWmin = 2^(ECWmin) - 1 */
  3441. txq_pars.cw_min = EDCF_ECW2CW(edcf_acp->ECW & EDCF_ECWMIN_MASK);
  3442. /* CWmax = 2^(ECWmax) - 1 */
  3443. txq_pars.cw_max = EDCF_ECW2CW((edcf_acp->ECW & EDCF_ECWMAX_MASK)
  3444. >> EDCF_ECWMAX_SHIFT);
  3445. brcms_c_wme_setparams(wlc, aci, &txq_pars, suspend);
  3446. }
  3447. if (suspend) {
  3448. brcms_c_suspend_mac_and_wait(wlc);
  3449. brcms_c_enable_mac(wlc);
  3450. }
  3451. }
  3452. static void brcms_c_radio_monitor_start(struct brcms_c_info *wlc)
  3453. {
  3454. /* Don't start the timer if HWRADIO feature is disabled */
  3455. if (wlc->radio_monitor)
  3456. return;
  3457. wlc->radio_monitor = true;
  3458. brcms_b_pllreq(wlc->hw, true, BRCMS_PLLREQ_RADIO_MON);
  3459. brcms_add_timer(wlc->radio_timer, TIMER_INTERVAL_RADIOCHK, true);
  3460. }
  3461. static bool brcms_c_radio_monitor_stop(struct brcms_c_info *wlc)
  3462. {
  3463. if (!wlc->radio_monitor)
  3464. return true;
  3465. wlc->radio_monitor = false;
  3466. brcms_b_pllreq(wlc->hw, false, BRCMS_PLLREQ_RADIO_MON);
  3467. return brcms_del_timer(wlc->radio_timer);
  3468. }
  3469. /* read hwdisable state and propagate to wlc flag */
  3470. static void brcms_c_radio_hwdisable_upd(struct brcms_c_info *wlc)
  3471. {
  3472. if (wlc->pub->hw_off)
  3473. return;
  3474. if (brcms_b_radio_read_hwdisabled(wlc->hw))
  3475. mboolset(wlc->pub->radio_disabled, WL_RADIO_HW_DISABLE);
  3476. else
  3477. mboolclr(wlc->pub->radio_disabled, WL_RADIO_HW_DISABLE);
  3478. }
  3479. /* update hwradio status and return it */
  3480. bool brcms_c_check_radio_disabled(struct brcms_c_info *wlc)
  3481. {
  3482. brcms_c_radio_hwdisable_upd(wlc);
  3483. return mboolisset(wlc->pub->radio_disabled, WL_RADIO_HW_DISABLE) ?
  3484. true : false;
  3485. }
  3486. /* periodical query hw radio button while driver is "down" */
  3487. static void brcms_c_radio_timer(void *arg)
  3488. {
  3489. struct brcms_c_info *wlc = (struct brcms_c_info *) arg;
  3490. if (brcms_deviceremoved(wlc)) {
  3491. brcms_err(wlc->hw->d11core, "wl%d: %s: dead chip\n",
  3492. wlc->pub->unit, __func__);
  3493. brcms_down(wlc->wl);
  3494. return;
  3495. }
  3496. brcms_c_radio_hwdisable_upd(wlc);
  3497. }
  3498. /* common low-level watchdog code */
  3499. static void brcms_b_watchdog(struct brcms_c_info *wlc)
  3500. {
  3501. struct brcms_hardware *wlc_hw = wlc->hw;
  3502. if (!wlc_hw->up)
  3503. return;
  3504. /* increment second count */
  3505. wlc_hw->now++;
  3506. /* Check for FIFO error interrupts */
  3507. brcms_b_fifoerrors(wlc_hw);
  3508. /* make sure RX dma has buffers */
  3509. dma_rxfill(wlc->hw->di[RX_FIFO]);
  3510. wlc_phy_watchdog(wlc_hw->band->pi);
  3511. }
  3512. /* common watchdog code */
  3513. static void brcms_c_watchdog(struct brcms_c_info *wlc)
  3514. {
  3515. brcms_dbg_info(wlc->hw->d11core, "wl%d\n", wlc->pub->unit);
  3516. if (!wlc->pub->up)
  3517. return;
  3518. if (brcms_deviceremoved(wlc)) {
  3519. brcms_err(wlc->hw->d11core, "wl%d: %s: dead chip\n",
  3520. wlc->pub->unit, __func__);
  3521. brcms_down(wlc->wl);
  3522. return;
  3523. }
  3524. /* increment second count */
  3525. wlc->pub->now++;
  3526. brcms_c_radio_hwdisable_upd(wlc);
  3527. /* if radio is disable, driver may be down, quit here */
  3528. if (wlc->pub->radio_disabled)
  3529. return;
  3530. brcms_b_watchdog(wlc);
  3531. /*
  3532. * occasionally sample mac stat counters to
  3533. * detect 16-bit counter wrap
  3534. */
  3535. if ((wlc->pub->now % SW_TIMER_MAC_STAT_UPD) == 0)
  3536. brcms_c_statsupd(wlc);
  3537. if (BRCMS_ISNPHY(wlc->band) &&
  3538. ((wlc->pub->now - wlc->tempsense_lasttime) >=
  3539. BRCMS_TEMPSENSE_PERIOD)) {
  3540. wlc->tempsense_lasttime = wlc->pub->now;
  3541. brcms_c_tempsense_upd(wlc);
  3542. }
  3543. }
  3544. static void brcms_c_watchdog_by_timer(void *arg)
  3545. {
  3546. struct brcms_c_info *wlc = (struct brcms_c_info *) arg;
  3547. brcms_c_watchdog(wlc);
  3548. }
  3549. static bool brcms_c_timers_init(struct brcms_c_info *wlc, int unit)
  3550. {
  3551. wlc->wdtimer = brcms_init_timer(wlc->wl, brcms_c_watchdog_by_timer,
  3552. wlc, "watchdog");
  3553. if (!wlc->wdtimer) {
  3554. wiphy_err(wlc->wiphy, "wl%d: wl_init_timer for wdtimer "
  3555. "failed\n", unit);
  3556. goto fail;
  3557. }
  3558. wlc->radio_timer = brcms_init_timer(wlc->wl, brcms_c_radio_timer,
  3559. wlc, "radio");
  3560. if (!wlc->radio_timer) {
  3561. wiphy_err(wlc->wiphy, "wl%d: wl_init_timer for radio_timer "
  3562. "failed\n", unit);
  3563. goto fail;
  3564. }
  3565. return true;
  3566. fail:
  3567. return false;
  3568. }
  3569. /*
  3570. * Initialize brcms_c_info default values ...
  3571. * may get overrides later in this function
  3572. */
  3573. static void brcms_c_info_init(struct brcms_c_info *wlc, int unit)
  3574. {
  3575. int i;
  3576. /* Save our copy of the chanspec */
  3577. wlc->chanspec = ch20mhz_chspec(1);
  3578. /* various 802.11g modes */
  3579. wlc->shortslot = false;
  3580. wlc->shortslot_override = BRCMS_SHORTSLOT_AUTO;
  3581. brcms_c_protection_upd(wlc, BRCMS_PROT_G_OVR, BRCMS_PROTECTION_AUTO);
  3582. brcms_c_protection_upd(wlc, BRCMS_PROT_G_SPEC, false);
  3583. brcms_c_protection_upd(wlc, BRCMS_PROT_N_CFG_OVR,
  3584. BRCMS_PROTECTION_AUTO);
  3585. brcms_c_protection_upd(wlc, BRCMS_PROT_N_CFG, BRCMS_N_PROTECTION_OFF);
  3586. brcms_c_protection_upd(wlc, BRCMS_PROT_N_NONGF_OVR,
  3587. BRCMS_PROTECTION_AUTO);
  3588. brcms_c_protection_upd(wlc, BRCMS_PROT_N_NONGF, false);
  3589. brcms_c_protection_upd(wlc, BRCMS_PROT_N_PAM_OVR, AUTO);
  3590. brcms_c_protection_upd(wlc, BRCMS_PROT_OVERLAP,
  3591. BRCMS_PROTECTION_CTL_OVERLAP);
  3592. /* 802.11g draft 4.0 NonERP elt advertisement */
  3593. wlc->include_legacy_erp = true;
  3594. wlc->stf->ant_rx_ovr = ANT_RX_DIV_DEF;
  3595. wlc->stf->txant = ANT_TX_DEF;
  3596. wlc->prb_resp_timeout = BRCMS_PRB_RESP_TIMEOUT;
  3597. wlc->usr_fragthresh = DOT11_DEFAULT_FRAG_LEN;
  3598. for (i = 0; i < NFIFO; i++)
  3599. wlc->fragthresh[i] = DOT11_DEFAULT_FRAG_LEN;
  3600. wlc->RTSThresh = DOT11_DEFAULT_RTS_LEN;
  3601. /* default rate fallback retry limits */
  3602. wlc->SFBL = RETRY_SHORT_FB;
  3603. wlc->LFBL = RETRY_LONG_FB;
  3604. /* default mac retry limits */
  3605. wlc->SRL = RETRY_SHORT_DEF;
  3606. wlc->LRL = RETRY_LONG_DEF;
  3607. /* WME QoS mode is Auto by default */
  3608. wlc->pub->_ampdu = AMPDU_AGG_HOST;
  3609. wlc->pub->bcmerror = 0;
  3610. }
  3611. static uint brcms_c_attach_module(struct brcms_c_info *wlc)
  3612. {
  3613. uint err = 0;
  3614. uint unit;
  3615. unit = wlc->pub->unit;
  3616. wlc->asi = brcms_c_antsel_attach(wlc);
  3617. if (wlc->asi == NULL) {
  3618. wiphy_err(wlc->wiphy, "wl%d: attach: antsel_attach "
  3619. "failed\n", unit);
  3620. err = 44;
  3621. goto fail;
  3622. }
  3623. wlc->ampdu = brcms_c_ampdu_attach(wlc);
  3624. if (wlc->ampdu == NULL) {
  3625. wiphy_err(wlc->wiphy, "wl%d: attach: ampdu_attach "
  3626. "failed\n", unit);
  3627. err = 50;
  3628. goto fail;
  3629. }
  3630. if ((brcms_c_stf_attach(wlc) != 0)) {
  3631. wiphy_err(wlc->wiphy, "wl%d: attach: stf_attach "
  3632. "failed\n", unit);
  3633. err = 68;
  3634. goto fail;
  3635. }
  3636. fail:
  3637. return err;
  3638. }
  3639. struct brcms_pub *brcms_c_pub(struct brcms_c_info *wlc)
  3640. {
  3641. return wlc->pub;
  3642. }
  3643. /* low level attach
  3644. * run backplane attach, init nvram
  3645. * run phy attach
  3646. * initialize software state for each core and band
  3647. * put the whole chip in reset(driver down state), no clock
  3648. */
  3649. static int brcms_b_attach(struct brcms_c_info *wlc, struct bcma_device *core,
  3650. uint unit, bool piomode)
  3651. {
  3652. struct brcms_hardware *wlc_hw;
  3653. uint err = 0;
  3654. uint j;
  3655. bool wme = false;
  3656. struct shared_phy_params sha_params;
  3657. struct wiphy *wiphy = wlc->wiphy;
  3658. struct pci_dev *pcidev = core->bus->host_pci;
  3659. struct ssb_sprom *sprom = &core->bus->sprom;
  3660. if (core->bus->hosttype == BCMA_HOSTTYPE_PCI)
  3661. brcms_dbg_info(core, "wl%d: vendor 0x%x device 0x%x\n", unit,
  3662. pcidev->vendor,
  3663. pcidev->device);
  3664. else
  3665. brcms_dbg_info(core, "wl%d: vendor 0x%x device 0x%x\n", unit,
  3666. core->bus->boardinfo.vendor,
  3667. core->bus->boardinfo.type);
  3668. wme = true;
  3669. wlc_hw = wlc->hw;
  3670. wlc_hw->wlc = wlc;
  3671. wlc_hw->unit = unit;
  3672. wlc_hw->band = wlc_hw->bandstate[0];
  3673. wlc_hw->_piomode = piomode;
  3674. /* populate struct brcms_hardware with default values */
  3675. brcms_b_info_init(wlc_hw);
  3676. /*
  3677. * Do the hardware portion of the attach. Also initialize software
  3678. * state that depends on the particular hardware we are running.
  3679. */
  3680. wlc_hw->sih = ai_attach(core->bus);
  3681. if (wlc_hw->sih == NULL) {
  3682. wiphy_err(wiphy, "wl%d: brcms_b_attach: si_attach failed\n",
  3683. unit);
  3684. err = 11;
  3685. goto fail;
  3686. }
  3687. /* verify again the device is supported */
  3688. if (!brcms_c_chipmatch(core)) {
  3689. wiphy_err(wiphy, "wl%d: brcms_b_attach: Unsupported device\n",
  3690. unit);
  3691. err = 12;
  3692. goto fail;
  3693. }
  3694. if (core->bus->hosttype == BCMA_HOSTTYPE_PCI) {
  3695. wlc_hw->vendorid = pcidev->vendor;
  3696. wlc_hw->deviceid = pcidev->device;
  3697. } else {
  3698. wlc_hw->vendorid = core->bus->boardinfo.vendor;
  3699. wlc_hw->deviceid = core->bus->boardinfo.type;
  3700. }
  3701. wlc_hw->d11core = core;
  3702. wlc_hw->corerev = core->id.rev;
  3703. /* validate chip, chiprev and corerev */
  3704. if (!brcms_c_isgoodchip(wlc_hw)) {
  3705. err = 13;
  3706. goto fail;
  3707. }
  3708. /* initialize power control registers */
  3709. ai_clkctl_init(wlc_hw->sih);
  3710. /* request fastclock and force fastclock for the rest of attach
  3711. * bring the d11 core out of reset.
  3712. * For PMU chips, the first wlc_clkctl_clk is no-op since core-clk
  3713. * is still false; But it will be called again inside wlc_corereset,
  3714. * after d11 is out of reset.
  3715. */
  3716. brcms_b_clkctl_clk(wlc_hw, BCMA_CLKMODE_FAST);
  3717. brcms_b_corereset(wlc_hw, BRCMS_USE_COREFLAGS);
  3718. if (!brcms_b_validate_chip_access(wlc_hw)) {
  3719. wiphy_err(wiphy, "wl%d: brcms_b_attach: validate_chip_access "
  3720. "failed\n", unit);
  3721. err = 14;
  3722. goto fail;
  3723. }
  3724. /* get the board rev, used just below */
  3725. j = sprom->board_rev;
  3726. /* promote srom boardrev of 0xFF to 1 */
  3727. if (j == BOARDREV_PROMOTABLE)
  3728. j = BOARDREV_PROMOTED;
  3729. wlc_hw->boardrev = (u16) j;
  3730. if (!brcms_c_validboardtype(wlc_hw)) {
  3731. wiphy_err(wiphy, "wl%d: brcms_b_attach: Unsupported Broadcom "
  3732. "board type (0x%x)" " or revision level (0x%x)\n",
  3733. unit, ai_get_boardtype(wlc_hw->sih),
  3734. wlc_hw->boardrev);
  3735. err = 15;
  3736. goto fail;
  3737. }
  3738. wlc_hw->sromrev = sprom->revision;
  3739. wlc_hw->boardflags = sprom->boardflags_lo + (sprom->boardflags_hi << 16);
  3740. wlc_hw->boardflags2 = sprom->boardflags2_lo + (sprom->boardflags2_hi << 16);
  3741. if (wlc_hw->boardflags & BFL_NOPLLDOWN)
  3742. brcms_b_pllreq(wlc_hw, true, BRCMS_PLLREQ_SHARED);
  3743. /* check device id(srom, nvram etc.) to set bands */
  3744. if (wlc_hw->deviceid == BCM43224_D11N_ID ||
  3745. wlc_hw->deviceid == BCM43224_D11N_ID_VEN1)
  3746. /* Dualband boards */
  3747. wlc_hw->_nbands = 2;
  3748. else
  3749. wlc_hw->_nbands = 1;
  3750. if ((ai_get_chip_id(wlc_hw->sih) == BCMA_CHIP_ID_BCM43225))
  3751. wlc_hw->_nbands = 1;
  3752. /* BMAC_NOTE: remove init of pub values when brcms_c_attach()
  3753. * unconditionally does the init of these values
  3754. */
  3755. wlc->vendorid = wlc_hw->vendorid;
  3756. wlc->deviceid = wlc_hw->deviceid;
  3757. wlc->pub->sih = wlc_hw->sih;
  3758. wlc->pub->corerev = wlc_hw->corerev;
  3759. wlc->pub->sromrev = wlc_hw->sromrev;
  3760. wlc->pub->boardrev = wlc_hw->boardrev;
  3761. wlc->pub->boardflags = wlc_hw->boardflags;
  3762. wlc->pub->boardflags2 = wlc_hw->boardflags2;
  3763. wlc->pub->_nbands = wlc_hw->_nbands;
  3764. wlc_hw->physhim = wlc_phy_shim_attach(wlc_hw, wlc->wl, wlc);
  3765. if (wlc_hw->physhim == NULL) {
  3766. wiphy_err(wiphy, "wl%d: brcms_b_attach: wlc_phy_shim_attach "
  3767. "failed\n", unit);
  3768. err = 25;
  3769. goto fail;
  3770. }
  3771. /* pass all the parameters to wlc_phy_shared_attach in one struct */
  3772. sha_params.sih = wlc_hw->sih;
  3773. sha_params.physhim = wlc_hw->physhim;
  3774. sha_params.unit = unit;
  3775. sha_params.corerev = wlc_hw->corerev;
  3776. sha_params.vid = wlc_hw->vendorid;
  3777. sha_params.did = wlc_hw->deviceid;
  3778. sha_params.chip = ai_get_chip_id(wlc_hw->sih);
  3779. sha_params.chiprev = ai_get_chiprev(wlc_hw->sih);
  3780. sha_params.chippkg = ai_get_chippkg(wlc_hw->sih);
  3781. sha_params.sromrev = wlc_hw->sromrev;
  3782. sha_params.boardtype = ai_get_boardtype(wlc_hw->sih);
  3783. sha_params.boardrev = wlc_hw->boardrev;
  3784. sha_params.boardflags = wlc_hw->boardflags;
  3785. sha_params.boardflags2 = wlc_hw->boardflags2;
  3786. /* alloc and save pointer to shared phy state area */
  3787. wlc_hw->phy_sh = wlc_phy_shared_attach(&sha_params);
  3788. if (!wlc_hw->phy_sh) {
  3789. err = 16;
  3790. goto fail;
  3791. }
  3792. /* initialize software state for each core and band */
  3793. for (j = 0; j < wlc_hw->_nbands; j++) {
  3794. /*
  3795. * band0 is always 2.4Ghz
  3796. * band1, if present, is 5Ghz
  3797. */
  3798. brcms_c_setxband(wlc_hw, j);
  3799. wlc_hw->band->bandunit = j;
  3800. wlc_hw->band->bandtype = j ? BRCM_BAND_5G : BRCM_BAND_2G;
  3801. wlc->band->bandunit = j;
  3802. wlc->band->bandtype = j ? BRCM_BAND_5G : BRCM_BAND_2G;
  3803. wlc->core->coreidx = core->core_index;
  3804. wlc_hw->machwcap = bcma_read32(core, D11REGOFFS(machwcap));
  3805. wlc_hw->machwcap_backup = wlc_hw->machwcap;
  3806. /* init tx fifo size */
  3807. WARN_ON((wlc_hw->corerev - XMTFIFOTBL_STARTREV) < 0 ||
  3808. (wlc_hw->corerev - XMTFIFOTBL_STARTREV) >
  3809. ARRAY_SIZE(xmtfifo_sz));
  3810. wlc_hw->xmtfifo_sz =
  3811. xmtfifo_sz[(wlc_hw->corerev - XMTFIFOTBL_STARTREV)];
  3812. WARN_ON(!wlc_hw->xmtfifo_sz[0]);
  3813. /* Get a phy for this band */
  3814. wlc_hw->band->pi =
  3815. wlc_phy_attach(wlc_hw->phy_sh, core,
  3816. wlc_hw->band->bandtype,
  3817. wlc->wiphy);
  3818. if (wlc_hw->band->pi == NULL) {
  3819. wiphy_err(wiphy, "wl%d: brcms_b_attach: wlc_phy_"
  3820. "attach failed\n", unit);
  3821. err = 17;
  3822. goto fail;
  3823. }
  3824. wlc_phy_machwcap_set(wlc_hw->band->pi, wlc_hw->machwcap);
  3825. wlc_phy_get_phyversion(wlc_hw->band->pi, &wlc_hw->band->phytype,
  3826. &wlc_hw->band->phyrev,
  3827. &wlc_hw->band->radioid,
  3828. &wlc_hw->band->radiorev);
  3829. wlc_hw->band->abgphy_encore =
  3830. wlc_phy_get_encore(wlc_hw->band->pi);
  3831. wlc->band->abgphy_encore = wlc_phy_get_encore(wlc_hw->band->pi);
  3832. wlc_hw->band->core_flags =
  3833. wlc_phy_get_coreflags(wlc_hw->band->pi);
  3834. /* verify good phy_type & supported phy revision */
  3835. if (BRCMS_ISNPHY(wlc_hw->band)) {
  3836. if (NCONF_HAS(wlc_hw->band->phyrev))
  3837. goto good_phy;
  3838. else
  3839. goto bad_phy;
  3840. } else if (BRCMS_ISLCNPHY(wlc_hw->band)) {
  3841. if (LCNCONF_HAS(wlc_hw->band->phyrev))
  3842. goto good_phy;
  3843. else
  3844. goto bad_phy;
  3845. } else {
  3846. bad_phy:
  3847. wiphy_err(wiphy, "wl%d: brcms_b_attach: unsupported "
  3848. "phy type/rev (%d/%d)\n", unit,
  3849. wlc_hw->band->phytype, wlc_hw->band->phyrev);
  3850. err = 18;
  3851. goto fail;
  3852. }
  3853. good_phy:
  3854. /*
  3855. * BMAC_NOTE: wlc->band->pi should not be set below and should
  3856. * be done in the high level attach. However we can not make
  3857. * that change until all low level access is changed to
  3858. * wlc_hw->band->pi. Instead do the wlc->band->pi init below,
  3859. * keeping wlc_hw->band->pi as well for incremental update of
  3860. * low level fns, and cut over low only init when all fns
  3861. * updated.
  3862. */
  3863. wlc->band->pi = wlc_hw->band->pi;
  3864. wlc->band->phytype = wlc_hw->band->phytype;
  3865. wlc->band->phyrev = wlc_hw->band->phyrev;
  3866. wlc->band->radioid = wlc_hw->band->radioid;
  3867. wlc->band->radiorev = wlc_hw->band->radiorev;
  3868. /* default contention windows size limits */
  3869. wlc_hw->band->CWmin = APHY_CWMIN;
  3870. wlc_hw->band->CWmax = PHY_CWMAX;
  3871. if (!brcms_b_attach_dmapio(wlc, j, wme)) {
  3872. err = 19;
  3873. goto fail;
  3874. }
  3875. }
  3876. /* disable core to match driver "down" state */
  3877. brcms_c_coredisable(wlc_hw);
  3878. /* Match driver "down" state */
  3879. ai_pci_down(wlc_hw->sih);
  3880. /* turn off pll and xtal to match driver "down" state */
  3881. brcms_b_xtal(wlc_hw, OFF);
  3882. /* *******************************************************************
  3883. * The hardware is in the DOWN state at this point. D11 core
  3884. * or cores are in reset with clocks off, and the board PLLs
  3885. * are off if possible.
  3886. *
  3887. * Beyond this point, wlc->sbclk == false and chip registers
  3888. * should not be touched.
  3889. *********************************************************************
  3890. */
  3891. /* init etheraddr state variables */
  3892. brcms_c_get_macaddr(wlc_hw, wlc_hw->etheraddr);
  3893. if (is_broadcast_ether_addr(wlc_hw->etheraddr) ||
  3894. is_zero_ether_addr(wlc_hw->etheraddr)) {
  3895. wiphy_err(wiphy, "wl%d: brcms_b_attach: bad macaddr\n",
  3896. unit);
  3897. err = 22;
  3898. goto fail;
  3899. }
  3900. brcms_dbg_info(wlc_hw->d11core, "deviceid 0x%x nbands %d board 0x%x\n",
  3901. wlc_hw->deviceid, wlc_hw->_nbands,
  3902. ai_get_boardtype(wlc_hw->sih));
  3903. return err;
  3904. fail:
  3905. wiphy_err(wiphy, "wl%d: brcms_b_attach: failed with err %d\n", unit,
  3906. err);
  3907. return err;
  3908. }
  3909. static void brcms_c_attach_antgain_init(struct brcms_c_info *wlc)
  3910. {
  3911. uint unit;
  3912. unit = wlc->pub->unit;
  3913. if ((wlc->band->antgain == -1) && (wlc->pub->sromrev == 1)) {
  3914. /* default antenna gain for srom rev 1 is 2 dBm (8 qdbm) */
  3915. wlc->band->antgain = 8;
  3916. } else if (wlc->band->antgain == -1) {
  3917. wiphy_err(wlc->wiphy, "wl%d: %s: Invalid antennas available in"
  3918. " srom, using 2dB\n", unit, __func__);
  3919. wlc->band->antgain = 8;
  3920. } else {
  3921. s8 gain, fract;
  3922. /* Older sroms specified gain in whole dbm only. In order
  3923. * be able to specify qdbm granularity and remain backward
  3924. * compatible the whole dbms are now encoded in only
  3925. * low 6 bits and remaining qdbms are encoded in the hi 2 bits.
  3926. * 6 bit signed number ranges from -32 - 31.
  3927. *
  3928. * Examples:
  3929. * 0x1 = 1 db,
  3930. * 0xc1 = 1.75 db (1 + 3 quarters),
  3931. * 0x3f = -1 (-1 + 0 quarters),
  3932. * 0x7f = -.75 (-1 + 1 quarters) = -3 qdbm.
  3933. * 0xbf = -.50 (-1 + 2 quarters) = -2 qdbm.
  3934. */
  3935. gain = wlc->band->antgain & 0x3f;
  3936. gain <<= 2; /* Sign extend */
  3937. gain >>= 2;
  3938. fract = (wlc->band->antgain & 0xc0) >> 6;
  3939. wlc->band->antgain = 4 * gain + fract;
  3940. }
  3941. }
  3942. static bool brcms_c_attach_stf_ant_init(struct brcms_c_info *wlc)
  3943. {
  3944. int aa;
  3945. uint unit;
  3946. int bandtype;
  3947. struct ssb_sprom *sprom = &wlc->hw->d11core->bus->sprom;
  3948. unit = wlc->pub->unit;
  3949. bandtype = wlc->band->bandtype;
  3950. /* get antennas available */
  3951. if (bandtype == BRCM_BAND_5G)
  3952. aa = sprom->ant_available_a;
  3953. else
  3954. aa = sprom->ant_available_bg;
  3955. if ((aa < 1) || (aa > 15)) {
  3956. wiphy_err(wlc->wiphy, "wl%d: %s: Invalid antennas available in"
  3957. " srom (0x%x), using 3\n", unit, __func__, aa);
  3958. aa = 3;
  3959. }
  3960. /* reset the defaults if we have a single antenna */
  3961. if (aa == 1) {
  3962. wlc->stf->ant_rx_ovr = ANT_RX_DIV_FORCE_0;
  3963. wlc->stf->txant = ANT_TX_FORCE_0;
  3964. } else if (aa == 2) {
  3965. wlc->stf->ant_rx_ovr = ANT_RX_DIV_FORCE_1;
  3966. wlc->stf->txant = ANT_TX_FORCE_1;
  3967. } else {
  3968. }
  3969. /* Compute Antenna Gain */
  3970. if (bandtype == BRCM_BAND_5G)
  3971. wlc->band->antgain = sprom->antenna_gain.a1;
  3972. else
  3973. wlc->band->antgain = sprom->antenna_gain.a0;
  3974. brcms_c_attach_antgain_init(wlc);
  3975. return true;
  3976. }
  3977. static void brcms_c_bss_default_init(struct brcms_c_info *wlc)
  3978. {
  3979. u16 chanspec;
  3980. struct brcms_band *band;
  3981. struct brcms_bss_info *bi = wlc->default_bss;
  3982. /* init default and target BSS with some sane initial values */
  3983. memset((char *)(bi), 0, sizeof(struct brcms_bss_info));
  3984. bi->beacon_period = BEACON_INTERVAL_DEFAULT;
  3985. /* fill the default channel as the first valid channel
  3986. * starting from the 2G channels
  3987. */
  3988. chanspec = ch20mhz_chspec(1);
  3989. wlc->home_chanspec = bi->chanspec = chanspec;
  3990. /* find the band of our default channel */
  3991. band = wlc->band;
  3992. if (wlc->pub->_nbands > 1 &&
  3993. band->bandunit != chspec_bandunit(chanspec))
  3994. band = wlc->bandstate[OTHERBANDUNIT(wlc)];
  3995. /* init bss rates to the band specific default rate set */
  3996. brcms_c_rateset_default(&bi->rateset, NULL, band->phytype,
  3997. band->bandtype, false, BRCMS_RATE_MASK_FULL,
  3998. (bool) (wlc->pub->_n_enab & SUPPORT_11N),
  3999. brcms_chspec_bw(chanspec), wlc->stf->txstreams);
  4000. if (wlc->pub->_n_enab & SUPPORT_11N)
  4001. bi->flags |= BRCMS_BSS_HT;
  4002. }
  4003. static void brcms_c_update_mimo_band_bwcap(struct brcms_c_info *wlc, u8 bwcap)
  4004. {
  4005. uint i;
  4006. struct brcms_band *band;
  4007. for (i = 0; i < wlc->pub->_nbands; i++) {
  4008. band = wlc->bandstate[i];
  4009. if (band->bandtype == BRCM_BAND_5G) {
  4010. if ((bwcap == BRCMS_N_BW_40ALL)
  4011. || (bwcap == BRCMS_N_BW_20IN2G_40IN5G))
  4012. band->mimo_cap_40 = true;
  4013. else
  4014. band->mimo_cap_40 = false;
  4015. } else {
  4016. if (bwcap == BRCMS_N_BW_40ALL)
  4017. band->mimo_cap_40 = true;
  4018. else
  4019. band->mimo_cap_40 = false;
  4020. }
  4021. }
  4022. }
  4023. static void brcms_c_timers_deinit(struct brcms_c_info *wlc)
  4024. {
  4025. /* free timer state */
  4026. if (wlc->wdtimer) {
  4027. brcms_free_timer(wlc->wdtimer);
  4028. wlc->wdtimer = NULL;
  4029. }
  4030. if (wlc->radio_timer) {
  4031. brcms_free_timer(wlc->radio_timer);
  4032. wlc->radio_timer = NULL;
  4033. }
  4034. }
  4035. static void brcms_c_detach_module(struct brcms_c_info *wlc)
  4036. {
  4037. if (wlc->asi) {
  4038. brcms_c_antsel_detach(wlc->asi);
  4039. wlc->asi = NULL;
  4040. }
  4041. if (wlc->ampdu) {
  4042. brcms_c_ampdu_detach(wlc->ampdu);
  4043. wlc->ampdu = NULL;
  4044. }
  4045. brcms_c_stf_detach(wlc);
  4046. }
  4047. /*
  4048. * low level detach
  4049. */
  4050. static int brcms_b_detach(struct brcms_c_info *wlc)
  4051. {
  4052. uint i;
  4053. struct brcms_hw_band *band;
  4054. struct brcms_hardware *wlc_hw = wlc->hw;
  4055. int callbacks;
  4056. callbacks = 0;
  4057. brcms_b_detach_dmapio(wlc_hw);
  4058. band = wlc_hw->band;
  4059. for (i = 0; i < wlc_hw->_nbands; i++) {
  4060. if (band->pi) {
  4061. /* Detach this band's phy */
  4062. wlc_phy_detach(band->pi);
  4063. band->pi = NULL;
  4064. }
  4065. band = wlc_hw->bandstate[OTHERBANDUNIT(wlc)];
  4066. }
  4067. /* Free shared phy state */
  4068. kfree(wlc_hw->phy_sh);
  4069. wlc_phy_shim_detach(wlc_hw->physhim);
  4070. if (wlc_hw->sih) {
  4071. ai_detach(wlc_hw->sih);
  4072. wlc_hw->sih = NULL;
  4073. }
  4074. return callbacks;
  4075. }
  4076. /*
  4077. * Return a count of the number of driver callbacks still pending.
  4078. *
  4079. * General policy is that brcms_c_detach can only dealloc/free software states.
  4080. * It can NOT touch hardware registers since the d11core may be in reset and
  4081. * clock may not be available.
  4082. * One exception is sb register access, which is possible if crystal is turned
  4083. * on after "down" state, driver should avoid software timer with the exception
  4084. * of radio_monitor.
  4085. */
  4086. uint brcms_c_detach(struct brcms_c_info *wlc)
  4087. {
  4088. uint callbacks = 0;
  4089. if (wlc == NULL)
  4090. return 0;
  4091. callbacks += brcms_b_detach(wlc);
  4092. /* delete software timers */
  4093. if (!brcms_c_radio_monitor_stop(wlc))
  4094. callbacks++;
  4095. brcms_c_channel_mgr_detach(wlc->cmi);
  4096. brcms_c_timers_deinit(wlc);
  4097. brcms_c_detach_module(wlc);
  4098. brcms_c_detach_mfree(wlc);
  4099. return callbacks;
  4100. }
  4101. /* update state that depends on the current value of "ap" */
  4102. static void brcms_c_ap_upd(struct brcms_c_info *wlc)
  4103. {
  4104. /* STA-BSS; short capable */
  4105. wlc->PLCPHdr_override = BRCMS_PLCP_SHORT;
  4106. }
  4107. /* Initialize just the hardware when coming out of POR or S3/S5 system states */
  4108. static void brcms_b_hw_up(struct brcms_hardware *wlc_hw)
  4109. {
  4110. if (wlc_hw->wlc->pub->hw_up)
  4111. return;
  4112. brcms_dbg_info(wlc_hw->d11core, "wl%d\n", wlc_hw->unit);
  4113. /*
  4114. * Enable pll and xtal, initialize the power control registers,
  4115. * and force fastclock for the remainder of brcms_c_up().
  4116. */
  4117. brcms_b_xtal(wlc_hw, ON);
  4118. ai_clkctl_init(wlc_hw->sih);
  4119. brcms_b_clkctl_clk(wlc_hw, BCMA_CLKMODE_FAST);
  4120. /*
  4121. * TODO: test suspend/resume
  4122. *
  4123. * AI chip doesn't restore bar0win2 on
  4124. * hibernation/resume, need sw fixup
  4125. */
  4126. /*
  4127. * Inform phy that a POR reset has occurred so
  4128. * it does a complete phy init
  4129. */
  4130. wlc_phy_por_inform(wlc_hw->band->pi);
  4131. wlc_hw->ucode_loaded = false;
  4132. wlc_hw->wlc->pub->hw_up = true;
  4133. if ((wlc_hw->boardflags & BFL_FEM)
  4134. && (ai_get_chip_id(wlc_hw->sih) == BCMA_CHIP_ID_BCM4313)) {
  4135. if (!
  4136. (wlc_hw->boardrev >= 0x1250
  4137. && (wlc_hw->boardflags & BFL_FEM_BT)))
  4138. ai_epa_4313war(wlc_hw->sih);
  4139. }
  4140. }
  4141. static int brcms_b_up_prep(struct brcms_hardware *wlc_hw)
  4142. {
  4143. brcms_dbg_info(wlc_hw->d11core, "wl%d\n", wlc_hw->unit);
  4144. /*
  4145. * Enable pll and xtal, initialize the power control registers,
  4146. * and force fastclock for the remainder of brcms_c_up().
  4147. */
  4148. brcms_b_xtal(wlc_hw, ON);
  4149. ai_clkctl_init(wlc_hw->sih);
  4150. brcms_b_clkctl_clk(wlc_hw, BCMA_CLKMODE_FAST);
  4151. /*
  4152. * Configure pci/pcmcia here instead of in brcms_c_attach()
  4153. * to allow mfg hotswap: down, hotswap (chip power cycle), up.
  4154. */
  4155. bcma_core_pci_irq_ctl(&wlc_hw->d11core->bus->drv_pci[0], wlc_hw->d11core,
  4156. true);
  4157. /*
  4158. * Need to read the hwradio status here to cover the case where the
  4159. * system is loaded with the hw radio disabled. We do not want to
  4160. * bring the driver up in this case.
  4161. */
  4162. if (brcms_b_radio_read_hwdisabled(wlc_hw)) {
  4163. /* put SB PCI in down state again */
  4164. ai_pci_down(wlc_hw->sih);
  4165. brcms_b_xtal(wlc_hw, OFF);
  4166. return -ENOMEDIUM;
  4167. }
  4168. ai_pci_up(wlc_hw->sih);
  4169. /* reset the d11 core */
  4170. brcms_b_corereset(wlc_hw, BRCMS_USE_COREFLAGS);
  4171. return 0;
  4172. }
  4173. static int brcms_b_up_finish(struct brcms_hardware *wlc_hw)
  4174. {
  4175. wlc_hw->up = true;
  4176. wlc_phy_hw_state_upd(wlc_hw->band->pi, true);
  4177. /* FULLY enable dynamic power control and d11 core interrupt */
  4178. brcms_b_clkctl_clk(wlc_hw, BCMA_CLKMODE_DYNAMIC);
  4179. brcms_intrson(wlc_hw->wlc->wl);
  4180. return 0;
  4181. }
  4182. /*
  4183. * Write WME tunable parameters for retransmit/max rate
  4184. * from wlc struct to ucode
  4185. */
  4186. static void brcms_c_wme_retries_write(struct brcms_c_info *wlc)
  4187. {
  4188. int ac;
  4189. /* Need clock to do this */
  4190. if (!wlc->clk)
  4191. return;
  4192. for (ac = 0; ac < IEEE80211_NUM_ACS; ac++)
  4193. brcms_b_write_shm(wlc->hw, M_AC_TXLMT_ADDR(ac),
  4194. wlc->wme_retries[ac]);
  4195. }
  4196. /* make interface operational */
  4197. int brcms_c_up(struct brcms_c_info *wlc)
  4198. {
  4199. struct ieee80211_channel *ch;
  4200. brcms_dbg_info(wlc->hw->d11core, "wl%d\n", wlc->pub->unit);
  4201. /* HW is turned off so don't try to access it */
  4202. if (wlc->pub->hw_off || brcms_deviceremoved(wlc))
  4203. return -ENOMEDIUM;
  4204. if (!wlc->pub->hw_up) {
  4205. brcms_b_hw_up(wlc->hw);
  4206. wlc->pub->hw_up = true;
  4207. }
  4208. if ((wlc->pub->boardflags & BFL_FEM)
  4209. && (ai_get_chip_id(wlc->hw->sih) == BCMA_CHIP_ID_BCM4313)) {
  4210. if (wlc->pub->boardrev >= 0x1250
  4211. && (wlc->pub->boardflags & BFL_FEM_BT))
  4212. brcms_b_mhf(wlc->hw, MHF5, MHF5_4313_GPIOCTRL,
  4213. MHF5_4313_GPIOCTRL, BRCM_BAND_ALL);
  4214. else
  4215. brcms_b_mhf(wlc->hw, MHF4, MHF4_EXTPA_ENABLE,
  4216. MHF4_EXTPA_ENABLE, BRCM_BAND_ALL);
  4217. }
  4218. /*
  4219. * Need to read the hwradio status here to cover the case where the
  4220. * system is loaded with the hw radio disabled. We do not want to bring
  4221. * the driver up in this case. If radio is disabled, abort up, lower
  4222. * power, start radio timer and return 0(for NDIS) don't call
  4223. * radio_update to avoid looping brcms_c_up.
  4224. *
  4225. * brcms_b_up_prep() returns either 0 or -BCME_RADIOOFF only
  4226. */
  4227. if (!wlc->pub->radio_disabled) {
  4228. int status = brcms_b_up_prep(wlc->hw);
  4229. if (status == -ENOMEDIUM) {
  4230. if (!mboolisset
  4231. (wlc->pub->radio_disabled, WL_RADIO_HW_DISABLE)) {
  4232. struct brcms_bss_cfg *bsscfg = wlc->bsscfg;
  4233. mboolset(wlc->pub->radio_disabled,
  4234. WL_RADIO_HW_DISABLE);
  4235. if (bsscfg->enable && bsscfg->BSS)
  4236. brcms_err(wlc->hw->d11core,
  4237. "wl%d: up: rfdisable -> "
  4238. "bsscfg_disable()\n",
  4239. wlc->pub->unit);
  4240. }
  4241. }
  4242. }
  4243. if (wlc->pub->radio_disabled) {
  4244. brcms_c_radio_monitor_start(wlc);
  4245. return 0;
  4246. }
  4247. /* brcms_b_up_prep has done brcms_c_corereset(). so clk is on, set it */
  4248. wlc->clk = true;
  4249. brcms_c_radio_monitor_stop(wlc);
  4250. /* Set EDCF hostflags */
  4251. brcms_b_mhf(wlc->hw, MHF1, MHF1_EDCF, MHF1_EDCF, BRCM_BAND_ALL);
  4252. brcms_init(wlc->wl);
  4253. wlc->pub->up = true;
  4254. if (wlc->bandinit_pending) {
  4255. ch = wlc->pub->ieee_hw->conf.channel;
  4256. brcms_c_suspend_mac_and_wait(wlc);
  4257. brcms_c_set_chanspec(wlc, ch20mhz_chspec(ch->hw_value));
  4258. wlc->bandinit_pending = false;
  4259. brcms_c_enable_mac(wlc);
  4260. }
  4261. brcms_b_up_finish(wlc->hw);
  4262. /* Program the TX wme params with the current settings */
  4263. brcms_c_wme_retries_write(wlc);
  4264. /* start one second watchdog timer */
  4265. brcms_add_timer(wlc->wdtimer, TIMER_INTERVAL_WATCHDOG, true);
  4266. wlc->WDarmed = true;
  4267. /* ensure antenna config is up to date */
  4268. brcms_c_stf_phy_txant_upd(wlc);
  4269. /* ensure LDPC config is in sync */
  4270. brcms_c_ht_update_ldpc(wlc, wlc->stf->ldpc);
  4271. return 0;
  4272. }
  4273. static uint brcms_c_down_del_timer(struct brcms_c_info *wlc)
  4274. {
  4275. uint callbacks = 0;
  4276. return callbacks;
  4277. }
  4278. static int brcms_b_bmac_down_prep(struct brcms_hardware *wlc_hw)
  4279. {
  4280. bool dev_gone;
  4281. uint callbacks = 0;
  4282. if (!wlc_hw->up)
  4283. return callbacks;
  4284. dev_gone = brcms_deviceremoved(wlc_hw->wlc);
  4285. /* disable interrupts */
  4286. if (dev_gone)
  4287. wlc_hw->wlc->macintmask = 0;
  4288. else {
  4289. /* now disable interrupts */
  4290. brcms_intrsoff(wlc_hw->wlc->wl);
  4291. /* ensure we're running on the pll clock again */
  4292. brcms_b_clkctl_clk(wlc_hw, BCMA_CLKMODE_FAST);
  4293. }
  4294. /* down phy at the last of this stage */
  4295. callbacks += wlc_phy_down(wlc_hw->band->pi);
  4296. return callbacks;
  4297. }
  4298. static int brcms_b_down_finish(struct brcms_hardware *wlc_hw)
  4299. {
  4300. uint callbacks = 0;
  4301. bool dev_gone;
  4302. if (!wlc_hw->up)
  4303. return callbacks;
  4304. wlc_hw->up = false;
  4305. wlc_phy_hw_state_upd(wlc_hw->band->pi, false);
  4306. dev_gone = brcms_deviceremoved(wlc_hw->wlc);
  4307. if (dev_gone) {
  4308. wlc_hw->sbclk = false;
  4309. wlc_hw->clk = false;
  4310. wlc_phy_hw_clk_state_upd(wlc_hw->band->pi, false);
  4311. /* reclaim any posted packets */
  4312. brcms_c_flushqueues(wlc_hw->wlc);
  4313. } else {
  4314. /* Reset and disable the core */
  4315. if (bcma_core_is_enabled(wlc_hw->d11core)) {
  4316. if (bcma_read32(wlc_hw->d11core,
  4317. D11REGOFFS(maccontrol)) & MCTL_EN_MAC)
  4318. brcms_c_suspend_mac_and_wait(wlc_hw->wlc);
  4319. callbacks += brcms_reset(wlc_hw->wlc->wl);
  4320. brcms_c_coredisable(wlc_hw);
  4321. }
  4322. /* turn off primary xtal and pll */
  4323. if (!wlc_hw->noreset) {
  4324. ai_pci_down(wlc_hw->sih);
  4325. brcms_b_xtal(wlc_hw, OFF);
  4326. }
  4327. }
  4328. return callbacks;
  4329. }
  4330. /*
  4331. * Mark the interface nonoperational, stop the software mechanisms,
  4332. * disable the hardware, free any transient buffer state.
  4333. * Return a count of the number of driver callbacks still pending.
  4334. */
  4335. uint brcms_c_down(struct brcms_c_info *wlc)
  4336. {
  4337. uint callbacks = 0;
  4338. int i;
  4339. bool dev_gone = false;
  4340. brcms_dbg_info(wlc->hw->d11core, "wl%d\n", wlc->pub->unit);
  4341. /* check if we are already in the going down path */
  4342. if (wlc->going_down) {
  4343. brcms_err(wlc->hw->d11core,
  4344. "wl%d: %s: Driver going down so return\n",
  4345. wlc->pub->unit, __func__);
  4346. return 0;
  4347. }
  4348. if (!wlc->pub->up)
  4349. return callbacks;
  4350. wlc->going_down = true;
  4351. callbacks += brcms_b_bmac_down_prep(wlc->hw);
  4352. dev_gone = brcms_deviceremoved(wlc);
  4353. /* Call any registered down handlers */
  4354. for (i = 0; i < BRCMS_MAXMODULES; i++) {
  4355. if (wlc->modulecb[i].down_fn)
  4356. callbacks +=
  4357. wlc->modulecb[i].down_fn(wlc->modulecb[i].hdl);
  4358. }
  4359. /* cancel the watchdog timer */
  4360. if (wlc->WDarmed) {
  4361. if (!brcms_del_timer(wlc->wdtimer))
  4362. callbacks++;
  4363. wlc->WDarmed = false;
  4364. }
  4365. /* cancel all other timers */
  4366. callbacks += brcms_c_down_del_timer(wlc);
  4367. wlc->pub->up = false;
  4368. wlc_phy_mute_upd(wlc->band->pi, false, PHY_MUTE_ALL);
  4369. callbacks += brcms_b_down_finish(wlc->hw);
  4370. /* brcms_b_down_finish has done brcms_c_coredisable(). so clk is off */
  4371. wlc->clk = false;
  4372. wlc->going_down = false;
  4373. return callbacks;
  4374. }
  4375. /* Set the current gmode configuration */
  4376. int brcms_c_set_gmode(struct brcms_c_info *wlc, u8 gmode, bool config)
  4377. {
  4378. int ret = 0;
  4379. uint i;
  4380. struct brcms_c_rateset rs;
  4381. /* Default to 54g Auto */
  4382. /* Advertise and use shortslot (-1/0/1 Auto/Off/On) */
  4383. s8 shortslot = BRCMS_SHORTSLOT_AUTO;
  4384. bool shortslot_restrict = false; /* Restrict association to stations
  4385. * that support shortslot
  4386. */
  4387. bool ofdm_basic = false; /* Make 6, 12, and 24 basic rates */
  4388. /* Advertise and use short preambles (-1/0/1 Auto/Off/On) */
  4389. int preamble = BRCMS_PLCP_LONG;
  4390. bool preamble_restrict = false; /* Restrict association to stations
  4391. * that support short preambles
  4392. */
  4393. struct brcms_band *band;
  4394. /* if N-support is enabled, allow Gmode set as long as requested
  4395. * Gmode is not GMODE_LEGACY_B
  4396. */
  4397. if ((wlc->pub->_n_enab & SUPPORT_11N) && gmode == GMODE_LEGACY_B)
  4398. return -ENOTSUPP;
  4399. /* verify that we are dealing with 2G band and grab the band pointer */
  4400. if (wlc->band->bandtype == BRCM_BAND_2G)
  4401. band = wlc->band;
  4402. else if ((wlc->pub->_nbands > 1) &&
  4403. (wlc->bandstate[OTHERBANDUNIT(wlc)]->bandtype == BRCM_BAND_2G))
  4404. band = wlc->bandstate[OTHERBANDUNIT(wlc)];
  4405. else
  4406. return -EINVAL;
  4407. /* update configuration value */
  4408. if (config)
  4409. brcms_c_protection_upd(wlc, BRCMS_PROT_G_USER, gmode);
  4410. /* Clear rateset override */
  4411. memset(&rs, 0, sizeof(struct brcms_c_rateset));
  4412. switch (gmode) {
  4413. case GMODE_LEGACY_B:
  4414. shortslot = BRCMS_SHORTSLOT_OFF;
  4415. brcms_c_rateset_copy(&gphy_legacy_rates, &rs);
  4416. break;
  4417. case GMODE_LRS:
  4418. break;
  4419. case GMODE_AUTO:
  4420. /* Accept defaults */
  4421. break;
  4422. case GMODE_ONLY:
  4423. ofdm_basic = true;
  4424. preamble = BRCMS_PLCP_SHORT;
  4425. preamble_restrict = true;
  4426. break;
  4427. case GMODE_PERFORMANCE:
  4428. shortslot = BRCMS_SHORTSLOT_ON;
  4429. shortslot_restrict = true;
  4430. ofdm_basic = true;
  4431. preamble = BRCMS_PLCP_SHORT;
  4432. preamble_restrict = true;
  4433. break;
  4434. default:
  4435. /* Error */
  4436. brcms_err(wlc->hw->d11core, "wl%d: %s: invalid gmode %d\n",
  4437. wlc->pub->unit, __func__, gmode);
  4438. return -ENOTSUPP;
  4439. }
  4440. band->gmode = gmode;
  4441. wlc->shortslot_override = shortslot;
  4442. /* Use the default 11g rateset */
  4443. if (!rs.count)
  4444. brcms_c_rateset_copy(&cck_ofdm_rates, &rs);
  4445. if (ofdm_basic) {
  4446. for (i = 0; i < rs.count; i++) {
  4447. if (rs.rates[i] == BRCM_RATE_6M
  4448. || rs.rates[i] == BRCM_RATE_12M
  4449. || rs.rates[i] == BRCM_RATE_24M)
  4450. rs.rates[i] |= BRCMS_RATE_FLAG;
  4451. }
  4452. }
  4453. /* Set default bss rateset */
  4454. wlc->default_bss->rateset.count = rs.count;
  4455. memcpy(wlc->default_bss->rateset.rates, rs.rates,
  4456. sizeof(wlc->default_bss->rateset.rates));
  4457. return ret;
  4458. }
  4459. int brcms_c_set_nmode(struct brcms_c_info *wlc)
  4460. {
  4461. uint i;
  4462. s32 nmode = AUTO;
  4463. if (wlc->stf->txstreams == WL_11N_3x3)
  4464. nmode = WL_11N_3x3;
  4465. else
  4466. nmode = WL_11N_2x2;
  4467. /* force GMODE_AUTO if NMODE is ON */
  4468. brcms_c_set_gmode(wlc, GMODE_AUTO, true);
  4469. if (nmode == WL_11N_3x3)
  4470. wlc->pub->_n_enab = SUPPORT_HT;
  4471. else
  4472. wlc->pub->_n_enab = SUPPORT_11N;
  4473. wlc->default_bss->flags |= BRCMS_BSS_HT;
  4474. /* add the mcs rates to the default and hw ratesets */
  4475. brcms_c_rateset_mcs_build(&wlc->default_bss->rateset,
  4476. wlc->stf->txstreams);
  4477. for (i = 0; i < wlc->pub->_nbands; i++)
  4478. memcpy(wlc->bandstate[i]->hw_rateset.mcs,
  4479. wlc->default_bss->rateset.mcs, MCSSET_LEN);
  4480. return 0;
  4481. }
  4482. static int
  4483. brcms_c_set_internal_rateset(struct brcms_c_info *wlc,
  4484. struct brcms_c_rateset *rs_arg)
  4485. {
  4486. struct brcms_c_rateset rs, new;
  4487. uint bandunit;
  4488. memcpy(&rs, rs_arg, sizeof(struct brcms_c_rateset));
  4489. /* check for bad count value */
  4490. if ((rs.count == 0) || (rs.count > BRCMS_NUMRATES))
  4491. return -EINVAL;
  4492. /* try the current band */
  4493. bandunit = wlc->band->bandunit;
  4494. memcpy(&new, &rs, sizeof(struct brcms_c_rateset));
  4495. if (brcms_c_rate_hwrs_filter_sort_validate
  4496. (&new, &wlc->bandstate[bandunit]->hw_rateset, true,
  4497. wlc->stf->txstreams))
  4498. goto good;
  4499. /* try the other band */
  4500. if (brcms_is_mband_unlocked(wlc)) {
  4501. bandunit = OTHERBANDUNIT(wlc);
  4502. memcpy(&new, &rs, sizeof(struct brcms_c_rateset));
  4503. if (brcms_c_rate_hwrs_filter_sort_validate(&new,
  4504. &wlc->
  4505. bandstate[bandunit]->
  4506. hw_rateset, true,
  4507. wlc->stf->txstreams))
  4508. goto good;
  4509. }
  4510. return -EBADE;
  4511. good:
  4512. /* apply new rateset */
  4513. memcpy(&wlc->default_bss->rateset, &new,
  4514. sizeof(struct brcms_c_rateset));
  4515. memcpy(&wlc->bandstate[bandunit]->defrateset, &new,
  4516. sizeof(struct brcms_c_rateset));
  4517. return 0;
  4518. }
  4519. static void brcms_c_ofdm_rateset_war(struct brcms_c_info *wlc)
  4520. {
  4521. u8 r;
  4522. bool war = false;
  4523. if (wlc->bsscfg->associated)
  4524. r = wlc->bsscfg->current_bss->rateset.rates[0];
  4525. else
  4526. r = wlc->default_bss->rateset.rates[0];
  4527. wlc_phy_ofdm_rateset_war(wlc->band->pi, war);
  4528. }
  4529. int brcms_c_set_channel(struct brcms_c_info *wlc, u16 channel)
  4530. {
  4531. u16 chspec = ch20mhz_chspec(channel);
  4532. if (channel < 0 || channel > MAXCHANNEL)
  4533. return -EINVAL;
  4534. if (!brcms_c_valid_chanspec_db(wlc->cmi, chspec))
  4535. return -EINVAL;
  4536. if (!wlc->pub->up && brcms_is_mband_unlocked(wlc)) {
  4537. if (wlc->band->bandunit != chspec_bandunit(chspec))
  4538. wlc->bandinit_pending = true;
  4539. else
  4540. wlc->bandinit_pending = false;
  4541. }
  4542. wlc->default_bss->chanspec = chspec;
  4543. /* brcms_c_BSSinit() will sanitize the rateset before
  4544. * using it.. */
  4545. if (wlc->pub->up && (wlc_phy_chanspec_get(wlc->band->pi) != chspec)) {
  4546. brcms_c_set_home_chanspec(wlc, chspec);
  4547. brcms_c_suspend_mac_and_wait(wlc);
  4548. brcms_c_set_chanspec(wlc, chspec);
  4549. brcms_c_enable_mac(wlc);
  4550. }
  4551. return 0;
  4552. }
  4553. int brcms_c_set_rate_limit(struct brcms_c_info *wlc, u16 srl, u16 lrl)
  4554. {
  4555. int ac;
  4556. if (srl < 1 || srl > RETRY_SHORT_MAX ||
  4557. lrl < 1 || lrl > RETRY_SHORT_MAX)
  4558. return -EINVAL;
  4559. wlc->SRL = srl;
  4560. wlc->LRL = lrl;
  4561. brcms_b_retrylimit_upd(wlc->hw, wlc->SRL, wlc->LRL);
  4562. for (ac = 0; ac < IEEE80211_NUM_ACS; ac++) {
  4563. wlc->wme_retries[ac] = SFIELD(wlc->wme_retries[ac],
  4564. EDCF_SHORT, wlc->SRL);
  4565. wlc->wme_retries[ac] = SFIELD(wlc->wme_retries[ac],
  4566. EDCF_LONG, wlc->LRL);
  4567. }
  4568. brcms_c_wme_retries_write(wlc);
  4569. return 0;
  4570. }
  4571. void brcms_c_get_current_rateset(struct brcms_c_info *wlc,
  4572. struct brcm_rateset *currs)
  4573. {
  4574. struct brcms_c_rateset *rs;
  4575. if (wlc->pub->associated)
  4576. rs = &wlc->bsscfg->current_bss->rateset;
  4577. else
  4578. rs = &wlc->default_bss->rateset;
  4579. /* Copy only legacy rateset section */
  4580. currs->count = rs->count;
  4581. memcpy(&currs->rates, &rs->rates, rs->count);
  4582. }
  4583. int brcms_c_set_rateset(struct brcms_c_info *wlc, struct brcm_rateset *rs)
  4584. {
  4585. struct brcms_c_rateset internal_rs;
  4586. int bcmerror;
  4587. if (rs->count > BRCMS_NUMRATES)
  4588. return -ENOBUFS;
  4589. memset(&internal_rs, 0, sizeof(struct brcms_c_rateset));
  4590. /* Copy only legacy rateset section */
  4591. internal_rs.count = rs->count;
  4592. memcpy(&internal_rs.rates, &rs->rates, internal_rs.count);
  4593. /* merge rateset coming in with the current mcsset */
  4594. if (wlc->pub->_n_enab & SUPPORT_11N) {
  4595. struct brcms_bss_info *mcsset_bss;
  4596. if (wlc->bsscfg->associated)
  4597. mcsset_bss = wlc->bsscfg->current_bss;
  4598. else
  4599. mcsset_bss = wlc->default_bss;
  4600. memcpy(internal_rs.mcs, &mcsset_bss->rateset.mcs[0],
  4601. MCSSET_LEN);
  4602. }
  4603. bcmerror = brcms_c_set_internal_rateset(wlc, &internal_rs);
  4604. if (!bcmerror)
  4605. brcms_c_ofdm_rateset_war(wlc);
  4606. return bcmerror;
  4607. }
  4608. int brcms_c_set_beacon_period(struct brcms_c_info *wlc, u16 period)
  4609. {
  4610. if (period < DOT11_MIN_BEACON_PERIOD ||
  4611. period > DOT11_MAX_BEACON_PERIOD)
  4612. return -EINVAL;
  4613. wlc->default_bss->beacon_period = period;
  4614. return 0;
  4615. }
  4616. u16 brcms_c_get_phy_type(struct brcms_c_info *wlc, int phyidx)
  4617. {
  4618. return wlc->band->phytype;
  4619. }
  4620. void brcms_c_set_shortslot_override(struct brcms_c_info *wlc, s8 sslot_override)
  4621. {
  4622. wlc->shortslot_override = sslot_override;
  4623. /*
  4624. * shortslot is an 11g feature, so no more work if we are
  4625. * currently on the 5G band
  4626. */
  4627. if (wlc->band->bandtype == BRCM_BAND_5G)
  4628. return;
  4629. if (wlc->pub->up && wlc->pub->associated) {
  4630. /* let watchdog or beacon processing update shortslot */
  4631. } else if (wlc->pub->up) {
  4632. /* unassociated shortslot is off */
  4633. brcms_c_switch_shortslot(wlc, false);
  4634. } else {
  4635. /* driver is down, so just update the brcms_c_info
  4636. * value */
  4637. if (wlc->shortslot_override == BRCMS_SHORTSLOT_AUTO)
  4638. wlc->shortslot = false;
  4639. else
  4640. wlc->shortslot =
  4641. (wlc->shortslot_override ==
  4642. BRCMS_SHORTSLOT_ON);
  4643. }
  4644. }
  4645. /*
  4646. * register watchdog and down handlers.
  4647. */
  4648. int brcms_c_module_register(struct brcms_pub *pub,
  4649. const char *name, struct brcms_info *hdl,
  4650. int (*d_fn)(void *handle))
  4651. {
  4652. struct brcms_c_info *wlc = (struct brcms_c_info *) pub->wlc;
  4653. int i;
  4654. /* find an empty entry and just add, no duplication check! */
  4655. for (i = 0; i < BRCMS_MAXMODULES; i++) {
  4656. if (wlc->modulecb[i].name[0] == '\0') {
  4657. strncpy(wlc->modulecb[i].name, name,
  4658. sizeof(wlc->modulecb[i].name) - 1);
  4659. wlc->modulecb[i].hdl = hdl;
  4660. wlc->modulecb[i].down_fn = d_fn;
  4661. return 0;
  4662. }
  4663. }
  4664. return -ENOSR;
  4665. }
  4666. /* unregister module callbacks */
  4667. int brcms_c_module_unregister(struct brcms_pub *pub, const char *name,
  4668. struct brcms_info *hdl)
  4669. {
  4670. struct brcms_c_info *wlc = (struct brcms_c_info *) pub->wlc;
  4671. int i;
  4672. if (wlc == NULL)
  4673. return -ENODATA;
  4674. for (i = 0; i < BRCMS_MAXMODULES; i++) {
  4675. if (!strcmp(wlc->modulecb[i].name, name) &&
  4676. (wlc->modulecb[i].hdl == hdl)) {
  4677. memset(&wlc->modulecb[i], 0, sizeof(struct modulecb));
  4678. return 0;
  4679. }
  4680. }
  4681. /* table not found! */
  4682. return -ENODATA;
  4683. }
  4684. static bool brcms_c_chipmatch_pci(struct bcma_device *core)
  4685. {
  4686. struct pci_dev *pcidev = core->bus->host_pci;
  4687. u16 vendor = pcidev->vendor;
  4688. u16 device = pcidev->device;
  4689. if (vendor != PCI_VENDOR_ID_BROADCOM) {
  4690. pr_err("unknown vendor id %04x\n", vendor);
  4691. return false;
  4692. }
  4693. if (device == BCM43224_D11N_ID_VEN1)
  4694. return true;
  4695. if ((device == BCM43224_D11N_ID) || (device == BCM43225_D11N2G_ID))
  4696. return true;
  4697. if (device == BCM4313_D11N2G_ID)
  4698. return true;
  4699. if ((device == BCM43236_D11N_ID) || (device == BCM43236_D11N2G_ID))
  4700. return true;
  4701. pr_err("unknown device id %04x\n", device);
  4702. return false;
  4703. }
  4704. static bool brcms_c_chipmatch_soc(struct bcma_device *core)
  4705. {
  4706. struct bcma_chipinfo *chipinfo = &core->bus->chipinfo;
  4707. if (chipinfo->id == BCMA_CHIP_ID_BCM4716)
  4708. return true;
  4709. pr_err("unknown chip id %04x\n", chipinfo->id);
  4710. return false;
  4711. }
  4712. bool brcms_c_chipmatch(struct bcma_device *core)
  4713. {
  4714. switch (core->bus->hosttype) {
  4715. case BCMA_HOSTTYPE_PCI:
  4716. return brcms_c_chipmatch_pci(core);
  4717. case BCMA_HOSTTYPE_SOC:
  4718. return brcms_c_chipmatch_soc(core);
  4719. default:
  4720. pr_err("unknown host type: %i\n", core->bus->hosttype);
  4721. return false;
  4722. }
  4723. }
  4724. u16 brcms_b_rate_shm_offset(struct brcms_hardware *wlc_hw, u8 rate)
  4725. {
  4726. u16 table_ptr;
  4727. u8 phy_rate, index;
  4728. /* get the phy specific rate encoding for the PLCP SIGNAL field */
  4729. if (is_ofdm_rate(rate))
  4730. table_ptr = M_RT_DIRMAP_A;
  4731. else
  4732. table_ptr = M_RT_DIRMAP_B;
  4733. /* for a given rate, the LS-nibble of the PLCP SIGNAL field is
  4734. * the index into the rate table.
  4735. */
  4736. phy_rate = rate_info[rate] & BRCMS_RATE_MASK;
  4737. index = phy_rate & 0xf;
  4738. /* Find the SHM pointer to the rate table entry by looking in the
  4739. * Direct-map Table
  4740. */
  4741. return 2 * brcms_b_read_shm(wlc_hw, table_ptr + (index * 2));
  4742. }
  4743. /*
  4744. * bcmc_fid_generate:
  4745. * Generate frame ID for a BCMC packet. The frag field is not used
  4746. * for MC frames so is used as part of the sequence number.
  4747. */
  4748. static inline u16
  4749. bcmc_fid_generate(struct brcms_c_info *wlc, struct brcms_bss_cfg *bsscfg,
  4750. struct d11txh *txh)
  4751. {
  4752. u16 frameid;
  4753. frameid = le16_to_cpu(txh->TxFrameID) & ~(TXFID_SEQ_MASK |
  4754. TXFID_QUEUE_MASK);
  4755. frameid |=
  4756. (((wlc->
  4757. mc_fid_counter++) << TXFID_SEQ_SHIFT) & TXFID_SEQ_MASK) |
  4758. TX_BCMC_FIFO;
  4759. return frameid;
  4760. }
  4761. static uint
  4762. brcms_c_calc_ack_time(struct brcms_c_info *wlc, u32 rspec,
  4763. u8 preamble_type)
  4764. {
  4765. uint dur = 0;
  4766. /*
  4767. * Spec 9.6: ack rate is the highest rate in BSSBasicRateSet that
  4768. * is less than or equal to the rate of the immediately previous
  4769. * frame in the FES
  4770. */
  4771. rspec = brcms_basic_rate(wlc, rspec);
  4772. /* ACK frame len == 14 == 2(fc) + 2(dur) + 6(ra) + 4(fcs) */
  4773. dur =
  4774. brcms_c_calc_frame_time(wlc, rspec, preamble_type,
  4775. (DOT11_ACK_LEN + FCS_LEN));
  4776. return dur;
  4777. }
  4778. static uint
  4779. brcms_c_calc_cts_time(struct brcms_c_info *wlc, u32 rspec,
  4780. u8 preamble_type)
  4781. {
  4782. return brcms_c_calc_ack_time(wlc, rspec, preamble_type);
  4783. }
  4784. static uint
  4785. brcms_c_calc_ba_time(struct brcms_c_info *wlc, u32 rspec,
  4786. u8 preamble_type)
  4787. {
  4788. /*
  4789. * Spec 9.6: ack rate is the highest rate in BSSBasicRateSet that
  4790. * is less than or equal to the rate of the immediately previous
  4791. * frame in the FES
  4792. */
  4793. rspec = brcms_basic_rate(wlc, rspec);
  4794. /* BA len == 32 == 16(ctl hdr) + 4(ba len) + 8(bitmap) + 4(fcs) */
  4795. return brcms_c_calc_frame_time(wlc, rspec, preamble_type,
  4796. (DOT11_BA_LEN + DOT11_BA_BITMAP_LEN +
  4797. FCS_LEN));
  4798. }
  4799. /* brcms_c_compute_frame_dur()
  4800. *
  4801. * Calculate the 802.11 MAC header DUR field for MPDU
  4802. * DUR for a single frame = 1 SIFS + 1 ACK
  4803. * DUR for a frame with following frags = 3 SIFS + 2 ACK + next frag time
  4804. *
  4805. * rate MPDU rate in unit of 500kbps
  4806. * next_frag_len next MPDU length in bytes
  4807. * preamble_type use short/GF or long/MM PLCP header
  4808. */
  4809. static u16
  4810. brcms_c_compute_frame_dur(struct brcms_c_info *wlc, u32 rate,
  4811. u8 preamble_type, uint next_frag_len)
  4812. {
  4813. u16 dur, sifs;
  4814. sifs = get_sifs(wlc->band);
  4815. dur = sifs;
  4816. dur += (u16) brcms_c_calc_ack_time(wlc, rate, preamble_type);
  4817. if (next_frag_len) {
  4818. /* Double the current DUR to get 2 SIFS + 2 ACKs */
  4819. dur *= 2;
  4820. /* add another SIFS and the frag time */
  4821. dur += sifs;
  4822. dur +=
  4823. (u16) brcms_c_calc_frame_time(wlc, rate, preamble_type,
  4824. next_frag_len);
  4825. }
  4826. return dur;
  4827. }
  4828. /* The opposite of brcms_c_calc_frame_time */
  4829. static uint
  4830. brcms_c_calc_frame_len(struct brcms_c_info *wlc, u32 ratespec,
  4831. u8 preamble_type, uint dur)
  4832. {
  4833. uint nsyms, mac_len, Ndps, kNdps;
  4834. uint rate = rspec2rate(ratespec);
  4835. if (is_mcs_rate(ratespec)) {
  4836. uint mcs = ratespec & RSPEC_RATE_MASK;
  4837. int tot_streams = mcs_2_txstreams(mcs) + rspec_stc(ratespec);
  4838. dur -= PREN_PREAMBLE + (tot_streams * PREN_PREAMBLE_EXT);
  4839. /* payload calculation matches that of regular ofdm */
  4840. if (wlc->band->bandtype == BRCM_BAND_2G)
  4841. dur -= DOT11_OFDM_SIGNAL_EXTENSION;
  4842. /* kNdbps = kbps * 4 */
  4843. kNdps = mcs_2_rate(mcs, rspec_is40mhz(ratespec),
  4844. rspec_issgi(ratespec)) * 4;
  4845. nsyms = dur / APHY_SYMBOL_TIME;
  4846. mac_len =
  4847. ((nsyms * kNdps) -
  4848. ((APHY_SERVICE_NBITS + APHY_TAIL_NBITS) * 1000)) / 8000;
  4849. } else if (is_ofdm_rate(ratespec)) {
  4850. dur -= APHY_PREAMBLE_TIME;
  4851. dur -= APHY_SIGNAL_TIME;
  4852. /* Ndbps = Mbps * 4 = rate(500Kbps) * 2 */
  4853. Ndps = rate * 2;
  4854. nsyms = dur / APHY_SYMBOL_TIME;
  4855. mac_len =
  4856. ((nsyms * Ndps) -
  4857. (APHY_SERVICE_NBITS + APHY_TAIL_NBITS)) / 8;
  4858. } else {
  4859. if (preamble_type & BRCMS_SHORT_PREAMBLE)
  4860. dur -= BPHY_PLCP_SHORT_TIME;
  4861. else
  4862. dur -= BPHY_PLCP_TIME;
  4863. mac_len = dur * rate;
  4864. /* divide out factor of 2 in rate (1/2 mbps) */
  4865. mac_len = mac_len / 8 / 2;
  4866. }
  4867. return mac_len;
  4868. }
  4869. /*
  4870. * Return true if the specified rate is supported by the specified band.
  4871. * BRCM_BAND_AUTO indicates the current band.
  4872. */
  4873. static bool brcms_c_valid_rate(struct brcms_c_info *wlc, u32 rspec, int band,
  4874. bool verbose)
  4875. {
  4876. struct brcms_c_rateset *hw_rateset;
  4877. uint i;
  4878. if ((band == BRCM_BAND_AUTO) || (band == wlc->band->bandtype))
  4879. hw_rateset = &wlc->band->hw_rateset;
  4880. else if (wlc->pub->_nbands > 1)
  4881. hw_rateset = &wlc->bandstate[OTHERBANDUNIT(wlc)]->hw_rateset;
  4882. else
  4883. /* other band specified and we are a single band device */
  4884. return false;
  4885. /* check if this is a mimo rate */
  4886. if (is_mcs_rate(rspec)) {
  4887. if ((rspec & RSPEC_RATE_MASK) >= MCS_TABLE_SIZE)
  4888. goto error;
  4889. return isset(hw_rateset->mcs, (rspec & RSPEC_RATE_MASK));
  4890. }
  4891. for (i = 0; i < hw_rateset->count; i++)
  4892. if (hw_rateset->rates[i] == rspec2rate(rspec))
  4893. return true;
  4894. error:
  4895. if (verbose)
  4896. brcms_err(wlc->hw->d11core, "wl%d: valid_rate: rate spec 0x%x "
  4897. "not in hw_rateset\n", wlc->pub->unit, rspec);
  4898. return false;
  4899. }
  4900. static u32
  4901. mac80211_wlc_set_nrate(struct brcms_c_info *wlc, struct brcms_band *cur_band,
  4902. u32 int_val)
  4903. {
  4904. struct bcma_device *core = wlc->hw->d11core;
  4905. u8 stf = (int_val & NRATE_STF_MASK) >> NRATE_STF_SHIFT;
  4906. u8 rate = int_val & NRATE_RATE_MASK;
  4907. u32 rspec;
  4908. bool ismcs = ((int_val & NRATE_MCS_INUSE) == NRATE_MCS_INUSE);
  4909. bool issgi = ((int_val & NRATE_SGI_MASK) >> NRATE_SGI_SHIFT);
  4910. bool override_mcs_only = ((int_val & NRATE_OVERRIDE_MCS_ONLY)
  4911. == NRATE_OVERRIDE_MCS_ONLY);
  4912. int bcmerror = 0;
  4913. if (!ismcs)
  4914. return (u32) rate;
  4915. /* validate the combination of rate/mcs/stf is allowed */
  4916. if ((wlc->pub->_n_enab & SUPPORT_11N) && ismcs) {
  4917. /* mcs only allowed when nmode */
  4918. if (stf > PHY_TXC1_MODE_SDM) {
  4919. brcms_err(core, "wl%d: %s: Invalid stf\n",
  4920. wlc->pub->unit, __func__);
  4921. bcmerror = -EINVAL;
  4922. goto done;
  4923. }
  4924. /* mcs 32 is a special case, DUP mode 40 only */
  4925. if (rate == 32) {
  4926. if (!CHSPEC_IS40(wlc->home_chanspec) ||
  4927. ((stf != PHY_TXC1_MODE_SISO)
  4928. && (stf != PHY_TXC1_MODE_CDD))) {
  4929. brcms_err(core, "wl%d: %s: Invalid mcs 32\n",
  4930. wlc->pub->unit, __func__);
  4931. bcmerror = -EINVAL;
  4932. goto done;
  4933. }
  4934. /* mcs > 7 must use stf SDM */
  4935. } else if (rate > HIGHEST_SINGLE_STREAM_MCS) {
  4936. /* mcs > 7 must use stf SDM */
  4937. if (stf != PHY_TXC1_MODE_SDM) {
  4938. brcms_dbg_mac80211(core, "wl%d: enabling "
  4939. "SDM mode for mcs %d\n",
  4940. wlc->pub->unit, rate);
  4941. stf = PHY_TXC1_MODE_SDM;
  4942. }
  4943. } else {
  4944. /*
  4945. * MCS 0-7 may use SISO, CDD, and for
  4946. * phy_rev >= 3 STBC
  4947. */
  4948. if ((stf > PHY_TXC1_MODE_STBC) ||
  4949. (!BRCMS_STBC_CAP_PHY(wlc)
  4950. && (stf == PHY_TXC1_MODE_STBC))) {
  4951. brcms_err(core, "wl%d: %s: Invalid STBC\n",
  4952. wlc->pub->unit, __func__);
  4953. bcmerror = -EINVAL;
  4954. goto done;
  4955. }
  4956. }
  4957. } else if (is_ofdm_rate(rate)) {
  4958. if ((stf != PHY_TXC1_MODE_CDD) && (stf != PHY_TXC1_MODE_SISO)) {
  4959. brcms_err(core, "wl%d: %s: Invalid OFDM\n",
  4960. wlc->pub->unit, __func__);
  4961. bcmerror = -EINVAL;
  4962. goto done;
  4963. }
  4964. } else if (is_cck_rate(rate)) {
  4965. if ((cur_band->bandtype != BRCM_BAND_2G)
  4966. || (stf != PHY_TXC1_MODE_SISO)) {
  4967. brcms_err(core, "wl%d: %s: Invalid CCK\n",
  4968. wlc->pub->unit, __func__);
  4969. bcmerror = -EINVAL;
  4970. goto done;
  4971. }
  4972. } else {
  4973. brcms_err(core, "wl%d: %s: Unknown rate type\n",
  4974. wlc->pub->unit, __func__);
  4975. bcmerror = -EINVAL;
  4976. goto done;
  4977. }
  4978. /* make sure multiple antennae are available for non-siso rates */
  4979. if ((stf != PHY_TXC1_MODE_SISO) && (wlc->stf->txstreams == 1)) {
  4980. brcms_err(core, "wl%d: %s: SISO antenna but !SISO "
  4981. "request\n", wlc->pub->unit, __func__);
  4982. bcmerror = -EINVAL;
  4983. goto done;
  4984. }
  4985. rspec = rate;
  4986. if (ismcs) {
  4987. rspec |= RSPEC_MIMORATE;
  4988. /* For STBC populate the STC field of the ratespec */
  4989. if (stf == PHY_TXC1_MODE_STBC) {
  4990. u8 stc;
  4991. stc = 1; /* Nss for single stream is always 1 */
  4992. rspec |= (stc << RSPEC_STC_SHIFT);
  4993. }
  4994. }
  4995. rspec |= (stf << RSPEC_STF_SHIFT);
  4996. if (override_mcs_only)
  4997. rspec |= RSPEC_OVERRIDE_MCS_ONLY;
  4998. if (issgi)
  4999. rspec |= RSPEC_SHORT_GI;
  5000. if ((rate != 0)
  5001. && !brcms_c_valid_rate(wlc, rspec, cur_band->bandtype, true))
  5002. return rate;
  5003. return rspec;
  5004. done:
  5005. return rate;
  5006. }
  5007. /*
  5008. * Compute PLCP, but only requires actual rate and length of pkt.
  5009. * Rate is given in the driver standard multiple of 500 kbps.
  5010. * le is set for 11 Mbps rate if necessary.
  5011. * Broken out for PRQ.
  5012. */
  5013. static void brcms_c_cck_plcp_set(struct brcms_c_info *wlc, int rate_500,
  5014. uint length, u8 *plcp)
  5015. {
  5016. u16 usec = 0;
  5017. u8 le = 0;
  5018. switch (rate_500) {
  5019. case BRCM_RATE_1M:
  5020. usec = length << 3;
  5021. break;
  5022. case BRCM_RATE_2M:
  5023. usec = length << 2;
  5024. break;
  5025. case BRCM_RATE_5M5:
  5026. usec = (length << 4) / 11;
  5027. if ((length << 4) - (usec * 11) > 0)
  5028. usec++;
  5029. break;
  5030. case BRCM_RATE_11M:
  5031. usec = (length << 3) / 11;
  5032. if ((length << 3) - (usec * 11) > 0) {
  5033. usec++;
  5034. if ((usec * 11) - (length << 3) >= 8)
  5035. le = D11B_PLCP_SIGNAL_LE;
  5036. }
  5037. break;
  5038. default:
  5039. brcms_err(wlc->hw->d11core,
  5040. "brcms_c_cck_plcp_set: unsupported rate %d\n",
  5041. rate_500);
  5042. rate_500 = BRCM_RATE_1M;
  5043. usec = length << 3;
  5044. break;
  5045. }
  5046. /* PLCP signal byte */
  5047. plcp[0] = rate_500 * 5; /* r (500kbps) * 5 == r (100kbps) */
  5048. /* PLCP service byte */
  5049. plcp[1] = (u8) (le | D11B_PLCP_SIGNAL_LOCKED);
  5050. /* PLCP length u16, little endian */
  5051. plcp[2] = usec & 0xff;
  5052. plcp[3] = (usec >> 8) & 0xff;
  5053. /* PLCP CRC16 */
  5054. plcp[4] = 0;
  5055. plcp[5] = 0;
  5056. }
  5057. /* Rate: 802.11 rate code, length: PSDU length in octets */
  5058. static void brcms_c_compute_mimo_plcp(u32 rspec, uint length, u8 *plcp)
  5059. {
  5060. u8 mcs = (u8) (rspec & RSPEC_RATE_MASK);
  5061. plcp[0] = mcs;
  5062. if (rspec_is40mhz(rspec) || (mcs == 32))
  5063. plcp[0] |= MIMO_PLCP_40MHZ;
  5064. BRCMS_SET_MIMO_PLCP_LEN(plcp, length);
  5065. plcp[3] = rspec_mimoplcp3(rspec); /* rspec already holds this byte */
  5066. plcp[3] |= 0x7; /* set smoothing, not sounding ppdu & reserved */
  5067. plcp[4] = 0; /* number of extension spatial streams bit 0 & 1 */
  5068. plcp[5] = 0;
  5069. }
  5070. /* Rate: 802.11 rate code, length: PSDU length in octets */
  5071. static void
  5072. brcms_c_compute_ofdm_plcp(u32 rspec, u32 length, u8 *plcp)
  5073. {
  5074. u8 rate_signal;
  5075. u32 tmp = 0;
  5076. int rate = rspec2rate(rspec);
  5077. /*
  5078. * encode rate per 802.11a-1999 sec 17.3.4.1, with lsb
  5079. * transmitted first
  5080. */
  5081. rate_signal = rate_info[rate] & BRCMS_RATE_MASK;
  5082. memset(plcp, 0, D11_PHY_HDR_LEN);
  5083. D11A_PHY_HDR_SRATE((struct ofdm_phy_hdr *) plcp, rate_signal);
  5084. tmp = (length & 0xfff) << 5;
  5085. plcp[2] |= (tmp >> 16) & 0xff;
  5086. plcp[1] |= (tmp >> 8) & 0xff;
  5087. plcp[0] |= tmp & 0xff;
  5088. }
  5089. /* Rate: 802.11 rate code, length: PSDU length in octets */
  5090. static void brcms_c_compute_cck_plcp(struct brcms_c_info *wlc, u32 rspec,
  5091. uint length, u8 *plcp)
  5092. {
  5093. int rate = rspec2rate(rspec);
  5094. brcms_c_cck_plcp_set(wlc, rate, length, plcp);
  5095. }
  5096. static void
  5097. brcms_c_compute_plcp(struct brcms_c_info *wlc, u32 rspec,
  5098. uint length, u8 *plcp)
  5099. {
  5100. if (is_mcs_rate(rspec))
  5101. brcms_c_compute_mimo_plcp(rspec, length, plcp);
  5102. else if (is_ofdm_rate(rspec))
  5103. brcms_c_compute_ofdm_plcp(rspec, length, plcp);
  5104. else
  5105. brcms_c_compute_cck_plcp(wlc, rspec, length, plcp);
  5106. }
  5107. /* brcms_c_compute_rtscts_dur()
  5108. *
  5109. * Calculate the 802.11 MAC header DUR field for an RTS or CTS frame
  5110. * DUR for normal RTS/CTS w/ frame = 3 SIFS + 1 CTS + next frame time + 1 ACK
  5111. * DUR for CTS-TO-SELF w/ frame = 2 SIFS + next frame time + 1 ACK
  5112. *
  5113. * cts cts-to-self or rts/cts
  5114. * rts_rate rts or cts rate in unit of 500kbps
  5115. * rate next MPDU rate in unit of 500kbps
  5116. * frame_len next MPDU frame length in bytes
  5117. */
  5118. u16
  5119. brcms_c_compute_rtscts_dur(struct brcms_c_info *wlc, bool cts_only,
  5120. u32 rts_rate,
  5121. u32 frame_rate, u8 rts_preamble_type,
  5122. u8 frame_preamble_type, uint frame_len, bool ba)
  5123. {
  5124. u16 dur, sifs;
  5125. sifs = get_sifs(wlc->band);
  5126. if (!cts_only) {
  5127. /* RTS/CTS */
  5128. dur = 3 * sifs;
  5129. dur +=
  5130. (u16) brcms_c_calc_cts_time(wlc, rts_rate,
  5131. rts_preamble_type);
  5132. } else {
  5133. /* CTS-TO-SELF */
  5134. dur = 2 * sifs;
  5135. }
  5136. dur +=
  5137. (u16) brcms_c_calc_frame_time(wlc, frame_rate, frame_preamble_type,
  5138. frame_len);
  5139. if (ba)
  5140. dur +=
  5141. (u16) brcms_c_calc_ba_time(wlc, frame_rate,
  5142. BRCMS_SHORT_PREAMBLE);
  5143. else
  5144. dur +=
  5145. (u16) brcms_c_calc_ack_time(wlc, frame_rate,
  5146. frame_preamble_type);
  5147. return dur;
  5148. }
  5149. static u16 brcms_c_phytxctl1_calc(struct brcms_c_info *wlc, u32 rspec)
  5150. {
  5151. u16 phyctl1 = 0;
  5152. u16 bw;
  5153. if (BRCMS_ISLCNPHY(wlc->band)) {
  5154. bw = PHY_TXC1_BW_20MHZ;
  5155. } else {
  5156. bw = rspec_get_bw(rspec);
  5157. /* 10Mhz is not supported yet */
  5158. if (bw < PHY_TXC1_BW_20MHZ) {
  5159. brcms_err(wlc->hw->d11core, "phytxctl1_calc: bw %d is "
  5160. "not supported yet, set to 20L\n", bw);
  5161. bw = PHY_TXC1_BW_20MHZ;
  5162. }
  5163. }
  5164. if (is_mcs_rate(rspec)) {
  5165. uint mcs = rspec & RSPEC_RATE_MASK;
  5166. /* bw, stf, coding-type is part of rspec_phytxbyte2 returns */
  5167. phyctl1 = rspec_phytxbyte2(rspec);
  5168. /* set the upper byte of phyctl1 */
  5169. phyctl1 |= (mcs_table[mcs].tx_phy_ctl3 << 8);
  5170. } else if (is_cck_rate(rspec) && !BRCMS_ISLCNPHY(wlc->band)
  5171. && !BRCMS_ISSSLPNPHY(wlc->band)) {
  5172. /*
  5173. * In CCK mode LPPHY overloads OFDM Modulation bits with CCK
  5174. * Data Rate. Eventually MIMOPHY would also be converted to
  5175. * this format
  5176. */
  5177. /* 0 = 1Mbps; 1 = 2Mbps; 2 = 5.5Mbps; 3 = 11Mbps */
  5178. phyctl1 = (bw | (rspec_stf(rspec) << PHY_TXC1_MODE_SHIFT));
  5179. } else { /* legacy OFDM/CCK */
  5180. s16 phycfg;
  5181. /* get the phyctl byte from rate phycfg table */
  5182. phycfg = brcms_c_rate_legacy_phyctl(rspec2rate(rspec));
  5183. if (phycfg == -1) {
  5184. brcms_err(wlc->hw->d11core, "phytxctl1_calc: wrong "
  5185. "legacy OFDM/CCK rate\n");
  5186. phycfg = 0;
  5187. }
  5188. /* set the upper byte of phyctl1 */
  5189. phyctl1 =
  5190. (bw | (phycfg << 8) |
  5191. (rspec_stf(rspec) << PHY_TXC1_MODE_SHIFT));
  5192. }
  5193. return phyctl1;
  5194. }
  5195. /*
  5196. * Add struct d11txh, struct cck_phy_hdr.
  5197. *
  5198. * 'p' data must start with 802.11 MAC header
  5199. * 'p' must allow enough bytes of local headers to be "pushed" onto the packet
  5200. *
  5201. * headroom == D11_PHY_HDR_LEN + D11_TXH_LEN (D11_TXH_LEN is now 104 bytes)
  5202. *
  5203. */
  5204. static u16
  5205. brcms_c_d11hdrs_mac80211(struct brcms_c_info *wlc, struct ieee80211_hw *hw,
  5206. struct sk_buff *p, struct scb *scb, uint frag,
  5207. uint nfrags, uint queue, uint next_frag_len)
  5208. {
  5209. struct ieee80211_hdr *h;
  5210. struct d11txh *txh;
  5211. u8 *plcp, plcp_fallback[D11_PHY_HDR_LEN];
  5212. int len, phylen, rts_phylen;
  5213. u16 mch, phyctl, xfts, mainrates;
  5214. u16 seq = 0, mcl = 0, status = 0, frameid = 0;
  5215. u32 rspec[2] = { BRCM_RATE_1M, BRCM_RATE_1M };
  5216. u32 rts_rspec[2] = { BRCM_RATE_1M, BRCM_RATE_1M };
  5217. bool use_rts = false;
  5218. bool use_cts = false;
  5219. bool use_rifs = false;
  5220. bool short_preamble[2] = { false, false };
  5221. u8 preamble_type[2] = { BRCMS_LONG_PREAMBLE, BRCMS_LONG_PREAMBLE };
  5222. u8 rts_preamble_type[2] = { BRCMS_LONG_PREAMBLE, BRCMS_LONG_PREAMBLE };
  5223. u8 *rts_plcp, rts_plcp_fallback[D11_PHY_HDR_LEN];
  5224. struct ieee80211_rts *rts = NULL;
  5225. bool qos;
  5226. uint ac;
  5227. bool hwtkmic = false;
  5228. u16 mimo_ctlchbw = PHY_TXC1_BW_20MHZ;
  5229. #define ANTCFG_NONE 0xFF
  5230. u8 antcfg = ANTCFG_NONE;
  5231. u8 fbantcfg = ANTCFG_NONE;
  5232. uint phyctl1_stf = 0;
  5233. u16 durid = 0;
  5234. struct ieee80211_tx_rate *txrate[2];
  5235. int k;
  5236. struct ieee80211_tx_info *tx_info;
  5237. bool is_mcs;
  5238. u16 mimo_txbw;
  5239. u8 mimo_preamble_type;
  5240. /* locate 802.11 MAC header */
  5241. h = (struct ieee80211_hdr *)(p->data);
  5242. qos = ieee80211_is_data_qos(h->frame_control);
  5243. /* compute length of frame in bytes for use in PLCP computations */
  5244. len = p->len;
  5245. phylen = len + FCS_LEN;
  5246. /* Get tx_info */
  5247. tx_info = IEEE80211_SKB_CB(p);
  5248. /* add PLCP */
  5249. plcp = skb_push(p, D11_PHY_HDR_LEN);
  5250. /* add Broadcom tx descriptor header */
  5251. txh = (struct d11txh *) skb_push(p, D11_TXH_LEN);
  5252. memset(txh, 0, D11_TXH_LEN);
  5253. /* setup frameid */
  5254. if (tx_info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
  5255. /* non-AP STA should never use BCMC queue */
  5256. if (queue == TX_BCMC_FIFO) {
  5257. brcms_err(wlc->hw->d11core,
  5258. "wl%d: %s: ASSERT queue == TX_BCMC!\n",
  5259. wlc->pub->unit, __func__);
  5260. frameid = bcmc_fid_generate(wlc, NULL, txh);
  5261. } else {
  5262. /* Increment the counter for first fragment */
  5263. if (tx_info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
  5264. scb->seqnum[p->priority]++;
  5265. /* extract fragment number from frame first */
  5266. seq = le16_to_cpu(h->seq_ctrl) & FRAGNUM_MASK;
  5267. seq |= (scb->seqnum[p->priority] << SEQNUM_SHIFT);
  5268. h->seq_ctrl = cpu_to_le16(seq);
  5269. frameid = ((seq << TXFID_SEQ_SHIFT) & TXFID_SEQ_MASK) |
  5270. (queue & TXFID_QUEUE_MASK);
  5271. }
  5272. }
  5273. frameid |= queue & TXFID_QUEUE_MASK;
  5274. /* set the ignpmq bit for all pkts tx'd in PS mode and for beacons */
  5275. if (ieee80211_is_beacon(h->frame_control))
  5276. mcl |= TXC_IGNOREPMQ;
  5277. txrate[0] = tx_info->control.rates;
  5278. txrate[1] = txrate[0] + 1;
  5279. /*
  5280. * if rate control algorithm didn't give us a fallback
  5281. * rate, use the primary rate
  5282. */
  5283. if (txrate[1]->idx < 0)
  5284. txrate[1] = txrate[0];
  5285. for (k = 0; k < hw->max_rates; k++) {
  5286. is_mcs = txrate[k]->flags & IEEE80211_TX_RC_MCS ? true : false;
  5287. if (!is_mcs) {
  5288. if ((txrate[k]->idx >= 0)
  5289. && (txrate[k]->idx <
  5290. hw->wiphy->bands[tx_info->band]->n_bitrates)) {
  5291. rspec[k] =
  5292. hw->wiphy->bands[tx_info->band]->
  5293. bitrates[txrate[k]->idx].hw_value;
  5294. short_preamble[k] =
  5295. txrate[k]->
  5296. flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE ?
  5297. true : false;
  5298. } else {
  5299. rspec[k] = BRCM_RATE_1M;
  5300. }
  5301. } else {
  5302. rspec[k] = mac80211_wlc_set_nrate(wlc, wlc->band,
  5303. NRATE_MCS_INUSE | txrate[k]->idx);
  5304. }
  5305. /*
  5306. * Currently only support same setting for primay and
  5307. * fallback rates. Unify flags for each rate into a
  5308. * single value for the frame
  5309. */
  5310. use_rts |=
  5311. txrate[k]->
  5312. flags & IEEE80211_TX_RC_USE_RTS_CTS ? true : false;
  5313. use_cts |=
  5314. txrate[k]->
  5315. flags & IEEE80211_TX_RC_USE_CTS_PROTECT ? true : false;
  5316. /*
  5317. * (1) RATE:
  5318. * determine and validate primary rate
  5319. * and fallback rates
  5320. */
  5321. if (!rspec_active(rspec[k])) {
  5322. rspec[k] = BRCM_RATE_1M;
  5323. } else {
  5324. if (!is_multicast_ether_addr(h->addr1)) {
  5325. /* set tx antenna config */
  5326. brcms_c_antsel_antcfg_get(wlc->asi, false,
  5327. false, 0, 0, &antcfg, &fbantcfg);
  5328. }
  5329. }
  5330. }
  5331. phyctl1_stf = wlc->stf->ss_opmode;
  5332. if (wlc->pub->_n_enab & SUPPORT_11N) {
  5333. for (k = 0; k < hw->max_rates; k++) {
  5334. /*
  5335. * apply siso/cdd to single stream mcs's or ofdm
  5336. * if rspec is auto selected
  5337. */
  5338. if (((is_mcs_rate(rspec[k]) &&
  5339. is_single_stream(rspec[k] & RSPEC_RATE_MASK)) ||
  5340. is_ofdm_rate(rspec[k]))
  5341. && ((rspec[k] & RSPEC_OVERRIDE_MCS_ONLY)
  5342. || !(rspec[k] & RSPEC_OVERRIDE))) {
  5343. rspec[k] &= ~(RSPEC_STF_MASK | RSPEC_STC_MASK);
  5344. /* For SISO MCS use STBC if possible */
  5345. if (is_mcs_rate(rspec[k])
  5346. && BRCMS_STF_SS_STBC_TX(wlc, scb)) {
  5347. u8 stc;
  5348. /* Nss for single stream is always 1 */
  5349. stc = 1;
  5350. rspec[k] |= (PHY_TXC1_MODE_STBC <<
  5351. RSPEC_STF_SHIFT) |
  5352. (stc << RSPEC_STC_SHIFT);
  5353. } else
  5354. rspec[k] |=
  5355. (phyctl1_stf << RSPEC_STF_SHIFT);
  5356. }
  5357. /*
  5358. * Is the phy configured to use 40MHZ frames? If
  5359. * so then pick the desired txbw
  5360. */
  5361. if (brcms_chspec_bw(wlc->chanspec) == BRCMS_40_MHZ) {
  5362. /* default txbw is 20in40 SB */
  5363. mimo_ctlchbw = mimo_txbw =
  5364. CHSPEC_SB_UPPER(wlc_phy_chanspec_get(
  5365. wlc->band->pi))
  5366. ? PHY_TXC1_BW_20MHZ_UP : PHY_TXC1_BW_20MHZ;
  5367. if (is_mcs_rate(rspec[k])) {
  5368. /* mcs 32 must be 40b/w DUP */
  5369. if ((rspec[k] & RSPEC_RATE_MASK)
  5370. == 32) {
  5371. mimo_txbw =
  5372. PHY_TXC1_BW_40MHZ_DUP;
  5373. /* use override */
  5374. } else if (wlc->mimo_40txbw != AUTO)
  5375. mimo_txbw = wlc->mimo_40txbw;
  5376. /* else check if dst is using 40 Mhz */
  5377. else if (scb->flags & SCB_IS40)
  5378. mimo_txbw = PHY_TXC1_BW_40MHZ;
  5379. } else if (is_ofdm_rate(rspec[k])) {
  5380. if (wlc->ofdm_40txbw != AUTO)
  5381. mimo_txbw = wlc->ofdm_40txbw;
  5382. } else if (wlc->cck_40txbw != AUTO) {
  5383. mimo_txbw = wlc->cck_40txbw;
  5384. }
  5385. } else {
  5386. /*
  5387. * mcs32 is 40 b/w only.
  5388. * This is possible for probe packets on
  5389. * a STA during SCAN
  5390. */
  5391. if ((rspec[k] & RSPEC_RATE_MASK) == 32)
  5392. /* mcs 0 */
  5393. rspec[k] = RSPEC_MIMORATE;
  5394. mimo_txbw = PHY_TXC1_BW_20MHZ;
  5395. }
  5396. /* Set channel width */
  5397. rspec[k] &= ~RSPEC_BW_MASK;
  5398. if ((k == 0) || ((k > 0) && is_mcs_rate(rspec[k])))
  5399. rspec[k] |= (mimo_txbw << RSPEC_BW_SHIFT);
  5400. else
  5401. rspec[k] |= (mimo_ctlchbw << RSPEC_BW_SHIFT);
  5402. /* Disable short GI, not supported yet */
  5403. rspec[k] &= ~RSPEC_SHORT_GI;
  5404. mimo_preamble_type = BRCMS_MM_PREAMBLE;
  5405. if (txrate[k]->flags & IEEE80211_TX_RC_GREEN_FIELD)
  5406. mimo_preamble_type = BRCMS_GF_PREAMBLE;
  5407. if ((txrate[k]->flags & IEEE80211_TX_RC_MCS)
  5408. && (!is_mcs_rate(rspec[k]))) {
  5409. brcms_err(wlc->hw->d11core,
  5410. "wl%d: %s: IEEE80211_TX_"
  5411. "RC_MCS != is_mcs_rate(rspec)\n",
  5412. wlc->pub->unit, __func__);
  5413. }
  5414. if (is_mcs_rate(rspec[k])) {
  5415. preamble_type[k] = mimo_preamble_type;
  5416. /*
  5417. * if SGI is selected, then forced mm
  5418. * for single stream
  5419. */
  5420. if ((rspec[k] & RSPEC_SHORT_GI)
  5421. && is_single_stream(rspec[k] &
  5422. RSPEC_RATE_MASK))
  5423. preamble_type[k] = BRCMS_MM_PREAMBLE;
  5424. }
  5425. /* should be better conditionalized */
  5426. if (!is_mcs_rate(rspec[0])
  5427. && (tx_info->control.rates[0].
  5428. flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE))
  5429. preamble_type[k] = BRCMS_SHORT_PREAMBLE;
  5430. }
  5431. } else {
  5432. for (k = 0; k < hw->max_rates; k++) {
  5433. /* Set ctrlchbw as 20Mhz */
  5434. rspec[k] &= ~RSPEC_BW_MASK;
  5435. rspec[k] |= (PHY_TXC1_BW_20MHZ << RSPEC_BW_SHIFT);
  5436. /* for nphy, stf of ofdm frames must follow policies */
  5437. if (BRCMS_ISNPHY(wlc->band) && is_ofdm_rate(rspec[k])) {
  5438. rspec[k] &= ~RSPEC_STF_MASK;
  5439. rspec[k] |= phyctl1_stf << RSPEC_STF_SHIFT;
  5440. }
  5441. }
  5442. }
  5443. /* Reset these for use with AMPDU's */
  5444. txrate[0]->count = 0;
  5445. txrate[1]->count = 0;
  5446. /* (2) PROTECTION, may change rspec */
  5447. if ((ieee80211_is_data(h->frame_control) ||
  5448. ieee80211_is_mgmt(h->frame_control)) &&
  5449. (phylen > wlc->RTSThresh) && !is_multicast_ether_addr(h->addr1))
  5450. use_rts = true;
  5451. /* (3) PLCP: determine PLCP header and MAC duration,
  5452. * fill struct d11txh */
  5453. brcms_c_compute_plcp(wlc, rspec[0], phylen, plcp);
  5454. brcms_c_compute_plcp(wlc, rspec[1], phylen, plcp_fallback);
  5455. memcpy(&txh->FragPLCPFallback,
  5456. plcp_fallback, sizeof(txh->FragPLCPFallback));
  5457. /* Length field now put in CCK FBR CRC field */
  5458. if (is_cck_rate(rspec[1])) {
  5459. txh->FragPLCPFallback[4] = phylen & 0xff;
  5460. txh->FragPLCPFallback[5] = (phylen & 0xff00) >> 8;
  5461. }
  5462. /* MIMO-RATE: need validation ?? */
  5463. mainrates = is_ofdm_rate(rspec[0]) ?
  5464. D11A_PHY_HDR_GRATE((struct ofdm_phy_hdr *) plcp) :
  5465. plcp[0];
  5466. /* DUR field for main rate */
  5467. if (!ieee80211_is_pspoll(h->frame_control) &&
  5468. !is_multicast_ether_addr(h->addr1) && !use_rifs) {
  5469. durid =
  5470. brcms_c_compute_frame_dur(wlc, rspec[0], preamble_type[0],
  5471. next_frag_len);
  5472. h->duration_id = cpu_to_le16(durid);
  5473. } else if (use_rifs) {
  5474. /* NAV protect to end of next max packet size */
  5475. durid =
  5476. (u16) brcms_c_calc_frame_time(wlc, rspec[0],
  5477. preamble_type[0],
  5478. DOT11_MAX_FRAG_LEN);
  5479. durid += RIFS_11N_TIME;
  5480. h->duration_id = cpu_to_le16(durid);
  5481. }
  5482. /* DUR field for fallback rate */
  5483. if (ieee80211_is_pspoll(h->frame_control))
  5484. txh->FragDurFallback = h->duration_id;
  5485. else if (is_multicast_ether_addr(h->addr1) || use_rifs)
  5486. txh->FragDurFallback = 0;
  5487. else {
  5488. durid = brcms_c_compute_frame_dur(wlc, rspec[1],
  5489. preamble_type[1], next_frag_len);
  5490. txh->FragDurFallback = cpu_to_le16(durid);
  5491. }
  5492. /* (4) MAC-HDR: MacTxControlLow */
  5493. if (frag == 0)
  5494. mcl |= TXC_STARTMSDU;
  5495. if (!is_multicast_ether_addr(h->addr1))
  5496. mcl |= TXC_IMMEDACK;
  5497. if (wlc->band->bandtype == BRCM_BAND_5G)
  5498. mcl |= TXC_FREQBAND_5G;
  5499. if (CHSPEC_IS40(wlc_phy_chanspec_get(wlc->band->pi)))
  5500. mcl |= TXC_BW_40;
  5501. /* set AMIC bit if using hardware TKIP MIC */
  5502. if (hwtkmic)
  5503. mcl |= TXC_AMIC;
  5504. txh->MacTxControlLow = cpu_to_le16(mcl);
  5505. /* MacTxControlHigh */
  5506. mch = 0;
  5507. /* Set fallback rate preamble type */
  5508. if ((preamble_type[1] == BRCMS_SHORT_PREAMBLE) ||
  5509. (preamble_type[1] == BRCMS_GF_PREAMBLE)) {
  5510. if (rspec2rate(rspec[1]) != BRCM_RATE_1M)
  5511. mch |= TXC_PREAMBLE_DATA_FB_SHORT;
  5512. }
  5513. /* MacFrameControl */
  5514. memcpy(&txh->MacFrameControl, &h->frame_control, sizeof(u16));
  5515. txh->TxFesTimeNormal = cpu_to_le16(0);
  5516. txh->TxFesTimeFallback = cpu_to_le16(0);
  5517. /* TxFrameRA */
  5518. memcpy(&txh->TxFrameRA, &h->addr1, ETH_ALEN);
  5519. /* TxFrameID */
  5520. txh->TxFrameID = cpu_to_le16(frameid);
  5521. /*
  5522. * TxStatus, Note the case of recreating the first frag of a suppressed
  5523. * frame then we may need to reset the retry cnt's via the status reg
  5524. */
  5525. txh->TxStatus = cpu_to_le16(status);
  5526. /*
  5527. * extra fields for ucode AMPDU aggregation, the new fields are added to
  5528. * the END of previous structure so that it's compatible in driver.
  5529. */
  5530. txh->MaxNMpdus = cpu_to_le16(0);
  5531. txh->MaxABytes_MRT = cpu_to_le16(0);
  5532. txh->MaxABytes_FBR = cpu_to_le16(0);
  5533. txh->MinMBytes = cpu_to_le16(0);
  5534. /* (5) RTS/CTS: determine RTS/CTS PLCP header and MAC duration,
  5535. * furnish struct d11txh */
  5536. /* RTS PLCP header and RTS frame */
  5537. if (use_rts || use_cts) {
  5538. if (use_rts && use_cts)
  5539. use_cts = false;
  5540. for (k = 0; k < 2; k++) {
  5541. rts_rspec[k] = brcms_c_rspec_to_rts_rspec(wlc, rspec[k],
  5542. false,
  5543. mimo_ctlchbw);
  5544. }
  5545. if (!is_ofdm_rate(rts_rspec[0]) &&
  5546. !((rspec2rate(rts_rspec[0]) == BRCM_RATE_1M) ||
  5547. (wlc->PLCPHdr_override == BRCMS_PLCP_LONG))) {
  5548. rts_preamble_type[0] = BRCMS_SHORT_PREAMBLE;
  5549. mch |= TXC_PREAMBLE_RTS_MAIN_SHORT;
  5550. }
  5551. if (!is_ofdm_rate(rts_rspec[1]) &&
  5552. !((rspec2rate(rts_rspec[1]) == BRCM_RATE_1M) ||
  5553. (wlc->PLCPHdr_override == BRCMS_PLCP_LONG))) {
  5554. rts_preamble_type[1] = BRCMS_SHORT_PREAMBLE;
  5555. mch |= TXC_PREAMBLE_RTS_FB_SHORT;
  5556. }
  5557. /* RTS/CTS additions to MacTxControlLow */
  5558. if (use_cts) {
  5559. txh->MacTxControlLow |= cpu_to_le16(TXC_SENDCTS);
  5560. } else {
  5561. txh->MacTxControlLow |= cpu_to_le16(TXC_SENDRTS);
  5562. txh->MacTxControlLow |= cpu_to_le16(TXC_LONGFRAME);
  5563. }
  5564. /* RTS PLCP header */
  5565. rts_plcp = txh->RTSPhyHeader;
  5566. if (use_cts)
  5567. rts_phylen = DOT11_CTS_LEN + FCS_LEN;
  5568. else
  5569. rts_phylen = DOT11_RTS_LEN + FCS_LEN;
  5570. brcms_c_compute_plcp(wlc, rts_rspec[0], rts_phylen, rts_plcp);
  5571. /* fallback rate version of RTS PLCP header */
  5572. brcms_c_compute_plcp(wlc, rts_rspec[1], rts_phylen,
  5573. rts_plcp_fallback);
  5574. memcpy(&txh->RTSPLCPFallback, rts_plcp_fallback,
  5575. sizeof(txh->RTSPLCPFallback));
  5576. /* RTS frame fields... */
  5577. rts = (struct ieee80211_rts *)&txh->rts_frame;
  5578. durid = brcms_c_compute_rtscts_dur(wlc, use_cts, rts_rspec[0],
  5579. rspec[0], rts_preamble_type[0],
  5580. preamble_type[0], phylen, false);
  5581. rts->duration = cpu_to_le16(durid);
  5582. /* fallback rate version of RTS DUR field */
  5583. durid = brcms_c_compute_rtscts_dur(wlc, use_cts,
  5584. rts_rspec[1], rspec[1],
  5585. rts_preamble_type[1],
  5586. preamble_type[1], phylen, false);
  5587. txh->RTSDurFallback = cpu_to_le16(durid);
  5588. if (use_cts) {
  5589. rts->frame_control = cpu_to_le16(IEEE80211_FTYPE_CTL |
  5590. IEEE80211_STYPE_CTS);
  5591. memcpy(&rts->ra, &h->addr2, ETH_ALEN);
  5592. } else {
  5593. rts->frame_control = cpu_to_le16(IEEE80211_FTYPE_CTL |
  5594. IEEE80211_STYPE_RTS);
  5595. memcpy(&rts->ra, &h->addr1, 2 * ETH_ALEN);
  5596. }
  5597. /* mainrate
  5598. * low 8 bits: main frag rate/mcs,
  5599. * high 8 bits: rts/cts rate/mcs
  5600. */
  5601. mainrates |= (is_ofdm_rate(rts_rspec[0]) ?
  5602. D11A_PHY_HDR_GRATE(
  5603. (struct ofdm_phy_hdr *) rts_plcp) :
  5604. rts_plcp[0]) << 8;
  5605. } else {
  5606. memset((char *)txh->RTSPhyHeader, 0, D11_PHY_HDR_LEN);
  5607. memset((char *)&txh->rts_frame, 0,
  5608. sizeof(struct ieee80211_rts));
  5609. memset((char *)txh->RTSPLCPFallback, 0,
  5610. sizeof(txh->RTSPLCPFallback));
  5611. txh->RTSDurFallback = 0;
  5612. }
  5613. #ifdef SUPPORT_40MHZ
  5614. /* add null delimiter count */
  5615. if ((tx_info->flags & IEEE80211_TX_CTL_AMPDU) && is_mcs_rate(rspec))
  5616. txh->RTSPLCPFallback[AMPDU_FBR_NULL_DELIM] =
  5617. brcm_c_ampdu_null_delim_cnt(wlc->ampdu, scb, rspec, phylen);
  5618. #endif
  5619. /*
  5620. * Now that RTS/RTS FB preamble types are updated, write
  5621. * the final value
  5622. */
  5623. txh->MacTxControlHigh = cpu_to_le16(mch);
  5624. /*
  5625. * MainRates (both the rts and frag plcp rates have
  5626. * been calculated now)
  5627. */
  5628. txh->MainRates = cpu_to_le16(mainrates);
  5629. /* XtraFrameTypes */
  5630. xfts = frametype(rspec[1], wlc->mimoft);
  5631. xfts |= (frametype(rts_rspec[0], wlc->mimoft) << XFTS_RTS_FT_SHIFT);
  5632. xfts |= (frametype(rts_rspec[1], wlc->mimoft) << XFTS_FBRRTS_FT_SHIFT);
  5633. xfts |= CHSPEC_CHANNEL(wlc_phy_chanspec_get(wlc->band->pi)) <<
  5634. XFTS_CHANNEL_SHIFT;
  5635. txh->XtraFrameTypes = cpu_to_le16(xfts);
  5636. /* PhyTxControlWord */
  5637. phyctl = frametype(rspec[0], wlc->mimoft);
  5638. if ((preamble_type[0] == BRCMS_SHORT_PREAMBLE) ||
  5639. (preamble_type[0] == BRCMS_GF_PREAMBLE)) {
  5640. if (rspec2rate(rspec[0]) != BRCM_RATE_1M)
  5641. phyctl |= PHY_TXC_SHORT_HDR;
  5642. }
  5643. /* phytxant is properly bit shifted */
  5644. phyctl |= brcms_c_stf_d11hdrs_phyctl_txant(wlc, rspec[0]);
  5645. txh->PhyTxControlWord = cpu_to_le16(phyctl);
  5646. /* PhyTxControlWord_1 */
  5647. if (BRCMS_PHY_11N_CAP(wlc->band)) {
  5648. u16 phyctl1 = 0;
  5649. phyctl1 = brcms_c_phytxctl1_calc(wlc, rspec[0]);
  5650. txh->PhyTxControlWord_1 = cpu_to_le16(phyctl1);
  5651. phyctl1 = brcms_c_phytxctl1_calc(wlc, rspec[1]);
  5652. txh->PhyTxControlWord_1_Fbr = cpu_to_le16(phyctl1);
  5653. if (use_rts || use_cts) {
  5654. phyctl1 = brcms_c_phytxctl1_calc(wlc, rts_rspec[0]);
  5655. txh->PhyTxControlWord_1_Rts = cpu_to_le16(phyctl1);
  5656. phyctl1 = brcms_c_phytxctl1_calc(wlc, rts_rspec[1]);
  5657. txh->PhyTxControlWord_1_FbrRts = cpu_to_le16(phyctl1);
  5658. }
  5659. /*
  5660. * For mcs frames, if mixedmode(overloaded with long preamble)
  5661. * is going to be set, fill in non-zero MModeLen and/or
  5662. * MModeFbrLen it will be unnecessary if they are separated
  5663. */
  5664. if (is_mcs_rate(rspec[0]) &&
  5665. (preamble_type[0] == BRCMS_MM_PREAMBLE)) {
  5666. u16 mmodelen =
  5667. brcms_c_calc_lsig_len(wlc, rspec[0], phylen);
  5668. txh->MModeLen = cpu_to_le16(mmodelen);
  5669. }
  5670. if (is_mcs_rate(rspec[1]) &&
  5671. (preamble_type[1] == BRCMS_MM_PREAMBLE)) {
  5672. u16 mmodefbrlen =
  5673. brcms_c_calc_lsig_len(wlc, rspec[1], phylen);
  5674. txh->MModeFbrLen = cpu_to_le16(mmodefbrlen);
  5675. }
  5676. }
  5677. ac = skb_get_queue_mapping(p);
  5678. if ((scb->flags & SCB_WMECAP) && qos && wlc->edcf_txop[ac]) {
  5679. uint frag_dur, dur, dur_fallback;
  5680. /* WME: Update TXOP threshold */
  5681. if (!(tx_info->flags & IEEE80211_TX_CTL_AMPDU) && frag == 0) {
  5682. frag_dur =
  5683. brcms_c_calc_frame_time(wlc, rspec[0],
  5684. preamble_type[0], phylen);
  5685. if (rts) {
  5686. /* 1 RTS or CTS-to-self frame */
  5687. dur =
  5688. brcms_c_calc_cts_time(wlc, rts_rspec[0],
  5689. rts_preamble_type[0]);
  5690. dur_fallback =
  5691. brcms_c_calc_cts_time(wlc, rts_rspec[1],
  5692. rts_preamble_type[1]);
  5693. /* (SIFS + CTS) + SIFS + frame + SIFS + ACK */
  5694. dur += le16_to_cpu(rts->duration);
  5695. dur_fallback +=
  5696. le16_to_cpu(txh->RTSDurFallback);
  5697. } else if (use_rifs) {
  5698. dur = frag_dur;
  5699. dur_fallback = 0;
  5700. } else {
  5701. /* frame + SIFS + ACK */
  5702. dur = frag_dur;
  5703. dur +=
  5704. brcms_c_compute_frame_dur(wlc, rspec[0],
  5705. preamble_type[0], 0);
  5706. dur_fallback =
  5707. brcms_c_calc_frame_time(wlc, rspec[1],
  5708. preamble_type[1],
  5709. phylen);
  5710. dur_fallback +=
  5711. brcms_c_compute_frame_dur(wlc, rspec[1],
  5712. preamble_type[1], 0);
  5713. }
  5714. /* NEED to set TxFesTimeNormal (hard) */
  5715. txh->TxFesTimeNormal = cpu_to_le16((u16) dur);
  5716. /*
  5717. * NEED to set fallback rate version of
  5718. * TxFesTimeNormal (hard)
  5719. */
  5720. txh->TxFesTimeFallback =
  5721. cpu_to_le16((u16) dur_fallback);
  5722. /*
  5723. * update txop byte threshold (txop minus intraframe
  5724. * overhead)
  5725. */
  5726. if (wlc->edcf_txop[ac] >= (dur - frag_dur)) {
  5727. uint newfragthresh;
  5728. newfragthresh =
  5729. brcms_c_calc_frame_len(wlc,
  5730. rspec[0], preamble_type[0],
  5731. (wlc->edcf_txop[ac] -
  5732. (dur - frag_dur)));
  5733. /* range bound the fragthreshold */
  5734. if (newfragthresh < DOT11_MIN_FRAG_LEN)
  5735. newfragthresh =
  5736. DOT11_MIN_FRAG_LEN;
  5737. else if (newfragthresh >
  5738. wlc->usr_fragthresh)
  5739. newfragthresh =
  5740. wlc->usr_fragthresh;
  5741. /* update the fragthresh and do txc update */
  5742. if (wlc->fragthresh[queue] !=
  5743. (u16) newfragthresh)
  5744. wlc->fragthresh[queue] =
  5745. (u16) newfragthresh;
  5746. } else {
  5747. brcms_err(wlc->hw->d11core,
  5748. "wl%d: %s txop invalid "
  5749. "for rate %d\n",
  5750. wlc->pub->unit, fifo_names[queue],
  5751. rspec2rate(rspec[0]));
  5752. }
  5753. if (dur > wlc->edcf_txop[ac])
  5754. brcms_err(wlc->hw->d11core,
  5755. "wl%d: %s: %s txop "
  5756. "exceeded phylen %d/%d dur %d/%d\n",
  5757. wlc->pub->unit, __func__,
  5758. fifo_names[queue],
  5759. phylen, wlc->fragthresh[queue],
  5760. dur, wlc->edcf_txop[ac]);
  5761. }
  5762. }
  5763. return 0;
  5764. }
  5765. static int brcms_c_tx(struct brcms_c_info *wlc, struct sk_buff *skb)
  5766. {
  5767. struct dma_pub *dma;
  5768. int fifo, ret = -ENOSPC;
  5769. struct d11txh *txh;
  5770. u16 frameid = INVALIDFID;
  5771. fifo = brcms_ac_to_fifo(skb_get_queue_mapping(skb));
  5772. dma = wlc->hw->di[fifo];
  5773. txh = (struct d11txh *)(skb->data);
  5774. if (dma->txavail == 0) {
  5775. /*
  5776. * We sometimes get a frame from mac80211 after stopping
  5777. * the queues. This only ever seems to be a single frame
  5778. * and is seems likely to be a race. TX_HEADROOM should
  5779. * ensure that we have enough space to handle these stray
  5780. * packets, so warn if there isn't. If we're out of space
  5781. * in the tx ring and the tx queue isn't stopped then
  5782. * we've really got a bug; warn loudly if that happens.
  5783. */
  5784. brcms_warn(wlc->hw->d11core,
  5785. "Received frame for tx with no space in DMA ring\n");
  5786. WARN_ON(!ieee80211_queue_stopped(wlc->pub->ieee_hw,
  5787. skb_get_queue_mapping(skb)));
  5788. return -ENOSPC;
  5789. }
  5790. /* When a BC/MC frame is being committed to the BCMC fifo
  5791. * via DMA (NOT PIO), update ucode or BSS info as appropriate.
  5792. */
  5793. if (fifo == TX_BCMC_FIFO)
  5794. frameid = le16_to_cpu(txh->TxFrameID);
  5795. /* Commit BCMC sequence number in the SHM frame ID location */
  5796. if (frameid != INVALIDFID) {
  5797. /*
  5798. * To inform the ucode of the last mcast frame posted
  5799. * so that it can clear moredata bit
  5800. */
  5801. brcms_b_write_shm(wlc->hw, M_BCMC_FID, frameid);
  5802. }
  5803. ret = brcms_c_txfifo(wlc, fifo, skb);
  5804. /*
  5805. * The only reason for brcms_c_txfifo to fail is because
  5806. * there weren't any DMA descriptors, but we've already
  5807. * checked for that. So if it does fail yell loudly.
  5808. */
  5809. WARN_ON_ONCE(ret);
  5810. return ret;
  5811. }
  5812. bool brcms_c_sendpkt_mac80211(struct brcms_c_info *wlc, struct sk_buff *sdu,
  5813. struct ieee80211_hw *hw)
  5814. {
  5815. uint fifo;
  5816. struct scb *scb = &wlc->pri_scb;
  5817. fifo = brcms_ac_to_fifo(skb_get_queue_mapping(sdu));
  5818. brcms_c_d11hdrs_mac80211(wlc, hw, sdu, scb, 0, 1, fifo, 0);
  5819. if (!brcms_c_tx(wlc, sdu))
  5820. return true;
  5821. /* packet discarded */
  5822. dev_kfree_skb_any(sdu);
  5823. return false;
  5824. }
  5825. int
  5826. brcms_c_txfifo(struct brcms_c_info *wlc, uint fifo, struct sk_buff *p)
  5827. {
  5828. struct dma_pub *dma = wlc->hw->di[fifo];
  5829. int ret;
  5830. u16 queue;
  5831. ret = dma_txfast(wlc, dma, p);
  5832. if (ret < 0)
  5833. wiphy_err(wlc->wiphy, "txfifo: fatal, toss frames !!!\n");
  5834. /*
  5835. * Stop queue if DMA ring is full. Reserve some free descriptors,
  5836. * as we sometimes receive a frame from mac80211 after the queues
  5837. * are stopped.
  5838. */
  5839. queue = skb_get_queue_mapping(p);
  5840. if (dma->txavail <= TX_HEADROOM && fifo < TX_BCMC_FIFO &&
  5841. !ieee80211_queue_stopped(wlc->pub->ieee_hw, queue))
  5842. ieee80211_stop_queue(wlc->pub->ieee_hw, queue);
  5843. return ret;
  5844. }
  5845. u32
  5846. brcms_c_rspec_to_rts_rspec(struct brcms_c_info *wlc, u32 rspec,
  5847. bool use_rspec, u16 mimo_ctlchbw)
  5848. {
  5849. u32 rts_rspec = 0;
  5850. if (use_rspec)
  5851. /* use frame rate as rts rate */
  5852. rts_rspec = rspec;
  5853. else if (wlc->band->gmode && wlc->protection->_g && !is_cck_rate(rspec))
  5854. /* Use 11Mbps as the g protection RTS target rate and fallback.
  5855. * Use the brcms_basic_rate() lookup to find the best basic rate
  5856. * under the target in case 11 Mbps is not Basic.
  5857. * 6 and 9 Mbps are not usually selected by rate selection, but
  5858. * even if the OFDM rate we are protecting is 6 or 9 Mbps, 11
  5859. * is more robust.
  5860. */
  5861. rts_rspec = brcms_basic_rate(wlc, BRCM_RATE_11M);
  5862. else
  5863. /* calculate RTS rate and fallback rate based on the frame rate
  5864. * RTS must be sent at a basic rate since it is a
  5865. * control frame, sec 9.6 of 802.11 spec
  5866. */
  5867. rts_rspec = brcms_basic_rate(wlc, rspec);
  5868. if (BRCMS_PHY_11N_CAP(wlc->band)) {
  5869. /* set rts txbw to correct side band */
  5870. rts_rspec &= ~RSPEC_BW_MASK;
  5871. /*
  5872. * if rspec/rspec_fallback is 40MHz, then send RTS on both
  5873. * 20MHz channel (DUP), otherwise send RTS on control channel
  5874. */
  5875. if (rspec_is40mhz(rspec) && !is_cck_rate(rts_rspec))
  5876. rts_rspec |= (PHY_TXC1_BW_40MHZ_DUP << RSPEC_BW_SHIFT);
  5877. else
  5878. rts_rspec |= (mimo_ctlchbw << RSPEC_BW_SHIFT);
  5879. /* pick siso/cdd as default for ofdm */
  5880. if (is_ofdm_rate(rts_rspec)) {
  5881. rts_rspec &= ~RSPEC_STF_MASK;
  5882. rts_rspec |= (wlc->stf->ss_opmode << RSPEC_STF_SHIFT);
  5883. }
  5884. }
  5885. return rts_rspec;
  5886. }
  5887. /* Update beacon listen interval in shared memory */
  5888. static void brcms_c_bcn_li_upd(struct brcms_c_info *wlc)
  5889. {
  5890. /* wake up every DTIM is the default */
  5891. if (wlc->bcn_li_dtim == 1)
  5892. brcms_b_write_shm(wlc->hw, M_BCN_LI, 0);
  5893. else
  5894. brcms_b_write_shm(wlc->hw, M_BCN_LI,
  5895. (wlc->bcn_li_dtim << 8) | wlc->bcn_li_bcn);
  5896. }
  5897. static void
  5898. brcms_b_read_tsf(struct brcms_hardware *wlc_hw, u32 *tsf_l_ptr,
  5899. u32 *tsf_h_ptr)
  5900. {
  5901. struct bcma_device *core = wlc_hw->d11core;
  5902. /* read the tsf timer low, then high to get an atomic read */
  5903. *tsf_l_ptr = bcma_read32(core, D11REGOFFS(tsf_timerlow));
  5904. *tsf_h_ptr = bcma_read32(core, D11REGOFFS(tsf_timerhigh));
  5905. }
  5906. /*
  5907. * recover 64bit TSF value from the 16bit TSF value in the rx header
  5908. * given the assumption that the TSF passed in header is within 65ms
  5909. * of the current tsf.
  5910. *
  5911. * 6 5 4 4 3 2 1
  5912. * 3.......6.......8.......0.......2.......4.......6.......8......0
  5913. * |<---------- tsf_h ----------->||<--- tsf_l -->||<-RxTSFTime ->|
  5914. *
  5915. * The RxTSFTime are the lowest 16 bits and provided by the ucode. The
  5916. * tsf_l is filled in by brcms_b_recv, which is done earlier in the
  5917. * receive call sequence after rx interrupt. Only the higher 16 bits
  5918. * are used. Finally, the tsf_h is read from the tsf register.
  5919. */
  5920. static u64 brcms_c_recover_tsf64(struct brcms_c_info *wlc,
  5921. struct d11rxhdr *rxh)
  5922. {
  5923. u32 tsf_h, tsf_l;
  5924. u16 rx_tsf_0_15, rx_tsf_16_31;
  5925. brcms_b_read_tsf(wlc->hw, &tsf_l, &tsf_h);
  5926. rx_tsf_16_31 = (u16)(tsf_l >> 16);
  5927. rx_tsf_0_15 = rxh->RxTSFTime;
  5928. /*
  5929. * a greater tsf time indicates the low 16 bits of
  5930. * tsf_l wrapped, so decrement the high 16 bits.
  5931. */
  5932. if ((u16)tsf_l < rx_tsf_0_15) {
  5933. rx_tsf_16_31 -= 1;
  5934. if (rx_tsf_16_31 == 0xffff)
  5935. tsf_h -= 1;
  5936. }
  5937. return ((u64)tsf_h << 32) | (((u32)rx_tsf_16_31 << 16) + rx_tsf_0_15);
  5938. }
  5939. static void
  5940. prep_mac80211_status(struct brcms_c_info *wlc, struct d11rxhdr *rxh,
  5941. struct sk_buff *p,
  5942. struct ieee80211_rx_status *rx_status)
  5943. {
  5944. int preamble;
  5945. int channel;
  5946. u32 rspec;
  5947. unsigned char *plcp;
  5948. /* fill in TSF and flag its presence */
  5949. rx_status->mactime = brcms_c_recover_tsf64(wlc, rxh);
  5950. rx_status->flag |= RX_FLAG_MACTIME_START;
  5951. channel = BRCMS_CHAN_CHANNEL(rxh->RxChan);
  5952. rx_status->band =
  5953. channel > 14 ? IEEE80211_BAND_5GHZ : IEEE80211_BAND_2GHZ;
  5954. rx_status->freq =
  5955. ieee80211_channel_to_frequency(channel, rx_status->band);
  5956. rx_status->signal = wlc_phy_rssi_compute(wlc->hw->band->pi, rxh);
  5957. /* noise */
  5958. /* qual */
  5959. rx_status->antenna =
  5960. (rxh->PhyRxStatus_0 & PRXS0_RXANT_UPSUBBAND) ? 1 : 0;
  5961. plcp = p->data;
  5962. rspec = brcms_c_compute_rspec(rxh, plcp);
  5963. if (is_mcs_rate(rspec)) {
  5964. rx_status->rate_idx = rspec & RSPEC_RATE_MASK;
  5965. rx_status->flag |= RX_FLAG_HT;
  5966. if (rspec_is40mhz(rspec))
  5967. rx_status->flag |= RX_FLAG_40MHZ;
  5968. } else {
  5969. switch (rspec2rate(rspec)) {
  5970. case BRCM_RATE_1M:
  5971. rx_status->rate_idx = 0;
  5972. break;
  5973. case BRCM_RATE_2M:
  5974. rx_status->rate_idx = 1;
  5975. break;
  5976. case BRCM_RATE_5M5:
  5977. rx_status->rate_idx = 2;
  5978. break;
  5979. case BRCM_RATE_11M:
  5980. rx_status->rate_idx = 3;
  5981. break;
  5982. case BRCM_RATE_6M:
  5983. rx_status->rate_idx = 4;
  5984. break;
  5985. case BRCM_RATE_9M:
  5986. rx_status->rate_idx = 5;
  5987. break;
  5988. case BRCM_RATE_12M:
  5989. rx_status->rate_idx = 6;
  5990. break;
  5991. case BRCM_RATE_18M:
  5992. rx_status->rate_idx = 7;
  5993. break;
  5994. case BRCM_RATE_24M:
  5995. rx_status->rate_idx = 8;
  5996. break;
  5997. case BRCM_RATE_36M:
  5998. rx_status->rate_idx = 9;
  5999. break;
  6000. case BRCM_RATE_48M:
  6001. rx_status->rate_idx = 10;
  6002. break;
  6003. case BRCM_RATE_54M:
  6004. rx_status->rate_idx = 11;
  6005. break;
  6006. default:
  6007. brcms_err(wlc->hw->d11core,
  6008. "%s: Unknown rate\n", __func__);
  6009. }
  6010. /*
  6011. * For 5GHz, we should decrease the index as it is
  6012. * a subset of the 2.4G rates. See bitrates field
  6013. * of brcms_band_5GHz_nphy (in mac80211_if.c).
  6014. */
  6015. if (rx_status->band == IEEE80211_BAND_5GHZ)
  6016. rx_status->rate_idx -= BRCMS_LEGACY_5G_RATE_OFFSET;
  6017. /* Determine short preamble and rate_idx */
  6018. preamble = 0;
  6019. if (is_cck_rate(rspec)) {
  6020. if (rxh->PhyRxStatus_0 & PRXS0_SHORTH)
  6021. rx_status->flag |= RX_FLAG_SHORTPRE;
  6022. } else if (is_ofdm_rate(rspec)) {
  6023. rx_status->flag |= RX_FLAG_SHORTPRE;
  6024. } else {
  6025. brcms_err(wlc->hw->d11core, "%s: Unknown modulation\n",
  6026. __func__);
  6027. }
  6028. }
  6029. if (plcp3_issgi(plcp[3]))
  6030. rx_status->flag |= RX_FLAG_SHORT_GI;
  6031. if (rxh->RxStatus1 & RXS_DECERR) {
  6032. rx_status->flag |= RX_FLAG_FAILED_PLCP_CRC;
  6033. brcms_err(wlc->hw->d11core, "%s: RX_FLAG_FAILED_PLCP_CRC\n",
  6034. __func__);
  6035. }
  6036. if (rxh->RxStatus1 & RXS_FCSERR) {
  6037. rx_status->flag |= RX_FLAG_FAILED_FCS_CRC;
  6038. brcms_err(wlc->hw->d11core, "%s: RX_FLAG_FAILED_FCS_CRC\n",
  6039. __func__);
  6040. }
  6041. }
  6042. static void
  6043. brcms_c_recvctl(struct brcms_c_info *wlc, struct d11rxhdr *rxh,
  6044. struct sk_buff *p)
  6045. {
  6046. int len_mpdu;
  6047. struct ieee80211_rx_status rx_status;
  6048. struct ieee80211_hdr *hdr;
  6049. memset(&rx_status, 0, sizeof(rx_status));
  6050. prep_mac80211_status(wlc, rxh, p, &rx_status);
  6051. /* mac header+body length, exclude CRC and plcp header */
  6052. len_mpdu = p->len - D11_PHY_HDR_LEN - FCS_LEN;
  6053. skb_pull(p, D11_PHY_HDR_LEN);
  6054. __skb_trim(p, len_mpdu);
  6055. /* unmute transmit */
  6056. if (wlc->hw->suspended_fifos) {
  6057. hdr = (struct ieee80211_hdr *)p->data;
  6058. if (ieee80211_is_beacon(hdr->frame_control))
  6059. brcms_b_mute(wlc->hw, false);
  6060. }
  6061. memcpy(IEEE80211_SKB_RXCB(p), &rx_status, sizeof(rx_status));
  6062. ieee80211_rx_irqsafe(wlc->pub->ieee_hw, p);
  6063. }
  6064. /* calculate frame duration for Mixed-mode L-SIG spoofing, return
  6065. * number of bytes goes in the length field
  6066. *
  6067. * Formula given by HT PHY Spec v 1.13
  6068. * len = 3(nsyms + nstream + 3) - 3
  6069. */
  6070. u16
  6071. brcms_c_calc_lsig_len(struct brcms_c_info *wlc, u32 ratespec,
  6072. uint mac_len)
  6073. {
  6074. uint nsyms, len = 0, kNdps;
  6075. if (is_mcs_rate(ratespec)) {
  6076. uint mcs = ratespec & RSPEC_RATE_MASK;
  6077. int tot_streams = (mcs_2_txstreams(mcs) + 1) +
  6078. rspec_stc(ratespec);
  6079. /*
  6080. * the payload duration calculation matches that
  6081. * of regular ofdm
  6082. */
  6083. /* 1000Ndbps = kbps * 4 */
  6084. kNdps = mcs_2_rate(mcs, rspec_is40mhz(ratespec),
  6085. rspec_issgi(ratespec)) * 4;
  6086. if (rspec_stc(ratespec) == 0)
  6087. nsyms =
  6088. CEIL((APHY_SERVICE_NBITS + 8 * mac_len +
  6089. APHY_TAIL_NBITS) * 1000, kNdps);
  6090. else
  6091. /* STBC needs to have even number of symbols */
  6092. nsyms =
  6093. 2 *
  6094. CEIL((APHY_SERVICE_NBITS + 8 * mac_len +
  6095. APHY_TAIL_NBITS) * 1000, 2 * kNdps);
  6096. /* (+3) account for HT-SIG(2) and HT-STF(1) */
  6097. nsyms += (tot_streams + 3);
  6098. /*
  6099. * 3 bytes/symbol @ legacy 6Mbps rate
  6100. * (-3) excluding service bits and tail bits
  6101. */
  6102. len = (3 * nsyms) - 3;
  6103. }
  6104. return (u16) len;
  6105. }
  6106. static void
  6107. brcms_c_mod_prb_rsp_rate_table(struct brcms_c_info *wlc, uint frame_len)
  6108. {
  6109. const struct brcms_c_rateset *rs_dflt;
  6110. struct brcms_c_rateset rs;
  6111. u8 rate;
  6112. u16 entry_ptr;
  6113. u8 plcp[D11_PHY_HDR_LEN];
  6114. u16 dur, sifs;
  6115. uint i;
  6116. sifs = get_sifs(wlc->band);
  6117. rs_dflt = brcms_c_rateset_get_hwrs(wlc);
  6118. brcms_c_rateset_copy(rs_dflt, &rs);
  6119. brcms_c_rateset_mcs_upd(&rs, wlc->stf->txstreams);
  6120. /*
  6121. * walk the phy rate table and update MAC core SHM
  6122. * basic rate table entries
  6123. */
  6124. for (i = 0; i < rs.count; i++) {
  6125. rate = rs.rates[i] & BRCMS_RATE_MASK;
  6126. entry_ptr = brcms_b_rate_shm_offset(wlc->hw, rate);
  6127. /* Calculate the Probe Response PLCP for the given rate */
  6128. brcms_c_compute_plcp(wlc, rate, frame_len, plcp);
  6129. /*
  6130. * Calculate the duration of the Probe Response
  6131. * frame plus SIFS for the MAC
  6132. */
  6133. dur = (u16) brcms_c_calc_frame_time(wlc, rate,
  6134. BRCMS_LONG_PREAMBLE, frame_len);
  6135. dur += sifs;
  6136. /* Update the SHM Rate Table entry Probe Response values */
  6137. brcms_b_write_shm(wlc->hw, entry_ptr + M_RT_PRS_PLCP_POS,
  6138. (u16) (plcp[0] + (plcp[1] << 8)));
  6139. brcms_b_write_shm(wlc->hw, entry_ptr + M_RT_PRS_PLCP_POS + 2,
  6140. (u16) (plcp[2] + (plcp[3] << 8)));
  6141. brcms_b_write_shm(wlc->hw, entry_ptr + M_RT_PRS_DUR_POS, dur);
  6142. }
  6143. }
  6144. /* Max buffering needed for beacon template/prb resp template is 142 bytes.
  6145. *
  6146. * PLCP header is 6 bytes.
  6147. * 802.11 A3 header is 24 bytes.
  6148. * Max beacon frame body template length is 112 bytes.
  6149. * Max probe resp frame body template length is 110 bytes.
  6150. *
  6151. * *len on input contains the max length of the packet available.
  6152. *
  6153. * The *len value is set to the number of bytes in buf used, and starts
  6154. * with the PLCP and included up to, but not including, the 4 byte FCS.
  6155. */
  6156. static void
  6157. brcms_c_bcn_prb_template(struct brcms_c_info *wlc, u16 type,
  6158. u32 bcn_rspec,
  6159. struct brcms_bss_cfg *cfg, u16 *buf, int *len)
  6160. {
  6161. static const u8 ether_bcast[ETH_ALEN] = {255, 255, 255, 255, 255, 255};
  6162. struct cck_phy_hdr *plcp;
  6163. struct ieee80211_mgmt *h;
  6164. int hdr_len, body_len;
  6165. hdr_len = D11_PHY_HDR_LEN + DOT11_MAC_HDR_LEN;
  6166. /* calc buffer size provided for frame body */
  6167. body_len = *len - hdr_len;
  6168. /* return actual size */
  6169. *len = hdr_len + body_len;
  6170. /* format PHY and MAC headers */
  6171. memset((char *)buf, 0, hdr_len);
  6172. plcp = (struct cck_phy_hdr *) buf;
  6173. /*
  6174. * PLCP for Probe Response frames are filled in from
  6175. * core's rate table
  6176. */
  6177. if (type == IEEE80211_STYPE_BEACON)
  6178. /* fill in PLCP */
  6179. brcms_c_compute_plcp(wlc, bcn_rspec,
  6180. (DOT11_MAC_HDR_LEN + body_len + FCS_LEN),
  6181. (u8 *) plcp);
  6182. /* "Regular" and 16 MBSS but not for 4 MBSS */
  6183. /* Update the phytxctl for the beacon based on the rspec */
  6184. brcms_c_beacon_phytxctl_txant_upd(wlc, bcn_rspec);
  6185. h = (struct ieee80211_mgmt *)&plcp[1];
  6186. /* fill in 802.11 header */
  6187. h->frame_control = cpu_to_le16(IEEE80211_FTYPE_MGMT | type);
  6188. /* DUR is 0 for multicast bcn, or filled in by MAC for prb resp */
  6189. /* A1 filled in by MAC for prb resp, broadcast for bcn */
  6190. if (type == IEEE80211_STYPE_BEACON)
  6191. memcpy(&h->da, &ether_bcast, ETH_ALEN);
  6192. memcpy(&h->sa, &cfg->cur_etheraddr, ETH_ALEN);
  6193. memcpy(&h->bssid, &cfg->BSSID, ETH_ALEN);
  6194. /* SEQ filled in by MAC */
  6195. }
  6196. int brcms_c_get_header_len(void)
  6197. {
  6198. return TXOFF;
  6199. }
  6200. /*
  6201. * Update all beacons for the system.
  6202. */
  6203. void brcms_c_update_beacon(struct brcms_c_info *wlc)
  6204. {
  6205. struct brcms_bss_cfg *bsscfg = wlc->bsscfg;
  6206. if (bsscfg->up && !bsscfg->BSS)
  6207. /* Clear the soft intmask */
  6208. wlc->defmacintmask &= ~MI_BCNTPL;
  6209. }
  6210. /* Write ssid into shared memory */
  6211. static void
  6212. brcms_c_shm_ssid_upd(struct brcms_c_info *wlc, struct brcms_bss_cfg *cfg)
  6213. {
  6214. u8 *ssidptr = cfg->SSID;
  6215. u16 base = M_SSID;
  6216. u8 ssidbuf[IEEE80211_MAX_SSID_LEN];
  6217. /* padding the ssid with zero and copy it into shm */
  6218. memset(ssidbuf, 0, IEEE80211_MAX_SSID_LEN);
  6219. memcpy(ssidbuf, ssidptr, cfg->SSID_len);
  6220. brcms_c_copyto_shm(wlc, base, ssidbuf, IEEE80211_MAX_SSID_LEN);
  6221. brcms_b_write_shm(wlc->hw, M_SSIDLEN, (u16) cfg->SSID_len);
  6222. }
  6223. static void
  6224. brcms_c_bss_update_probe_resp(struct brcms_c_info *wlc,
  6225. struct brcms_bss_cfg *cfg,
  6226. bool suspend)
  6227. {
  6228. u16 prb_resp[BCN_TMPL_LEN / 2];
  6229. int len = BCN_TMPL_LEN;
  6230. /*
  6231. * write the probe response to hardware, or save in
  6232. * the config structure
  6233. */
  6234. /* create the probe response template */
  6235. brcms_c_bcn_prb_template(wlc, IEEE80211_STYPE_PROBE_RESP, 0,
  6236. cfg, prb_resp, &len);
  6237. if (suspend)
  6238. brcms_c_suspend_mac_and_wait(wlc);
  6239. /* write the probe response into the template region */
  6240. brcms_b_write_template_ram(wlc->hw, T_PRS_TPL_BASE,
  6241. (len + 3) & ~3, prb_resp);
  6242. /* write the length of the probe response frame (+PLCP/-FCS) */
  6243. brcms_b_write_shm(wlc->hw, M_PRB_RESP_FRM_LEN, (u16) len);
  6244. /* write the SSID and SSID length */
  6245. brcms_c_shm_ssid_upd(wlc, cfg);
  6246. /*
  6247. * Write PLCP headers and durations for probe response frames
  6248. * at all rates. Use the actual frame length covered by the
  6249. * PLCP header for the call to brcms_c_mod_prb_rsp_rate_table()
  6250. * by subtracting the PLCP len and adding the FCS.
  6251. */
  6252. len += (-D11_PHY_HDR_LEN + FCS_LEN);
  6253. brcms_c_mod_prb_rsp_rate_table(wlc, (u16) len);
  6254. if (suspend)
  6255. brcms_c_enable_mac(wlc);
  6256. }
  6257. void brcms_c_update_probe_resp(struct brcms_c_info *wlc, bool suspend)
  6258. {
  6259. struct brcms_bss_cfg *bsscfg = wlc->bsscfg;
  6260. /* update AP or IBSS probe responses */
  6261. if (bsscfg->up && !bsscfg->BSS)
  6262. brcms_c_bss_update_probe_resp(wlc, bsscfg, suspend);
  6263. }
  6264. int brcms_b_xmtfifo_sz_get(struct brcms_hardware *wlc_hw, uint fifo,
  6265. uint *blocks)
  6266. {
  6267. if (fifo >= NFIFO)
  6268. return -EINVAL;
  6269. *blocks = wlc_hw->xmtfifo_sz[fifo];
  6270. return 0;
  6271. }
  6272. void
  6273. brcms_c_set_addrmatch(struct brcms_c_info *wlc, int match_reg_offset,
  6274. const u8 *addr)
  6275. {
  6276. brcms_b_set_addrmatch(wlc->hw, match_reg_offset, addr);
  6277. if (match_reg_offset == RCM_BSSID_OFFSET)
  6278. memcpy(wlc->bsscfg->BSSID, addr, ETH_ALEN);
  6279. }
  6280. /*
  6281. * Flag 'scan in progress' to withhold dynamic phy calibration
  6282. */
  6283. void brcms_c_scan_start(struct brcms_c_info *wlc)
  6284. {
  6285. wlc_phy_hold_upd(wlc->band->pi, PHY_HOLD_FOR_SCAN, true);
  6286. }
  6287. void brcms_c_scan_stop(struct brcms_c_info *wlc)
  6288. {
  6289. wlc_phy_hold_upd(wlc->band->pi, PHY_HOLD_FOR_SCAN, false);
  6290. }
  6291. void brcms_c_associate_upd(struct brcms_c_info *wlc, bool state)
  6292. {
  6293. wlc->pub->associated = state;
  6294. wlc->bsscfg->associated = state;
  6295. }
  6296. /*
  6297. * When a remote STA/AP is removed by Mac80211, or when it can no longer accept
  6298. * AMPDU traffic, packets pending in hardware have to be invalidated so that
  6299. * when later on hardware releases them, they can be handled appropriately.
  6300. */
  6301. void brcms_c_inval_dma_pkts(struct brcms_hardware *hw,
  6302. struct ieee80211_sta *sta,
  6303. void (*dma_callback_fn))
  6304. {
  6305. struct dma_pub *dmah;
  6306. int i;
  6307. for (i = 0; i < NFIFO; i++) {
  6308. dmah = hw->di[i];
  6309. if (dmah != NULL)
  6310. dma_walk_packets(dmah, dma_callback_fn, sta);
  6311. }
  6312. }
  6313. int brcms_c_get_curband(struct brcms_c_info *wlc)
  6314. {
  6315. return wlc->band->bandunit;
  6316. }
  6317. void brcms_c_wait_for_tx_completion(struct brcms_c_info *wlc, bool drop)
  6318. {
  6319. int timeout = 20;
  6320. int i;
  6321. /* Kick DMA to send any pending AMPDU */
  6322. for (i = 0; i < ARRAY_SIZE(wlc->hw->di); i++)
  6323. if (wlc->hw->di[i])
  6324. dma_txflush(wlc->hw->di[i]);
  6325. /* wait for queue and DMA fifos to run dry */
  6326. while (brcms_txpktpendtot(wlc) > 0) {
  6327. brcms_msleep(wlc->wl, 1);
  6328. if (--timeout == 0)
  6329. break;
  6330. }
  6331. WARN_ON_ONCE(timeout == 0);
  6332. }
  6333. void brcms_c_set_beacon_listen_interval(struct brcms_c_info *wlc, u8 interval)
  6334. {
  6335. wlc->bcn_li_bcn = interval;
  6336. if (wlc->pub->up)
  6337. brcms_c_bcn_li_upd(wlc);
  6338. }
  6339. int brcms_c_set_tx_power(struct brcms_c_info *wlc, int txpwr)
  6340. {
  6341. uint qdbm;
  6342. /* Remove override bit and clip to max qdbm value */
  6343. qdbm = min_t(uint, txpwr * BRCMS_TXPWR_DB_FACTOR, 0xff);
  6344. return wlc_phy_txpower_set(wlc->band->pi, qdbm, false);
  6345. }
  6346. int brcms_c_get_tx_power(struct brcms_c_info *wlc)
  6347. {
  6348. uint qdbm;
  6349. bool override;
  6350. wlc_phy_txpower_get(wlc->band->pi, &qdbm, &override);
  6351. /* Return qdbm units */
  6352. return (int)(qdbm / BRCMS_TXPWR_DB_FACTOR);
  6353. }
  6354. /* Process received frames */
  6355. /*
  6356. * Return true if more frames need to be processed. false otherwise.
  6357. * Param 'bound' indicates max. # frames to process before break out.
  6358. */
  6359. static void brcms_c_recv(struct brcms_c_info *wlc, struct sk_buff *p)
  6360. {
  6361. struct d11rxhdr *rxh;
  6362. struct ieee80211_hdr *h;
  6363. uint len;
  6364. bool is_amsdu;
  6365. /* frame starts with rxhdr */
  6366. rxh = (struct d11rxhdr *) (p->data);
  6367. /* strip off rxhdr */
  6368. skb_pull(p, BRCMS_HWRXOFF);
  6369. /* MAC inserts 2 pad bytes for a4 headers or QoS or A-MSDU subframes */
  6370. if (rxh->RxStatus1 & RXS_PBPRES) {
  6371. if (p->len < 2) {
  6372. brcms_err(wlc->hw->d11core,
  6373. "wl%d: recv: rcvd runt of len %d\n",
  6374. wlc->pub->unit, p->len);
  6375. goto toss;
  6376. }
  6377. skb_pull(p, 2);
  6378. }
  6379. h = (struct ieee80211_hdr *)(p->data + D11_PHY_HDR_LEN);
  6380. len = p->len;
  6381. if (rxh->RxStatus1 & RXS_FCSERR) {
  6382. if (!(wlc->filter_flags & FIF_FCSFAIL))
  6383. goto toss;
  6384. }
  6385. /* check received pkt has at least frame control field */
  6386. if (len < D11_PHY_HDR_LEN + sizeof(h->frame_control))
  6387. goto toss;
  6388. /* not supporting A-MSDU */
  6389. is_amsdu = rxh->RxStatus2 & RXS_AMSDU_MASK;
  6390. if (is_amsdu)
  6391. goto toss;
  6392. brcms_c_recvctl(wlc, rxh, p);
  6393. return;
  6394. toss:
  6395. brcmu_pkt_buf_free_skb(p);
  6396. }
  6397. /* Process received frames */
  6398. /*
  6399. * Return true if more frames need to be processed. false otherwise.
  6400. * Param 'bound' indicates max. # frames to process before break out.
  6401. */
  6402. static bool
  6403. brcms_b_recv(struct brcms_hardware *wlc_hw, uint fifo, bool bound)
  6404. {
  6405. struct sk_buff *p;
  6406. struct sk_buff *next = NULL;
  6407. struct sk_buff_head recv_frames;
  6408. uint n = 0;
  6409. uint bound_limit = bound ? RXBND : -1;
  6410. skb_queue_head_init(&recv_frames);
  6411. /* gather received frames */
  6412. while (dma_rx(wlc_hw->di[fifo], &recv_frames)) {
  6413. /* !give others some time to run! */
  6414. if (++n >= bound_limit)
  6415. break;
  6416. }
  6417. /* post more rbufs */
  6418. dma_rxfill(wlc_hw->di[fifo]);
  6419. /* process each frame */
  6420. skb_queue_walk_safe(&recv_frames, p, next) {
  6421. struct d11rxhdr_le *rxh_le;
  6422. struct d11rxhdr *rxh;
  6423. skb_unlink(p, &recv_frames);
  6424. rxh_le = (struct d11rxhdr_le *)p->data;
  6425. rxh = (struct d11rxhdr *)p->data;
  6426. /* fixup rx header endianness */
  6427. rxh->RxFrameSize = le16_to_cpu(rxh_le->RxFrameSize);
  6428. rxh->PhyRxStatus_0 = le16_to_cpu(rxh_le->PhyRxStatus_0);
  6429. rxh->PhyRxStatus_1 = le16_to_cpu(rxh_le->PhyRxStatus_1);
  6430. rxh->PhyRxStatus_2 = le16_to_cpu(rxh_le->PhyRxStatus_2);
  6431. rxh->PhyRxStatus_3 = le16_to_cpu(rxh_le->PhyRxStatus_3);
  6432. rxh->PhyRxStatus_4 = le16_to_cpu(rxh_le->PhyRxStatus_4);
  6433. rxh->PhyRxStatus_5 = le16_to_cpu(rxh_le->PhyRxStatus_5);
  6434. rxh->RxStatus1 = le16_to_cpu(rxh_le->RxStatus1);
  6435. rxh->RxStatus2 = le16_to_cpu(rxh_le->RxStatus2);
  6436. rxh->RxTSFTime = le16_to_cpu(rxh_le->RxTSFTime);
  6437. rxh->RxChan = le16_to_cpu(rxh_le->RxChan);
  6438. brcms_c_recv(wlc_hw->wlc, p);
  6439. }
  6440. return n >= bound_limit;
  6441. }
  6442. /* second-level interrupt processing
  6443. * Return true if another dpc needs to be re-scheduled. false otherwise.
  6444. * Param 'bounded' indicates if applicable loops should be bounded.
  6445. */
  6446. bool brcms_c_dpc(struct brcms_c_info *wlc, bool bounded)
  6447. {
  6448. u32 macintstatus;
  6449. struct brcms_hardware *wlc_hw = wlc->hw;
  6450. struct bcma_device *core = wlc_hw->d11core;
  6451. if (brcms_deviceremoved(wlc)) {
  6452. brcms_err(core, "wl%d: %s: dead chip\n", wlc_hw->unit,
  6453. __func__);
  6454. brcms_down(wlc->wl);
  6455. return false;
  6456. }
  6457. /* grab and clear the saved software intstatus bits */
  6458. macintstatus = wlc->macintstatus;
  6459. wlc->macintstatus = 0;
  6460. brcms_dbg_int(core, "wl%d: macintstatus 0x%x\n",
  6461. wlc_hw->unit, macintstatus);
  6462. WARN_ON(macintstatus & MI_PRQ); /* PRQ Interrupt in non-MBSS */
  6463. /* tx status */
  6464. if (macintstatus & MI_TFS) {
  6465. bool fatal;
  6466. if (brcms_b_txstatus(wlc->hw, bounded, &fatal))
  6467. wlc->macintstatus |= MI_TFS;
  6468. if (fatal) {
  6469. brcms_err(core, "MI_TFS: fatal\n");
  6470. goto fatal;
  6471. }
  6472. }
  6473. if (macintstatus & (MI_TBTT | MI_DTIM_TBTT))
  6474. brcms_c_tbtt(wlc);
  6475. /* ATIM window end */
  6476. if (macintstatus & MI_ATIMWINEND) {
  6477. brcms_dbg_info(core, "end of ATIM window\n");
  6478. bcma_set32(core, D11REGOFFS(maccommand), wlc->qvalid);
  6479. wlc->qvalid = 0;
  6480. }
  6481. /*
  6482. * received data or control frame, MI_DMAINT is
  6483. * indication of RX_FIFO interrupt
  6484. */
  6485. if (macintstatus & MI_DMAINT)
  6486. if (brcms_b_recv(wlc_hw, RX_FIFO, bounded))
  6487. wlc->macintstatus |= MI_DMAINT;
  6488. /* noise sample collected */
  6489. if (macintstatus & MI_BG_NOISE)
  6490. wlc_phy_noise_sample_intr(wlc_hw->band->pi);
  6491. if (macintstatus & MI_GP0) {
  6492. brcms_err(core, "wl%d: PSM microcode watchdog fired at %d "
  6493. "(seconds). Resetting.\n", wlc_hw->unit, wlc_hw->now);
  6494. printk_once("%s : PSM Watchdog, chipid 0x%x, chiprev 0x%x\n",
  6495. __func__, ai_get_chip_id(wlc_hw->sih),
  6496. ai_get_chiprev(wlc_hw->sih));
  6497. brcms_fatal_error(wlc_hw->wlc->wl);
  6498. }
  6499. /* gptimer timeout */
  6500. if (macintstatus & MI_TO)
  6501. bcma_write32(core, D11REGOFFS(gptimer), 0);
  6502. if (macintstatus & MI_RFDISABLE) {
  6503. brcms_dbg_info(core, "wl%d: BMAC Detected a change on the"
  6504. " RF Disable Input\n", wlc_hw->unit);
  6505. brcms_rfkill_set_hw_state(wlc->wl);
  6506. }
  6507. /* it isn't done and needs to be resched if macintstatus is non-zero */
  6508. return wlc->macintstatus != 0;
  6509. fatal:
  6510. brcms_fatal_error(wlc_hw->wlc->wl);
  6511. return wlc->macintstatus != 0;
  6512. }
  6513. void brcms_c_init(struct brcms_c_info *wlc, bool mute_tx)
  6514. {
  6515. struct bcma_device *core = wlc->hw->d11core;
  6516. struct ieee80211_channel *ch = wlc->pub->ieee_hw->conf.channel;
  6517. u16 chanspec;
  6518. brcms_dbg_info(core, "wl%d\n", wlc->pub->unit);
  6519. chanspec = ch20mhz_chspec(ch->hw_value);
  6520. brcms_b_init(wlc->hw, chanspec);
  6521. /* update beacon listen interval */
  6522. brcms_c_bcn_li_upd(wlc);
  6523. /* write ethernet address to core */
  6524. brcms_c_set_mac(wlc->bsscfg);
  6525. brcms_c_set_bssid(wlc->bsscfg);
  6526. /* Update tsf_cfprep if associated and up */
  6527. if (wlc->pub->associated && wlc->bsscfg->up) {
  6528. u32 bi;
  6529. /* get beacon period and convert to uS */
  6530. bi = wlc->bsscfg->current_bss->beacon_period << 10;
  6531. /*
  6532. * update since init path would reset
  6533. * to default value
  6534. */
  6535. bcma_write32(core, D11REGOFFS(tsf_cfprep),
  6536. bi << CFPREP_CBI_SHIFT);
  6537. /* Update maccontrol PM related bits */
  6538. brcms_c_set_ps_ctrl(wlc);
  6539. }
  6540. brcms_c_bandinit_ordered(wlc, chanspec);
  6541. /* init probe response timeout */
  6542. brcms_b_write_shm(wlc->hw, M_PRS_MAXTIME, wlc->prb_resp_timeout);
  6543. /* init max burst txop (framebursting) */
  6544. brcms_b_write_shm(wlc->hw, M_MBURST_TXOP,
  6545. (wlc->
  6546. _rifs ? (EDCF_AC_VO_TXOP_AP << 5) : MAXFRAMEBURST_TXOP));
  6547. /* initialize maximum allowed duty cycle */
  6548. brcms_c_duty_cycle_set(wlc, wlc->tx_duty_cycle_ofdm, true, true);
  6549. brcms_c_duty_cycle_set(wlc, wlc->tx_duty_cycle_cck, false, true);
  6550. /*
  6551. * Update some shared memory locations related to
  6552. * max AMPDU size allowed to received
  6553. */
  6554. brcms_c_ampdu_shm_upd(wlc->ampdu);
  6555. /* band-specific inits */
  6556. brcms_c_bsinit(wlc);
  6557. /* Enable EDCF mode (while the MAC is suspended) */
  6558. bcma_set16(core, D11REGOFFS(ifs_ctl), IFS_USEEDCF);
  6559. brcms_c_edcf_setparams(wlc, false);
  6560. /* read the ucode version if we have not yet done so */
  6561. if (wlc->ucode_rev == 0) {
  6562. wlc->ucode_rev =
  6563. brcms_b_read_shm(wlc->hw, M_BOM_REV_MAJOR) << NBITS(u16);
  6564. wlc->ucode_rev |= brcms_b_read_shm(wlc->hw, M_BOM_REV_MINOR);
  6565. }
  6566. /* ..now really unleash hell (allow the MAC out of suspend) */
  6567. brcms_c_enable_mac(wlc);
  6568. /* suspend the tx fifos and mute the phy for preism cac time */
  6569. if (mute_tx)
  6570. brcms_b_mute(wlc->hw, true);
  6571. /* enable the RF Disable Delay timer */
  6572. bcma_write32(core, D11REGOFFS(rfdisabledly), RFDISABLE_DEFAULT);
  6573. /*
  6574. * Initialize WME parameters; if they haven't been set by some other
  6575. * mechanism (IOVar, etc) then read them from the hardware.
  6576. */
  6577. if (GFIELD(wlc->wme_retries[0], EDCF_SHORT) == 0) {
  6578. /* Uninitialized; read from HW */
  6579. int ac;
  6580. for (ac = 0; ac < IEEE80211_NUM_ACS; ac++)
  6581. wlc->wme_retries[ac] =
  6582. brcms_b_read_shm(wlc->hw, M_AC_TXLMT_ADDR(ac));
  6583. }
  6584. }
  6585. /*
  6586. * The common driver entry routine. Error codes should be unique
  6587. */
  6588. struct brcms_c_info *
  6589. brcms_c_attach(struct brcms_info *wl, struct bcma_device *core, uint unit,
  6590. bool piomode, uint *perr)
  6591. {
  6592. struct brcms_c_info *wlc;
  6593. uint err = 0;
  6594. uint i, j;
  6595. struct brcms_pub *pub;
  6596. /* allocate struct brcms_c_info state and its substructures */
  6597. wlc = brcms_c_attach_malloc(unit, &err, 0);
  6598. if (wlc == NULL)
  6599. goto fail;
  6600. wlc->wiphy = wl->wiphy;
  6601. pub = wlc->pub;
  6602. #if defined(DEBUG)
  6603. wlc_info_dbg = wlc;
  6604. #endif
  6605. wlc->band = wlc->bandstate[0];
  6606. wlc->core = wlc->corestate;
  6607. wlc->wl = wl;
  6608. pub->unit = unit;
  6609. pub->_piomode = piomode;
  6610. wlc->bandinit_pending = false;
  6611. /* populate struct brcms_c_info with default values */
  6612. brcms_c_info_init(wlc, unit);
  6613. /* update sta/ap related parameters */
  6614. brcms_c_ap_upd(wlc);
  6615. /*
  6616. * low level attach steps(all hw accesses go
  6617. * inside, no more in rest of the attach)
  6618. */
  6619. err = brcms_b_attach(wlc, core, unit, piomode);
  6620. if (err)
  6621. goto fail;
  6622. brcms_c_protection_upd(wlc, BRCMS_PROT_N_PAM_OVR, OFF);
  6623. pub->phy_11ncapable = BRCMS_PHY_11N_CAP(wlc->band);
  6624. /* disable allowed duty cycle */
  6625. wlc->tx_duty_cycle_ofdm = 0;
  6626. wlc->tx_duty_cycle_cck = 0;
  6627. brcms_c_stf_phy_chain_calc(wlc);
  6628. /* txchain 1: txant 0, txchain 2: txant 1 */
  6629. if (BRCMS_ISNPHY(wlc->band) && (wlc->stf->txstreams == 1))
  6630. wlc->stf->txant = wlc->stf->hw_txchain - 1;
  6631. /* push to BMAC driver */
  6632. wlc_phy_stf_chain_init(wlc->band->pi, wlc->stf->hw_txchain,
  6633. wlc->stf->hw_rxchain);
  6634. /* pull up some info resulting from the low attach */
  6635. for (i = 0; i < NFIFO; i++)
  6636. wlc->core->txavail[i] = wlc->hw->txavail[i];
  6637. memcpy(&wlc->perm_etheraddr, &wlc->hw->etheraddr, ETH_ALEN);
  6638. memcpy(&pub->cur_etheraddr, &wlc->hw->etheraddr, ETH_ALEN);
  6639. for (j = 0; j < wlc->pub->_nbands; j++) {
  6640. wlc->band = wlc->bandstate[j];
  6641. if (!brcms_c_attach_stf_ant_init(wlc)) {
  6642. err = 24;
  6643. goto fail;
  6644. }
  6645. /* default contention windows size limits */
  6646. wlc->band->CWmin = APHY_CWMIN;
  6647. wlc->band->CWmax = PHY_CWMAX;
  6648. /* init gmode value */
  6649. if (wlc->band->bandtype == BRCM_BAND_2G) {
  6650. wlc->band->gmode = GMODE_AUTO;
  6651. brcms_c_protection_upd(wlc, BRCMS_PROT_G_USER,
  6652. wlc->band->gmode);
  6653. }
  6654. /* init _n_enab supported mode */
  6655. if (BRCMS_PHY_11N_CAP(wlc->band)) {
  6656. pub->_n_enab = SUPPORT_11N;
  6657. brcms_c_protection_upd(wlc, BRCMS_PROT_N_USER,
  6658. ((pub->_n_enab ==
  6659. SUPPORT_11N) ? WL_11N_2x2 :
  6660. WL_11N_3x3));
  6661. }
  6662. /* init per-band default rateset, depend on band->gmode */
  6663. brcms_default_rateset(wlc, &wlc->band->defrateset);
  6664. /* fill in hw_rateset */
  6665. brcms_c_rateset_filter(&wlc->band->defrateset,
  6666. &wlc->band->hw_rateset, false,
  6667. BRCMS_RATES_CCK_OFDM, BRCMS_RATE_MASK,
  6668. (bool) (wlc->pub->_n_enab & SUPPORT_11N));
  6669. }
  6670. /*
  6671. * update antenna config due to
  6672. * wlc->stf->txant/txchain/ant_rx_ovr change
  6673. */
  6674. brcms_c_stf_phy_txant_upd(wlc);
  6675. /* attach each modules */
  6676. err = brcms_c_attach_module(wlc);
  6677. if (err != 0)
  6678. goto fail;
  6679. if (!brcms_c_timers_init(wlc, unit)) {
  6680. wiphy_err(wl->wiphy, "wl%d: %s: init_timer failed\n", unit,
  6681. __func__);
  6682. err = 32;
  6683. goto fail;
  6684. }
  6685. /* depend on rateset, gmode */
  6686. wlc->cmi = brcms_c_channel_mgr_attach(wlc);
  6687. if (!wlc->cmi) {
  6688. wiphy_err(wl->wiphy, "wl%d: %s: channel_mgr_attach failed"
  6689. "\n", unit, __func__);
  6690. err = 33;
  6691. goto fail;
  6692. }
  6693. /* init default when all parameters are ready, i.e. ->rateset */
  6694. brcms_c_bss_default_init(wlc);
  6695. /*
  6696. * Complete the wlc default state initializations..
  6697. */
  6698. wlc->bsscfg->wlc = wlc;
  6699. wlc->mimoft = FT_HT;
  6700. wlc->mimo_40txbw = AUTO;
  6701. wlc->ofdm_40txbw = AUTO;
  6702. wlc->cck_40txbw = AUTO;
  6703. brcms_c_update_mimo_band_bwcap(wlc, BRCMS_N_BW_20IN2G_40IN5G);
  6704. /* Set default values of SGI */
  6705. if (BRCMS_SGI_CAP_PHY(wlc)) {
  6706. brcms_c_ht_update_sgi_rx(wlc, (BRCMS_N_SGI_20 |
  6707. BRCMS_N_SGI_40));
  6708. } else if (BRCMS_ISSSLPNPHY(wlc->band)) {
  6709. brcms_c_ht_update_sgi_rx(wlc, (BRCMS_N_SGI_20 |
  6710. BRCMS_N_SGI_40));
  6711. } else {
  6712. brcms_c_ht_update_sgi_rx(wlc, 0);
  6713. }
  6714. brcms_b_antsel_set(wlc->hw, wlc->asi->antsel_avail);
  6715. if (perr)
  6716. *perr = 0;
  6717. return wlc;
  6718. fail:
  6719. wiphy_err(wl->wiphy, "wl%d: %s: failed with err %d\n",
  6720. unit, __func__, err);
  6721. if (wlc)
  6722. brcms_c_detach(wlc);
  6723. if (perr)
  6724. *perr = err;
  6725. return NULL;
  6726. }