ata_piix.c 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574
  1. /*
  2. * ata_piix.c - Intel PATA/SATA controllers
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. *
  9. * Copyright 2003-2005 Red Hat Inc
  10. * Copyright 2003-2005 Jeff Garzik
  11. *
  12. *
  13. * Copyright header from piix.c:
  14. *
  15. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  16. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  17. * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
  18. *
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2, or (at your option)
  23. * any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; see the file COPYING. If not, write to
  32. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. *
  35. * libata documentation is available via 'make {ps|pdf}docs',
  36. * as Documentation/DocBook/libata.*
  37. *
  38. * Hardware documentation available at http://developer.intel.com/
  39. *
  40. * Documentation
  41. * Publically available from Intel web site. Errata documentation
  42. * is also publically available. As an aide to anyone hacking on this
  43. * driver the list of errata that are relevant is below, going back to
  44. * PIIX4. Older device documentation is now a bit tricky to find.
  45. *
  46. * The chipsets all follow very much the same design. The orginal Triton
  47. * series chipsets do _not_ support independant device timings, but this
  48. * is fixed in Triton II. With the odd mobile exception the chips then
  49. * change little except in gaining more modes until SATA arrives. This
  50. * driver supports only the chips with independant timing (that is those
  51. * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
  52. * for the early chip drivers.
  53. *
  54. * Errata of note:
  55. *
  56. * Unfixable
  57. * PIIX4 errata #9 - Only on ultra obscure hw
  58. * ICH3 errata #13 - Not observed to affect real hw
  59. * by Intel
  60. *
  61. * Things we must deal with
  62. * PIIX4 errata #10 - BM IDE hang with non UDMA
  63. * (must stop/start dma to recover)
  64. * 440MX errata #15 - As PIIX4 errata #10
  65. * PIIX4 errata #15 - Must not read control registers
  66. * during a PIO transfer
  67. * 440MX errata #13 - As PIIX4 errata #15
  68. * ICH2 errata #21 - DMA mode 0 doesn't work right
  69. * ICH0/1 errata #55 - As ICH2 errata #21
  70. * ICH2 spec c #9 - Extra operations needed to handle
  71. * drive hotswap [NOT YET SUPPORTED]
  72. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  73. * and must be dword aligned
  74. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  75. *
  76. * Should have been BIOS fixed:
  77. * 450NX: errata #19 - DMA hangs on old 450NX
  78. * 450NX: errata #20 - DMA hangs on old 450NX
  79. * 450NX: errata #25 - Corruption with DMA on old 450NX
  80. * ICH3 errata #15 - IDE deadlock under high load
  81. * (BIOS must set dev 31 fn 0 bit 23)
  82. * ICH3 errata #18 - Don't use native mode
  83. */
  84. #include <linux/kernel.h>
  85. #include <linux/module.h>
  86. #include <linux/pci.h>
  87. #include <linux/init.h>
  88. #include <linux/blkdev.h>
  89. #include <linux/delay.h>
  90. #include <linux/device.h>
  91. #include <scsi/scsi_host.h>
  92. #include <linux/libata.h>
  93. #include <linux/dmi.h>
  94. #define DRV_NAME "ata_piix"
  95. #define DRV_VERSION "2.12"
  96. enum {
  97. PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
  98. ICH5_PMR = 0x90, /* port mapping register */
  99. ICH5_PCS = 0x92, /* port control and status */
  100. PIIX_SIDPR_BAR = 5,
  101. PIIX_SIDPR_LEN = 16,
  102. PIIX_SIDPR_IDX = 0,
  103. PIIX_SIDPR_DATA = 4,
  104. PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
  105. PIIX_FLAG_SIDPR = (1 << 29), /* SATA idx/data pair regs */
  106. PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
  107. PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
  108. PIIX_80C_PRI = (1 << 5) | (1 << 4),
  109. PIIX_80C_SEC = (1 << 7) | (1 << 6),
  110. /* constants for mapping table */
  111. P0 = 0, /* port 0 */
  112. P1 = 1, /* port 1 */
  113. P2 = 2, /* port 2 */
  114. P3 = 3, /* port 3 */
  115. IDE = -1, /* IDE */
  116. NA = -2, /* not avaliable */
  117. RV = -3, /* reserved */
  118. PIIX_AHCI_DEVICE = 6,
  119. /* host->flags bits */
  120. PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
  121. };
  122. enum piix_controller_ids {
  123. /* controller IDs */
  124. piix_pata_mwdma, /* PIIX3 MWDMA only */
  125. piix_pata_33, /* PIIX4 at 33Mhz */
  126. ich_pata_33, /* ICH up to UDMA 33 only */
  127. ich_pata_66, /* ICH up to 66 Mhz */
  128. ich_pata_100, /* ICH up to UDMA 100 */
  129. ich5_sata,
  130. ich6_sata,
  131. ich6m_sata,
  132. ich8_sata,
  133. ich8_2port_sata,
  134. ich8m_apple_sata, /* locks up on second port enable */
  135. tolapai_sata,
  136. piix_pata_vmw, /* PIIX4 for VMware, spurious DMA_ERR */
  137. };
  138. struct piix_map_db {
  139. const u32 mask;
  140. const u16 port_enable;
  141. const int map[][4];
  142. };
  143. struct piix_host_priv {
  144. const int *map;
  145. void __iomem *sidpr;
  146. };
  147. static int piix_init_one(struct pci_dev *pdev,
  148. const struct pci_device_id *ent);
  149. static int piix_pata_prereset(struct ata_link *link, unsigned long deadline);
  150. static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev);
  151. static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev);
  152. static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev);
  153. static int ich_pata_cable_detect(struct ata_port *ap);
  154. static u8 piix_vmw_bmdma_status(struct ata_port *ap);
  155. static int piix_sidpr_scr_read(struct ata_port *ap, unsigned int reg, u32 *val);
  156. static int piix_sidpr_scr_write(struct ata_port *ap, unsigned int reg, u32 val);
  157. #ifdef CONFIG_PM
  158. static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
  159. static int piix_pci_device_resume(struct pci_dev *pdev);
  160. #endif
  161. static unsigned int in_module_init = 1;
  162. static const struct pci_device_id piix_pci_tbl[] = {
  163. /* Intel PIIX3 for the 430HX etc */
  164. { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
  165. /* VMware ICH4 */
  166. { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
  167. /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
  168. /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
  169. { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  170. /* Intel PIIX4 */
  171. { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  172. /* Intel PIIX4 */
  173. { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  174. /* Intel PIIX */
  175. { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  176. /* Intel ICH (i810, i815, i840) UDMA 66*/
  177. { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
  178. /* Intel ICH0 : UDMA 33*/
  179. { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
  180. /* Intel ICH2M */
  181. { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  182. /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
  183. { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  184. /* Intel ICH3M */
  185. { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  186. /* Intel ICH3 (E7500/1) UDMA 100 */
  187. { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  188. /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
  189. { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  190. { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  191. /* Intel ICH5 */
  192. { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  193. /* C-ICH (i810E2) */
  194. { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  195. /* ESB (855GME/875P + 6300ESB) UDMA 100 */
  196. { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  197. /* ICH6 (and 6) (i915) UDMA 100 */
  198. { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  199. /* ICH7/7-R (i945, i975) UDMA 100*/
  200. { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  201. { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  202. /* ICH8 Mobile PATA Controller */
  203. { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  204. /* NOTE: The following PCI ids must be kept in sync with the
  205. * list in drivers/pci/quirks.c.
  206. */
  207. /* 82801EB (ICH5) */
  208. { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  209. /* 82801EB (ICH5) */
  210. { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  211. /* 6300ESB (ICH5 variant with broken PCS present bits) */
  212. { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  213. /* 6300ESB pretending RAID */
  214. { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  215. /* 82801FB/FW (ICH6/ICH6W) */
  216. { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  217. /* 82801FR/FRW (ICH6R/ICH6RW) */
  218. { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  219. /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented).
  220. * Attach iff the controller is in IDE mode. */
  221. { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID,
  222. PCI_CLASS_STORAGE_IDE << 8, 0xffff00, ich6m_sata },
  223. /* 82801GB/GR/GH (ICH7, identical to ICH6) */
  224. { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  225. /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
  226. { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata },
  227. /* Enterprise Southbridge 2 (631xESB/632xESB) */
  228. { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  229. /* SATA Controller 1 IDE (ICH8) */
  230. { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  231. /* SATA Controller 2 IDE (ICH8) */
  232. { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  233. /* Mobile SATA Controller IDE (ICH8M), Apple */
  234. { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata },
  235. { 0x8086, 0x2828, 0x106b, 0x00a1, 0, 0, ich8m_apple_sata },
  236. { 0x8086, 0x2828, 0x106b, 0x00a3, 0, 0, ich8m_apple_sata },
  237. /* Mobile SATA Controller IDE (ICH8M) */
  238. { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  239. /* SATA Controller IDE (ICH9) */
  240. { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  241. /* SATA Controller IDE (ICH9) */
  242. { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  243. /* SATA Controller IDE (ICH9) */
  244. { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  245. /* SATA Controller IDE (ICH9M) */
  246. { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  247. /* SATA Controller IDE (ICH9M) */
  248. { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  249. /* SATA Controller IDE (ICH9M) */
  250. { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  251. /* SATA Controller IDE (Tolapai) */
  252. { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata },
  253. /* SATA Controller IDE (ICH10) */
  254. { 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  255. /* SATA Controller IDE (ICH10) */
  256. { 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  257. /* SATA Controller IDE (ICH10) */
  258. { 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  259. /* SATA Controller IDE (ICH10) */
  260. { 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  261. /* SATA Controller IDE (PCH) */
  262. { 0x8086, 0x3b20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  263. /* SATA Controller IDE (PCH) */
  264. { 0x8086, 0x3b26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  265. /* SATA Controller IDE (PCH) */
  266. { 0x8086, 0x3b2d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  267. /* SATA Controller IDE (PCH) */
  268. { 0x8086, 0x3b2e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  269. { } /* terminate list */
  270. };
  271. static struct pci_driver piix_pci_driver = {
  272. .name = DRV_NAME,
  273. .id_table = piix_pci_tbl,
  274. .probe = piix_init_one,
  275. .remove = ata_pci_remove_one,
  276. #ifdef CONFIG_PM
  277. .suspend = piix_pci_device_suspend,
  278. .resume = piix_pci_device_resume,
  279. #endif
  280. };
  281. static struct scsi_host_template piix_sht = {
  282. ATA_BMDMA_SHT(DRV_NAME),
  283. };
  284. static struct ata_port_operations piix_pata_ops = {
  285. .inherits = &ata_bmdma_port_ops,
  286. .cable_detect = ata_cable_40wire,
  287. .set_piomode = piix_set_piomode,
  288. .set_dmamode = piix_set_dmamode,
  289. .prereset = piix_pata_prereset,
  290. };
  291. static struct ata_port_operations piix_vmw_ops = {
  292. .inherits = &piix_pata_ops,
  293. .bmdma_status = piix_vmw_bmdma_status,
  294. };
  295. static struct ata_port_operations ich_pata_ops = {
  296. .inherits = &piix_pata_ops,
  297. .cable_detect = ich_pata_cable_detect,
  298. .set_dmamode = ich_set_dmamode,
  299. };
  300. static struct ata_port_operations piix_sata_ops = {
  301. .inherits = &ata_bmdma_port_ops,
  302. };
  303. static struct ata_port_operations piix_sidpr_sata_ops = {
  304. .inherits = &piix_sata_ops,
  305. .hardreset = sata_std_hardreset,
  306. .scr_read = piix_sidpr_scr_read,
  307. .scr_write = piix_sidpr_scr_write,
  308. };
  309. static const struct piix_map_db ich5_map_db = {
  310. .mask = 0x7,
  311. .port_enable = 0x3,
  312. .map = {
  313. /* PM PS SM SS MAP */
  314. { P0, NA, P1, NA }, /* 000b */
  315. { P1, NA, P0, NA }, /* 001b */
  316. { RV, RV, RV, RV },
  317. { RV, RV, RV, RV },
  318. { P0, P1, IDE, IDE }, /* 100b */
  319. { P1, P0, IDE, IDE }, /* 101b */
  320. { IDE, IDE, P0, P1 }, /* 110b */
  321. { IDE, IDE, P1, P0 }, /* 111b */
  322. },
  323. };
  324. static const struct piix_map_db ich6_map_db = {
  325. .mask = 0x3,
  326. .port_enable = 0xf,
  327. .map = {
  328. /* PM PS SM SS MAP */
  329. { P0, P2, P1, P3 }, /* 00b */
  330. { IDE, IDE, P1, P3 }, /* 01b */
  331. { P0, P2, IDE, IDE }, /* 10b */
  332. { RV, RV, RV, RV },
  333. },
  334. };
  335. static const struct piix_map_db ich6m_map_db = {
  336. .mask = 0x3,
  337. .port_enable = 0x5,
  338. /* Map 01b isn't specified in the doc but some notebooks use
  339. * it anyway. MAP 01b have been spotted on both ICH6M and
  340. * ICH7M.
  341. */
  342. .map = {
  343. /* PM PS SM SS MAP */
  344. { P0, P2, NA, NA }, /* 00b */
  345. { IDE, IDE, P1, P3 }, /* 01b */
  346. { P0, P2, IDE, IDE }, /* 10b */
  347. { RV, RV, RV, RV },
  348. },
  349. };
  350. static const struct piix_map_db ich8_map_db = {
  351. .mask = 0x3,
  352. .port_enable = 0xf,
  353. .map = {
  354. /* PM PS SM SS MAP */
  355. { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
  356. { RV, RV, RV, RV },
  357. { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
  358. { RV, RV, RV, RV },
  359. },
  360. };
  361. static const struct piix_map_db ich8_2port_map_db = {
  362. .mask = 0x3,
  363. .port_enable = 0x3,
  364. .map = {
  365. /* PM PS SM SS MAP */
  366. { P0, NA, P1, NA }, /* 00b */
  367. { RV, RV, RV, RV }, /* 01b */
  368. { RV, RV, RV, RV }, /* 10b */
  369. { RV, RV, RV, RV },
  370. },
  371. };
  372. static const struct piix_map_db ich8m_apple_map_db = {
  373. .mask = 0x3,
  374. .port_enable = 0x1,
  375. .map = {
  376. /* PM PS SM SS MAP */
  377. { P0, NA, NA, NA }, /* 00b */
  378. { RV, RV, RV, RV },
  379. { P0, P2, IDE, IDE }, /* 10b */
  380. { RV, RV, RV, RV },
  381. },
  382. };
  383. static const struct piix_map_db tolapai_map_db = {
  384. .mask = 0x3,
  385. .port_enable = 0x3,
  386. .map = {
  387. /* PM PS SM SS MAP */
  388. { P0, NA, P1, NA }, /* 00b */
  389. { RV, RV, RV, RV }, /* 01b */
  390. { RV, RV, RV, RV }, /* 10b */
  391. { RV, RV, RV, RV },
  392. },
  393. };
  394. static const struct piix_map_db *piix_map_db_table[] = {
  395. [ich5_sata] = &ich5_map_db,
  396. [ich6_sata] = &ich6_map_db,
  397. [ich6m_sata] = &ich6m_map_db,
  398. [ich8_sata] = &ich8_map_db,
  399. [ich8_2port_sata] = &ich8_2port_map_db,
  400. [ich8m_apple_sata] = &ich8m_apple_map_db,
  401. [tolapai_sata] = &tolapai_map_db,
  402. };
  403. static struct ata_port_info piix_port_info[] = {
  404. [piix_pata_mwdma] = /* PIIX3 MWDMA only */
  405. {
  406. .flags = PIIX_PATA_FLAGS,
  407. .pio_mask = 0x1f, /* pio0-4 */
  408. .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  409. .port_ops = &piix_pata_ops,
  410. },
  411. [piix_pata_33] = /* PIIX4 at 33MHz */
  412. {
  413. .flags = PIIX_PATA_FLAGS,
  414. .pio_mask = 0x1f, /* pio0-4 */
  415. .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  416. .udma_mask = ATA_UDMA_MASK_40C,
  417. .port_ops = &piix_pata_ops,
  418. },
  419. [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
  420. {
  421. .flags = PIIX_PATA_FLAGS,
  422. .pio_mask = 0x1f, /* pio 0-4 */
  423. .mwdma_mask = 0x06, /* Check: maybe 0x07 */
  424. .udma_mask = ATA_UDMA2, /* UDMA33 */
  425. .port_ops = &ich_pata_ops,
  426. },
  427. [ich_pata_66] = /* ICH controllers up to 66MHz */
  428. {
  429. .flags = PIIX_PATA_FLAGS,
  430. .pio_mask = 0x1f, /* pio 0-4 */
  431. .mwdma_mask = 0x06, /* MWDMA0 is broken on chip */
  432. .udma_mask = ATA_UDMA4,
  433. .port_ops = &ich_pata_ops,
  434. },
  435. [ich_pata_100] =
  436. {
  437. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  438. .pio_mask = 0x1f, /* pio0-4 */
  439. .mwdma_mask = 0x06, /* mwdma1-2 */
  440. .udma_mask = ATA_UDMA5, /* udma0-5 */
  441. .port_ops = &ich_pata_ops,
  442. },
  443. [ich5_sata] =
  444. {
  445. .flags = PIIX_SATA_FLAGS,
  446. .pio_mask = 0x1f, /* pio0-4 */
  447. .mwdma_mask = 0x07, /* mwdma0-2 */
  448. .udma_mask = ATA_UDMA6,
  449. .port_ops = &piix_sata_ops,
  450. },
  451. [ich6_sata] =
  452. {
  453. .flags = PIIX_SATA_FLAGS,
  454. .pio_mask = 0x1f, /* pio0-4 */
  455. .mwdma_mask = 0x07, /* mwdma0-2 */
  456. .udma_mask = ATA_UDMA6,
  457. .port_ops = &piix_sata_ops,
  458. },
  459. [ich6m_sata] =
  460. {
  461. .flags = PIIX_SATA_FLAGS,
  462. .pio_mask = 0x1f, /* pio0-4 */
  463. .mwdma_mask = 0x07, /* mwdma0-2 */
  464. .udma_mask = ATA_UDMA6,
  465. .port_ops = &piix_sata_ops,
  466. },
  467. [ich8_sata] =
  468. {
  469. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
  470. .pio_mask = 0x1f, /* pio0-4 */
  471. .mwdma_mask = 0x07, /* mwdma0-2 */
  472. .udma_mask = ATA_UDMA6,
  473. .port_ops = &piix_sata_ops,
  474. },
  475. [ich8_2port_sata] =
  476. {
  477. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
  478. .pio_mask = 0x1f, /* pio0-4 */
  479. .mwdma_mask = 0x07, /* mwdma0-2 */
  480. .udma_mask = ATA_UDMA6,
  481. .port_ops = &piix_sata_ops,
  482. },
  483. [tolapai_sata] =
  484. {
  485. .flags = PIIX_SATA_FLAGS,
  486. .pio_mask = 0x1f, /* pio0-4 */
  487. .mwdma_mask = 0x07, /* mwdma0-2 */
  488. .udma_mask = ATA_UDMA6,
  489. .port_ops = &piix_sata_ops,
  490. },
  491. [ich8m_apple_sata] =
  492. {
  493. .flags = PIIX_SATA_FLAGS,
  494. .pio_mask = 0x1f, /* pio0-4 */
  495. .mwdma_mask = 0x07, /* mwdma0-2 */
  496. .udma_mask = ATA_UDMA6,
  497. .port_ops = &piix_sata_ops,
  498. },
  499. [piix_pata_vmw] =
  500. {
  501. .flags = PIIX_PATA_FLAGS,
  502. .pio_mask = 0x1f, /* pio0-4 */
  503. .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  504. .udma_mask = ATA_UDMA_MASK_40C,
  505. .port_ops = &piix_vmw_ops,
  506. },
  507. };
  508. static struct pci_bits piix_enable_bits[] = {
  509. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  510. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  511. };
  512. MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
  513. MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
  514. MODULE_LICENSE("GPL");
  515. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  516. MODULE_VERSION(DRV_VERSION);
  517. struct ich_laptop {
  518. u16 device;
  519. u16 subvendor;
  520. u16 subdevice;
  521. };
  522. /*
  523. * List of laptops that use short cables rather than 80 wire
  524. */
  525. static const struct ich_laptop ich_laptop[] = {
  526. /* devid, subvendor, subdev */
  527. { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
  528. { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
  529. { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
  530. { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
  531. { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
  532. { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
  533. { 0x24CA, 0x1025, 0x003d }, /* ICH4 on ACER TM290 */
  534. { 0x266F, 0x1025, 0x0066 }, /* ICH6 on ACER Aspire 1694WLMi */
  535. { 0x2653, 0x1043, 0x82D8 }, /* ICH6M on Asus Eee 701 */
  536. /* end marker */
  537. { 0, }
  538. };
  539. /**
  540. * ich_pata_cable_detect - Probe host controller cable detect info
  541. * @ap: Port for which cable detect info is desired
  542. *
  543. * Read 80c cable indicator from ATA PCI device's PCI config
  544. * register. This register is normally set by firmware (BIOS).
  545. *
  546. * LOCKING:
  547. * None (inherited from caller).
  548. */
  549. static int ich_pata_cable_detect(struct ata_port *ap)
  550. {
  551. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  552. const struct ich_laptop *lap = &ich_laptop[0];
  553. u8 tmp, mask;
  554. /* Check for specials - Acer Aspire 5602WLMi */
  555. while (lap->device) {
  556. if (lap->device == pdev->device &&
  557. lap->subvendor == pdev->subsystem_vendor &&
  558. lap->subdevice == pdev->subsystem_device)
  559. return ATA_CBL_PATA40_SHORT;
  560. lap++;
  561. }
  562. /* check BIOS cable detect results */
  563. mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
  564. pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
  565. if ((tmp & mask) == 0)
  566. return ATA_CBL_PATA40;
  567. return ATA_CBL_PATA80;
  568. }
  569. /**
  570. * piix_pata_prereset - prereset for PATA host controller
  571. * @link: Target link
  572. * @deadline: deadline jiffies for the operation
  573. *
  574. * LOCKING:
  575. * None (inherited from caller).
  576. */
  577. static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
  578. {
  579. struct ata_port *ap = link->ap;
  580. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  581. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
  582. return -ENOENT;
  583. return ata_sff_prereset(link, deadline);
  584. }
  585. /**
  586. * piix_set_piomode - Initialize host controller PATA PIO timings
  587. * @ap: Port whose timings we are configuring
  588. * @adev: um
  589. *
  590. * Set PIO mode for device, in host controller PCI config space.
  591. *
  592. * LOCKING:
  593. * None (inherited from caller).
  594. */
  595. static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
  596. {
  597. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  598. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  599. unsigned int is_slave = (adev->devno != 0);
  600. unsigned int master_port= ap->port_no ? 0x42 : 0x40;
  601. unsigned int slave_port = 0x44;
  602. u16 master_data;
  603. u8 slave_data;
  604. u8 udma_enable;
  605. int control = 0;
  606. /*
  607. * See Intel Document 298600-004 for the timing programing rules
  608. * for ICH controllers.
  609. */
  610. static const /* ISP RTC */
  611. u8 timings[][2] = { { 0, 0 },
  612. { 0, 0 },
  613. { 1, 0 },
  614. { 2, 1 },
  615. { 2, 3 }, };
  616. if (pio >= 2)
  617. control |= 1; /* TIME1 enable */
  618. if (ata_pio_need_iordy(adev))
  619. control |= 2; /* IE enable */
  620. /* Intel specifies that the PPE functionality is for disk only */
  621. if (adev->class == ATA_DEV_ATA)
  622. control |= 4; /* PPE enable */
  623. /* PIO configuration clears DTE unconditionally. It will be
  624. * programmed in set_dmamode which is guaranteed to be called
  625. * after set_piomode if any DMA mode is available.
  626. */
  627. pci_read_config_word(dev, master_port, &master_data);
  628. if (is_slave) {
  629. /* clear TIME1|IE1|PPE1|DTE1 */
  630. master_data &= 0xff0f;
  631. /* Enable SITRE (separate slave timing register) */
  632. master_data |= 0x4000;
  633. /* enable PPE1, IE1 and TIME1 as needed */
  634. master_data |= (control << 4);
  635. pci_read_config_byte(dev, slave_port, &slave_data);
  636. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  637. /* Load the timing nibble for this slave */
  638. slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
  639. << (ap->port_no ? 4 : 0);
  640. } else {
  641. /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
  642. master_data &= 0xccf0;
  643. /* Enable PPE, IE and TIME as appropriate */
  644. master_data |= control;
  645. /* load ISP and RCT */
  646. master_data |=
  647. (timings[pio][0] << 12) |
  648. (timings[pio][1] << 8);
  649. }
  650. pci_write_config_word(dev, master_port, master_data);
  651. if (is_slave)
  652. pci_write_config_byte(dev, slave_port, slave_data);
  653. /* Ensure the UDMA bit is off - it will be turned back on if
  654. UDMA is selected */
  655. if (ap->udma_mask) {
  656. pci_read_config_byte(dev, 0x48, &udma_enable);
  657. udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
  658. pci_write_config_byte(dev, 0x48, udma_enable);
  659. }
  660. }
  661. /**
  662. * do_pata_set_dmamode - Initialize host controller PATA PIO timings
  663. * @ap: Port whose timings we are configuring
  664. * @adev: Drive in question
  665. * @udma: udma mode, 0 - 6
  666. * @isich: set if the chip is an ICH device
  667. *
  668. * Set UDMA mode for device, in host controller PCI config space.
  669. *
  670. * LOCKING:
  671. * None (inherited from caller).
  672. */
  673. static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
  674. {
  675. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  676. u8 master_port = ap->port_no ? 0x42 : 0x40;
  677. u16 master_data;
  678. u8 speed = adev->dma_mode;
  679. int devid = adev->devno + 2 * ap->port_no;
  680. u8 udma_enable = 0;
  681. static const /* ISP RTC */
  682. u8 timings[][2] = { { 0, 0 },
  683. { 0, 0 },
  684. { 1, 0 },
  685. { 2, 1 },
  686. { 2, 3 }, };
  687. pci_read_config_word(dev, master_port, &master_data);
  688. if (ap->udma_mask)
  689. pci_read_config_byte(dev, 0x48, &udma_enable);
  690. if (speed >= XFER_UDMA_0) {
  691. unsigned int udma = adev->dma_mode - XFER_UDMA_0;
  692. u16 udma_timing;
  693. u16 ideconf;
  694. int u_clock, u_speed;
  695. /*
  696. * UDMA is handled by a combination of clock switching and
  697. * selection of dividers
  698. *
  699. * Handy rule: Odd modes are UDMATIMx 01, even are 02
  700. * except UDMA0 which is 00
  701. */
  702. u_speed = min(2 - (udma & 1), udma);
  703. if (udma == 5)
  704. u_clock = 0x1000; /* 100Mhz */
  705. else if (udma > 2)
  706. u_clock = 1; /* 66Mhz */
  707. else
  708. u_clock = 0; /* 33Mhz */
  709. udma_enable |= (1 << devid);
  710. /* Load the CT/RP selection */
  711. pci_read_config_word(dev, 0x4A, &udma_timing);
  712. udma_timing &= ~(3 << (4 * devid));
  713. udma_timing |= u_speed << (4 * devid);
  714. pci_write_config_word(dev, 0x4A, udma_timing);
  715. if (isich) {
  716. /* Select a 33/66/100Mhz clock */
  717. pci_read_config_word(dev, 0x54, &ideconf);
  718. ideconf &= ~(0x1001 << devid);
  719. ideconf |= u_clock << devid;
  720. /* For ICH or later we should set bit 10 for better
  721. performance (WR_PingPong_En) */
  722. pci_write_config_word(dev, 0x54, ideconf);
  723. }
  724. } else {
  725. /*
  726. * MWDMA is driven by the PIO timings. We must also enable
  727. * IORDY unconditionally along with TIME1. PPE has already
  728. * been set when the PIO timing was set.
  729. */
  730. unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
  731. unsigned int control;
  732. u8 slave_data;
  733. const unsigned int needed_pio[3] = {
  734. XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
  735. };
  736. int pio = needed_pio[mwdma] - XFER_PIO_0;
  737. control = 3; /* IORDY|TIME1 */
  738. /* If the drive MWDMA is faster than it can do PIO then
  739. we must force PIO into PIO0 */
  740. if (adev->pio_mode < needed_pio[mwdma])
  741. /* Enable DMA timing only */
  742. control |= 8; /* PIO cycles in PIO0 */
  743. if (adev->devno) { /* Slave */
  744. master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
  745. master_data |= control << 4;
  746. pci_read_config_byte(dev, 0x44, &slave_data);
  747. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  748. /* Load the matching timing */
  749. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
  750. pci_write_config_byte(dev, 0x44, slave_data);
  751. } else { /* Master */
  752. master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
  753. and master timing bits */
  754. master_data |= control;
  755. master_data |=
  756. (timings[pio][0] << 12) |
  757. (timings[pio][1] << 8);
  758. }
  759. if (ap->udma_mask) {
  760. udma_enable &= ~(1 << devid);
  761. pci_write_config_word(dev, master_port, master_data);
  762. }
  763. }
  764. /* Don't scribble on 0x48 if the controller does not support UDMA */
  765. if (ap->udma_mask)
  766. pci_write_config_byte(dev, 0x48, udma_enable);
  767. }
  768. /**
  769. * piix_set_dmamode - Initialize host controller PATA DMA timings
  770. * @ap: Port whose timings we are configuring
  771. * @adev: um
  772. *
  773. * Set MW/UDMA mode for device, in host controller PCI config space.
  774. *
  775. * LOCKING:
  776. * None (inherited from caller).
  777. */
  778. static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  779. {
  780. do_pata_set_dmamode(ap, adev, 0);
  781. }
  782. /**
  783. * ich_set_dmamode - Initialize host controller PATA DMA timings
  784. * @ap: Port whose timings we are configuring
  785. * @adev: um
  786. *
  787. * Set MW/UDMA mode for device, in host controller PCI config space.
  788. *
  789. * LOCKING:
  790. * None (inherited from caller).
  791. */
  792. static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  793. {
  794. do_pata_set_dmamode(ap, adev, 1);
  795. }
  796. /*
  797. * Serial ATA Index/Data Pair Superset Registers access
  798. *
  799. * Beginning from ICH8, there's a sane way to access SCRs using index
  800. * and data register pair located at BAR5. This creates an
  801. * interesting problem of mapping two SCRs to one port.
  802. *
  803. * Although they have separate SCRs, the master and slave aren't
  804. * independent enough to be treated as separate links - e.g. softreset
  805. * resets both. Also, there's no protocol defined for hard resetting
  806. * singled device sharing the virtual port (no defined way to acquire
  807. * device signature). This is worked around by merging the SCR values
  808. * into one sensible value and requesting follow-up SRST after
  809. * hardreset.
  810. *
  811. * SCR merging is perfomed in nibbles which is the unit contents in
  812. * SCRs are organized. If two values are equal, the value is used.
  813. * When they differ, merge table which lists precedence of possible
  814. * values is consulted and the first match or the last entry when
  815. * nothing matches is used. When there's no merge table for the
  816. * specific nibble, value from the first port is used.
  817. */
  818. static const int piix_sidx_map[] = {
  819. [SCR_STATUS] = 0,
  820. [SCR_ERROR] = 2,
  821. [SCR_CONTROL] = 1,
  822. };
  823. static void piix_sidpr_sel(struct ata_device *dev, unsigned int reg)
  824. {
  825. struct ata_port *ap = dev->link->ap;
  826. struct piix_host_priv *hpriv = ap->host->private_data;
  827. iowrite32(((ap->port_no * 2 + dev->devno) << 8) | piix_sidx_map[reg],
  828. hpriv->sidpr + PIIX_SIDPR_IDX);
  829. }
  830. static int piix_sidpr_read(struct ata_device *dev, unsigned int reg)
  831. {
  832. struct piix_host_priv *hpriv = dev->link->ap->host->private_data;
  833. piix_sidpr_sel(dev, reg);
  834. return ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
  835. }
  836. static void piix_sidpr_write(struct ata_device *dev, unsigned int reg, u32 val)
  837. {
  838. struct piix_host_priv *hpriv = dev->link->ap->host->private_data;
  839. piix_sidpr_sel(dev, reg);
  840. iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
  841. }
  842. static u32 piix_merge_scr(u32 val0, u32 val1, const int * const *merge_tbl)
  843. {
  844. u32 val = 0;
  845. int i, mi;
  846. for (i = 0, mi = 0; i < 32 / 4; i++) {
  847. u8 c0 = (val0 >> (i * 4)) & 0xf;
  848. u8 c1 = (val1 >> (i * 4)) & 0xf;
  849. u8 merged = c0;
  850. const int *cur;
  851. /* if no merge preference, assume the first value */
  852. cur = merge_tbl[mi];
  853. if (!cur)
  854. goto done;
  855. mi++;
  856. /* if two values equal, use it */
  857. if (c0 == c1)
  858. goto done;
  859. /* choose the first match or the last from the merge table */
  860. while (*cur != -1) {
  861. if (c0 == *cur || c1 == *cur)
  862. break;
  863. cur++;
  864. }
  865. if (*cur == -1)
  866. cur--;
  867. merged = *cur;
  868. done:
  869. val |= merged << (i * 4);
  870. }
  871. return val;
  872. }
  873. static int piix_sidpr_scr_read(struct ata_port *ap, unsigned int reg, u32 *val)
  874. {
  875. const int * const sstatus_merge_tbl[] = {
  876. /* DET */ (const int []){ 1, 3, 0, 4, 3, -1 },
  877. /* SPD */ (const int []){ 2, 1, 0, -1 },
  878. /* IPM */ (const int []){ 6, 2, 1, 0, -1 },
  879. NULL,
  880. };
  881. const int * const scontrol_merge_tbl[] = {
  882. /* DET */ (const int []){ 1, 0, 4, 0, -1 },
  883. /* SPD */ (const int []){ 0, 2, 1, 0, -1 },
  884. /* IPM */ (const int []){ 0, 1, 2, 3, 0, -1 },
  885. NULL,
  886. };
  887. u32 v0, v1;
  888. if (reg >= ARRAY_SIZE(piix_sidx_map))
  889. return -EINVAL;
  890. if (!(ap->flags & ATA_FLAG_SLAVE_POSS)) {
  891. *val = piix_sidpr_read(&ap->link.device[0], reg);
  892. return 0;
  893. }
  894. v0 = piix_sidpr_read(&ap->link.device[0], reg);
  895. v1 = piix_sidpr_read(&ap->link.device[1], reg);
  896. switch (reg) {
  897. case SCR_STATUS:
  898. *val = piix_merge_scr(v0, v1, sstatus_merge_tbl);
  899. break;
  900. case SCR_ERROR:
  901. *val = v0 | v1;
  902. break;
  903. case SCR_CONTROL:
  904. *val = piix_merge_scr(v0, v1, scontrol_merge_tbl);
  905. break;
  906. }
  907. return 0;
  908. }
  909. static int piix_sidpr_scr_write(struct ata_port *ap, unsigned int reg, u32 val)
  910. {
  911. if (reg >= ARRAY_SIZE(piix_sidx_map))
  912. return -EINVAL;
  913. piix_sidpr_write(&ap->link.device[0], reg, val);
  914. if (ap->flags & ATA_FLAG_SLAVE_POSS)
  915. piix_sidpr_write(&ap->link.device[1], reg, val);
  916. return 0;
  917. }
  918. #ifdef CONFIG_PM
  919. static int piix_broken_suspend(void)
  920. {
  921. static const struct dmi_system_id sysids[] = {
  922. {
  923. .ident = "TECRA M3",
  924. .matches = {
  925. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  926. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
  927. },
  928. },
  929. {
  930. .ident = "TECRA M3",
  931. .matches = {
  932. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  933. DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
  934. },
  935. },
  936. {
  937. .ident = "TECRA M4",
  938. .matches = {
  939. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  940. DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
  941. },
  942. },
  943. {
  944. .ident = "TECRA M4",
  945. .matches = {
  946. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  947. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M4"),
  948. },
  949. },
  950. {
  951. .ident = "TECRA M5",
  952. .matches = {
  953. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  954. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
  955. },
  956. },
  957. {
  958. .ident = "TECRA M6",
  959. .matches = {
  960. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  961. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
  962. },
  963. },
  964. {
  965. .ident = "TECRA M7",
  966. .matches = {
  967. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  968. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
  969. },
  970. },
  971. {
  972. .ident = "TECRA A8",
  973. .matches = {
  974. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  975. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
  976. },
  977. },
  978. {
  979. .ident = "Satellite R20",
  980. .matches = {
  981. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  982. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
  983. },
  984. },
  985. {
  986. .ident = "Satellite R25",
  987. .matches = {
  988. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  989. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
  990. },
  991. },
  992. {
  993. .ident = "Satellite U200",
  994. .matches = {
  995. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  996. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
  997. },
  998. },
  999. {
  1000. .ident = "Satellite U200",
  1001. .matches = {
  1002. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1003. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
  1004. },
  1005. },
  1006. {
  1007. .ident = "Satellite Pro U200",
  1008. .matches = {
  1009. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1010. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
  1011. },
  1012. },
  1013. {
  1014. .ident = "Satellite U205",
  1015. .matches = {
  1016. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1017. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
  1018. },
  1019. },
  1020. {
  1021. .ident = "SATELLITE U205",
  1022. .matches = {
  1023. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1024. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
  1025. },
  1026. },
  1027. {
  1028. .ident = "Portege M500",
  1029. .matches = {
  1030. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1031. DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
  1032. },
  1033. },
  1034. { } /* terminate list */
  1035. };
  1036. static const char *oemstrs[] = {
  1037. "Tecra M3,",
  1038. };
  1039. int i;
  1040. if (dmi_check_system(sysids))
  1041. return 1;
  1042. for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
  1043. if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
  1044. return 1;
  1045. return 0;
  1046. }
  1047. static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
  1048. {
  1049. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1050. unsigned long flags;
  1051. int rc = 0;
  1052. rc = ata_host_suspend(host, mesg);
  1053. if (rc)
  1054. return rc;
  1055. /* Some braindamaged ACPI suspend implementations expect the
  1056. * controller to be awake on entry; otherwise, it burns cpu
  1057. * cycles and power trying to do something to the sleeping
  1058. * beauty.
  1059. */
  1060. if (piix_broken_suspend() && (mesg.event & PM_EVENT_SLEEP)) {
  1061. pci_save_state(pdev);
  1062. /* mark its power state as "unknown", since we don't
  1063. * know if e.g. the BIOS will change its device state
  1064. * when we suspend.
  1065. */
  1066. if (pdev->current_state == PCI_D0)
  1067. pdev->current_state = PCI_UNKNOWN;
  1068. /* tell resume that it's waking up from broken suspend */
  1069. spin_lock_irqsave(&host->lock, flags);
  1070. host->flags |= PIIX_HOST_BROKEN_SUSPEND;
  1071. spin_unlock_irqrestore(&host->lock, flags);
  1072. } else
  1073. ata_pci_device_do_suspend(pdev, mesg);
  1074. return 0;
  1075. }
  1076. static int piix_pci_device_resume(struct pci_dev *pdev)
  1077. {
  1078. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1079. unsigned long flags;
  1080. int rc;
  1081. if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
  1082. spin_lock_irqsave(&host->lock, flags);
  1083. host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
  1084. spin_unlock_irqrestore(&host->lock, flags);
  1085. pci_set_power_state(pdev, PCI_D0);
  1086. pci_restore_state(pdev);
  1087. /* PCI device wasn't disabled during suspend. Use
  1088. * pci_reenable_device() to avoid affecting the enable
  1089. * count.
  1090. */
  1091. rc = pci_reenable_device(pdev);
  1092. if (rc)
  1093. dev_printk(KERN_ERR, &pdev->dev, "failed to enable "
  1094. "device after resume (%d)\n", rc);
  1095. } else
  1096. rc = ata_pci_device_do_resume(pdev);
  1097. if (rc == 0)
  1098. ata_host_resume(host);
  1099. return rc;
  1100. }
  1101. #endif
  1102. static u8 piix_vmw_bmdma_status(struct ata_port *ap)
  1103. {
  1104. return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
  1105. }
  1106. #define AHCI_PCI_BAR 5
  1107. #define AHCI_GLOBAL_CTL 0x04
  1108. #define AHCI_ENABLE (1 << 31)
  1109. static int piix_disable_ahci(struct pci_dev *pdev)
  1110. {
  1111. void __iomem *mmio;
  1112. u32 tmp;
  1113. int rc = 0;
  1114. /* BUG: pci_enable_device has not yet been called. This
  1115. * works because this device is usually set up by BIOS.
  1116. */
  1117. if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
  1118. !pci_resource_len(pdev, AHCI_PCI_BAR))
  1119. return 0;
  1120. mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
  1121. if (!mmio)
  1122. return -ENOMEM;
  1123. tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
  1124. if (tmp & AHCI_ENABLE) {
  1125. tmp &= ~AHCI_ENABLE;
  1126. iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
  1127. tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
  1128. if (tmp & AHCI_ENABLE)
  1129. rc = -EIO;
  1130. }
  1131. pci_iounmap(pdev, mmio);
  1132. return rc;
  1133. }
  1134. /**
  1135. * piix_check_450nx_errata - Check for problem 450NX setup
  1136. * @ata_dev: the PCI device to check
  1137. *
  1138. * Check for the present of 450NX errata #19 and errata #25. If
  1139. * they are found return an error code so we can turn off DMA
  1140. */
  1141. static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
  1142. {
  1143. struct pci_dev *pdev = NULL;
  1144. u16 cfg;
  1145. int no_piix_dma = 0;
  1146. while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
  1147. /* Look for 450NX PXB. Check for problem configurations
  1148. A PCI quirk checks bit 6 already */
  1149. pci_read_config_word(pdev, 0x41, &cfg);
  1150. /* Only on the original revision: IDE DMA can hang */
  1151. if (pdev->revision == 0x00)
  1152. no_piix_dma = 1;
  1153. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  1154. else if (cfg & (1<<14) && pdev->revision < 5)
  1155. no_piix_dma = 2;
  1156. }
  1157. if (no_piix_dma)
  1158. dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
  1159. if (no_piix_dma == 2)
  1160. dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
  1161. return no_piix_dma;
  1162. }
  1163. static void __devinit piix_init_pcs(struct ata_host *host,
  1164. const struct piix_map_db *map_db)
  1165. {
  1166. struct pci_dev *pdev = to_pci_dev(host->dev);
  1167. u16 pcs, new_pcs;
  1168. pci_read_config_word(pdev, ICH5_PCS, &pcs);
  1169. new_pcs = pcs | map_db->port_enable;
  1170. if (new_pcs != pcs) {
  1171. DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
  1172. pci_write_config_word(pdev, ICH5_PCS, new_pcs);
  1173. msleep(150);
  1174. }
  1175. }
  1176. static const int *__devinit piix_init_sata_map(struct pci_dev *pdev,
  1177. struct ata_port_info *pinfo,
  1178. const struct piix_map_db *map_db)
  1179. {
  1180. const int *map;
  1181. int i, invalid_map = 0;
  1182. u8 map_value;
  1183. pci_read_config_byte(pdev, ICH5_PMR, &map_value);
  1184. map = map_db->map[map_value & map_db->mask];
  1185. dev_printk(KERN_INFO, &pdev->dev, "MAP [");
  1186. for (i = 0; i < 4; i++) {
  1187. switch (map[i]) {
  1188. case RV:
  1189. invalid_map = 1;
  1190. printk(" XX");
  1191. break;
  1192. case NA:
  1193. printk(" --");
  1194. break;
  1195. case IDE:
  1196. WARN_ON((i & 1) || map[i + 1] != IDE);
  1197. pinfo[i / 2] = piix_port_info[ich_pata_100];
  1198. i++;
  1199. printk(" IDE IDE");
  1200. break;
  1201. default:
  1202. printk(" P%d", map[i]);
  1203. if (i & 1)
  1204. pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
  1205. break;
  1206. }
  1207. }
  1208. printk(" ]\n");
  1209. if (invalid_map)
  1210. dev_printk(KERN_ERR, &pdev->dev,
  1211. "invalid MAP value %u\n", map_value);
  1212. return map;
  1213. }
  1214. static void __devinit piix_init_sidpr(struct ata_host *host)
  1215. {
  1216. struct pci_dev *pdev = to_pci_dev(host->dev);
  1217. struct piix_host_priv *hpriv = host->private_data;
  1218. struct ata_device *dev0 = &host->ports[0]->link.device[0];
  1219. u32 scontrol;
  1220. int i;
  1221. /* check for availability */
  1222. for (i = 0; i < 4; i++)
  1223. if (hpriv->map[i] == IDE)
  1224. return;
  1225. if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
  1226. return;
  1227. if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
  1228. pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
  1229. return;
  1230. if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
  1231. return;
  1232. hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
  1233. /* SCR access via SIDPR doesn't work on some configurations.
  1234. * Give it a test drive by inhibiting power save modes which
  1235. * we'll do anyway.
  1236. */
  1237. scontrol = piix_sidpr_read(dev0, SCR_CONTROL);
  1238. /* if IPM is already 3, SCR access is probably working. Don't
  1239. * un-inhibit power save modes as BIOS might have inhibited
  1240. * them for a reason.
  1241. */
  1242. if ((scontrol & 0xf00) != 0x300) {
  1243. scontrol |= 0x300;
  1244. piix_sidpr_write(dev0, SCR_CONTROL, scontrol);
  1245. scontrol = piix_sidpr_read(dev0, SCR_CONTROL);
  1246. if ((scontrol & 0xf00) != 0x300) {
  1247. dev_printk(KERN_INFO, host->dev, "SCR access via "
  1248. "SIDPR is available but doesn't work\n");
  1249. return;
  1250. }
  1251. }
  1252. host->ports[0]->ops = &piix_sidpr_sata_ops;
  1253. host->ports[1]->ops = &piix_sidpr_sata_ops;
  1254. }
  1255. static void piix_iocfg_bit18_quirk(struct pci_dev *pdev)
  1256. {
  1257. static const struct dmi_system_id sysids[] = {
  1258. {
  1259. /* Clevo M570U sets IOCFG bit 18 if the cdrom
  1260. * isn't used to boot the system which
  1261. * disables the channel.
  1262. */
  1263. .ident = "M570U",
  1264. .matches = {
  1265. DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
  1266. DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
  1267. },
  1268. },
  1269. { } /* terminate list */
  1270. };
  1271. u32 iocfg;
  1272. if (!dmi_check_system(sysids))
  1273. return;
  1274. /* The datasheet says that bit 18 is NOOP but certain systems
  1275. * seem to use it to disable a channel. Clear the bit on the
  1276. * affected systems.
  1277. */
  1278. pci_read_config_dword(pdev, PIIX_IOCFG, &iocfg);
  1279. if (iocfg & (1 << 18)) {
  1280. dev_printk(KERN_INFO, &pdev->dev,
  1281. "applying IOCFG bit18 quirk\n");
  1282. iocfg &= ~(1 << 18);
  1283. pci_write_config_dword(pdev, PIIX_IOCFG, iocfg);
  1284. }
  1285. }
  1286. /**
  1287. * piix_init_one - Register PIIX ATA PCI device with kernel services
  1288. * @pdev: PCI device to register
  1289. * @ent: Entry in piix_pci_tbl matching with @pdev
  1290. *
  1291. * Called from kernel PCI layer. We probe for combined mode (sigh),
  1292. * and then hand over control to libata, for it to do the rest.
  1293. *
  1294. * LOCKING:
  1295. * Inherited from PCI layer (may sleep).
  1296. *
  1297. * RETURNS:
  1298. * Zero on success, or -ERRNO value.
  1299. */
  1300. static int __devinit piix_init_one(struct pci_dev *pdev,
  1301. const struct pci_device_id *ent)
  1302. {
  1303. static int printed_version;
  1304. struct device *dev = &pdev->dev;
  1305. struct ata_port_info port_info[2];
  1306. const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
  1307. unsigned long port_flags;
  1308. struct ata_host *host;
  1309. struct piix_host_priv *hpriv;
  1310. int rc;
  1311. if (!printed_version++)
  1312. dev_printk(KERN_DEBUG, &pdev->dev,
  1313. "version " DRV_VERSION "\n");
  1314. /* no hotplugging support (FIXME) */
  1315. if (!in_module_init)
  1316. return -ENODEV;
  1317. port_info[0] = piix_port_info[ent->driver_data];
  1318. port_info[1] = piix_port_info[ent->driver_data];
  1319. port_flags = port_info[0].flags;
  1320. /* enable device and prepare host */
  1321. rc = pcim_enable_device(pdev);
  1322. if (rc)
  1323. return rc;
  1324. /* ICH6R may be driven by either ata_piix or ahci driver
  1325. * regardless of BIOS configuration. Make sure AHCI mode is
  1326. * off.
  1327. */
  1328. if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2652) {
  1329. int rc = piix_disable_ahci(pdev);
  1330. if (rc)
  1331. return rc;
  1332. }
  1333. /* SATA map init can change port_info, do it before prepping host */
  1334. hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
  1335. if (!hpriv)
  1336. return -ENOMEM;
  1337. if (port_flags & ATA_FLAG_SATA)
  1338. hpriv->map = piix_init_sata_map(pdev, port_info,
  1339. piix_map_db_table[ent->driver_data]);
  1340. rc = ata_pci_sff_prepare_host(pdev, ppi, &host);
  1341. if (rc)
  1342. return rc;
  1343. host->private_data = hpriv;
  1344. /* initialize controller */
  1345. if (port_flags & ATA_FLAG_SATA) {
  1346. piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
  1347. piix_init_sidpr(host);
  1348. }
  1349. /* apply IOCFG bit18 quirk */
  1350. piix_iocfg_bit18_quirk(pdev);
  1351. /* On ICH5, some BIOSen disable the interrupt using the
  1352. * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
  1353. * On ICH6, this bit has the same effect, but only when
  1354. * MSI is disabled (and it is disabled, as we don't use
  1355. * message-signalled interrupts currently).
  1356. */
  1357. if (port_flags & PIIX_FLAG_CHECKINTR)
  1358. pci_intx(pdev, 1);
  1359. if (piix_check_450nx_errata(pdev)) {
  1360. /* This writes into the master table but it does not
  1361. really matter for this errata as we will apply it to
  1362. all the PIIX devices on the board */
  1363. host->ports[0]->mwdma_mask = 0;
  1364. host->ports[0]->udma_mask = 0;
  1365. host->ports[1]->mwdma_mask = 0;
  1366. host->ports[1]->udma_mask = 0;
  1367. }
  1368. pci_set_master(pdev);
  1369. return ata_pci_sff_activate_host(host, ata_sff_interrupt, &piix_sht);
  1370. }
  1371. static int __init piix_init(void)
  1372. {
  1373. int rc;
  1374. DPRINTK("pci_register_driver\n");
  1375. rc = pci_register_driver(&piix_pci_driver);
  1376. if (rc)
  1377. return rc;
  1378. in_module_init = 0;
  1379. DPRINTK("done\n");
  1380. return 0;
  1381. }
  1382. static void __exit piix_exit(void)
  1383. {
  1384. pci_unregister_driver(&piix_pci_driver);
  1385. }
  1386. module_init(piix_init);
  1387. module_exit(piix_exit);