tg3.c 395 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582135831358413585135861358713588135891359013591135921359313594135951359613597135981359913600136011360213603136041360513606136071360813609136101361113612136131361413615136161361713618136191362013621136221362313624136251362613627136281362913630136311363213633136341363513636136371363813639136401364113642136431364413645136461364713648136491365013651136521365313654136551365613657136581365913660136611366213663136641366513666136671366813669136701367113672136731367413675136761367713678136791368013681136821368313684136851368613687136881368913690136911369213693136941369513696136971369813699137001370113702137031370413705137061370713708137091371013711137121371313714137151371613717137181371913720137211372213723137241372513726137271372813729137301373113732137331373413735137361373713738137391374013741137421374313744137451374613747137481374913750137511375213753137541375513756137571375813759137601376113762137631376413765137661376713768137691377013771137721377313774137751377613777137781377913780137811378213783137841378513786137871378813789137901379113792137931379413795137961379713798137991380013801138021380313804138051380613807138081380913810138111381213813138141381513816138171381813819138201382113822138231382413825138261382713828138291383013831138321383313834138351383613837138381383913840138411384213843138441384513846138471384813849138501385113852138531385413855138561385713858138591386013861138621386313864138651386613867138681386913870138711387213873138741387513876138771387813879138801388113882138831388413885138861388713888138891389013891138921389313894138951389613897138981389913900139011390213903139041390513906139071390813909139101391113912139131391413915139161391713918139191392013921139221392313924139251392613927139281392913930139311393213933139341393513936139371393813939139401394113942139431394413945139461394713948139491395013951139521395313954139551395613957139581395913960139611396213963139641396513966139671396813969139701397113972139731397413975139761397713978139791398013981139821398313984139851398613987139881398913990139911399213993139941399513996139971399813999140001400114002140031400414005140061400714008140091401014011140121401314014140151401614017140181401914020140211402214023140241402514026140271402814029140301403114032140331403414035140361403714038140391404014041140421404314044140451404614047140481404914050140511405214053140541405514056140571405814059140601406114062140631406414065140661406714068140691407014071140721407314074140751407614077140781407914080140811408214083140841408514086140871408814089140901409114092140931409414095140961409714098140991410014101141021410314104141051410614107141081410914110141111411214113141141411514116141171411814119141201412114122141231412414125141261412714128141291413014131141321413314134141351413614137141381413914140141411414214143141441414514146141471414814149141501415114152141531415414155141561415714158141591416014161141621416314164141651416614167141681416914170141711417214173141741417514176141771417814179141801418114182141831418414185141861418714188141891419014191141921419314194141951419614197141981419914200142011420214203142041420514206142071420814209142101421114212142131421414215142161421714218142191422014221142221422314224142251422614227142281422914230142311423214233142341423514236142371423814239142401424114242142431424414245142461424714248142491425014251142521425314254142551425614257142581425914260142611426214263142641426514266142671426814269142701427114272142731427414275142761427714278142791428014281142821428314284142851428614287142881428914290142911429214293142941429514296142971429814299143001430114302143031430414305143061430714308143091431014311143121431314314143151431614317143181431914320143211432214323143241432514326143271432814329143301433114332143331433414335143361433714338143391434014341143421434314344143451434614347143481434914350143511435214353143541435514356143571435814359143601436114362143631436414365143661436714368143691437014371143721437314374143751437614377143781437914380143811438214383143841438514386143871438814389143901439114392143931439414395143961439714398143991440014401144021440314404144051440614407144081440914410144111441214413144141441514416144171441814419144201442114422144231442414425144261442714428144291443014431144321443314434144351443614437144381443914440144411444214443144441444514446144471444814449144501445114452144531445414455144561445714458144591446014461144621446314464144651446614467144681446914470144711447214473144741447514476144771447814479144801448114482144831448414485144861448714488144891449014491144921449314494144951449614497144981449914500145011450214503145041450514506145071450814509145101451114512145131451414515145161451714518145191452014521145221452314524145251452614527145281452914530145311453214533145341453514536145371453814539145401454114542145431454414545145461454714548145491455014551145521455314554145551455614557145581455914560145611456214563145641456514566145671456814569145701457114572145731457414575145761457714578145791458014581145821458314584145851458614587145881458914590145911459214593145941459514596145971459814599146001460114602146031460414605146061460714608146091461014611146121461314614146151461614617146181461914620146211462214623146241462514626146271462814629146301463114632146331463414635146361463714638146391464014641146421464314644146451464614647146481464914650146511465214653146541465514656146571465814659146601466114662146631466414665146661466714668146691467014671146721467314674146751467614677146781467914680146811468214683146841468514686146871468814689146901469114692146931469414695146961469714698146991470014701147021470314704147051470614707147081470914710147111471214713147141471514716147171471814719147201472114722147231472414725147261472714728147291473014731147321473314734147351473614737147381473914740147411474214743147441474514746147471474814749147501475114752147531475414755147561475714758147591476014761147621476314764147651476614767147681476914770147711477214773147741477514776147771477814779147801478114782147831478414785147861478714788147891479014791147921479314794147951479614797147981479914800
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2009 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/phy.h>
  34. #include <linux/brcmphy.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/dma-mapping.h>
  41. #include <linux/firmware.h>
  42. #include <net/checksum.h>
  43. #include <net/ip.h>
  44. #include <asm/system.h>
  45. #include <asm/io.h>
  46. #include <asm/byteorder.h>
  47. #include <asm/uaccess.h>
  48. #ifdef CONFIG_SPARC
  49. #include <asm/idprom.h>
  50. #include <asm/prom.h>
  51. #endif
  52. #define BAR_0 0
  53. #define BAR_2 2
  54. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  55. #define TG3_VLAN_TAG_USED 1
  56. #else
  57. #define TG3_VLAN_TAG_USED 0
  58. #endif
  59. #include "tg3.h"
  60. #define DRV_MODULE_NAME "tg3"
  61. #define PFX DRV_MODULE_NAME ": "
  62. #define DRV_MODULE_VERSION "3.104"
  63. #define DRV_MODULE_RELDATE "November 13, 2009"
  64. #define TG3_DEF_MAC_MODE 0
  65. #define TG3_DEF_RX_MODE 0
  66. #define TG3_DEF_TX_MODE 0
  67. #define TG3_DEF_MSG_ENABLE \
  68. (NETIF_MSG_DRV | \
  69. NETIF_MSG_PROBE | \
  70. NETIF_MSG_LINK | \
  71. NETIF_MSG_TIMER | \
  72. NETIF_MSG_IFDOWN | \
  73. NETIF_MSG_IFUP | \
  74. NETIF_MSG_RX_ERR | \
  75. NETIF_MSG_TX_ERR)
  76. /* length of time before we decide the hardware is borked,
  77. * and dev->tx_timeout() should be called to fix the problem
  78. */
  79. #define TG3_TX_TIMEOUT (5 * HZ)
  80. /* hardware minimum and maximum for a single frame's data payload */
  81. #define TG3_MIN_MTU 60
  82. #define TG3_MAX_MTU(tp) \
  83. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
  84. /* These numbers seem to be hard coded in the NIC firmware somehow.
  85. * You can't change the ring sizes, but you can change where you place
  86. * them in the NIC onboard memory.
  87. */
  88. #define TG3_RX_RING_SIZE 512
  89. #define TG3_DEF_RX_RING_PENDING 200
  90. #define TG3_RX_JUMBO_RING_SIZE 256
  91. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  92. #define TG3_RSS_INDIR_TBL_SIZE 128
  93. /* Do not place this n-ring entries value into the tp struct itself,
  94. * we really want to expose these constants to GCC so that modulo et
  95. * al. operations are done with shifts and masks instead of with
  96. * hw multiply/modulo instructions. Another solution would be to
  97. * replace things like '% foo' with '& (foo - 1)'.
  98. */
  99. #define TG3_RX_RCB_RING_SIZE(tp) \
  100. (((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) && \
  101. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) ? 1024 : 512)
  102. #define TG3_TX_RING_SIZE 512
  103. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  104. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  105. TG3_RX_RING_SIZE)
  106. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_ext_rx_buffer_desc) * \
  107. TG3_RX_JUMBO_RING_SIZE)
  108. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  109. TG3_RX_RCB_RING_SIZE(tp))
  110. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  111. TG3_TX_RING_SIZE)
  112. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  113. #define TG3_DMA_BYTE_ENAB 64
  114. #define TG3_RX_STD_DMA_SZ 1536
  115. #define TG3_RX_JMB_DMA_SZ 9046
  116. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  117. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  118. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  119. #define TG3_RX_STD_BUFF_RING_SIZE \
  120. (sizeof(struct ring_info) * TG3_RX_RING_SIZE)
  121. #define TG3_RX_JMB_BUFF_RING_SIZE \
  122. (sizeof(struct ring_info) * TG3_RX_JUMBO_RING_SIZE)
  123. /* minimum number of free TX descriptors required to wake up TX process */
  124. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  125. #define TG3_RAW_IP_ALIGN 2
  126. /* number of ETHTOOL_GSTATS u64's */
  127. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  128. #define TG3_NUM_TEST 6
  129. #define FIRMWARE_TG3 "tigon/tg3.bin"
  130. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  131. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  132. static char version[] __devinitdata =
  133. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  134. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  135. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  136. MODULE_LICENSE("GPL");
  137. MODULE_VERSION(DRV_MODULE_VERSION);
  138. MODULE_FIRMWARE(FIRMWARE_TG3);
  139. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  140. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  141. #define TG3_RSS_MIN_NUM_MSIX_VECS 2
  142. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  143. module_param(tg3_debug, int, 0);
  144. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  145. static struct pci_device_id tg3_pci_tbl[] = {
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5724)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  222. {}
  223. };
  224. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  225. static const struct {
  226. const char string[ETH_GSTRING_LEN];
  227. } ethtool_stats_keys[TG3_NUM_STATS] = {
  228. { "rx_octets" },
  229. { "rx_fragments" },
  230. { "rx_ucast_packets" },
  231. { "rx_mcast_packets" },
  232. { "rx_bcast_packets" },
  233. { "rx_fcs_errors" },
  234. { "rx_align_errors" },
  235. { "rx_xon_pause_rcvd" },
  236. { "rx_xoff_pause_rcvd" },
  237. { "rx_mac_ctrl_rcvd" },
  238. { "rx_xoff_entered" },
  239. { "rx_frame_too_long_errors" },
  240. { "rx_jabbers" },
  241. { "rx_undersize_packets" },
  242. { "rx_in_length_errors" },
  243. { "rx_out_length_errors" },
  244. { "rx_64_or_less_octet_packets" },
  245. { "rx_65_to_127_octet_packets" },
  246. { "rx_128_to_255_octet_packets" },
  247. { "rx_256_to_511_octet_packets" },
  248. { "rx_512_to_1023_octet_packets" },
  249. { "rx_1024_to_1522_octet_packets" },
  250. { "rx_1523_to_2047_octet_packets" },
  251. { "rx_2048_to_4095_octet_packets" },
  252. { "rx_4096_to_8191_octet_packets" },
  253. { "rx_8192_to_9022_octet_packets" },
  254. { "tx_octets" },
  255. { "tx_collisions" },
  256. { "tx_xon_sent" },
  257. { "tx_xoff_sent" },
  258. { "tx_flow_control" },
  259. { "tx_mac_errors" },
  260. { "tx_single_collisions" },
  261. { "tx_mult_collisions" },
  262. { "tx_deferred" },
  263. { "tx_excessive_collisions" },
  264. { "tx_late_collisions" },
  265. { "tx_collide_2times" },
  266. { "tx_collide_3times" },
  267. { "tx_collide_4times" },
  268. { "tx_collide_5times" },
  269. { "tx_collide_6times" },
  270. { "tx_collide_7times" },
  271. { "tx_collide_8times" },
  272. { "tx_collide_9times" },
  273. { "tx_collide_10times" },
  274. { "tx_collide_11times" },
  275. { "tx_collide_12times" },
  276. { "tx_collide_13times" },
  277. { "tx_collide_14times" },
  278. { "tx_collide_15times" },
  279. { "tx_ucast_packets" },
  280. { "tx_mcast_packets" },
  281. { "tx_bcast_packets" },
  282. { "tx_carrier_sense_errors" },
  283. { "tx_discards" },
  284. { "tx_errors" },
  285. { "dma_writeq_full" },
  286. { "dma_write_prioq_full" },
  287. { "rxbds_empty" },
  288. { "rx_discards" },
  289. { "rx_errors" },
  290. { "rx_threshold_hit" },
  291. { "dma_readq_full" },
  292. { "dma_read_prioq_full" },
  293. { "tx_comp_queue_full" },
  294. { "ring_set_send_prod_index" },
  295. { "ring_status_update" },
  296. { "nic_irqs" },
  297. { "nic_avoided_irqs" },
  298. { "nic_tx_threshold_hit" }
  299. };
  300. static const struct {
  301. const char string[ETH_GSTRING_LEN];
  302. } ethtool_test_keys[TG3_NUM_TEST] = {
  303. { "nvram test (online) " },
  304. { "link test (online) " },
  305. { "register test (offline)" },
  306. { "memory test (offline)" },
  307. { "loopback test (offline)" },
  308. { "interrupt test (offline)" },
  309. };
  310. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  311. {
  312. writel(val, tp->regs + off);
  313. }
  314. static u32 tg3_read32(struct tg3 *tp, u32 off)
  315. {
  316. return (readl(tp->regs + off));
  317. }
  318. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  319. {
  320. writel(val, tp->aperegs + off);
  321. }
  322. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  323. {
  324. return (readl(tp->aperegs + off));
  325. }
  326. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  327. {
  328. unsigned long flags;
  329. spin_lock_irqsave(&tp->indirect_lock, flags);
  330. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  331. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  332. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  333. }
  334. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  335. {
  336. writel(val, tp->regs + off);
  337. readl(tp->regs + off);
  338. }
  339. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  340. {
  341. unsigned long flags;
  342. u32 val;
  343. spin_lock_irqsave(&tp->indirect_lock, flags);
  344. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  345. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  346. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  347. return val;
  348. }
  349. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  350. {
  351. unsigned long flags;
  352. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  353. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  354. TG3_64BIT_REG_LOW, val);
  355. return;
  356. }
  357. if (off == TG3_RX_STD_PROD_IDX_REG) {
  358. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  359. TG3_64BIT_REG_LOW, val);
  360. return;
  361. }
  362. spin_lock_irqsave(&tp->indirect_lock, flags);
  363. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  364. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  365. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  366. /* In indirect mode when disabling interrupts, we also need
  367. * to clear the interrupt bit in the GRC local ctrl register.
  368. */
  369. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  370. (val == 0x1)) {
  371. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  372. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  373. }
  374. }
  375. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  376. {
  377. unsigned long flags;
  378. u32 val;
  379. spin_lock_irqsave(&tp->indirect_lock, flags);
  380. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  381. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  382. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  383. return val;
  384. }
  385. /* usec_wait specifies the wait time in usec when writing to certain registers
  386. * where it is unsafe to read back the register without some delay.
  387. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  388. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  389. */
  390. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  391. {
  392. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  393. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  394. /* Non-posted methods */
  395. tp->write32(tp, off, val);
  396. else {
  397. /* Posted method */
  398. tg3_write32(tp, off, val);
  399. if (usec_wait)
  400. udelay(usec_wait);
  401. tp->read32(tp, off);
  402. }
  403. /* Wait again after the read for the posted method to guarantee that
  404. * the wait time is met.
  405. */
  406. if (usec_wait)
  407. udelay(usec_wait);
  408. }
  409. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  410. {
  411. tp->write32_mbox(tp, off, val);
  412. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  413. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  414. tp->read32_mbox(tp, off);
  415. }
  416. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  417. {
  418. void __iomem *mbox = tp->regs + off;
  419. writel(val, mbox);
  420. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  421. writel(val, mbox);
  422. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  423. readl(mbox);
  424. }
  425. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  426. {
  427. return (readl(tp->regs + off + GRCMBOX_BASE));
  428. }
  429. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  430. {
  431. writel(val, tp->regs + off + GRCMBOX_BASE);
  432. }
  433. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  434. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  435. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  436. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  437. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  438. #define tw32(reg,val) tp->write32(tp, reg, val)
  439. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  440. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  441. #define tr32(reg) tp->read32(tp, reg)
  442. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  443. {
  444. unsigned long flags;
  445. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  446. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  447. return;
  448. spin_lock_irqsave(&tp->indirect_lock, flags);
  449. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  450. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  451. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  452. /* Always leave this as zero. */
  453. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  454. } else {
  455. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  456. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  457. /* Always leave this as zero. */
  458. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  459. }
  460. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  461. }
  462. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  463. {
  464. unsigned long flags;
  465. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  466. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  467. *val = 0;
  468. return;
  469. }
  470. spin_lock_irqsave(&tp->indirect_lock, flags);
  471. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  472. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  473. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  474. /* Always leave this as zero. */
  475. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  476. } else {
  477. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  478. *val = tr32(TG3PCI_MEM_WIN_DATA);
  479. /* Always leave this as zero. */
  480. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  481. }
  482. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  483. }
  484. static void tg3_ape_lock_init(struct tg3 *tp)
  485. {
  486. int i;
  487. /* Make sure the driver hasn't any stale locks. */
  488. for (i = 0; i < 8; i++)
  489. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  490. APE_LOCK_GRANT_DRIVER);
  491. }
  492. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  493. {
  494. int i, off;
  495. int ret = 0;
  496. u32 status;
  497. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  498. return 0;
  499. switch (locknum) {
  500. case TG3_APE_LOCK_GRC:
  501. case TG3_APE_LOCK_MEM:
  502. break;
  503. default:
  504. return -EINVAL;
  505. }
  506. off = 4 * locknum;
  507. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  508. /* Wait for up to 1 millisecond to acquire lock. */
  509. for (i = 0; i < 100; i++) {
  510. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  511. if (status == APE_LOCK_GRANT_DRIVER)
  512. break;
  513. udelay(10);
  514. }
  515. if (status != APE_LOCK_GRANT_DRIVER) {
  516. /* Revoke the lock request. */
  517. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  518. APE_LOCK_GRANT_DRIVER);
  519. ret = -EBUSY;
  520. }
  521. return ret;
  522. }
  523. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  524. {
  525. int off;
  526. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  527. return;
  528. switch (locknum) {
  529. case TG3_APE_LOCK_GRC:
  530. case TG3_APE_LOCK_MEM:
  531. break;
  532. default:
  533. return;
  534. }
  535. off = 4 * locknum;
  536. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  537. }
  538. static void tg3_disable_ints(struct tg3 *tp)
  539. {
  540. int i;
  541. tw32(TG3PCI_MISC_HOST_CTRL,
  542. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  543. for (i = 0; i < tp->irq_max; i++)
  544. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  545. }
  546. static void tg3_enable_ints(struct tg3 *tp)
  547. {
  548. int i;
  549. u32 coal_now = 0;
  550. tp->irq_sync = 0;
  551. wmb();
  552. tw32(TG3PCI_MISC_HOST_CTRL,
  553. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  554. for (i = 0; i < tp->irq_cnt; i++) {
  555. struct tg3_napi *tnapi = &tp->napi[i];
  556. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  557. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  558. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  559. coal_now |= tnapi->coal_now;
  560. }
  561. /* Force an initial interrupt */
  562. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  563. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  564. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  565. else
  566. tw32(HOSTCC_MODE, tp->coalesce_mode |
  567. HOSTCC_MODE_ENABLE | coal_now);
  568. }
  569. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  570. {
  571. struct tg3 *tp = tnapi->tp;
  572. struct tg3_hw_status *sblk = tnapi->hw_status;
  573. unsigned int work_exists = 0;
  574. /* check for phy events */
  575. if (!(tp->tg3_flags &
  576. (TG3_FLAG_USE_LINKCHG_REG |
  577. TG3_FLAG_POLL_SERDES))) {
  578. if (sblk->status & SD_STATUS_LINK_CHG)
  579. work_exists = 1;
  580. }
  581. /* check for RX/TX work to do */
  582. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  583. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  584. work_exists = 1;
  585. return work_exists;
  586. }
  587. /* tg3_int_reenable
  588. * similar to tg3_enable_ints, but it accurately determines whether there
  589. * is new work pending and can return without flushing the PIO write
  590. * which reenables interrupts
  591. */
  592. static void tg3_int_reenable(struct tg3_napi *tnapi)
  593. {
  594. struct tg3 *tp = tnapi->tp;
  595. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  596. mmiowb();
  597. /* When doing tagged status, this work check is unnecessary.
  598. * The last_tag we write above tells the chip which piece of
  599. * work we've completed.
  600. */
  601. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  602. tg3_has_work(tnapi))
  603. tw32(HOSTCC_MODE, tp->coalesce_mode |
  604. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  605. }
  606. static void tg3_napi_disable(struct tg3 *tp)
  607. {
  608. int i;
  609. for (i = tp->irq_cnt - 1; i >= 0; i--)
  610. napi_disable(&tp->napi[i].napi);
  611. }
  612. static void tg3_napi_enable(struct tg3 *tp)
  613. {
  614. int i;
  615. for (i = 0; i < tp->irq_cnt; i++)
  616. napi_enable(&tp->napi[i].napi);
  617. }
  618. static inline void tg3_netif_stop(struct tg3 *tp)
  619. {
  620. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  621. tg3_napi_disable(tp);
  622. netif_tx_disable(tp->dev);
  623. }
  624. static inline void tg3_netif_start(struct tg3 *tp)
  625. {
  626. /* NOTE: unconditional netif_tx_wake_all_queues is only
  627. * appropriate so long as all callers are assured to
  628. * have free tx slots (such as after tg3_init_hw)
  629. */
  630. netif_tx_wake_all_queues(tp->dev);
  631. tg3_napi_enable(tp);
  632. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  633. tg3_enable_ints(tp);
  634. }
  635. static void tg3_switch_clocks(struct tg3 *tp)
  636. {
  637. u32 clock_ctrl;
  638. u32 orig_clock_ctrl;
  639. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  640. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  641. return;
  642. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  643. orig_clock_ctrl = clock_ctrl;
  644. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  645. CLOCK_CTRL_CLKRUN_OENABLE |
  646. 0x1f);
  647. tp->pci_clock_ctrl = clock_ctrl;
  648. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  649. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  650. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  651. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  652. }
  653. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  654. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  655. clock_ctrl |
  656. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  657. 40);
  658. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  659. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  660. 40);
  661. }
  662. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  663. }
  664. #define PHY_BUSY_LOOPS 5000
  665. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  666. {
  667. u32 frame_val;
  668. unsigned int loops;
  669. int ret;
  670. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  671. tw32_f(MAC_MI_MODE,
  672. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  673. udelay(80);
  674. }
  675. *val = 0x0;
  676. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  677. MI_COM_PHY_ADDR_MASK);
  678. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  679. MI_COM_REG_ADDR_MASK);
  680. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  681. tw32_f(MAC_MI_COM, frame_val);
  682. loops = PHY_BUSY_LOOPS;
  683. while (loops != 0) {
  684. udelay(10);
  685. frame_val = tr32(MAC_MI_COM);
  686. if ((frame_val & MI_COM_BUSY) == 0) {
  687. udelay(5);
  688. frame_val = tr32(MAC_MI_COM);
  689. break;
  690. }
  691. loops -= 1;
  692. }
  693. ret = -EBUSY;
  694. if (loops != 0) {
  695. *val = frame_val & MI_COM_DATA_MASK;
  696. ret = 0;
  697. }
  698. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  699. tw32_f(MAC_MI_MODE, tp->mi_mode);
  700. udelay(80);
  701. }
  702. return ret;
  703. }
  704. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  705. {
  706. u32 frame_val;
  707. unsigned int loops;
  708. int ret;
  709. if ((tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  710. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  711. return 0;
  712. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  713. tw32_f(MAC_MI_MODE,
  714. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  715. udelay(80);
  716. }
  717. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  718. MI_COM_PHY_ADDR_MASK);
  719. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  720. MI_COM_REG_ADDR_MASK);
  721. frame_val |= (val & MI_COM_DATA_MASK);
  722. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  723. tw32_f(MAC_MI_COM, frame_val);
  724. loops = PHY_BUSY_LOOPS;
  725. while (loops != 0) {
  726. udelay(10);
  727. frame_val = tr32(MAC_MI_COM);
  728. if ((frame_val & MI_COM_BUSY) == 0) {
  729. udelay(5);
  730. frame_val = tr32(MAC_MI_COM);
  731. break;
  732. }
  733. loops -= 1;
  734. }
  735. ret = -EBUSY;
  736. if (loops != 0)
  737. ret = 0;
  738. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  739. tw32_f(MAC_MI_MODE, tp->mi_mode);
  740. udelay(80);
  741. }
  742. return ret;
  743. }
  744. static int tg3_bmcr_reset(struct tg3 *tp)
  745. {
  746. u32 phy_control;
  747. int limit, err;
  748. /* OK, reset it, and poll the BMCR_RESET bit until it
  749. * clears or we time out.
  750. */
  751. phy_control = BMCR_RESET;
  752. err = tg3_writephy(tp, MII_BMCR, phy_control);
  753. if (err != 0)
  754. return -EBUSY;
  755. limit = 5000;
  756. while (limit--) {
  757. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  758. if (err != 0)
  759. return -EBUSY;
  760. if ((phy_control & BMCR_RESET) == 0) {
  761. udelay(40);
  762. break;
  763. }
  764. udelay(10);
  765. }
  766. if (limit < 0)
  767. return -EBUSY;
  768. return 0;
  769. }
  770. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  771. {
  772. struct tg3 *tp = bp->priv;
  773. u32 val;
  774. spin_lock_bh(&tp->lock);
  775. if (tg3_readphy(tp, reg, &val))
  776. val = -EIO;
  777. spin_unlock_bh(&tp->lock);
  778. return val;
  779. }
  780. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  781. {
  782. struct tg3 *tp = bp->priv;
  783. u32 ret = 0;
  784. spin_lock_bh(&tp->lock);
  785. if (tg3_writephy(tp, reg, val))
  786. ret = -EIO;
  787. spin_unlock_bh(&tp->lock);
  788. return ret;
  789. }
  790. static int tg3_mdio_reset(struct mii_bus *bp)
  791. {
  792. return 0;
  793. }
  794. static void tg3_mdio_config_5785(struct tg3 *tp)
  795. {
  796. u32 val;
  797. struct phy_device *phydev;
  798. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  799. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  800. case TG3_PHY_ID_BCM50610:
  801. case TG3_PHY_ID_BCM50610M:
  802. val = MAC_PHYCFG2_50610_LED_MODES;
  803. break;
  804. case TG3_PHY_ID_BCMAC131:
  805. val = MAC_PHYCFG2_AC131_LED_MODES;
  806. break;
  807. case TG3_PHY_ID_RTL8211C:
  808. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  809. break;
  810. case TG3_PHY_ID_RTL8201E:
  811. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  812. break;
  813. default:
  814. return;
  815. }
  816. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  817. tw32(MAC_PHYCFG2, val);
  818. val = tr32(MAC_PHYCFG1);
  819. val &= ~(MAC_PHYCFG1_RGMII_INT |
  820. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  821. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  822. tw32(MAC_PHYCFG1, val);
  823. return;
  824. }
  825. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE))
  826. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  827. MAC_PHYCFG2_FMODE_MASK_MASK |
  828. MAC_PHYCFG2_GMODE_MASK_MASK |
  829. MAC_PHYCFG2_ACT_MASK_MASK |
  830. MAC_PHYCFG2_QUAL_MASK_MASK |
  831. MAC_PHYCFG2_INBAND_ENABLE;
  832. tw32(MAC_PHYCFG2, val);
  833. val = tr32(MAC_PHYCFG1);
  834. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  835. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  836. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  837. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  838. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  839. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  840. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  841. }
  842. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  843. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  844. tw32(MAC_PHYCFG1, val);
  845. val = tr32(MAC_EXT_RGMII_MODE);
  846. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  847. MAC_RGMII_MODE_RX_QUALITY |
  848. MAC_RGMII_MODE_RX_ACTIVITY |
  849. MAC_RGMII_MODE_RX_ENG_DET |
  850. MAC_RGMII_MODE_TX_ENABLE |
  851. MAC_RGMII_MODE_TX_LOWPWR |
  852. MAC_RGMII_MODE_TX_RESET);
  853. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  854. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  855. val |= MAC_RGMII_MODE_RX_INT_B |
  856. MAC_RGMII_MODE_RX_QUALITY |
  857. MAC_RGMII_MODE_RX_ACTIVITY |
  858. MAC_RGMII_MODE_RX_ENG_DET;
  859. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  860. val |= MAC_RGMII_MODE_TX_ENABLE |
  861. MAC_RGMII_MODE_TX_LOWPWR |
  862. MAC_RGMII_MODE_TX_RESET;
  863. }
  864. tw32(MAC_EXT_RGMII_MODE, val);
  865. }
  866. static void tg3_mdio_start(struct tg3 *tp)
  867. {
  868. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  869. tw32_f(MAC_MI_MODE, tp->mi_mode);
  870. udelay(80);
  871. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  872. u32 funcnum, is_serdes;
  873. funcnum = tr32(TG3_CPMU_STATUS) & TG3_CPMU_STATUS_PCIE_FUNC;
  874. if (funcnum)
  875. tp->phy_addr = 2;
  876. else
  877. tp->phy_addr = 1;
  878. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  879. if (is_serdes)
  880. tp->phy_addr += 7;
  881. } else
  882. tp->phy_addr = TG3_PHY_MII_ADDR;
  883. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  884. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  885. tg3_mdio_config_5785(tp);
  886. }
  887. static int tg3_mdio_init(struct tg3 *tp)
  888. {
  889. int i;
  890. u32 reg;
  891. struct phy_device *phydev;
  892. tg3_mdio_start(tp);
  893. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  894. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  895. return 0;
  896. tp->mdio_bus = mdiobus_alloc();
  897. if (tp->mdio_bus == NULL)
  898. return -ENOMEM;
  899. tp->mdio_bus->name = "tg3 mdio bus";
  900. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  901. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  902. tp->mdio_bus->priv = tp;
  903. tp->mdio_bus->parent = &tp->pdev->dev;
  904. tp->mdio_bus->read = &tg3_mdio_read;
  905. tp->mdio_bus->write = &tg3_mdio_write;
  906. tp->mdio_bus->reset = &tg3_mdio_reset;
  907. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  908. tp->mdio_bus->irq = &tp->mdio_irq[0];
  909. for (i = 0; i < PHY_MAX_ADDR; i++)
  910. tp->mdio_bus->irq[i] = PHY_POLL;
  911. /* The bus registration will look for all the PHYs on the mdio bus.
  912. * Unfortunately, it does not ensure the PHY is powered up before
  913. * accessing the PHY ID registers. A chip reset is the
  914. * quickest way to bring the device back to an operational state..
  915. */
  916. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  917. tg3_bmcr_reset(tp);
  918. i = mdiobus_register(tp->mdio_bus);
  919. if (i) {
  920. printk(KERN_WARNING "%s: mdiobus_reg failed (0x%x)\n",
  921. tp->dev->name, i);
  922. mdiobus_free(tp->mdio_bus);
  923. return i;
  924. }
  925. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  926. if (!phydev || !phydev->drv) {
  927. printk(KERN_WARNING "%s: No PHY devices\n", tp->dev->name);
  928. mdiobus_unregister(tp->mdio_bus);
  929. mdiobus_free(tp->mdio_bus);
  930. return -ENODEV;
  931. }
  932. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  933. case TG3_PHY_ID_BCM57780:
  934. phydev->interface = PHY_INTERFACE_MODE_GMII;
  935. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  936. break;
  937. case TG3_PHY_ID_BCM50610:
  938. case TG3_PHY_ID_BCM50610M:
  939. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  940. PHY_BRCM_RX_REFCLK_UNUSED |
  941. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  942. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  943. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)
  944. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  945. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  946. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  947. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  948. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  949. /* fallthru */
  950. case TG3_PHY_ID_RTL8211C:
  951. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  952. break;
  953. case TG3_PHY_ID_RTL8201E:
  954. case TG3_PHY_ID_BCMAC131:
  955. phydev->interface = PHY_INTERFACE_MODE_MII;
  956. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  957. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  958. break;
  959. }
  960. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  961. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  962. tg3_mdio_config_5785(tp);
  963. return 0;
  964. }
  965. static void tg3_mdio_fini(struct tg3 *tp)
  966. {
  967. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  968. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  969. mdiobus_unregister(tp->mdio_bus);
  970. mdiobus_free(tp->mdio_bus);
  971. }
  972. }
  973. /* tp->lock is held. */
  974. static inline void tg3_generate_fw_event(struct tg3 *tp)
  975. {
  976. u32 val;
  977. val = tr32(GRC_RX_CPU_EVENT);
  978. val |= GRC_RX_CPU_DRIVER_EVENT;
  979. tw32_f(GRC_RX_CPU_EVENT, val);
  980. tp->last_event_jiffies = jiffies;
  981. }
  982. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  983. /* tp->lock is held. */
  984. static void tg3_wait_for_event_ack(struct tg3 *tp)
  985. {
  986. int i;
  987. unsigned int delay_cnt;
  988. long time_remain;
  989. /* If enough time has passed, no wait is necessary. */
  990. time_remain = (long)(tp->last_event_jiffies + 1 +
  991. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  992. (long)jiffies;
  993. if (time_remain < 0)
  994. return;
  995. /* Check if we can shorten the wait time. */
  996. delay_cnt = jiffies_to_usecs(time_remain);
  997. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  998. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  999. delay_cnt = (delay_cnt >> 3) + 1;
  1000. for (i = 0; i < delay_cnt; i++) {
  1001. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1002. break;
  1003. udelay(8);
  1004. }
  1005. }
  1006. /* tp->lock is held. */
  1007. static void tg3_ump_link_report(struct tg3 *tp)
  1008. {
  1009. u32 reg;
  1010. u32 val;
  1011. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1012. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1013. return;
  1014. tg3_wait_for_event_ack(tp);
  1015. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1016. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1017. val = 0;
  1018. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1019. val = reg << 16;
  1020. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1021. val |= (reg & 0xffff);
  1022. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1023. val = 0;
  1024. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1025. val = reg << 16;
  1026. if (!tg3_readphy(tp, MII_LPA, &reg))
  1027. val |= (reg & 0xffff);
  1028. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1029. val = 0;
  1030. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  1031. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1032. val = reg << 16;
  1033. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1034. val |= (reg & 0xffff);
  1035. }
  1036. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1037. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1038. val = reg << 16;
  1039. else
  1040. val = 0;
  1041. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1042. tg3_generate_fw_event(tp);
  1043. }
  1044. static void tg3_link_report(struct tg3 *tp)
  1045. {
  1046. if (!netif_carrier_ok(tp->dev)) {
  1047. if (netif_msg_link(tp))
  1048. printk(KERN_INFO PFX "%s: Link is down.\n",
  1049. tp->dev->name);
  1050. tg3_ump_link_report(tp);
  1051. } else if (netif_msg_link(tp)) {
  1052. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1053. tp->dev->name,
  1054. (tp->link_config.active_speed == SPEED_1000 ?
  1055. 1000 :
  1056. (tp->link_config.active_speed == SPEED_100 ?
  1057. 100 : 10)),
  1058. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1059. "full" : "half"));
  1060. printk(KERN_INFO PFX
  1061. "%s: Flow control is %s for TX and %s for RX.\n",
  1062. tp->dev->name,
  1063. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1064. "on" : "off",
  1065. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1066. "on" : "off");
  1067. tg3_ump_link_report(tp);
  1068. }
  1069. }
  1070. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1071. {
  1072. u16 miireg;
  1073. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1074. miireg = ADVERTISE_PAUSE_CAP;
  1075. else if (flow_ctrl & FLOW_CTRL_TX)
  1076. miireg = ADVERTISE_PAUSE_ASYM;
  1077. else if (flow_ctrl & FLOW_CTRL_RX)
  1078. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1079. else
  1080. miireg = 0;
  1081. return miireg;
  1082. }
  1083. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1084. {
  1085. u16 miireg;
  1086. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1087. miireg = ADVERTISE_1000XPAUSE;
  1088. else if (flow_ctrl & FLOW_CTRL_TX)
  1089. miireg = ADVERTISE_1000XPSE_ASYM;
  1090. else if (flow_ctrl & FLOW_CTRL_RX)
  1091. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1092. else
  1093. miireg = 0;
  1094. return miireg;
  1095. }
  1096. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1097. {
  1098. u8 cap = 0;
  1099. if (lcladv & ADVERTISE_1000XPAUSE) {
  1100. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1101. if (rmtadv & LPA_1000XPAUSE)
  1102. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1103. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1104. cap = FLOW_CTRL_RX;
  1105. } else {
  1106. if (rmtadv & LPA_1000XPAUSE)
  1107. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1108. }
  1109. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1110. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1111. cap = FLOW_CTRL_TX;
  1112. }
  1113. return cap;
  1114. }
  1115. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1116. {
  1117. u8 autoneg;
  1118. u8 flowctrl = 0;
  1119. u32 old_rx_mode = tp->rx_mode;
  1120. u32 old_tx_mode = tp->tx_mode;
  1121. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1122. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1123. else
  1124. autoneg = tp->link_config.autoneg;
  1125. if (autoneg == AUTONEG_ENABLE &&
  1126. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1127. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1128. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1129. else
  1130. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1131. } else
  1132. flowctrl = tp->link_config.flowctrl;
  1133. tp->link_config.active_flowctrl = flowctrl;
  1134. if (flowctrl & FLOW_CTRL_RX)
  1135. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1136. else
  1137. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1138. if (old_rx_mode != tp->rx_mode)
  1139. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1140. if (flowctrl & FLOW_CTRL_TX)
  1141. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1142. else
  1143. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1144. if (old_tx_mode != tp->tx_mode)
  1145. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1146. }
  1147. static void tg3_adjust_link(struct net_device *dev)
  1148. {
  1149. u8 oldflowctrl, linkmesg = 0;
  1150. u32 mac_mode, lcl_adv, rmt_adv;
  1151. struct tg3 *tp = netdev_priv(dev);
  1152. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1153. spin_lock_bh(&tp->lock);
  1154. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1155. MAC_MODE_HALF_DUPLEX);
  1156. oldflowctrl = tp->link_config.active_flowctrl;
  1157. if (phydev->link) {
  1158. lcl_adv = 0;
  1159. rmt_adv = 0;
  1160. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1161. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1162. else if (phydev->speed == SPEED_1000 ||
  1163. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1164. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1165. else
  1166. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1167. if (phydev->duplex == DUPLEX_HALF)
  1168. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1169. else {
  1170. lcl_adv = tg3_advert_flowctrl_1000T(
  1171. tp->link_config.flowctrl);
  1172. if (phydev->pause)
  1173. rmt_adv = LPA_PAUSE_CAP;
  1174. if (phydev->asym_pause)
  1175. rmt_adv |= LPA_PAUSE_ASYM;
  1176. }
  1177. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1178. } else
  1179. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1180. if (mac_mode != tp->mac_mode) {
  1181. tp->mac_mode = mac_mode;
  1182. tw32_f(MAC_MODE, tp->mac_mode);
  1183. udelay(40);
  1184. }
  1185. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1186. if (phydev->speed == SPEED_10)
  1187. tw32(MAC_MI_STAT,
  1188. MAC_MI_STAT_10MBPS_MODE |
  1189. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1190. else
  1191. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1192. }
  1193. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1194. tw32(MAC_TX_LENGTHS,
  1195. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1196. (6 << TX_LENGTHS_IPG_SHIFT) |
  1197. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1198. else
  1199. tw32(MAC_TX_LENGTHS,
  1200. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1201. (6 << TX_LENGTHS_IPG_SHIFT) |
  1202. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1203. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1204. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1205. phydev->speed != tp->link_config.active_speed ||
  1206. phydev->duplex != tp->link_config.active_duplex ||
  1207. oldflowctrl != tp->link_config.active_flowctrl)
  1208. linkmesg = 1;
  1209. tp->link_config.active_speed = phydev->speed;
  1210. tp->link_config.active_duplex = phydev->duplex;
  1211. spin_unlock_bh(&tp->lock);
  1212. if (linkmesg)
  1213. tg3_link_report(tp);
  1214. }
  1215. static int tg3_phy_init(struct tg3 *tp)
  1216. {
  1217. struct phy_device *phydev;
  1218. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1219. return 0;
  1220. /* Bring the PHY back to a known state. */
  1221. tg3_bmcr_reset(tp);
  1222. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1223. /* Attach the MAC to the PHY. */
  1224. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1225. phydev->dev_flags, phydev->interface);
  1226. if (IS_ERR(phydev)) {
  1227. printk(KERN_ERR "%s: Could not attach to PHY\n", tp->dev->name);
  1228. return PTR_ERR(phydev);
  1229. }
  1230. /* Mask with MAC supported features. */
  1231. switch (phydev->interface) {
  1232. case PHY_INTERFACE_MODE_GMII:
  1233. case PHY_INTERFACE_MODE_RGMII:
  1234. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1235. phydev->supported &= (PHY_GBIT_FEATURES |
  1236. SUPPORTED_Pause |
  1237. SUPPORTED_Asym_Pause);
  1238. break;
  1239. }
  1240. /* fallthru */
  1241. case PHY_INTERFACE_MODE_MII:
  1242. phydev->supported &= (PHY_BASIC_FEATURES |
  1243. SUPPORTED_Pause |
  1244. SUPPORTED_Asym_Pause);
  1245. break;
  1246. default:
  1247. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1248. return -EINVAL;
  1249. }
  1250. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1251. phydev->advertising = phydev->supported;
  1252. return 0;
  1253. }
  1254. static void tg3_phy_start(struct tg3 *tp)
  1255. {
  1256. struct phy_device *phydev;
  1257. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1258. return;
  1259. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1260. if (tp->link_config.phy_is_low_power) {
  1261. tp->link_config.phy_is_low_power = 0;
  1262. phydev->speed = tp->link_config.orig_speed;
  1263. phydev->duplex = tp->link_config.orig_duplex;
  1264. phydev->autoneg = tp->link_config.orig_autoneg;
  1265. phydev->advertising = tp->link_config.orig_advertising;
  1266. }
  1267. phy_start(phydev);
  1268. phy_start_aneg(phydev);
  1269. }
  1270. static void tg3_phy_stop(struct tg3 *tp)
  1271. {
  1272. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1273. return;
  1274. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1275. }
  1276. static void tg3_phy_fini(struct tg3 *tp)
  1277. {
  1278. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1279. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1280. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1281. }
  1282. }
  1283. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1284. {
  1285. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1286. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1287. }
  1288. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1289. {
  1290. u32 phytest;
  1291. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1292. u32 phy;
  1293. tg3_writephy(tp, MII_TG3_FET_TEST,
  1294. phytest | MII_TG3_FET_SHADOW_EN);
  1295. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1296. if (enable)
  1297. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1298. else
  1299. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1300. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1301. }
  1302. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1303. }
  1304. }
  1305. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1306. {
  1307. u32 reg;
  1308. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  1309. return;
  1310. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1311. tg3_phy_fet_toggle_apd(tp, enable);
  1312. return;
  1313. }
  1314. reg = MII_TG3_MISC_SHDW_WREN |
  1315. MII_TG3_MISC_SHDW_SCR5_SEL |
  1316. MII_TG3_MISC_SHDW_SCR5_LPED |
  1317. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1318. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1319. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1320. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1321. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1322. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1323. reg = MII_TG3_MISC_SHDW_WREN |
  1324. MII_TG3_MISC_SHDW_APD_SEL |
  1325. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1326. if (enable)
  1327. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1328. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1329. }
  1330. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1331. {
  1332. u32 phy;
  1333. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1334. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1335. return;
  1336. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1337. u32 ephy;
  1338. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1339. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1340. tg3_writephy(tp, MII_TG3_FET_TEST,
  1341. ephy | MII_TG3_FET_SHADOW_EN);
  1342. if (!tg3_readphy(tp, reg, &phy)) {
  1343. if (enable)
  1344. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1345. else
  1346. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1347. tg3_writephy(tp, reg, phy);
  1348. }
  1349. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1350. }
  1351. } else {
  1352. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1353. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1354. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1355. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1356. if (enable)
  1357. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1358. else
  1359. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1360. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1361. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1362. }
  1363. }
  1364. }
  1365. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1366. {
  1367. u32 val;
  1368. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1369. return;
  1370. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1371. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1372. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1373. (val | (1 << 15) | (1 << 4)));
  1374. }
  1375. static void tg3_phy_apply_otp(struct tg3 *tp)
  1376. {
  1377. u32 otp, phy;
  1378. if (!tp->phy_otp)
  1379. return;
  1380. otp = tp->phy_otp;
  1381. /* Enable SM_DSP clock and tx 6dB coding. */
  1382. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1383. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1384. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1385. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1386. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1387. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1388. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1389. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1390. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1391. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1392. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1393. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1394. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1395. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1396. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1397. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1398. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1399. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1400. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1401. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1402. /* Turn off SM_DSP clock. */
  1403. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1404. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1405. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1406. }
  1407. static int tg3_wait_macro_done(struct tg3 *tp)
  1408. {
  1409. int limit = 100;
  1410. while (limit--) {
  1411. u32 tmp32;
  1412. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1413. if ((tmp32 & 0x1000) == 0)
  1414. break;
  1415. }
  1416. }
  1417. if (limit < 0)
  1418. return -EBUSY;
  1419. return 0;
  1420. }
  1421. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1422. {
  1423. static const u32 test_pat[4][6] = {
  1424. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1425. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1426. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1427. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1428. };
  1429. int chan;
  1430. for (chan = 0; chan < 4; chan++) {
  1431. int i;
  1432. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1433. (chan * 0x2000) | 0x0200);
  1434. tg3_writephy(tp, 0x16, 0x0002);
  1435. for (i = 0; i < 6; i++)
  1436. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1437. test_pat[chan][i]);
  1438. tg3_writephy(tp, 0x16, 0x0202);
  1439. if (tg3_wait_macro_done(tp)) {
  1440. *resetp = 1;
  1441. return -EBUSY;
  1442. }
  1443. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1444. (chan * 0x2000) | 0x0200);
  1445. tg3_writephy(tp, 0x16, 0x0082);
  1446. if (tg3_wait_macro_done(tp)) {
  1447. *resetp = 1;
  1448. return -EBUSY;
  1449. }
  1450. tg3_writephy(tp, 0x16, 0x0802);
  1451. if (tg3_wait_macro_done(tp)) {
  1452. *resetp = 1;
  1453. return -EBUSY;
  1454. }
  1455. for (i = 0; i < 6; i += 2) {
  1456. u32 low, high;
  1457. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1458. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1459. tg3_wait_macro_done(tp)) {
  1460. *resetp = 1;
  1461. return -EBUSY;
  1462. }
  1463. low &= 0x7fff;
  1464. high &= 0x000f;
  1465. if (low != test_pat[chan][i] ||
  1466. high != test_pat[chan][i+1]) {
  1467. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1468. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1469. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1470. return -EBUSY;
  1471. }
  1472. }
  1473. }
  1474. return 0;
  1475. }
  1476. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1477. {
  1478. int chan;
  1479. for (chan = 0; chan < 4; chan++) {
  1480. int i;
  1481. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1482. (chan * 0x2000) | 0x0200);
  1483. tg3_writephy(tp, 0x16, 0x0002);
  1484. for (i = 0; i < 6; i++)
  1485. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1486. tg3_writephy(tp, 0x16, 0x0202);
  1487. if (tg3_wait_macro_done(tp))
  1488. return -EBUSY;
  1489. }
  1490. return 0;
  1491. }
  1492. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1493. {
  1494. u32 reg32, phy9_orig;
  1495. int retries, do_phy_reset, err;
  1496. retries = 10;
  1497. do_phy_reset = 1;
  1498. do {
  1499. if (do_phy_reset) {
  1500. err = tg3_bmcr_reset(tp);
  1501. if (err)
  1502. return err;
  1503. do_phy_reset = 0;
  1504. }
  1505. /* Disable transmitter and interrupt. */
  1506. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1507. continue;
  1508. reg32 |= 0x3000;
  1509. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1510. /* Set full-duplex, 1000 mbps. */
  1511. tg3_writephy(tp, MII_BMCR,
  1512. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1513. /* Set to master mode. */
  1514. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1515. continue;
  1516. tg3_writephy(tp, MII_TG3_CTRL,
  1517. (MII_TG3_CTRL_AS_MASTER |
  1518. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1519. /* Enable SM_DSP_CLOCK and 6dB. */
  1520. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1521. /* Block the PHY control access. */
  1522. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1523. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1524. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1525. if (!err)
  1526. break;
  1527. } while (--retries);
  1528. err = tg3_phy_reset_chanpat(tp);
  1529. if (err)
  1530. return err;
  1531. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1532. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1533. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1534. tg3_writephy(tp, 0x16, 0x0000);
  1535. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1536. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1537. /* Set Extended packet length bit for jumbo frames */
  1538. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1539. }
  1540. else {
  1541. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1542. }
  1543. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1544. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1545. reg32 &= ~0x3000;
  1546. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1547. } else if (!err)
  1548. err = -EBUSY;
  1549. return err;
  1550. }
  1551. /* This will reset the tigon3 PHY if there is no valid
  1552. * link unless the FORCE argument is non-zero.
  1553. */
  1554. static int tg3_phy_reset(struct tg3 *tp)
  1555. {
  1556. u32 cpmuctrl;
  1557. u32 phy_status;
  1558. int err;
  1559. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1560. u32 val;
  1561. val = tr32(GRC_MISC_CFG);
  1562. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1563. udelay(40);
  1564. }
  1565. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1566. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1567. if (err != 0)
  1568. return -EBUSY;
  1569. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1570. netif_carrier_off(tp->dev);
  1571. tg3_link_report(tp);
  1572. }
  1573. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1574. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1575. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1576. err = tg3_phy_reset_5703_4_5(tp);
  1577. if (err)
  1578. return err;
  1579. goto out;
  1580. }
  1581. cpmuctrl = 0;
  1582. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1583. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1584. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1585. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1586. tw32(TG3_CPMU_CTRL,
  1587. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1588. }
  1589. err = tg3_bmcr_reset(tp);
  1590. if (err)
  1591. return err;
  1592. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1593. u32 phy;
  1594. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1595. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1596. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1597. }
  1598. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1599. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1600. u32 val;
  1601. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1602. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1603. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1604. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1605. udelay(40);
  1606. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1607. }
  1608. }
  1609. tg3_phy_apply_otp(tp);
  1610. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  1611. tg3_phy_toggle_apd(tp, true);
  1612. else
  1613. tg3_phy_toggle_apd(tp, false);
  1614. out:
  1615. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1616. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1617. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1618. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1619. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1620. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1621. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1622. }
  1623. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1624. tg3_writephy(tp, 0x1c, 0x8d68);
  1625. tg3_writephy(tp, 0x1c, 0x8d68);
  1626. }
  1627. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1628. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1629. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1630. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1631. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1632. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1633. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1634. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1635. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1636. }
  1637. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1638. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1639. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1640. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1641. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1642. tg3_writephy(tp, MII_TG3_TEST1,
  1643. MII_TG3_TEST1_TRIM_EN | 0x4);
  1644. } else
  1645. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1646. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1647. }
  1648. /* Set Extended packet length bit (bit 14) on all chips that */
  1649. /* support jumbo frames */
  1650. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1651. /* Cannot do read-modify-write on 5401 */
  1652. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1653. } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1654. u32 phy_reg;
  1655. /* Set bit 14 with read-modify-write to preserve other bits */
  1656. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1657. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1658. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1659. }
  1660. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1661. * jumbo frames transmission.
  1662. */
  1663. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1664. u32 phy_reg;
  1665. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1666. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1667. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1668. }
  1669. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1670. /* adjust output voltage */
  1671. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1672. }
  1673. tg3_phy_toggle_automdix(tp, 1);
  1674. tg3_phy_set_wirespeed(tp);
  1675. return 0;
  1676. }
  1677. static void tg3_frob_aux_power(struct tg3 *tp)
  1678. {
  1679. struct tg3 *tp_peer = tp;
  1680. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
  1681. return;
  1682. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1683. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  1684. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  1685. struct net_device *dev_peer;
  1686. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1687. /* remove_one() may have been run on the peer. */
  1688. if (!dev_peer)
  1689. tp_peer = tp;
  1690. else
  1691. tp_peer = netdev_priv(dev_peer);
  1692. }
  1693. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1694. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1695. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1696. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1697. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1698. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1699. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1700. (GRC_LCLCTRL_GPIO_OE0 |
  1701. GRC_LCLCTRL_GPIO_OE1 |
  1702. GRC_LCLCTRL_GPIO_OE2 |
  1703. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1704. GRC_LCLCTRL_GPIO_OUTPUT1),
  1705. 100);
  1706. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1707. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1708. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1709. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1710. GRC_LCLCTRL_GPIO_OE1 |
  1711. GRC_LCLCTRL_GPIO_OE2 |
  1712. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1713. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1714. tp->grc_local_ctrl;
  1715. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1716. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1717. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1718. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1719. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1720. } else {
  1721. u32 no_gpio2;
  1722. u32 grc_local_ctrl = 0;
  1723. if (tp_peer != tp &&
  1724. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1725. return;
  1726. /* Workaround to prevent overdrawing Amps. */
  1727. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1728. ASIC_REV_5714) {
  1729. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1730. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1731. grc_local_ctrl, 100);
  1732. }
  1733. /* On 5753 and variants, GPIO2 cannot be used. */
  1734. no_gpio2 = tp->nic_sram_data_cfg &
  1735. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1736. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1737. GRC_LCLCTRL_GPIO_OE1 |
  1738. GRC_LCLCTRL_GPIO_OE2 |
  1739. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1740. GRC_LCLCTRL_GPIO_OUTPUT2;
  1741. if (no_gpio2) {
  1742. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1743. GRC_LCLCTRL_GPIO_OUTPUT2);
  1744. }
  1745. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1746. grc_local_ctrl, 100);
  1747. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1748. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1749. grc_local_ctrl, 100);
  1750. if (!no_gpio2) {
  1751. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1752. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1753. grc_local_ctrl, 100);
  1754. }
  1755. }
  1756. } else {
  1757. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1758. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1759. if (tp_peer != tp &&
  1760. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1761. return;
  1762. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1763. (GRC_LCLCTRL_GPIO_OE1 |
  1764. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1765. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1766. GRC_LCLCTRL_GPIO_OE1, 100);
  1767. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1768. (GRC_LCLCTRL_GPIO_OE1 |
  1769. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1770. }
  1771. }
  1772. }
  1773. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1774. {
  1775. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1776. return 1;
  1777. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) {
  1778. if (speed != SPEED_10)
  1779. return 1;
  1780. } else if (speed == SPEED_10)
  1781. return 1;
  1782. return 0;
  1783. }
  1784. static int tg3_setup_phy(struct tg3 *, int);
  1785. #define RESET_KIND_SHUTDOWN 0
  1786. #define RESET_KIND_INIT 1
  1787. #define RESET_KIND_SUSPEND 2
  1788. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1789. static int tg3_halt_cpu(struct tg3 *, u32);
  1790. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1791. {
  1792. u32 val;
  1793. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1794. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1795. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1796. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1797. sg_dig_ctrl |=
  1798. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1799. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1800. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1801. }
  1802. return;
  1803. }
  1804. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1805. tg3_bmcr_reset(tp);
  1806. val = tr32(GRC_MISC_CFG);
  1807. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1808. udelay(40);
  1809. return;
  1810. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1811. u32 phytest;
  1812. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1813. u32 phy;
  1814. tg3_writephy(tp, MII_ADVERTISE, 0);
  1815. tg3_writephy(tp, MII_BMCR,
  1816. BMCR_ANENABLE | BMCR_ANRESTART);
  1817. tg3_writephy(tp, MII_TG3_FET_TEST,
  1818. phytest | MII_TG3_FET_SHADOW_EN);
  1819. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  1820. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  1821. tg3_writephy(tp,
  1822. MII_TG3_FET_SHDW_AUXMODE4,
  1823. phy);
  1824. }
  1825. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1826. }
  1827. return;
  1828. } else if (do_low_power) {
  1829. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1830. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1831. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1832. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1833. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1834. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1835. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1836. }
  1837. /* The PHY should not be powered down on some chips because
  1838. * of bugs.
  1839. */
  1840. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1841. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1842. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1843. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1844. return;
  1845. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1846. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1847. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1848. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1849. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1850. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1851. }
  1852. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1853. }
  1854. /* tp->lock is held. */
  1855. static int tg3_nvram_lock(struct tg3 *tp)
  1856. {
  1857. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1858. int i;
  1859. if (tp->nvram_lock_cnt == 0) {
  1860. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1861. for (i = 0; i < 8000; i++) {
  1862. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1863. break;
  1864. udelay(20);
  1865. }
  1866. if (i == 8000) {
  1867. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1868. return -ENODEV;
  1869. }
  1870. }
  1871. tp->nvram_lock_cnt++;
  1872. }
  1873. return 0;
  1874. }
  1875. /* tp->lock is held. */
  1876. static void tg3_nvram_unlock(struct tg3 *tp)
  1877. {
  1878. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1879. if (tp->nvram_lock_cnt > 0)
  1880. tp->nvram_lock_cnt--;
  1881. if (tp->nvram_lock_cnt == 0)
  1882. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1883. }
  1884. }
  1885. /* tp->lock is held. */
  1886. static void tg3_enable_nvram_access(struct tg3 *tp)
  1887. {
  1888. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1889. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1890. u32 nvaccess = tr32(NVRAM_ACCESS);
  1891. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1892. }
  1893. }
  1894. /* tp->lock is held. */
  1895. static void tg3_disable_nvram_access(struct tg3 *tp)
  1896. {
  1897. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1898. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1899. u32 nvaccess = tr32(NVRAM_ACCESS);
  1900. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1901. }
  1902. }
  1903. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1904. u32 offset, u32 *val)
  1905. {
  1906. u32 tmp;
  1907. int i;
  1908. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1909. return -EINVAL;
  1910. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1911. EEPROM_ADDR_DEVID_MASK |
  1912. EEPROM_ADDR_READ);
  1913. tw32(GRC_EEPROM_ADDR,
  1914. tmp |
  1915. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  1916. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  1917. EEPROM_ADDR_ADDR_MASK) |
  1918. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  1919. for (i = 0; i < 1000; i++) {
  1920. tmp = tr32(GRC_EEPROM_ADDR);
  1921. if (tmp & EEPROM_ADDR_COMPLETE)
  1922. break;
  1923. msleep(1);
  1924. }
  1925. if (!(tmp & EEPROM_ADDR_COMPLETE))
  1926. return -EBUSY;
  1927. tmp = tr32(GRC_EEPROM_DATA);
  1928. /*
  1929. * The data will always be opposite the native endian
  1930. * format. Perform a blind byteswap to compensate.
  1931. */
  1932. *val = swab32(tmp);
  1933. return 0;
  1934. }
  1935. #define NVRAM_CMD_TIMEOUT 10000
  1936. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  1937. {
  1938. int i;
  1939. tw32(NVRAM_CMD, nvram_cmd);
  1940. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  1941. udelay(10);
  1942. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  1943. udelay(10);
  1944. break;
  1945. }
  1946. }
  1947. if (i == NVRAM_CMD_TIMEOUT)
  1948. return -EBUSY;
  1949. return 0;
  1950. }
  1951. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  1952. {
  1953. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1954. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1955. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1956. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1957. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1958. addr = ((addr / tp->nvram_pagesize) <<
  1959. ATMEL_AT45DB0X1B_PAGE_POS) +
  1960. (addr % tp->nvram_pagesize);
  1961. return addr;
  1962. }
  1963. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  1964. {
  1965. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1966. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1967. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1968. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1969. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1970. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  1971. tp->nvram_pagesize) +
  1972. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  1973. return addr;
  1974. }
  1975. /* NOTE: Data read in from NVRAM is byteswapped according to
  1976. * the byteswapping settings for all other register accesses.
  1977. * tg3 devices are BE devices, so on a BE machine, the data
  1978. * returned will be exactly as it is seen in NVRAM. On a LE
  1979. * machine, the 32-bit value will be byteswapped.
  1980. */
  1981. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  1982. {
  1983. int ret;
  1984. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  1985. return tg3_nvram_read_using_eeprom(tp, offset, val);
  1986. offset = tg3_nvram_phys_addr(tp, offset);
  1987. if (offset > NVRAM_ADDR_MSK)
  1988. return -EINVAL;
  1989. ret = tg3_nvram_lock(tp);
  1990. if (ret)
  1991. return ret;
  1992. tg3_enable_nvram_access(tp);
  1993. tw32(NVRAM_ADDR, offset);
  1994. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  1995. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  1996. if (ret == 0)
  1997. *val = tr32(NVRAM_RDDATA);
  1998. tg3_disable_nvram_access(tp);
  1999. tg3_nvram_unlock(tp);
  2000. return ret;
  2001. }
  2002. /* Ensures NVRAM data is in bytestream format. */
  2003. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2004. {
  2005. u32 v;
  2006. int res = tg3_nvram_read(tp, offset, &v);
  2007. if (!res)
  2008. *val = cpu_to_be32(v);
  2009. return res;
  2010. }
  2011. /* tp->lock is held. */
  2012. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2013. {
  2014. u32 addr_high, addr_low;
  2015. int i;
  2016. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2017. tp->dev->dev_addr[1]);
  2018. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2019. (tp->dev->dev_addr[3] << 16) |
  2020. (tp->dev->dev_addr[4] << 8) |
  2021. (tp->dev->dev_addr[5] << 0));
  2022. for (i = 0; i < 4; i++) {
  2023. if (i == 1 && skip_mac_1)
  2024. continue;
  2025. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2026. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2027. }
  2028. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2029. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2030. for (i = 0; i < 12; i++) {
  2031. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2032. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2033. }
  2034. }
  2035. addr_high = (tp->dev->dev_addr[0] +
  2036. tp->dev->dev_addr[1] +
  2037. tp->dev->dev_addr[2] +
  2038. tp->dev->dev_addr[3] +
  2039. tp->dev->dev_addr[4] +
  2040. tp->dev->dev_addr[5]) &
  2041. TX_BACKOFF_SEED_MASK;
  2042. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2043. }
  2044. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  2045. {
  2046. u32 misc_host_ctrl;
  2047. bool device_should_wake, do_low_power;
  2048. /* Make sure register accesses (indirect or otherwise)
  2049. * will function correctly.
  2050. */
  2051. pci_write_config_dword(tp->pdev,
  2052. TG3PCI_MISC_HOST_CTRL,
  2053. tp->misc_host_ctrl);
  2054. switch (state) {
  2055. case PCI_D0:
  2056. pci_enable_wake(tp->pdev, state, false);
  2057. pci_set_power_state(tp->pdev, PCI_D0);
  2058. /* Switch out of Vaux if it is a NIC */
  2059. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  2060. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2061. return 0;
  2062. case PCI_D1:
  2063. case PCI_D2:
  2064. case PCI_D3hot:
  2065. break;
  2066. default:
  2067. printk(KERN_ERR PFX "%s: Invalid power state (D%d) requested\n",
  2068. tp->dev->name, state);
  2069. return -EINVAL;
  2070. }
  2071. /* Restore the CLKREQ setting. */
  2072. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2073. u16 lnkctl;
  2074. pci_read_config_word(tp->pdev,
  2075. tp->pcie_cap + PCI_EXP_LNKCTL,
  2076. &lnkctl);
  2077. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2078. pci_write_config_word(tp->pdev,
  2079. tp->pcie_cap + PCI_EXP_LNKCTL,
  2080. lnkctl);
  2081. }
  2082. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2083. tw32(TG3PCI_MISC_HOST_CTRL,
  2084. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2085. device_should_wake = pci_pme_capable(tp->pdev, state) &&
  2086. device_may_wakeup(&tp->pdev->dev) &&
  2087. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2088. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2089. do_low_power = false;
  2090. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  2091. !tp->link_config.phy_is_low_power) {
  2092. struct phy_device *phydev;
  2093. u32 phyid, advertising;
  2094. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2095. tp->link_config.phy_is_low_power = 1;
  2096. tp->link_config.orig_speed = phydev->speed;
  2097. tp->link_config.orig_duplex = phydev->duplex;
  2098. tp->link_config.orig_autoneg = phydev->autoneg;
  2099. tp->link_config.orig_advertising = phydev->advertising;
  2100. advertising = ADVERTISED_TP |
  2101. ADVERTISED_Pause |
  2102. ADVERTISED_Autoneg |
  2103. ADVERTISED_10baseT_Half;
  2104. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2105. device_should_wake) {
  2106. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2107. advertising |=
  2108. ADVERTISED_100baseT_Half |
  2109. ADVERTISED_100baseT_Full |
  2110. ADVERTISED_10baseT_Full;
  2111. else
  2112. advertising |= ADVERTISED_10baseT_Full;
  2113. }
  2114. phydev->advertising = advertising;
  2115. phy_start_aneg(phydev);
  2116. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2117. if (phyid != TG3_PHY_ID_BCMAC131) {
  2118. phyid &= TG3_PHY_OUI_MASK;
  2119. if (phyid == TG3_PHY_OUI_1 ||
  2120. phyid == TG3_PHY_OUI_2 ||
  2121. phyid == TG3_PHY_OUI_3)
  2122. do_low_power = true;
  2123. }
  2124. }
  2125. } else {
  2126. do_low_power = true;
  2127. if (tp->link_config.phy_is_low_power == 0) {
  2128. tp->link_config.phy_is_low_power = 1;
  2129. tp->link_config.orig_speed = tp->link_config.speed;
  2130. tp->link_config.orig_duplex = tp->link_config.duplex;
  2131. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2132. }
  2133. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  2134. tp->link_config.speed = SPEED_10;
  2135. tp->link_config.duplex = DUPLEX_HALF;
  2136. tp->link_config.autoneg = AUTONEG_ENABLE;
  2137. tg3_setup_phy(tp, 0);
  2138. }
  2139. }
  2140. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2141. u32 val;
  2142. val = tr32(GRC_VCPU_EXT_CTRL);
  2143. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2144. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2145. int i;
  2146. u32 val;
  2147. for (i = 0; i < 200; i++) {
  2148. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2149. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2150. break;
  2151. msleep(1);
  2152. }
  2153. }
  2154. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2155. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2156. WOL_DRV_STATE_SHUTDOWN |
  2157. WOL_DRV_WOL |
  2158. WOL_SET_MAGIC_PKT);
  2159. if (device_should_wake) {
  2160. u32 mac_mode;
  2161. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  2162. if (do_low_power) {
  2163. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2164. udelay(40);
  2165. }
  2166. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  2167. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2168. else
  2169. mac_mode = MAC_MODE_PORT_MODE_MII;
  2170. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2171. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2172. ASIC_REV_5700) {
  2173. u32 speed = (tp->tg3_flags &
  2174. TG3_FLAG_WOL_SPEED_100MB) ?
  2175. SPEED_100 : SPEED_10;
  2176. if (tg3_5700_link_polarity(tp, speed))
  2177. mac_mode |= MAC_MODE_LINK_POLARITY;
  2178. else
  2179. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2180. }
  2181. } else {
  2182. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2183. }
  2184. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2185. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2186. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2187. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2188. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2189. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2190. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2191. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2192. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  2193. mac_mode |= tp->mac_mode &
  2194. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  2195. if (mac_mode & MAC_MODE_APE_TX_EN)
  2196. mac_mode |= MAC_MODE_TDE_ENABLE;
  2197. }
  2198. tw32_f(MAC_MODE, mac_mode);
  2199. udelay(100);
  2200. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2201. udelay(10);
  2202. }
  2203. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2204. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2205. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2206. u32 base_val;
  2207. base_val = tp->pci_clock_ctrl;
  2208. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2209. CLOCK_CTRL_TXCLK_DISABLE);
  2210. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2211. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2212. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2213. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2214. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2215. /* do nothing */
  2216. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2217. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2218. u32 newbits1, newbits2;
  2219. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2220. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2221. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2222. CLOCK_CTRL_TXCLK_DISABLE |
  2223. CLOCK_CTRL_ALTCLK);
  2224. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2225. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2226. newbits1 = CLOCK_CTRL_625_CORE;
  2227. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2228. } else {
  2229. newbits1 = CLOCK_CTRL_ALTCLK;
  2230. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2231. }
  2232. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2233. 40);
  2234. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2235. 40);
  2236. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2237. u32 newbits3;
  2238. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2239. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2240. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2241. CLOCK_CTRL_TXCLK_DISABLE |
  2242. CLOCK_CTRL_44MHZ_CORE);
  2243. } else {
  2244. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2245. }
  2246. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2247. tp->pci_clock_ctrl | newbits3, 40);
  2248. }
  2249. }
  2250. if (!(device_should_wake) &&
  2251. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2252. tg3_power_down_phy(tp, do_low_power);
  2253. tg3_frob_aux_power(tp);
  2254. /* Workaround for unstable PLL clock */
  2255. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2256. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2257. u32 val = tr32(0x7d00);
  2258. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2259. tw32(0x7d00, val);
  2260. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2261. int err;
  2262. err = tg3_nvram_lock(tp);
  2263. tg3_halt_cpu(tp, RX_CPU_BASE);
  2264. if (!err)
  2265. tg3_nvram_unlock(tp);
  2266. }
  2267. }
  2268. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2269. if (device_should_wake)
  2270. pci_enable_wake(tp->pdev, state, true);
  2271. /* Finally, set the new power state. */
  2272. pci_set_power_state(tp->pdev, state);
  2273. return 0;
  2274. }
  2275. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2276. {
  2277. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2278. case MII_TG3_AUX_STAT_10HALF:
  2279. *speed = SPEED_10;
  2280. *duplex = DUPLEX_HALF;
  2281. break;
  2282. case MII_TG3_AUX_STAT_10FULL:
  2283. *speed = SPEED_10;
  2284. *duplex = DUPLEX_FULL;
  2285. break;
  2286. case MII_TG3_AUX_STAT_100HALF:
  2287. *speed = SPEED_100;
  2288. *duplex = DUPLEX_HALF;
  2289. break;
  2290. case MII_TG3_AUX_STAT_100FULL:
  2291. *speed = SPEED_100;
  2292. *duplex = DUPLEX_FULL;
  2293. break;
  2294. case MII_TG3_AUX_STAT_1000HALF:
  2295. *speed = SPEED_1000;
  2296. *duplex = DUPLEX_HALF;
  2297. break;
  2298. case MII_TG3_AUX_STAT_1000FULL:
  2299. *speed = SPEED_1000;
  2300. *duplex = DUPLEX_FULL;
  2301. break;
  2302. default:
  2303. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  2304. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2305. SPEED_10;
  2306. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2307. DUPLEX_HALF;
  2308. break;
  2309. }
  2310. *speed = SPEED_INVALID;
  2311. *duplex = DUPLEX_INVALID;
  2312. break;
  2313. }
  2314. }
  2315. static void tg3_phy_copper_begin(struct tg3 *tp)
  2316. {
  2317. u32 new_adv;
  2318. int i;
  2319. if (tp->link_config.phy_is_low_power) {
  2320. /* Entering low power mode. Disable gigabit and
  2321. * 100baseT advertisements.
  2322. */
  2323. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2324. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2325. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2326. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2327. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2328. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2329. } else if (tp->link_config.speed == SPEED_INVALID) {
  2330. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  2331. tp->link_config.advertising &=
  2332. ~(ADVERTISED_1000baseT_Half |
  2333. ADVERTISED_1000baseT_Full);
  2334. new_adv = ADVERTISE_CSMA;
  2335. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2336. new_adv |= ADVERTISE_10HALF;
  2337. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2338. new_adv |= ADVERTISE_10FULL;
  2339. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2340. new_adv |= ADVERTISE_100HALF;
  2341. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2342. new_adv |= ADVERTISE_100FULL;
  2343. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2344. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2345. if (tp->link_config.advertising &
  2346. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2347. new_adv = 0;
  2348. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2349. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2350. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2351. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2352. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  2353. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2354. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2355. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2356. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2357. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2358. } else {
  2359. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2360. }
  2361. } else {
  2362. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2363. new_adv |= ADVERTISE_CSMA;
  2364. /* Asking for a specific link mode. */
  2365. if (tp->link_config.speed == SPEED_1000) {
  2366. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2367. if (tp->link_config.duplex == DUPLEX_FULL)
  2368. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2369. else
  2370. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2371. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2372. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2373. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2374. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2375. } else {
  2376. if (tp->link_config.speed == SPEED_100) {
  2377. if (tp->link_config.duplex == DUPLEX_FULL)
  2378. new_adv |= ADVERTISE_100FULL;
  2379. else
  2380. new_adv |= ADVERTISE_100HALF;
  2381. } else {
  2382. if (tp->link_config.duplex == DUPLEX_FULL)
  2383. new_adv |= ADVERTISE_10FULL;
  2384. else
  2385. new_adv |= ADVERTISE_10HALF;
  2386. }
  2387. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2388. new_adv = 0;
  2389. }
  2390. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2391. }
  2392. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2393. tp->link_config.speed != SPEED_INVALID) {
  2394. u32 bmcr, orig_bmcr;
  2395. tp->link_config.active_speed = tp->link_config.speed;
  2396. tp->link_config.active_duplex = tp->link_config.duplex;
  2397. bmcr = 0;
  2398. switch (tp->link_config.speed) {
  2399. default:
  2400. case SPEED_10:
  2401. break;
  2402. case SPEED_100:
  2403. bmcr |= BMCR_SPEED100;
  2404. break;
  2405. case SPEED_1000:
  2406. bmcr |= TG3_BMCR_SPEED1000;
  2407. break;
  2408. }
  2409. if (tp->link_config.duplex == DUPLEX_FULL)
  2410. bmcr |= BMCR_FULLDPLX;
  2411. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2412. (bmcr != orig_bmcr)) {
  2413. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2414. for (i = 0; i < 1500; i++) {
  2415. u32 tmp;
  2416. udelay(10);
  2417. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2418. tg3_readphy(tp, MII_BMSR, &tmp))
  2419. continue;
  2420. if (!(tmp & BMSR_LSTATUS)) {
  2421. udelay(40);
  2422. break;
  2423. }
  2424. }
  2425. tg3_writephy(tp, MII_BMCR, bmcr);
  2426. udelay(40);
  2427. }
  2428. } else {
  2429. tg3_writephy(tp, MII_BMCR,
  2430. BMCR_ANENABLE | BMCR_ANRESTART);
  2431. }
  2432. }
  2433. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2434. {
  2435. int err;
  2436. /* Turn off tap power management. */
  2437. /* Set Extended packet length bit */
  2438. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2439. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  2440. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  2441. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  2442. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  2443. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2444. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  2445. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2446. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  2447. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  2448. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  2449. udelay(40);
  2450. return err;
  2451. }
  2452. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2453. {
  2454. u32 adv_reg, all_mask = 0;
  2455. if (mask & ADVERTISED_10baseT_Half)
  2456. all_mask |= ADVERTISE_10HALF;
  2457. if (mask & ADVERTISED_10baseT_Full)
  2458. all_mask |= ADVERTISE_10FULL;
  2459. if (mask & ADVERTISED_100baseT_Half)
  2460. all_mask |= ADVERTISE_100HALF;
  2461. if (mask & ADVERTISED_100baseT_Full)
  2462. all_mask |= ADVERTISE_100FULL;
  2463. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2464. return 0;
  2465. if ((adv_reg & all_mask) != all_mask)
  2466. return 0;
  2467. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  2468. u32 tg3_ctrl;
  2469. all_mask = 0;
  2470. if (mask & ADVERTISED_1000baseT_Half)
  2471. all_mask |= ADVERTISE_1000HALF;
  2472. if (mask & ADVERTISED_1000baseT_Full)
  2473. all_mask |= ADVERTISE_1000FULL;
  2474. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2475. return 0;
  2476. if ((tg3_ctrl & all_mask) != all_mask)
  2477. return 0;
  2478. }
  2479. return 1;
  2480. }
  2481. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2482. {
  2483. u32 curadv, reqadv;
  2484. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2485. return 1;
  2486. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2487. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2488. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2489. if (curadv != reqadv)
  2490. return 0;
  2491. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2492. tg3_readphy(tp, MII_LPA, rmtadv);
  2493. } else {
  2494. /* Reprogram the advertisement register, even if it
  2495. * does not affect the current link. If the link
  2496. * gets renegotiated in the future, we can save an
  2497. * additional renegotiation cycle by advertising
  2498. * it correctly in the first place.
  2499. */
  2500. if (curadv != reqadv) {
  2501. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2502. ADVERTISE_PAUSE_ASYM);
  2503. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2504. }
  2505. }
  2506. return 1;
  2507. }
  2508. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2509. {
  2510. int current_link_up;
  2511. u32 bmsr, dummy;
  2512. u32 lcl_adv, rmt_adv;
  2513. u16 current_speed;
  2514. u8 current_duplex;
  2515. int i, err;
  2516. tw32(MAC_EVENT, 0);
  2517. tw32_f(MAC_STATUS,
  2518. (MAC_STATUS_SYNC_CHANGED |
  2519. MAC_STATUS_CFG_CHANGED |
  2520. MAC_STATUS_MI_COMPLETION |
  2521. MAC_STATUS_LNKSTATE_CHANGED));
  2522. udelay(40);
  2523. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2524. tw32_f(MAC_MI_MODE,
  2525. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2526. udelay(80);
  2527. }
  2528. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2529. /* Some third-party PHYs need to be reset on link going
  2530. * down.
  2531. */
  2532. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2533. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2534. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2535. netif_carrier_ok(tp->dev)) {
  2536. tg3_readphy(tp, MII_BMSR, &bmsr);
  2537. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2538. !(bmsr & BMSR_LSTATUS))
  2539. force_reset = 1;
  2540. }
  2541. if (force_reset)
  2542. tg3_phy_reset(tp);
  2543. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  2544. tg3_readphy(tp, MII_BMSR, &bmsr);
  2545. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2546. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2547. bmsr = 0;
  2548. if (!(bmsr & BMSR_LSTATUS)) {
  2549. err = tg3_init_5401phy_dsp(tp);
  2550. if (err)
  2551. return err;
  2552. tg3_readphy(tp, MII_BMSR, &bmsr);
  2553. for (i = 0; i < 1000; i++) {
  2554. udelay(10);
  2555. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2556. (bmsr & BMSR_LSTATUS)) {
  2557. udelay(40);
  2558. break;
  2559. }
  2560. }
  2561. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  2562. !(bmsr & BMSR_LSTATUS) &&
  2563. tp->link_config.active_speed == SPEED_1000) {
  2564. err = tg3_phy_reset(tp);
  2565. if (!err)
  2566. err = tg3_init_5401phy_dsp(tp);
  2567. if (err)
  2568. return err;
  2569. }
  2570. }
  2571. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2572. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2573. /* 5701 {A0,B0} CRC bug workaround */
  2574. tg3_writephy(tp, 0x15, 0x0a75);
  2575. tg3_writephy(tp, 0x1c, 0x8c68);
  2576. tg3_writephy(tp, 0x1c, 0x8d68);
  2577. tg3_writephy(tp, 0x1c, 0x8c68);
  2578. }
  2579. /* Clear pending interrupts... */
  2580. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2581. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2582. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2583. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2584. else if (!(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  2585. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2586. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2587. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2588. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2589. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2590. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2591. else
  2592. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2593. }
  2594. current_link_up = 0;
  2595. current_speed = SPEED_INVALID;
  2596. current_duplex = DUPLEX_INVALID;
  2597. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2598. u32 val;
  2599. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2600. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2601. if (!(val & (1 << 10))) {
  2602. val |= (1 << 10);
  2603. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2604. goto relink;
  2605. }
  2606. }
  2607. bmsr = 0;
  2608. for (i = 0; i < 100; i++) {
  2609. tg3_readphy(tp, MII_BMSR, &bmsr);
  2610. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2611. (bmsr & BMSR_LSTATUS))
  2612. break;
  2613. udelay(40);
  2614. }
  2615. if (bmsr & BMSR_LSTATUS) {
  2616. u32 aux_stat, bmcr;
  2617. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2618. for (i = 0; i < 2000; i++) {
  2619. udelay(10);
  2620. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2621. aux_stat)
  2622. break;
  2623. }
  2624. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2625. &current_speed,
  2626. &current_duplex);
  2627. bmcr = 0;
  2628. for (i = 0; i < 200; i++) {
  2629. tg3_readphy(tp, MII_BMCR, &bmcr);
  2630. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2631. continue;
  2632. if (bmcr && bmcr != 0x7fff)
  2633. break;
  2634. udelay(10);
  2635. }
  2636. lcl_adv = 0;
  2637. rmt_adv = 0;
  2638. tp->link_config.active_speed = current_speed;
  2639. tp->link_config.active_duplex = current_duplex;
  2640. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2641. if ((bmcr & BMCR_ANENABLE) &&
  2642. tg3_copper_is_advertising_all(tp,
  2643. tp->link_config.advertising)) {
  2644. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2645. &rmt_adv))
  2646. current_link_up = 1;
  2647. }
  2648. } else {
  2649. if (!(bmcr & BMCR_ANENABLE) &&
  2650. tp->link_config.speed == current_speed &&
  2651. tp->link_config.duplex == current_duplex &&
  2652. tp->link_config.flowctrl ==
  2653. tp->link_config.active_flowctrl) {
  2654. current_link_up = 1;
  2655. }
  2656. }
  2657. if (current_link_up == 1 &&
  2658. tp->link_config.active_duplex == DUPLEX_FULL)
  2659. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2660. }
  2661. relink:
  2662. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2663. u32 tmp;
  2664. tg3_phy_copper_begin(tp);
  2665. tg3_readphy(tp, MII_BMSR, &tmp);
  2666. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2667. (tmp & BMSR_LSTATUS))
  2668. current_link_up = 1;
  2669. }
  2670. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2671. if (current_link_up == 1) {
  2672. if (tp->link_config.active_speed == SPEED_100 ||
  2673. tp->link_config.active_speed == SPEED_10)
  2674. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2675. else
  2676. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2677. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)
  2678. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2679. else
  2680. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2681. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2682. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2683. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2684. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2685. if (current_link_up == 1 &&
  2686. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2687. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2688. else
  2689. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2690. }
  2691. /* ??? Without this setting Netgear GA302T PHY does not
  2692. * ??? send/receive packets...
  2693. */
  2694. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  2695. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2696. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2697. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2698. udelay(80);
  2699. }
  2700. tw32_f(MAC_MODE, tp->mac_mode);
  2701. udelay(40);
  2702. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2703. /* Polled via timer. */
  2704. tw32_f(MAC_EVENT, 0);
  2705. } else {
  2706. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2707. }
  2708. udelay(40);
  2709. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2710. current_link_up == 1 &&
  2711. tp->link_config.active_speed == SPEED_1000 &&
  2712. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2713. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2714. udelay(120);
  2715. tw32_f(MAC_STATUS,
  2716. (MAC_STATUS_SYNC_CHANGED |
  2717. MAC_STATUS_CFG_CHANGED));
  2718. udelay(40);
  2719. tg3_write_mem(tp,
  2720. NIC_SRAM_FIRMWARE_MBOX,
  2721. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2722. }
  2723. /* Prevent send BD corruption. */
  2724. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2725. u16 oldlnkctl, newlnkctl;
  2726. pci_read_config_word(tp->pdev,
  2727. tp->pcie_cap + PCI_EXP_LNKCTL,
  2728. &oldlnkctl);
  2729. if (tp->link_config.active_speed == SPEED_100 ||
  2730. tp->link_config.active_speed == SPEED_10)
  2731. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2732. else
  2733. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2734. if (newlnkctl != oldlnkctl)
  2735. pci_write_config_word(tp->pdev,
  2736. tp->pcie_cap + PCI_EXP_LNKCTL,
  2737. newlnkctl);
  2738. }
  2739. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2740. if (current_link_up)
  2741. netif_carrier_on(tp->dev);
  2742. else
  2743. netif_carrier_off(tp->dev);
  2744. tg3_link_report(tp);
  2745. }
  2746. return 0;
  2747. }
  2748. struct tg3_fiber_aneginfo {
  2749. int state;
  2750. #define ANEG_STATE_UNKNOWN 0
  2751. #define ANEG_STATE_AN_ENABLE 1
  2752. #define ANEG_STATE_RESTART_INIT 2
  2753. #define ANEG_STATE_RESTART 3
  2754. #define ANEG_STATE_DISABLE_LINK_OK 4
  2755. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2756. #define ANEG_STATE_ABILITY_DETECT 6
  2757. #define ANEG_STATE_ACK_DETECT_INIT 7
  2758. #define ANEG_STATE_ACK_DETECT 8
  2759. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2760. #define ANEG_STATE_COMPLETE_ACK 10
  2761. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2762. #define ANEG_STATE_IDLE_DETECT 12
  2763. #define ANEG_STATE_LINK_OK 13
  2764. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2765. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2766. u32 flags;
  2767. #define MR_AN_ENABLE 0x00000001
  2768. #define MR_RESTART_AN 0x00000002
  2769. #define MR_AN_COMPLETE 0x00000004
  2770. #define MR_PAGE_RX 0x00000008
  2771. #define MR_NP_LOADED 0x00000010
  2772. #define MR_TOGGLE_TX 0x00000020
  2773. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2774. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2775. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2776. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2777. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2778. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2779. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2780. #define MR_TOGGLE_RX 0x00002000
  2781. #define MR_NP_RX 0x00004000
  2782. #define MR_LINK_OK 0x80000000
  2783. unsigned long link_time, cur_time;
  2784. u32 ability_match_cfg;
  2785. int ability_match_count;
  2786. char ability_match, idle_match, ack_match;
  2787. u32 txconfig, rxconfig;
  2788. #define ANEG_CFG_NP 0x00000080
  2789. #define ANEG_CFG_ACK 0x00000040
  2790. #define ANEG_CFG_RF2 0x00000020
  2791. #define ANEG_CFG_RF1 0x00000010
  2792. #define ANEG_CFG_PS2 0x00000001
  2793. #define ANEG_CFG_PS1 0x00008000
  2794. #define ANEG_CFG_HD 0x00004000
  2795. #define ANEG_CFG_FD 0x00002000
  2796. #define ANEG_CFG_INVAL 0x00001f06
  2797. };
  2798. #define ANEG_OK 0
  2799. #define ANEG_DONE 1
  2800. #define ANEG_TIMER_ENAB 2
  2801. #define ANEG_FAILED -1
  2802. #define ANEG_STATE_SETTLE_TIME 10000
  2803. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2804. struct tg3_fiber_aneginfo *ap)
  2805. {
  2806. u16 flowctrl;
  2807. unsigned long delta;
  2808. u32 rx_cfg_reg;
  2809. int ret;
  2810. if (ap->state == ANEG_STATE_UNKNOWN) {
  2811. ap->rxconfig = 0;
  2812. ap->link_time = 0;
  2813. ap->cur_time = 0;
  2814. ap->ability_match_cfg = 0;
  2815. ap->ability_match_count = 0;
  2816. ap->ability_match = 0;
  2817. ap->idle_match = 0;
  2818. ap->ack_match = 0;
  2819. }
  2820. ap->cur_time++;
  2821. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2822. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2823. if (rx_cfg_reg != ap->ability_match_cfg) {
  2824. ap->ability_match_cfg = rx_cfg_reg;
  2825. ap->ability_match = 0;
  2826. ap->ability_match_count = 0;
  2827. } else {
  2828. if (++ap->ability_match_count > 1) {
  2829. ap->ability_match = 1;
  2830. ap->ability_match_cfg = rx_cfg_reg;
  2831. }
  2832. }
  2833. if (rx_cfg_reg & ANEG_CFG_ACK)
  2834. ap->ack_match = 1;
  2835. else
  2836. ap->ack_match = 0;
  2837. ap->idle_match = 0;
  2838. } else {
  2839. ap->idle_match = 1;
  2840. ap->ability_match_cfg = 0;
  2841. ap->ability_match_count = 0;
  2842. ap->ability_match = 0;
  2843. ap->ack_match = 0;
  2844. rx_cfg_reg = 0;
  2845. }
  2846. ap->rxconfig = rx_cfg_reg;
  2847. ret = ANEG_OK;
  2848. switch(ap->state) {
  2849. case ANEG_STATE_UNKNOWN:
  2850. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2851. ap->state = ANEG_STATE_AN_ENABLE;
  2852. /* fallthru */
  2853. case ANEG_STATE_AN_ENABLE:
  2854. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2855. if (ap->flags & MR_AN_ENABLE) {
  2856. ap->link_time = 0;
  2857. ap->cur_time = 0;
  2858. ap->ability_match_cfg = 0;
  2859. ap->ability_match_count = 0;
  2860. ap->ability_match = 0;
  2861. ap->idle_match = 0;
  2862. ap->ack_match = 0;
  2863. ap->state = ANEG_STATE_RESTART_INIT;
  2864. } else {
  2865. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2866. }
  2867. break;
  2868. case ANEG_STATE_RESTART_INIT:
  2869. ap->link_time = ap->cur_time;
  2870. ap->flags &= ~(MR_NP_LOADED);
  2871. ap->txconfig = 0;
  2872. tw32(MAC_TX_AUTO_NEG, 0);
  2873. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2874. tw32_f(MAC_MODE, tp->mac_mode);
  2875. udelay(40);
  2876. ret = ANEG_TIMER_ENAB;
  2877. ap->state = ANEG_STATE_RESTART;
  2878. /* fallthru */
  2879. case ANEG_STATE_RESTART:
  2880. delta = ap->cur_time - ap->link_time;
  2881. if (delta > ANEG_STATE_SETTLE_TIME) {
  2882. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2883. } else {
  2884. ret = ANEG_TIMER_ENAB;
  2885. }
  2886. break;
  2887. case ANEG_STATE_DISABLE_LINK_OK:
  2888. ret = ANEG_DONE;
  2889. break;
  2890. case ANEG_STATE_ABILITY_DETECT_INIT:
  2891. ap->flags &= ~(MR_TOGGLE_TX);
  2892. ap->txconfig = ANEG_CFG_FD;
  2893. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2894. if (flowctrl & ADVERTISE_1000XPAUSE)
  2895. ap->txconfig |= ANEG_CFG_PS1;
  2896. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2897. ap->txconfig |= ANEG_CFG_PS2;
  2898. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2899. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2900. tw32_f(MAC_MODE, tp->mac_mode);
  2901. udelay(40);
  2902. ap->state = ANEG_STATE_ABILITY_DETECT;
  2903. break;
  2904. case ANEG_STATE_ABILITY_DETECT:
  2905. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  2906. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2907. }
  2908. break;
  2909. case ANEG_STATE_ACK_DETECT_INIT:
  2910. ap->txconfig |= ANEG_CFG_ACK;
  2911. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2912. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2913. tw32_f(MAC_MODE, tp->mac_mode);
  2914. udelay(40);
  2915. ap->state = ANEG_STATE_ACK_DETECT;
  2916. /* fallthru */
  2917. case ANEG_STATE_ACK_DETECT:
  2918. if (ap->ack_match != 0) {
  2919. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2920. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2921. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2922. } else {
  2923. ap->state = ANEG_STATE_AN_ENABLE;
  2924. }
  2925. } else if (ap->ability_match != 0 &&
  2926. ap->rxconfig == 0) {
  2927. ap->state = ANEG_STATE_AN_ENABLE;
  2928. }
  2929. break;
  2930. case ANEG_STATE_COMPLETE_ACK_INIT:
  2931. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2932. ret = ANEG_FAILED;
  2933. break;
  2934. }
  2935. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2936. MR_LP_ADV_HALF_DUPLEX |
  2937. MR_LP_ADV_SYM_PAUSE |
  2938. MR_LP_ADV_ASYM_PAUSE |
  2939. MR_LP_ADV_REMOTE_FAULT1 |
  2940. MR_LP_ADV_REMOTE_FAULT2 |
  2941. MR_LP_ADV_NEXT_PAGE |
  2942. MR_TOGGLE_RX |
  2943. MR_NP_RX);
  2944. if (ap->rxconfig & ANEG_CFG_FD)
  2945. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2946. if (ap->rxconfig & ANEG_CFG_HD)
  2947. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2948. if (ap->rxconfig & ANEG_CFG_PS1)
  2949. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2950. if (ap->rxconfig & ANEG_CFG_PS2)
  2951. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2952. if (ap->rxconfig & ANEG_CFG_RF1)
  2953. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2954. if (ap->rxconfig & ANEG_CFG_RF2)
  2955. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2956. if (ap->rxconfig & ANEG_CFG_NP)
  2957. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2958. ap->link_time = ap->cur_time;
  2959. ap->flags ^= (MR_TOGGLE_TX);
  2960. if (ap->rxconfig & 0x0008)
  2961. ap->flags |= MR_TOGGLE_RX;
  2962. if (ap->rxconfig & ANEG_CFG_NP)
  2963. ap->flags |= MR_NP_RX;
  2964. ap->flags |= MR_PAGE_RX;
  2965. ap->state = ANEG_STATE_COMPLETE_ACK;
  2966. ret = ANEG_TIMER_ENAB;
  2967. break;
  2968. case ANEG_STATE_COMPLETE_ACK:
  2969. if (ap->ability_match != 0 &&
  2970. ap->rxconfig == 0) {
  2971. ap->state = ANEG_STATE_AN_ENABLE;
  2972. break;
  2973. }
  2974. delta = ap->cur_time - ap->link_time;
  2975. if (delta > ANEG_STATE_SETTLE_TIME) {
  2976. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2977. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2978. } else {
  2979. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2980. !(ap->flags & MR_NP_RX)) {
  2981. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2982. } else {
  2983. ret = ANEG_FAILED;
  2984. }
  2985. }
  2986. }
  2987. break;
  2988. case ANEG_STATE_IDLE_DETECT_INIT:
  2989. ap->link_time = ap->cur_time;
  2990. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2991. tw32_f(MAC_MODE, tp->mac_mode);
  2992. udelay(40);
  2993. ap->state = ANEG_STATE_IDLE_DETECT;
  2994. ret = ANEG_TIMER_ENAB;
  2995. break;
  2996. case ANEG_STATE_IDLE_DETECT:
  2997. if (ap->ability_match != 0 &&
  2998. ap->rxconfig == 0) {
  2999. ap->state = ANEG_STATE_AN_ENABLE;
  3000. break;
  3001. }
  3002. delta = ap->cur_time - ap->link_time;
  3003. if (delta > ANEG_STATE_SETTLE_TIME) {
  3004. /* XXX another gem from the Broadcom driver :( */
  3005. ap->state = ANEG_STATE_LINK_OK;
  3006. }
  3007. break;
  3008. case ANEG_STATE_LINK_OK:
  3009. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3010. ret = ANEG_DONE;
  3011. break;
  3012. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3013. /* ??? unimplemented */
  3014. break;
  3015. case ANEG_STATE_NEXT_PAGE_WAIT:
  3016. /* ??? unimplemented */
  3017. break;
  3018. default:
  3019. ret = ANEG_FAILED;
  3020. break;
  3021. }
  3022. return ret;
  3023. }
  3024. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3025. {
  3026. int res = 0;
  3027. struct tg3_fiber_aneginfo aninfo;
  3028. int status = ANEG_FAILED;
  3029. unsigned int tick;
  3030. u32 tmp;
  3031. tw32_f(MAC_TX_AUTO_NEG, 0);
  3032. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3033. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3034. udelay(40);
  3035. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3036. udelay(40);
  3037. memset(&aninfo, 0, sizeof(aninfo));
  3038. aninfo.flags |= MR_AN_ENABLE;
  3039. aninfo.state = ANEG_STATE_UNKNOWN;
  3040. aninfo.cur_time = 0;
  3041. tick = 0;
  3042. while (++tick < 195000) {
  3043. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3044. if (status == ANEG_DONE || status == ANEG_FAILED)
  3045. break;
  3046. udelay(1);
  3047. }
  3048. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3049. tw32_f(MAC_MODE, tp->mac_mode);
  3050. udelay(40);
  3051. *txflags = aninfo.txconfig;
  3052. *rxflags = aninfo.flags;
  3053. if (status == ANEG_DONE &&
  3054. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3055. MR_LP_ADV_FULL_DUPLEX)))
  3056. res = 1;
  3057. return res;
  3058. }
  3059. static void tg3_init_bcm8002(struct tg3 *tp)
  3060. {
  3061. u32 mac_status = tr32(MAC_STATUS);
  3062. int i;
  3063. /* Reset when initting first time or we have a link. */
  3064. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  3065. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3066. return;
  3067. /* Set PLL lock range. */
  3068. tg3_writephy(tp, 0x16, 0x8007);
  3069. /* SW reset */
  3070. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3071. /* Wait for reset to complete. */
  3072. /* XXX schedule_timeout() ... */
  3073. for (i = 0; i < 500; i++)
  3074. udelay(10);
  3075. /* Config mode; select PMA/Ch 1 regs. */
  3076. tg3_writephy(tp, 0x10, 0x8411);
  3077. /* Enable auto-lock and comdet, select txclk for tx. */
  3078. tg3_writephy(tp, 0x11, 0x0a10);
  3079. tg3_writephy(tp, 0x18, 0x00a0);
  3080. tg3_writephy(tp, 0x16, 0x41ff);
  3081. /* Assert and deassert POR. */
  3082. tg3_writephy(tp, 0x13, 0x0400);
  3083. udelay(40);
  3084. tg3_writephy(tp, 0x13, 0x0000);
  3085. tg3_writephy(tp, 0x11, 0x0a50);
  3086. udelay(40);
  3087. tg3_writephy(tp, 0x11, 0x0a10);
  3088. /* Wait for signal to stabilize */
  3089. /* XXX schedule_timeout() ... */
  3090. for (i = 0; i < 15000; i++)
  3091. udelay(10);
  3092. /* Deselect the channel register so we can read the PHYID
  3093. * later.
  3094. */
  3095. tg3_writephy(tp, 0x10, 0x8011);
  3096. }
  3097. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3098. {
  3099. u16 flowctrl;
  3100. u32 sg_dig_ctrl, sg_dig_status;
  3101. u32 serdes_cfg, expected_sg_dig_ctrl;
  3102. int workaround, port_a;
  3103. int current_link_up;
  3104. serdes_cfg = 0;
  3105. expected_sg_dig_ctrl = 0;
  3106. workaround = 0;
  3107. port_a = 1;
  3108. current_link_up = 0;
  3109. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3110. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3111. workaround = 1;
  3112. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3113. port_a = 0;
  3114. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3115. /* preserve bits 20-23 for voltage regulator */
  3116. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3117. }
  3118. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3119. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3120. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3121. if (workaround) {
  3122. u32 val = serdes_cfg;
  3123. if (port_a)
  3124. val |= 0xc010000;
  3125. else
  3126. val |= 0x4010000;
  3127. tw32_f(MAC_SERDES_CFG, val);
  3128. }
  3129. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3130. }
  3131. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3132. tg3_setup_flow_control(tp, 0, 0);
  3133. current_link_up = 1;
  3134. }
  3135. goto out;
  3136. }
  3137. /* Want auto-negotiation. */
  3138. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3139. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3140. if (flowctrl & ADVERTISE_1000XPAUSE)
  3141. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3142. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3143. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3144. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3145. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  3146. tp->serdes_counter &&
  3147. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3148. MAC_STATUS_RCVD_CFG)) ==
  3149. MAC_STATUS_PCS_SYNCED)) {
  3150. tp->serdes_counter--;
  3151. current_link_up = 1;
  3152. goto out;
  3153. }
  3154. restart_autoneg:
  3155. if (workaround)
  3156. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3157. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3158. udelay(5);
  3159. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3160. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3161. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3162. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3163. MAC_STATUS_SIGNAL_DET)) {
  3164. sg_dig_status = tr32(SG_DIG_STATUS);
  3165. mac_status = tr32(MAC_STATUS);
  3166. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3167. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3168. u32 local_adv = 0, remote_adv = 0;
  3169. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3170. local_adv |= ADVERTISE_1000XPAUSE;
  3171. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3172. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3173. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3174. remote_adv |= LPA_1000XPAUSE;
  3175. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3176. remote_adv |= LPA_1000XPAUSE_ASYM;
  3177. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3178. current_link_up = 1;
  3179. tp->serdes_counter = 0;
  3180. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3181. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3182. if (tp->serdes_counter)
  3183. tp->serdes_counter--;
  3184. else {
  3185. if (workaround) {
  3186. u32 val = serdes_cfg;
  3187. if (port_a)
  3188. val |= 0xc010000;
  3189. else
  3190. val |= 0x4010000;
  3191. tw32_f(MAC_SERDES_CFG, val);
  3192. }
  3193. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3194. udelay(40);
  3195. /* Link parallel detection - link is up */
  3196. /* only if we have PCS_SYNC and not */
  3197. /* receiving config code words */
  3198. mac_status = tr32(MAC_STATUS);
  3199. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3200. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3201. tg3_setup_flow_control(tp, 0, 0);
  3202. current_link_up = 1;
  3203. tp->tg3_flags2 |=
  3204. TG3_FLG2_PARALLEL_DETECT;
  3205. tp->serdes_counter =
  3206. SERDES_PARALLEL_DET_TIMEOUT;
  3207. } else
  3208. goto restart_autoneg;
  3209. }
  3210. }
  3211. } else {
  3212. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3213. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3214. }
  3215. out:
  3216. return current_link_up;
  3217. }
  3218. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3219. {
  3220. int current_link_up = 0;
  3221. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3222. goto out;
  3223. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3224. u32 txflags, rxflags;
  3225. int i;
  3226. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3227. u32 local_adv = 0, remote_adv = 0;
  3228. if (txflags & ANEG_CFG_PS1)
  3229. local_adv |= ADVERTISE_1000XPAUSE;
  3230. if (txflags & ANEG_CFG_PS2)
  3231. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3232. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3233. remote_adv |= LPA_1000XPAUSE;
  3234. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3235. remote_adv |= LPA_1000XPAUSE_ASYM;
  3236. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3237. current_link_up = 1;
  3238. }
  3239. for (i = 0; i < 30; i++) {
  3240. udelay(20);
  3241. tw32_f(MAC_STATUS,
  3242. (MAC_STATUS_SYNC_CHANGED |
  3243. MAC_STATUS_CFG_CHANGED));
  3244. udelay(40);
  3245. if ((tr32(MAC_STATUS) &
  3246. (MAC_STATUS_SYNC_CHANGED |
  3247. MAC_STATUS_CFG_CHANGED)) == 0)
  3248. break;
  3249. }
  3250. mac_status = tr32(MAC_STATUS);
  3251. if (current_link_up == 0 &&
  3252. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3253. !(mac_status & MAC_STATUS_RCVD_CFG))
  3254. current_link_up = 1;
  3255. } else {
  3256. tg3_setup_flow_control(tp, 0, 0);
  3257. /* Forcing 1000FD link up. */
  3258. current_link_up = 1;
  3259. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3260. udelay(40);
  3261. tw32_f(MAC_MODE, tp->mac_mode);
  3262. udelay(40);
  3263. }
  3264. out:
  3265. return current_link_up;
  3266. }
  3267. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3268. {
  3269. u32 orig_pause_cfg;
  3270. u16 orig_active_speed;
  3271. u8 orig_active_duplex;
  3272. u32 mac_status;
  3273. int current_link_up;
  3274. int i;
  3275. orig_pause_cfg = tp->link_config.active_flowctrl;
  3276. orig_active_speed = tp->link_config.active_speed;
  3277. orig_active_duplex = tp->link_config.active_duplex;
  3278. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3279. netif_carrier_ok(tp->dev) &&
  3280. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3281. mac_status = tr32(MAC_STATUS);
  3282. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3283. MAC_STATUS_SIGNAL_DET |
  3284. MAC_STATUS_CFG_CHANGED |
  3285. MAC_STATUS_RCVD_CFG);
  3286. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3287. MAC_STATUS_SIGNAL_DET)) {
  3288. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3289. MAC_STATUS_CFG_CHANGED));
  3290. return 0;
  3291. }
  3292. }
  3293. tw32_f(MAC_TX_AUTO_NEG, 0);
  3294. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3295. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3296. tw32_f(MAC_MODE, tp->mac_mode);
  3297. udelay(40);
  3298. if (tp->phy_id == PHY_ID_BCM8002)
  3299. tg3_init_bcm8002(tp);
  3300. /* Enable link change event even when serdes polling. */
  3301. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3302. udelay(40);
  3303. current_link_up = 0;
  3304. mac_status = tr32(MAC_STATUS);
  3305. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3306. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3307. else
  3308. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3309. tp->napi[0].hw_status->status =
  3310. (SD_STATUS_UPDATED |
  3311. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3312. for (i = 0; i < 100; i++) {
  3313. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3314. MAC_STATUS_CFG_CHANGED));
  3315. udelay(5);
  3316. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3317. MAC_STATUS_CFG_CHANGED |
  3318. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3319. break;
  3320. }
  3321. mac_status = tr32(MAC_STATUS);
  3322. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3323. current_link_up = 0;
  3324. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3325. tp->serdes_counter == 0) {
  3326. tw32_f(MAC_MODE, (tp->mac_mode |
  3327. MAC_MODE_SEND_CONFIGS));
  3328. udelay(1);
  3329. tw32_f(MAC_MODE, tp->mac_mode);
  3330. }
  3331. }
  3332. if (current_link_up == 1) {
  3333. tp->link_config.active_speed = SPEED_1000;
  3334. tp->link_config.active_duplex = DUPLEX_FULL;
  3335. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3336. LED_CTRL_LNKLED_OVERRIDE |
  3337. LED_CTRL_1000MBPS_ON));
  3338. } else {
  3339. tp->link_config.active_speed = SPEED_INVALID;
  3340. tp->link_config.active_duplex = DUPLEX_INVALID;
  3341. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3342. LED_CTRL_LNKLED_OVERRIDE |
  3343. LED_CTRL_TRAFFIC_OVERRIDE));
  3344. }
  3345. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3346. if (current_link_up)
  3347. netif_carrier_on(tp->dev);
  3348. else
  3349. netif_carrier_off(tp->dev);
  3350. tg3_link_report(tp);
  3351. } else {
  3352. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3353. if (orig_pause_cfg != now_pause_cfg ||
  3354. orig_active_speed != tp->link_config.active_speed ||
  3355. orig_active_duplex != tp->link_config.active_duplex)
  3356. tg3_link_report(tp);
  3357. }
  3358. return 0;
  3359. }
  3360. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3361. {
  3362. int current_link_up, err = 0;
  3363. u32 bmsr, bmcr;
  3364. u16 current_speed;
  3365. u8 current_duplex;
  3366. u32 local_adv, remote_adv;
  3367. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3368. tw32_f(MAC_MODE, tp->mac_mode);
  3369. udelay(40);
  3370. tw32(MAC_EVENT, 0);
  3371. tw32_f(MAC_STATUS,
  3372. (MAC_STATUS_SYNC_CHANGED |
  3373. MAC_STATUS_CFG_CHANGED |
  3374. MAC_STATUS_MI_COMPLETION |
  3375. MAC_STATUS_LNKSTATE_CHANGED));
  3376. udelay(40);
  3377. if (force_reset)
  3378. tg3_phy_reset(tp);
  3379. current_link_up = 0;
  3380. current_speed = SPEED_INVALID;
  3381. current_duplex = DUPLEX_INVALID;
  3382. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3383. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3384. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3385. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3386. bmsr |= BMSR_LSTATUS;
  3387. else
  3388. bmsr &= ~BMSR_LSTATUS;
  3389. }
  3390. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3391. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3392. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3393. /* do nothing, just check for link up at the end */
  3394. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3395. u32 adv, new_adv;
  3396. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3397. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3398. ADVERTISE_1000XPAUSE |
  3399. ADVERTISE_1000XPSE_ASYM |
  3400. ADVERTISE_SLCT);
  3401. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3402. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3403. new_adv |= ADVERTISE_1000XHALF;
  3404. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3405. new_adv |= ADVERTISE_1000XFULL;
  3406. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3407. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3408. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3409. tg3_writephy(tp, MII_BMCR, bmcr);
  3410. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3411. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3412. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3413. return err;
  3414. }
  3415. } else {
  3416. u32 new_bmcr;
  3417. bmcr &= ~BMCR_SPEED1000;
  3418. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3419. if (tp->link_config.duplex == DUPLEX_FULL)
  3420. new_bmcr |= BMCR_FULLDPLX;
  3421. if (new_bmcr != bmcr) {
  3422. /* BMCR_SPEED1000 is a reserved bit that needs
  3423. * to be set on write.
  3424. */
  3425. new_bmcr |= BMCR_SPEED1000;
  3426. /* Force a linkdown */
  3427. if (netif_carrier_ok(tp->dev)) {
  3428. u32 adv;
  3429. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3430. adv &= ~(ADVERTISE_1000XFULL |
  3431. ADVERTISE_1000XHALF |
  3432. ADVERTISE_SLCT);
  3433. tg3_writephy(tp, MII_ADVERTISE, adv);
  3434. tg3_writephy(tp, MII_BMCR, bmcr |
  3435. BMCR_ANRESTART |
  3436. BMCR_ANENABLE);
  3437. udelay(10);
  3438. netif_carrier_off(tp->dev);
  3439. }
  3440. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3441. bmcr = new_bmcr;
  3442. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3443. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3444. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3445. ASIC_REV_5714) {
  3446. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3447. bmsr |= BMSR_LSTATUS;
  3448. else
  3449. bmsr &= ~BMSR_LSTATUS;
  3450. }
  3451. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3452. }
  3453. }
  3454. if (bmsr & BMSR_LSTATUS) {
  3455. current_speed = SPEED_1000;
  3456. current_link_up = 1;
  3457. if (bmcr & BMCR_FULLDPLX)
  3458. current_duplex = DUPLEX_FULL;
  3459. else
  3460. current_duplex = DUPLEX_HALF;
  3461. local_adv = 0;
  3462. remote_adv = 0;
  3463. if (bmcr & BMCR_ANENABLE) {
  3464. u32 common;
  3465. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3466. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3467. common = local_adv & remote_adv;
  3468. if (common & (ADVERTISE_1000XHALF |
  3469. ADVERTISE_1000XFULL)) {
  3470. if (common & ADVERTISE_1000XFULL)
  3471. current_duplex = DUPLEX_FULL;
  3472. else
  3473. current_duplex = DUPLEX_HALF;
  3474. }
  3475. else
  3476. current_link_up = 0;
  3477. }
  3478. }
  3479. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3480. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3481. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3482. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3483. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3484. tw32_f(MAC_MODE, tp->mac_mode);
  3485. udelay(40);
  3486. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3487. tp->link_config.active_speed = current_speed;
  3488. tp->link_config.active_duplex = current_duplex;
  3489. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3490. if (current_link_up)
  3491. netif_carrier_on(tp->dev);
  3492. else {
  3493. netif_carrier_off(tp->dev);
  3494. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3495. }
  3496. tg3_link_report(tp);
  3497. }
  3498. return err;
  3499. }
  3500. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3501. {
  3502. if (tp->serdes_counter) {
  3503. /* Give autoneg time to complete. */
  3504. tp->serdes_counter--;
  3505. return;
  3506. }
  3507. if (!netif_carrier_ok(tp->dev) &&
  3508. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3509. u32 bmcr;
  3510. tg3_readphy(tp, MII_BMCR, &bmcr);
  3511. if (bmcr & BMCR_ANENABLE) {
  3512. u32 phy1, phy2;
  3513. /* Select shadow register 0x1f */
  3514. tg3_writephy(tp, 0x1c, 0x7c00);
  3515. tg3_readphy(tp, 0x1c, &phy1);
  3516. /* Select expansion interrupt status register */
  3517. tg3_writephy(tp, 0x17, 0x0f01);
  3518. tg3_readphy(tp, 0x15, &phy2);
  3519. tg3_readphy(tp, 0x15, &phy2);
  3520. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3521. /* We have signal detect and not receiving
  3522. * config code words, link is up by parallel
  3523. * detection.
  3524. */
  3525. bmcr &= ~BMCR_ANENABLE;
  3526. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3527. tg3_writephy(tp, MII_BMCR, bmcr);
  3528. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3529. }
  3530. }
  3531. }
  3532. else if (netif_carrier_ok(tp->dev) &&
  3533. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3534. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3535. u32 phy2;
  3536. /* Select expansion interrupt status register */
  3537. tg3_writephy(tp, 0x17, 0x0f01);
  3538. tg3_readphy(tp, 0x15, &phy2);
  3539. if (phy2 & 0x20) {
  3540. u32 bmcr;
  3541. /* Config code words received, turn on autoneg. */
  3542. tg3_readphy(tp, MII_BMCR, &bmcr);
  3543. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3544. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3545. }
  3546. }
  3547. }
  3548. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3549. {
  3550. int err;
  3551. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3552. err = tg3_setup_fiber_phy(tp, force_reset);
  3553. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3554. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3555. } else {
  3556. err = tg3_setup_copper_phy(tp, force_reset);
  3557. }
  3558. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3559. u32 val, scale;
  3560. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3561. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3562. scale = 65;
  3563. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3564. scale = 6;
  3565. else
  3566. scale = 12;
  3567. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3568. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3569. tw32(GRC_MISC_CFG, val);
  3570. }
  3571. if (tp->link_config.active_speed == SPEED_1000 &&
  3572. tp->link_config.active_duplex == DUPLEX_HALF)
  3573. tw32(MAC_TX_LENGTHS,
  3574. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3575. (6 << TX_LENGTHS_IPG_SHIFT) |
  3576. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3577. else
  3578. tw32(MAC_TX_LENGTHS,
  3579. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3580. (6 << TX_LENGTHS_IPG_SHIFT) |
  3581. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3582. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3583. if (netif_carrier_ok(tp->dev)) {
  3584. tw32(HOSTCC_STAT_COAL_TICKS,
  3585. tp->coal.stats_block_coalesce_usecs);
  3586. } else {
  3587. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3588. }
  3589. }
  3590. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3591. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3592. if (!netif_carrier_ok(tp->dev))
  3593. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3594. tp->pwrmgmt_thresh;
  3595. else
  3596. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3597. tw32(PCIE_PWR_MGMT_THRESH, val);
  3598. }
  3599. return err;
  3600. }
  3601. /* This is called whenever we suspect that the system chipset is re-
  3602. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3603. * is bogus tx completions. We try to recover by setting the
  3604. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3605. * in the workqueue.
  3606. */
  3607. static void tg3_tx_recover(struct tg3 *tp)
  3608. {
  3609. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3610. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3611. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  3612. "mapped I/O cycles to the network device, attempting to "
  3613. "recover. Please report the problem to the driver maintainer "
  3614. "and include system chipset information.\n", tp->dev->name);
  3615. spin_lock(&tp->lock);
  3616. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3617. spin_unlock(&tp->lock);
  3618. }
  3619. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3620. {
  3621. smp_mb();
  3622. return tnapi->tx_pending -
  3623. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3624. }
  3625. /* Tigon3 never reports partial packet sends. So we do not
  3626. * need special logic to handle SKBs that have not had all
  3627. * of their frags sent yet, like SunGEM does.
  3628. */
  3629. static void tg3_tx(struct tg3_napi *tnapi)
  3630. {
  3631. struct tg3 *tp = tnapi->tp;
  3632. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3633. u32 sw_idx = tnapi->tx_cons;
  3634. struct netdev_queue *txq;
  3635. int index = tnapi - tp->napi;
  3636. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  3637. index--;
  3638. txq = netdev_get_tx_queue(tp->dev, index);
  3639. while (sw_idx != hw_idx) {
  3640. struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3641. struct sk_buff *skb = ri->skb;
  3642. int i, tx_bug = 0;
  3643. if (unlikely(skb == NULL)) {
  3644. tg3_tx_recover(tp);
  3645. return;
  3646. }
  3647. pci_unmap_single(tp->pdev,
  3648. pci_unmap_addr(ri, mapping),
  3649. skb_headlen(skb),
  3650. PCI_DMA_TODEVICE);
  3651. ri->skb = NULL;
  3652. sw_idx = NEXT_TX(sw_idx);
  3653. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3654. ri = &tnapi->tx_buffers[sw_idx];
  3655. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3656. tx_bug = 1;
  3657. pci_unmap_page(tp->pdev,
  3658. pci_unmap_addr(ri, mapping),
  3659. skb_shinfo(skb)->frags[i].size,
  3660. PCI_DMA_TODEVICE);
  3661. sw_idx = NEXT_TX(sw_idx);
  3662. }
  3663. dev_kfree_skb(skb);
  3664. if (unlikely(tx_bug)) {
  3665. tg3_tx_recover(tp);
  3666. return;
  3667. }
  3668. }
  3669. tnapi->tx_cons = sw_idx;
  3670. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3671. * before checking for netif_queue_stopped(). Without the
  3672. * memory barrier, there is a small possibility that tg3_start_xmit()
  3673. * will miss it and cause the queue to be stopped forever.
  3674. */
  3675. smp_mb();
  3676. if (unlikely(netif_tx_queue_stopped(txq) &&
  3677. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3678. __netif_tx_lock(txq, smp_processor_id());
  3679. if (netif_tx_queue_stopped(txq) &&
  3680. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3681. netif_tx_wake_queue(txq);
  3682. __netif_tx_unlock(txq);
  3683. }
  3684. }
  3685. static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  3686. {
  3687. if (!ri->skb)
  3688. return;
  3689. pci_unmap_single(tp->pdev, pci_unmap_addr(ri, mapping),
  3690. map_sz, PCI_DMA_FROMDEVICE);
  3691. dev_kfree_skb_any(ri->skb);
  3692. ri->skb = NULL;
  3693. }
  3694. /* Returns size of skb allocated or < 0 on error.
  3695. *
  3696. * We only need to fill in the address because the other members
  3697. * of the RX descriptor are invariant, see tg3_init_rings.
  3698. *
  3699. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3700. * posting buffers we only dirty the first cache line of the RX
  3701. * descriptor (containing the address). Whereas for the RX status
  3702. * buffers the cpu only reads the last cacheline of the RX descriptor
  3703. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3704. */
  3705. static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  3706. u32 opaque_key, u32 dest_idx_unmasked)
  3707. {
  3708. struct tg3_rx_buffer_desc *desc;
  3709. struct ring_info *map, *src_map;
  3710. struct sk_buff *skb;
  3711. dma_addr_t mapping;
  3712. int skb_size, dest_idx;
  3713. src_map = NULL;
  3714. switch (opaque_key) {
  3715. case RXD_OPAQUE_RING_STD:
  3716. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3717. desc = &tpr->rx_std[dest_idx];
  3718. map = &tpr->rx_std_buffers[dest_idx];
  3719. skb_size = tp->rx_pkt_map_sz;
  3720. break;
  3721. case RXD_OPAQUE_RING_JUMBO:
  3722. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3723. desc = &tpr->rx_jmb[dest_idx].std;
  3724. map = &tpr->rx_jmb_buffers[dest_idx];
  3725. skb_size = TG3_RX_JMB_MAP_SZ;
  3726. break;
  3727. default:
  3728. return -EINVAL;
  3729. }
  3730. /* Do not overwrite any of the map or rp information
  3731. * until we are sure we can commit to a new buffer.
  3732. *
  3733. * Callers depend upon this behavior and assume that
  3734. * we leave everything unchanged if we fail.
  3735. */
  3736. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3737. if (skb == NULL)
  3738. return -ENOMEM;
  3739. skb_reserve(skb, tp->rx_offset);
  3740. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3741. PCI_DMA_FROMDEVICE);
  3742. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  3743. dev_kfree_skb(skb);
  3744. return -EIO;
  3745. }
  3746. map->skb = skb;
  3747. pci_unmap_addr_set(map, mapping, mapping);
  3748. desc->addr_hi = ((u64)mapping >> 32);
  3749. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3750. return skb_size;
  3751. }
  3752. /* We only need to move over in the address because the other
  3753. * members of the RX descriptor are invariant. See notes above
  3754. * tg3_alloc_rx_skb for full details.
  3755. */
  3756. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  3757. struct tg3_rx_prodring_set *dpr,
  3758. u32 opaque_key, int src_idx,
  3759. u32 dest_idx_unmasked)
  3760. {
  3761. struct tg3 *tp = tnapi->tp;
  3762. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3763. struct ring_info *src_map, *dest_map;
  3764. int dest_idx;
  3765. struct tg3_rx_prodring_set *spr = &tp->prodring[0];
  3766. switch (opaque_key) {
  3767. case RXD_OPAQUE_RING_STD:
  3768. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3769. dest_desc = &dpr->rx_std[dest_idx];
  3770. dest_map = &dpr->rx_std_buffers[dest_idx];
  3771. src_desc = &spr->rx_std[src_idx];
  3772. src_map = &spr->rx_std_buffers[src_idx];
  3773. break;
  3774. case RXD_OPAQUE_RING_JUMBO:
  3775. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3776. dest_desc = &dpr->rx_jmb[dest_idx].std;
  3777. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  3778. src_desc = &spr->rx_jmb[src_idx].std;
  3779. src_map = &spr->rx_jmb_buffers[src_idx];
  3780. break;
  3781. default:
  3782. return;
  3783. }
  3784. dest_map->skb = src_map->skb;
  3785. pci_unmap_addr_set(dest_map, mapping,
  3786. pci_unmap_addr(src_map, mapping));
  3787. dest_desc->addr_hi = src_desc->addr_hi;
  3788. dest_desc->addr_lo = src_desc->addr_lo;
  3789. src_map->skb = NULL;
  3790. }
  3791. /* The RX ring scheme is composed of multiple rings which post fresh
  3792. * buffers to the chip, and one special ring the chip uses to report
  3793. * status back to the host.
  3794. *
  3795. * The special ring reports the status of received packets to the
  3796. * host. The chip does not write into the original descriptor the
  3797. * RX buffer was obtained from. The chip simply takes the original
  3798. * descriptor as provided by the host, updates the status and length
  3799. * field, then writes this into the next status ring entry.
  3800. *
  3801. * Each ring the host uses to post buffers to the chip is described
  3802. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3803. * it is first placed into the on-chip ram. When the packet's length
  3804. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3805. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3806. * which is within the range of the new packet's length is chosen.
  3807. *
  3808. * The "separate ring for rx status" scheme may sound queer, but it makes
  3809. * sense from a cache coherency perspective. If only the host writes
  3810. * to the buffer post rings, and only the chip writes to the rx status
  3811. * rings, then cache lines never move beyond shared-modified state.
  3812. * If both the host and chip were to write into the same ring, cache line
  3813. * eviction could occur since both entities want it in an exclusive state.
  3814. */
  3815. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  3816. {
  3817. struct tg3 *tp = tnapi->tp;
  3818. u32 work_mask, rx_std_posted = 0;
  3819. u32 std_prod_idx, jmb_prod_idx;
  3820. u32 sw_idx = tnapi->rx_rcb_ptr;
  3821. u16 hw_idx;
  3822. int received;
  3823. struct tg3_rx_prodring_set *tpr = tnapi->prodring;
  3824. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3825. /*
  3826. * We need to order the read of hw_idx and the read of
  3827. * the opaque cookie.
  3828. */
  3829. rmb();
  3830. work_mask = 0;
  3831. received = 0;
  3832. std_prod_idx = tpr->rx_std_prod_idx;
  3833. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  3834. while (sw_idx != hw_idx && budget > 0) {
  3835. struct ring_info *ri;
  3836. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  3837. unsigned int len;
  3838. struct sk_buff *skb;
  3839. dma_addr_t dma_addr;
  3840. u32 opaque_key, desc_idx, *post_ptr;
  3841. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3842. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3843. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3844. ri = &tp->prodring[0].rx_std_buffers[desc_idx];
  3845. dma_addr = pci_unmap_addr(ri, mapping);
  3846. skb = ri->skb;
  3847. post_ptr = &std_prod_idx;
  3848. rx_std_posted++;
  3849. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3850. ri = &tp->prodring[0].rx_jmb_buffers[desc_idx];
  3851. dma_addr = pci_unmap_addr(ri, mapping);
  3852. skb = ri->skb;
  3853. post_ptr = &jmb_prod_idx;
  3854. } else
  3855. goto next_pkt_nopost;
  3856. work_mask |= opaque_key;
  3857. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3858. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3859. drop_it:
  3860. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3861. desc_idx, *post_ptr);
  3862. drop_it_no_recycle:
  3863. /* Other statistics kept track of by card. */
  3864. tp->net_stats.rx_dropped++;
  3865. goto next_pkt;
  3866. }
  3867. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3868. ETH_FCS_LEN;
  3869. if (len > RX_COPY_THRESHOLD &&
  3870. tp->rx_offset == NET_IP_ALIGN) {
  3871. /* rx_offset will likely not equal NET_IP_ALIGN
  3872. * if this is a 5701 card running in PCI-X mode
  3873. * [see tg3_get_invariants()]
  3874. */
  3875. int skb_size;
  3876. skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
  3877. *post_ptr);
  3878. if (skb_size < 0)
  3879. goto drop_it;
  3880. ri->skb = NULL;
  3881. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  3882. PCI_DMA_FROMDEVICE);
  3883. skb_put(skb, len);
  3884. } else {
  3885. struct sk_buff *copy_skb;
  3886. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3887. desc_idx, *post_ptr);
  3888. copy_skb = netdev_alloc_skb(tp->dev,
  3889. len + TG3_RAW_IP_ALIGN);
  3890. if (copy_skb == NULL)
  3891. goto drop_it_no_recycle;
  3892. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  3893. skb_put(copy_skb, len);
  3894. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3895. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3896. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3897. /* We'll reuse the original ring buffer. */
  3898. skb = copy_skb;
  3899. }
  3900. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3901. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3902. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3903. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3904. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3905. else
  3906. skb->ip_summed = CHECKSUM_NONE;
  3907. skb->protocol = eth_type_trans(skb, tp->dev);
  3908. if (len > (tp->dev->mtu + ETH_HLEN) &&
  3909. skb->protocol != htons(ETH_P_8021Q)) {
  3910. dev_kfree_skb(skb);
  3911. goto next_pkt;
  3912. }
  3913. #if TG3_VLAN_TAG_USED
  3914. if (tp->vlgrp != NULL &&
  3915. desc->type_flags & RXD_FLAG_VLAN) {
  3916. vlan_gro_receive(&tnapi->napi, tp->vlgrp,
  3917. desc->err_vlan & RXD_VLAN_MASK, skb);
  3918. } else
  3919. #endif
  3920. napi_gro_receive(&tnapi->napi, skb);
  3921. received++;
  3922. budget--;
  3923. next_pkt:
  3924. (*post_ptr)++;
  3925. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3926. u32 idx = *post_ptr % TG3_RX_RING_SIZE;
  3927. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, idx);
  3928. work_mask &= ~RXD_OPAQUE_RING_STD;
  3929. rx_std_posted = 0;
  3930. }
  3931. next_pkt_nopost:
  3932. sw_idx++;
  3933. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3934. /* Refresh hw_idx to see if there is new work */
  3935. if (sw_idx == hw_idx) {
  3936. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3937. rmb();
  3938. }
  3939. }
  3940. /* ACK the status ring. */
  3941. tnapi->rx_rcb_ptr = sw_idx;
  3942. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  3943. /* Refill RX ring(s). */
  3944. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) || tnapi == &tp->napi[1]) {
  3945. if (work_mask & RXD_OPAQUE_RING_STD) {
  3946. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  3947. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  3948. tpr->rx_std_prod_idx);
  3949. }
  3950. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3951. tpr->rx_jmb_prod_idx = jmb_prod_idx %
  3952. TG3_RX_JUMBO_RING_SIZE;
  3953. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  3954. tpr->rx_jmb_prod_idx);
  3955. }
  3956. mmiowb();
  3957. } else if (work_mask) {
  3958. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  3959. * updated before the producer indices can be updated.
  3960. */
  3961. smp_wmb();
  3962. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  3963. tpr->rx_jmb_prod_idx = jmb_prod_idx % TG3_RX_JUMBO_RING_SIZE;
  3964. napi_schedule(&tp->napi[1].napi);
  3965. }
  3966. return received;
  3967. }
  3968. static void tg3_poll_link(struct tg3 *tp)
  3969. {
  3970. /* handle link change and other phy events */
  3971. if (!(tp->tg3_flags &
  3972. (TG3_FLAG_USE_LINKCHG_REG |
  3973. TG3_FLAG_POLL_SERDES))) {
  3974. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  3975. if (sblk->status & SD_STATUS_LINK_CHG) {
  3976. sblk->status = SD_STATUS_UPDATED |
  3977. (sblk->status & ~SD_STATUS_LINK_CHG);
  3978. spin_lock(&tp->lock);
  3979. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  3980. tw32_f(MAC_STATUS,
  3981. (MAC_STATUS_SYNC_CHANGED |
  3982. MAC_STATUS_CFG_CHANGED |
  3983. MAC_STATUS_MI_COMPLETION |
  3984. MAC_STATUS_LNKSTATE_CHANGED));
  3985. udelay(40);
  3986. } else
  3987. tg3_setup_phy(tp, 0);
  3988. spin_unlock(&tp->lock);
  3989. }
  3990. }
  3991. }
  3992. static void tg3_rx_prodring_xfer(struct tg3 *tp,
  3993. struct tg3_rx_prodring_set *dpr,
  3994. struct tg3_rx_prodring_set *spr)
  3995. {
  3996. u32 si, di, cpycnt, src_prod_idx;
  3997. int i;
  3998. while (1) {
  3999. src_prod_idx = spr->rx_std_prod_idx;
  4000. /* Make sure updates to the rx_std_buffers[] entries and the
  4001. * standard producer index are seen in the correct order.
  4002. */
  4003. smp_rmb();
  4004. if (spr->rx_std_cons_idx == src_prod_idx)
  4005. break;
  4006. if (spr->rx_std_cons_idx < src_prod_idx)
  4007. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4008. else
  4009. cpycnt = TG3_RX_RING_SIZE - spr->rx_std_cons_idx;
  4010. cpycnt = min(cpycnt, TG3_RX_RING_SIZE - dpr->rx_std_prod_idx);
  4011. si = spr->rx_std_cons_idx;
  4012. di = dpr->rx_std_prod_idx;
  4013. memcpy(&dpr->rx_std_buffers[di],
  4014. &spr->rx_std_buffers[si],
  4015. cpycnt * sizeof(struct ring_info));
  4016. for (i = 0; i < cpycnt; i++, di++, si++) {
  4017. struct tg3_rx_buffer_desc *sbd, *dbd;
  4018. sbd = &spr->rx_std[si];
  4019. dbd = &dpr->rx_std[di];
  4020. dbd->addr_hi = sbd->addr_hi;
  4021. dbd->addr_lo = sbd->addr_lo;
  4022. }
  4023. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) %
  4024. TG3_RX_RING_SIZE;
  4025. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) %
  4026. TG3_RX_RING_SIZE;
  4027. }
  4028. while (1) {
  4029. src_prod_idx = spr->rx_jmb_prod_idx;
  4030. /* Make sure updates to the rx_jmb_buffers[] entries and
  4031. * the jumbo producer index are seen in the correct order.
  4032. */
  4033. smp_rmb();
  4034. if (spr->rx_jmb_cons_idx == src_prod_idx)
  4035. break;
  4036. if (spr->rx_jmb_cons_idx < src_prod_idx)
  4037. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  4038. else
  4039. cpycnt = TG3_RX_JUMBO_RING_SIZE - spr->rx_jmb_cons_idx;
  4040. cpycnt = min(cpycnt,
  4041. TG3_RX_JUMBO_RING_SIZE - dpr->rx_jmb_prod_idx);
  4042. si = spr->rx_jmb_cons_idx;
  4043. di = dpr->rx_jmb_prod_idx;
  4044. memcpy(&dpr->rx_jmb_buffers[di],
  4045. &spr->rx_jmb_buffers[si],
  4046. cpycnt * sizeof(struct ring_info));
  4047. for (i = 0; i < cpycnt; i++, di++, si++) {
  4048. struct tg3_rx_buffer_desc *sbd, *dbd;
  4049. sbd = &spr->rx_jmb[si].std;
  4050. dbd = &dpr->rx_jmb[di].std;
  4051. dbd->addr_hi = sbd->addr_hi;
  4052. dbd->addr_lo = sbd->addr_lo;
  4053. }
  4054. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) %
  4055. TG3_RX_JUMBO_RING_SIZE;
  4056. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) %
  4057. TG3_RX_JUMBO_RING_SIZE;
  4058. }
  4059. }
  4060. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  4061. {
  4062. struct tg3 *tp = tnapi->tp;
  4063. /* run TX completion thread */
  4064. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  4065. tg3_tx(tnapi);
  4066. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4067. return work_done;
  4068. }
  4069. /* run RX thread, within the bounds set by NAPI.
  4070. * All RX "locking" is done by ensuring outside
  4071. * code synchronizes with tg3->napi.poll()
  4072. */
  4073. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  4074. work_done += tg3_rx(tnapi, budget - work_done);
  4075. if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
  4076. int i;
  4077. u32 std_prod_idx = tp->prodring[0].rx_std_prod_idx;
  4078. u32 jmb_prod_idx = tp->prodring[0].rx_jmb_prod_idx;
  4079. for (i = 2; i < tp->irq_cnt; i++)
  4080. tg3_rx_prodring_xfer(tp, tnapi->prodring,
  4081. tp->napi[i].prodring);
  4082. wmb();
  4083. if (std_prod_idx != tp->prodring[0].rx_std_prod_idx) {
  4084. u32 mbox = TG3_RX_STD_PROD_IDX_REG;
  4085. tw32_rx_mbox(mbox, tp->prodring[0].rx_std_prod_idx);
  4086. }
  4087. if (jmb_prod_idx != tp->prodring[0].rx_jmb_prod_idx) {
  4088. u32 mbox = TG3_RX_JMB_PROD_IDX_REG;
  4089. tw32_rx_mbox(mbox, tp->prodring[0].rx_jmb_prod_idx);
  4090. }
  4091. mmiowb();
  4092. }
  4093. return work_done;
  4094. }
  4095. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  4096. {
  4097. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4098. struct tg3 *tp = tnapi->tp;
  4099. int work_done = 0;
  4100. struct tg3_hw_status *sblk = tnapi->hw_status;
  4101. while (1) {
  4102. work_done = tg3_poll_work(tnapi, work_done, budget);
  4103. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4104. goto tx_recovery;
  4105. if (unlikely(work_done >= budget))
  4106. break;
  4107. /* tp->last_tag is used in tg3_restart_ints() below
  4108. * to tell the hw how much work has been processed,
  4109. * so we must read it before checking for more work.
  4110. */
  4111. tnapi->last_tag = sblk->status_tag;
  4112. tnapi->last_irq_tag = tnapi->last_tag;
  4113. rmb();
  4114. /* check for RX/TX work to do */
  4115. if (sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  4116. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr) {
  4117. napi_complete(napi);
  4118. /* Reenable interrupts. */
  4119. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  4120. mmiowb();
  4121. break;
  4122. }
  4123. }
  4124. return work_done;
  4125. tx_recovery:
  4126. /* work_done is guaranteed to be less than budget. */
  4127. napi_complete(napi);
  4128. schedule_work(&tp->reset_task);
  4129. return work_done;
  4130. }
  4131. static int tg3_poll(struct napi_struct *napi, int budget)
  4132. {
  4133. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4134. struct tg3 *tp = tnapi->tp;
  4135. int work_done = 0;
  4136. struct tg3_hw_status *sblk = tnapi->hw_status;
  4137. while (1) {
  4138. tg3_poll_link(tp);
  4139. work_done = tg3_poll_work(tnapi, work_done, budget);
  4140. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4141. goto tx_recovery;
  4142. if (unlikely(work_done >= budget))
  4143. break;
  4144. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  4145. /* tp->last_tag is used in tg3_int_reenable() below
  4146. * to tell the hw how much work has been processed,
  4147. * so we must read it before checking for more work.
  4148. */
  4149. tnapi->last_tag = sblk->status_tag;
  4150. tnapi->last_irq_tag = tnapi->last_tag;
  4151. rmb();
  4152. } else
  4153. sblk->status &= ~SD_STATUS_UPDATED;
  4154. if (likely(!tg3_has_work(tnapi))) {
  4155. napi_complete(napi);
  4156. tg3_int_reenable(tnapi);
  4157. break;
  4158. }
  4159. }
  4160. return work_done;
  4161. tx_recovery:
  4162. /* work_done is guaranteed to be less than budget. */
  4163. napi_complete(napi);
  4164. schedule_work(&tp->reset_task);
  4165. return work_done;
  4166. }
  4167. static void tg3_irq_quiesce(struct tg3 *tp)
  4168. {
  4169. int i;
  4170. BUG_ON(tp->irq_sync);
  4171. tp->irq_sync = 1;
  4172. smp_mb();
  4173. for (i = 0; i < tp->irq_cnt; i++)
  4174. synchronize_irq(tp->napi[i].irq_vec);
  4175. }
  4176. static inline int tg3_irq_sync(struct tg3 *tp)
  4177. {
  4178. return tp->irq_sync;
  4179. }
  4180. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4181. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4182. * with as well. Most of the time, this is not necessary except when
  4183. * shutting down the device.
  4184. */
  4185. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4186. {
  4187. spin_lock_bh(&tp->lock);
  4188. if (irq_sync)
  4189. tg3_irq_quiesce(tp);
  4190. }
  4191. static inline void tg3_full_unlock(struct tg3 *tp)
  4192. {
  4193. spin_unlock_bh(&tp->lock);
  4194. }
  4195. /* One-shot MSI handler - Chip automatically disables interrupt
  4196. * after sending MSI so driver doesn't have to do it.
  4197. */
  4198. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4199. {
  4200. struct tg3_napi *tnapi = dev_id;
  4201. struct tg3 *tp = tnapi->tp;
  4202. prefetch(tnapi->hw_status);
  4203. if (tnapi->rx_rcb)
  4204. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4205. if (likely(!tg3_irq_sync(tp)))
  4206. napi_schedule(&tnapi->napi);
  4207. return IRQ_HANDLED;
  4208. }
  4209. /* MSI ISR - No need to check for interrupt sharing and no need to
  4210. * flush status block and interrupt mailbox. PCI ordering rules
  4211. * guarantee that MSI will arrive after the status block.
  4212. */
  4213. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4214. {
  4215. struct tg3_napi *tnapi = dev_id;
  4216. struct tg3 *tp = tnapi->tp;
  4217. prefetch(tnapi->hw_status);
  4218. if (tnapi->rx_rcb)
  4219. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4220. /*
  4221. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4222. * chip-internal interrupt pending events.
  4223. * Writing non-zero to intr-mbox-0 additional tells the
  4224. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4225. * event coalescing.
  4226. */
  4227. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4228. if (likely(!tg3_irq_sync(tp)))
  4229. napi_schedule(&tnapi->napi);
  4230. return IRQ_RETVAL(1);
  4231. }
  4232. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4233. {
  4234. struct tg3_napi *tnapi = dev_id;
  4235. struct tg3 *tp = tnapi->tp;
  4236. struct tg3_hw_status *sblk = tnapi->hw_status;
  4237. unsigned int handled = 1;
  4238. /* In INTx mode, it is possible for the interrupt to arrive at
  4239. * the CPU before the status block posted prior to the interrupt.
  4240. * Reading the PCI State register will confirm whether the
  4241. * interrupt is ours and will flush the status block.
  4242. */
  4243. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4244. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4245. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4246. handled = 0;
  4247. goto out;
  4248. }
  4249. }
  4250. /*
  4251. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4252. * chip-internal interrupt pending events.
  4253. * Writing non-zero to intr-mbox-0 additional tells the
  4254. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4255. * event coalescing.
  4256. *
  4257. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4258. * spurious interrupts. The flush impacts performance but
  4259. * excessive spurious interrupts can be worse in some cases.
  4260. */
  4261. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4262. if (tg3_irq_sync(tp))
  4263. goto out;
  4264. sblk->status &= ~SD_STATUS_UPDATED;
  4265. if (likely(tg3_has_work(tnapi))) {
  4266. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4267. napi_schedule(&tnapi->napi);
  4268. } else {
  4269. /* No work, shared interrupt perhaps? re-enable
  4270. * interrupts, and flush that PCI write
  4271. */
  4272. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4273. 0x00000000);
  4274. }
  4275. out:
  4276. return IRQ_RETVAL(handled);
  4277. }
  4278. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4279. {
  4280. struct tg3_napi *tnapi = dev_id;
  4281. struct tg3 *tp = tnapi->tp;
  4282. struct tg3_hw_status *sblk = tnapi->hw_status;
  4283. unsigned int handled = 1;
  4284. /* In INTx mode, it is possible for the interrupt to arrive at
  4285. * the CPU before the status block posted prior to the interrupt.
  4286. * Reading the PCI State register will confirm whether the
  4287. * interrupt is ours and will flush the status block.
  4288. */
  4289. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4290. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4291. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4292. handled = 0;
  4293. goto out;
  4294. }
  4295. }
  4296. /*
  4297. * writing any value to intr-mbox-0 clears PCI INTA# and
  4298. * chip-internal interrupt pending events.
  4299. * writing non-zero to intr-mbox-0 additional tells the
  4300. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4301. * event coalescing.
  4302. *
  4303. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4304. * spurious interrupts. The flush impacts performance but
  4305. * excessive spurious interrupts can be worse in some cases.
  4306. */
  4307. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4308. /*
  4309. * In a shared interrupt configuration, sometimes other devices'
  4310. * interrupts will scream. We record the current status tag here
  4311. * so that the above check can report that the screaming interrupts
  4312. * are unhandled. Eventually they will be silenced.
  4313. */
  4314. tnapi->last_irq_tag = sblk->status_tag;
  4315. if (tg3_irq_sync(tp))
  4316. goto out;
  4317. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4318. napi_schedule(&tnapi->napi);
  4319. out:
  4320. return IRQ_RETVAL(handled);
  4321. }
  4322. /* ISR for interrupt test */
  4323. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4324. {
  4325. struct tg3_napi *tnapi = dev_id;
  4326. struct tg3 *tp = tnapi->tp;
  4327. struct tg3_hw_status *sblk = tnapi->hw_status;
  4328. if ((sblk->status & SD_STATUS_UPDATED) ||
  4329. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4330. tg3_disable_ints(tp);
  4331. return IRQ_RETVAL(1);
  4332. }
  4333. return IRQ_RETVAL(0);
  4334. }
  4335. static int tg3_init_hw(struct tg3 *, int);
  4336. static int tg3_halt(struct tg3 *, int, int);
  4337. /* Restart hardware after configuration changes, self-test, etc.
  4338. * Invoked with tp->lock held.
  4339. */
  4340. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4341. __releases(tp->lock)
  4342. __acquires(tp->lock)
  4343. {
  4344. int err;
  4345. err = tg3_init_hw(tp, reset_phy);
  4346. if (err) {
  4347. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  4348. "aborting.\n", tp->dev->name);
  4349. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4350. tg3_full_unlock(tp);
  4351. del_timer_sync(&tp->timer);
  4352. tp->irq_sync = 0;
  4353. tg3_napi_enable(tp);
  4354. dev_close(tp->dev);
  4355. tg3_full_lock(tp, 0);
  4356. }
  4357. return err;
  4358. }
  4359. #ifdef CONFIG_NET_POLL_CONTROLLER
  4360. static void tg3_poll_controller(struct net_device *dev)
  4361. {
  4362. int i;
  4363. struct tg3 *tp = netdev_priv(dev);
  4364. for (i = 0; i < tp->irq_cnt; i++)
  4365. tg3_interrupt(tp->napi[i].irq_vec, dev);
  4366. }
  4367. #endif
  4368. static void tg3_reset_task(struct work_struct *work)
  4369. {
  4370. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4371. int err;
  4372. unsigned int restart_timer;
  4373. tg3_full_lock(tp, 0);
  4374. if (!netif_running(tp->dev)) {
  4375. tg3_full_unlock(tp);
  4376. return;
  4377. }
  4378. tg3_full_unlock(tp);
  4379. tg3_phy_stop(tp);
  4380. tg3_netif_stop(tp);
  4381. tg3_full_lock(tp, 1);
  4382. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4383. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4384. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4385. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4386. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4387. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4388. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4389. }
  4390. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4391. err = tg3_init_hw(tp, 1);
  4392. if (err)
  4393. goto out;
  4394. tg3_netif_start(tp);
  4395. if (restart_timer)
  4396. mod_timer(&tp->timer, jiffies + 1);
  4397. out:
  4398. tg3_full_unlock(tp);
  4399. if (!err)
  4400. tg3_phy_start(tp);
  4401. }
  4402. static void tg3_dump_short_state(struct tg3 *tp)
  4403. {
  4404. printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  4405. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  4406. printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  4407. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  4408. }
  4409. static void tg3_tx_timeout(struct net_device *dev)
  4410. {
  4411. struct tg3 *tp = netdev_priv(dev);
  4412. if (netif_msg_tx_err(tp)) {
  4413. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  4414. dev->name);
  4415. tg3_dump_short_state(tp);
  4416. }
  4417. schedule_work(&tp->reset_task);
  4418. }
  4419. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4420. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4421. {
  4422. u32 base = (u32) mapping & 0xffffffff;
  4423. return ((base > 0xffffdcc0) &&
  4424. (base + len + 8 < base));
  4425. }
  4426. /* Test for DMA addresses > 40-bit */
  4427. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4428. int len)
  4429. {
  4430. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4431. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4432. return (((u64) mapping + len) > DMA_BIT_MASK(40));
  4433. return 0;
  4434. #else
  4435. return 0;
  4436. #endif
  4437. }
  4438. static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
  4439. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4440. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  4441. struct sk_buff *skb, u32 last_plus_one,
  4442. u32 *start, u32 base_flags, u32 mss)
  4443. {
  4444. struct tg3 *tp = tnapi->tp;
  4445. struct sk_buff *new_skb;
  4446. dma_addr_t new_addr = 0;
  4447. u32 entry = *start;
  4448. int i, ret = 0;
  4449. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4450. new_skb = skb_copy(skb, GFP_ATOMIC);
  4451. else {
  4452. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4453. new_skb = skb_copy_expand(skb,
  4454. skb_headroom(skb) + more_headroom,
  4455. skb_tailroom(skb), GFP_ATOMIC);
  4456. }
  4457. if (!new_skb) {
  4458. ret = -1;
  4459. } else {
  4460. /* New SKB is guaranteed to be linear. */
  4461. entry = *start;
  4462. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  4463. PCI_DMA_TODEVICE);
  4464. /* Make sure the mapping succeeded */
  4465. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  4466. ret = -1;
  4467. dev_kfree_skb(new_skb);
  4468. new_skb = NULL;
  4469. /* Make sure new skb does not cross any 4G boundaries.
  4470. * Drop the packet if it does.
  4471. */
  4472. } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4473. tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4474. pci_unmap_single(tp->pdev, new_addr, new_skb->len,
  4475. PCI_DMA_TODEVICE);
  4476. ret = -1;
  4477. dev_kfree_skb(new_skb);
  4478. new_skb = NULL;
  4479. } else {
  4480. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4481. base_flags, 1 | (mss << 1));
  4482. *start = NEXT_TX(entry);
  4483. }
  4484. }
  4485. /* Now clean up the sw ring entries. */
  4486. i = 0;
  4487. while (entry != last_plus_one) {
  4488. int len;
  4489. if (i == 0)
  4490. len = skb_headlen(skb);
  4491. else
  4492. len = skb_shinfo(skb)->frags[i-1].size;
  4493. pci_unmap_single(tp->pdev,
  4494. pci_unmap_addr(&tnapi->tx_buffers[entry],
  4495. mapping),
  4496. len, PCI_DMA_TODEVICE);
  4497. if (i == 0) {
  4498. tnapi->tx_buffers[entry].skb = new_skb;
  4499. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4500. new_addr);
  4501. } else {
  4502. tnapi->tx_buffers[entry].skb = NULL;
  4503. }
  4504. entry = NEXT_TX(entry);
  4505. i++;
  4506. }
  4507. dev_kfree_skb(skb);
  4508. return ret;
  4509. }
  4510. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4511. dma_addr_t mapping, int len, u32 flags,
  4512. u32 mss_and_is_end)
  4513. {
  4514. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4515. int is_end = (mss_and_is_end & 0x1);
  4516. u32 mss = (mss_and_is_end >> 1);
  4517. u32 vlan_tag = 0;
  4518. if (is_end)
  4519. flags |= TXD_FLAG_END;
  4520. if (flags & TXD_FLAG_VLAN) {
  4521. vlan_tag = flags >> 16;
  4522. flags &= 0xffff;
  4523. }
  4524. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4525. txd->addr_hi = ((u64) mapping >> 32);
  4526. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4527. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4528. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4529. }
  4530. /* hard_start_xmit for devices that don't have any bugs and
  4531. * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
  4532. */
  4533. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
  4534. struct net_device *dev)
  4535. {
  4536. struct tg3 *tp = netdev_priv(dev);
  4537. u32 len, entry, base_flags, mss;
  4538. dma_addr_t mapping;
  4539. struct tg3_napi *tnapi;
  4540. struct netdev_queue *txq;
  4541. unsigned int i, last;
  4542. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4543. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4544. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4545. tnapi++;
  4546. /* We are running in BH disabled context with netif_tx_lock
  4547. * and TX reclaim runs via tp->napi.poll inside of a software
  4548. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4549. * no IRQ context deadlocks to worry about either. Rejoice!
  4550. */
  4551. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4552. if (!netif_tx_queue_stopped(txq)) {
  4553. netif_tx_stop_queue(txq);
  4554. /* This is a hard error, log it. */
  4555. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4556. "queue awake!\n", dev->name);
  4557. }
  4558. return NETDEV_TX_BUSY;
  4559. }
  4560. entry = tnapi->tx_prod;
  4561. base_flags = 0;
  4562. mss = 0;
  4563. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4564. int tcp_opt_len, ip_tcp_len;
  4565. u32 hdrlen;
  4566. if (skb_header_cloned(skb) &&
  4567. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4568. dev_kfree_skb(skb);
  4569. goto out_unlock;
  4570. }
  4571. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  4572. hdrlen = skb_headlen(skb) - ETH_HLEN;
  4573. else {
  4574. struct iphdr *iph = ip_hdr(skb);
  4575. tcp_opt_len = tcp_optlen(skb);
  4576. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4577. iph->check = 0;
  4578. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4579. hdrlen = ip_tcp_len + tcp_opt_len;
  4580. }
  4581. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4582. mss |= (hdrlen & 0xc) << 12;
  4583. if (hdrlen & 0x10)
  4584. base_flags |= 0x00000010;
  4585. base_flags |= (hdrlen & 0x3e0) << 5;
  4586. } else
  4587. mss |= hdrlen << 9;
  4588. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4589. TXD_FLAG_CPU_POST_DMA);
  4590. tcp_hdr(skb)->check = 0;
  4591. }
  4592. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  4593. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4594. #if TG3_VLAN_TAG_USED
  4595. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4596. base_flags |= (TXD_FLAG_VLAN |
  4597. (vlan_tx_tag_get(skb) << 16));
  4598. #endif
  4599. len = skb_headlen(skb);
  4600. /* Queue skb data, a.k.a. the main skb fragment. */
  4601. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4602. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4603. dev_kfree_skb(skb);
  4604. goto out_unlock;
  4605. }
  4606. tnapi->tx_buffers[entry].skb = skb;
  4607. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4608. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4609. !mss && skb->len > ETH_DATA_LEN)
  4610. base_flags |= TXD_FLAG_JMB_PKT;
  4611. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4612. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4613. entry = NEXT_TX(entry);
  4614. /* Now loop through additional data fragments, and queue them. */
  4615. if (skb_shinfo(skb)->nr_frags > 0) {
  4616. last = skb_shinfo(skb)->nr_frags - 1;
  4617. for (i = 0; i <= last; i++) {
  4618. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4619. len = frag->size;
  4620. mapping = pci_map_page(tp->pdev,
  4621. frag->page,
  4622. frag->page_offset,
  4623. len, PCI_DMA_TODEVICE);
  4624. if (pci_dma_mapping_error(tp->pdev, mapping))
  4625. goto dma_error;
  4626. tnapi->tx_buffers[entry].skb = NULL;
  4627. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4628. mapping);
  4629. tg3_set_txd(tnapi, entry, mapping, len,
  4630. base_flags, (i == last) | (mss << 1));
  4631. entry = NEXT_TX(entry);
  4632. }
  4633. }
  4634. /* Packets are ready, update Tx producer idx local and on card. */
  4635. tw32_tx_mbox(tnapi->prodmbox, entry);
  4636. tnapi->tx_prod = entry;
  4637. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4638. netif_tx_stop_queue(txq);
  4639. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4640. netif_tx_wake_queue(txq);
  4641. }
  4642. out_unlock:
  4643. mmiowb();
  4644. return NETDEV_TX_OK;
  4645. dma_error:
  4646. last = i;
  4647. entry = tnapi->tx_prod;
  4648. tnapi->tx_buffers[entry].skb = NULL;
  4649. pci_unmap_single(tp->pdev,
  4650. pci_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4651. skb_headlen(skb),
  4652. PCI_DMA_TODEVICE);
  4653. for (i = 0; i <= last; i++) {
  4654. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4655. entry = NEXT_TX(entry);
  4656. pci_unmap_page(tp->pdev,
  4657. pci_unmap_addr(&tnapi->tx_buffers[entry],
  4658. mapping),
  4659. frag->size, PCI_DMA_TODEVICE);
  4660. }
  4661. dev_kfree_skb(skb);
  4662. return NETDEV_TX_OK;
  4663. }
  4664. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
  4665. struct net_device *);
  4666. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4667. * TSO header is greater than 80 bytes.
  4668. */
  4669. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4670. {
  4671. struct sk_buff *segs, *nskb;
  4672. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4673. /* Estimate the number of fragments in the worst case */
  4674. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4675. netif_stop_queue(tp->dev);
  4676. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  4677. return NETDEV_TX_BUSY;
  4678. netif_wake_queue(tp->dev);
  4679. }
  4680. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4681. if (IS_ERR(segs))
  4682. goto tg3_tso_bug_end;
  4683. do {
  4684. nskb = segs;
  4685. segs = segs->next;
  4686. nskb->next = NULL;
  4687. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4688. } while (segs);
  4689. tg3_tso_bug_end:
  4690. dev_kfree_skb(skb);
  4691. return NETDEV_TX_OK;
  4692. }
  4693. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4694. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4695. */
  4696. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
  4697. struct net_device *dev)
  4698. {
  4699. struct tg3 *tp = netdev_priv(dev);
  4700. u32 len, entry, base_flags, mss;
  4701. int would_hit_hwbug;
  4702. dma_addr_t mapping;
  4703. struct tg3_napi *tnapi;
  4704. struct netdev_queue *txq;
  4705. unsigned int i, last;
  4706. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4707. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4708. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4709. tnapi++;
  4710. /* We are running in BH disabled context with netif_tx_lock
  4711. * and TX reclaim runs via tp->napi.poll inside of a software
  4712. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4713. * no IRQ context deadlocks to worry about either. Rejoice!
  4714. */
  4715. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4716. if (!netif_tx_queue_stopped(txq)) {
  4717. netif_tx_stop_queue(txq);
  4718. /* This is a hard error, log it. */
  4719. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4720. "queue awake!\n", dev->name);
  4721. }
  4722. return NETDEV_TX_BUSY;
  4723. }
  4724. entry = tnapi->tx_prod;
  4725. base_flags = 0;
  4726. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4727. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4728. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4729. struct iphdr *iph;
  4730. u32 tcp_opt_len, ip_tcp_len, hdr_len;
  4731. if (skb_header_cloned(skb) &&
  4732. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4733. dev_kfree_skb(skb);
  4734. goto out_unlock;
  4735. }
  4736. tcp_opt_len = tcp_optlen(skb);
  4737. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4738. hdr_len = ip_tcp_len + tcp_opt_len;
  4739. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4740. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4741. return (tg3_tso_bug(tp, skb));
  4742. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4743. TXD_FLAG_CPU_POST_DMA);
  4744. iph = ip_hdr(skb);
  4745. iph->check = 0;
  4746. iph->tot_len = htons(mss + hdr_len);
  4747. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4748. tcp_hdr(skb)->check = 0;
  4749. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4750. } else
  4751. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4752. iph->daddr, 0,
  4753. IPPROTO_TCP,
  4754. 0);
  4755. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4756. mss |= (hdr_len & 0xc) << 12;
  4757. if (hdr_len & 0x10)
  4758. base_flags |= 0x00000010;
  4759. base_flags |= (hdr_len & 0x3e0) << 5;
  4760. } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
  4761. mss |= hdr_len << 9;
  4762. else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
  4763. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4764. if (tcp_opt_len || iph->ihl > 5) {
  4765. int tsflags;
  4766. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4767. mss |= (tsflags << 11);
  4768. }
  4769. } else {
  4770. if (tcp_opt_len || iph->ihl > 5) {
  4771. int tsflags;
  4772. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4773. base_flags |= tsflags << 12;
  4774. }
  4775. }
  4776. }
  4777. #if TG3_VLAN_TAG_USED
  4778. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4779. base_flags |= (TXD_FLAG_VLAN |
  4780. (vlan_tx_tag_get(skb) << 16));
  4781. #endif
  4782. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4783. !mss && skb->len > ETH_DATA_LEN)
  4784. base_flags |= TXD_FLAG_JMB_PKT;
  4785. len = skb_headlen(skb);
  4786. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4787. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4788. dev_kfree_skb(skb);
  4789. goto out_unlock;
  4790. }
  4791. tnapi->tx_buffers[entry].skb = skb;
  4792. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4793. would_hit_hwbug = 0;
  4794. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
  4795. would_hit_hwbug = 1;
  4796. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4797. tg3_4g_overflow_test(mapping, len))
  4798. would_hit_hwbug = 1;
  4799. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4800. tg3_40bit_overflow_test(tp, mapping, len))
  4801. would_hit_hwbug = 1;
  4802. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4803. would_hit_hwbug = 1;
  4804. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4805. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4806. entry = NEXT_TX(entry);
  4807. /* Now loop through additional data fragments, and queue them. */
  4808. if (skb_shinfo(skb)->nr_frags > 0) {
  4809. last = skb_shinfo(skb)->nr_frags - 1;
  4810. for (i = 0; i <= last; i++) {
  4811. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4812. len = frag->size;
  4813. mapping = pci_map_page(tp->pdev,
  4814. frag->page,
  4815. frag->page_offset,
  4816. len, PCI_DMA_TODEVICE);
  4817. tnapi->tx_buffers[entry].skb = NULL;
  4818. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4819. mapping);
  4820. if (pci_dma_mapping_error(tp->pdev, mapping))
  4821. goto dma_error;
  4822. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
  4823. len <= 8)
  4824. would_hit_hwbug = 1;
  4825. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4826. tg3_4g_overflow_test(mapping, len))
  4827. would_hit_hwbug = 1;
  4828. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4829. tg3_40bit_overflow_test(tp, mapping, len))
  4830. would_hit_hwbug = 1;
  4831. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4832. tg3_set_txd(tnapi, entry, mapping, len,
  4833. base_flags, (i == last)|(mss << 1));
  4834. else
  4835. tg3_set_txd(tnapi, entry, mapping, len,
  4836. base_flags, (i == last));
  4837. entry = NEXT_TX(entry);
  4838. }
  4839. }
  4840. if (would_hit_hwbug) {
  4841. u32 last_plus_one = entry;
  4842. u32 start;
  4843. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4844. start &= (TG3_TX_RING_SIZE - 1);
  4845. /* If the workaround fails due to memory/mapping
  4846. * failure, silently drop this packet.
  4847. */
  4848. if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
  4849. &start, base_flags, mss))
  4850. goto out_unlock;
  4851. entry = start;
  4852. }
  4853. /* Packets are ready, update Tx producer idx local and on card. */
  4854. tw32_tx_mbox(tnapi->prodmbox, entry);
  4855. tnapi->tx_prod = entry;
  4856. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4857. netif_tx_stop_queue(txq);
  4858. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4859. netif_tx_wake_queue(txq);
  4860. }
  4861. out_unlock:
  4862. mmiowb();
  4863. return NETDEV_TX_OK;
  4864. dma_error:
  4865. last = i;
  4866. entry = tnapi->tx_prod;
  4867. tnapi->tx_buffers[entry].skb = NULL;
  4868. pci_unmap_single(tp->pdev,
  4869. pci_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4870. skb_headlen(skb),
  4871. PCI_DMA_TODEVICE);
  4872. for (i = 0; i <= last; i++) {
  4873. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4874. entry = NEXT_TX(entry);
  4875. pci_unmap_page(tp->pdev,
  4876. pci_unmap_addr(&tnapi->tx_buffers[entry],
  4877. mapping),
  4878. frag->size, PCI_DMA_TODEVICE);
  4879. }
  4880. dev_kfree_skb(skb);
  4881. return NETDEV_TX_OK;
  4882. }
  4883. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4884. int new_mtu)
  4885. {
  4886. dev->mtu = new_mtu;
  4887. if (new_mtu > ETH_DATA_LEN) {
  4888. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4889. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4890. ethtool_op_set_tso(dev, 0);
  4891. }
  4892. else
  4893. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4894. } else {
  4895. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4896. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  4897. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  4898. }
  4899. }
  4900. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  4901. {
  4902. struct tg3 *tp = netdev_priv(dev);
  4903. int err;
  4904. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  4905. return -EINVAL;
  4906. if (!netif_running(dev)) {
  4907. /* We'll just catch it later when the
  4908. * device is up'd.
  4909. */
  4910. tg3_set_mtu(dev, tp, new_mtu);
  4911. return 0;
  4912. }
  4913. tg3_phy_stop(tp);
  4914. tg3_netif_stop(tp);
  4915. tg3_full_lock(tp, 1);
  4916. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4917. tg3_set_mtu(dev, tp, new_mtu);
  4918. err = tg3_restart_hw(tp, 0);
  4919. if (!err)
  4920. tg3_netif_start(tp);
  4921. tg3_full_unlock(tp);
  4922. if (!err)
  4923. tg3_phy_start(tp);
  4924. return err;
  4925. }
  4926. static void tg3_rx_prodring_free(struct tg3 *tp,
  4927. struct tg3_rx_prodring_set *tpr)
  4928. {
  4929. int i;
  4930. if (tpr != &tp->prodring[0]) {
  4931. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  4932. i = (i + 1) % TG3_RX_RING_SIZE)
  4933. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  4934. tp->rx_pkt_map_sz);
  4935. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  4936. for (i = tpr->rx_jmb_cons_idx;
  4937. i != tpr->rx_jmb_prod_idx;
  4938. i = (i + 1) % TG3_RX_JUMBO_RING_SIZE) {
  4939. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  4940. TG3_RX_JMB_MAP_SZ);
  4941. }
  4942. }
  4943. return;
  4944. }
  4945. for (i = 0; i < TG3_RX_RING_SIZE; i++)
  4946. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  4947. tp->rx_pkt_map_sz);
  4948. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  4949. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++)
  4950. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  4951. TG3_RX_JMB_MAP_SZ);
  4952. }
  4953. }
  4954. /* Initialize tx/rx rings for packet processing.
  4955. *
  4956. * The chip has been shut down and the driver detached from
  4957. * the networking, so no interrupts or new tx packets will
  4958. * end up in the driver. tp->{tx,}lock are held and thus
  4959. * we may not sleep.
  4960. */
  4961. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  4962. struct tg3_rx_prodring_set *tpr)
  4963. {
  4964. u32 i, rx_pkt_dma_sz;
  4965. tpr->rx_std_cons_idx = 0;
  4966. tpr->rx_std_prod_idx = 0;
  4967. tpr->rx_jmb_cons_idx = 0;
  4968. tpr->rx_jmb_prod_idx = 0;
  4969. if (tpr != &tp->prodring[0]) {
  4970. memset(&tpr->rx_std_buffers[0], 0, TG3_RX_STD_BUFF_RING_SIZE);
  4971. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE)
  4972. memset(&tpr->rx_jmb_buffers[0], 0,
  4973. TG3_RX_JMB_BUFF_RING_SIZE);
  4974. goto done;
  4975. }
  4976. /* Zero out all descriptors. */
  4977. memset(tpr->rx_std, 0, TG3_RX_RING_BYTES);
  4978. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  4979. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  4980. tp->dev->mtu > ETH_DATA_LEN)
  4981. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  4982. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  4983. /* Initialize invariants of the rings, we only set this
  4984. * stuff once. This works because the card does not
  4985. * write into the rx buffer posting rings.
  4986. */
  4987. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4988. struct tg3_rx_buffer_desc *rxd;
  4989. rxd = &tpr->rx_std[i];
  4990. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  4991. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  4992. rxd->opaque = (RXD_OPAQUE_RING_STD |
  4993. (i << RXD_OPAQUE_INDEX_SHIFT));
  4994. }
  4995. /* Now allocate fresh SKBs for each rx ring. */
  4996. for (i = 0; i < tp->rx_pending; i++) {
  4997. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  4998. printk(KERN_WARNING PFX
  4999. "%s: Using a smaller RX standard ring, "
  5000. "only %d out of %d buffers were allocated "
  5001. "successfully.\n",
  5002. tp->dev->name, i, tp->rx_pending);
  5003. if (i == 0)
  5004. goto initfail;
  5005. tp->rx_pending = i;
  5006. break;
  5007. }
  5008. }
  5009. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE))
  5010. goto done;
  5011. memset(tpr->rx_jmb, 0, TG3_RX_JUMBO_RING_BYTES);
  5012. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  5013. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  5014. struct tg3_rx_buffer_desc *rxd;
  5015. rxd = &tpr->rx_jmb[i].std;
  5016. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  5017. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  5018. RXD_FLAG_JUMBO;
  5019. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  5020. (i << RXD_OPAQUE_INDEX_SHIFT));
  5021. }
  5022. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  5023. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO,
  5024. i) < 0) {
  5025. printk(KERN_WARNING PFX
  5026. "%s: Using a smaller RX jumbo ring, "
  5027. "only %d out of %d buffers were "
  5028. "allocated successfully.\n",
  5029. tp->dev->name, i, tp->rx_jumbo_pending);
  5030. if (i == 0)
  5031. goto initfail;
  5032. tp->rx_jumbo_pending = i;
  5033. break;
  5034. }
  5035. }
  5036. }
  5037. done:
  5038. return 0;
  5039. initfail:
  5040. tg3_rx_prodring_free(tp, tpr);
  5041. return -ENOMEM;
  5042. }
  5043. static void tg3_rx_prodring_fini(struct tg3 *tp,
  5044. struct tg3_rx_prodring_set *tpr)
  5045. {
  5046. kfree(tpr->rx_std_buffers);
  5047. tpr->rx_std_buffers = NULL;
  5048. kfree(tpr->rx_jmb_buffers);
  5049. tpr->rx_jmb_buffers = NULL;
  5050. if (tpr->rx_std) {
  5051. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  5052. tpr->rx_std, tpr->rx_std_mapping);
  5053. tpr->rx_std = NULL;
  5054. }
  5055. if (tpr->rx_jmb) {
  5056. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  5057. tpr->rx_jmb, tpr->rx_jmb_mapping);
  5058. tpr->rx_jmb = NULL;
  5059. }
  5060. }
  5061. static int tg3_rx_prodring_init(struct tg3 *tp,
  5062. struct tg3_rx_prodring_set *tpr)
  5063. {
  5064. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE, GFP_KERNEL);
  5065. if (!tpr->rx_std_buffers)
  5066. return -ENOMEM;
  5067. tpr->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  5068. &tpr->rx_std_mapping);
  5069. if (!tpr->rx_std)
  5070. goto err_out;
  5071. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5072. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE,
  5073. GFP_KERNEL);
  5074. if (!tpr->rx_jmb_buffers)
  5075. goto err_out;
  5076. tpr->rx_jmb = pci_alloc_consistent(tp->pdev,
  5077. TG3_RX_JUMBO_RING_BYTES,
  5078. &tpr->rx_jmb_mapping);
  5079. if (!tpr->rx_jmb)
  5080. goto err_out;
  5081. }
  5082. return 0;
  5083. err_out:
  5084. tg3_rx_prodring_fini(tp, tpr);
  5085. return -ENOMEM;
  5086. }
  5087. /* Free up pending packets in all rx/tx rings.
  5088. *
  5089. * The chip has been shut down and the driver detached from
  5090. * the networking, so no interrupts or new tx packets will
  5091. * end up in the driver. tp->{tx,}lock is not held and we are not
  5092. * in an interrupt context and thus may sleep.
  5093. */
  5094. static void tg3_free_rings(struct tg3 *tp)
  5095. {
  5096. int i, j;
  5097. for (j = 0; j < tp->irq_cnt; j++) {
  5098. struct tg3_napi *tnapi = &tp->napi[j];
  5099. if (!tnapi->tx_buffers)
  5100. continue;
  5101. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  5102. struct ring_info *txp;
  5103. struct sk_buff *skb;
  5104. unsigned int k;
  5105. txp = &tnapi->tx_buffers[i];
  5106. skb = txp->skb;
  5107. if (skb == NULL) {
  5108. i++;
  5109. continue;
  5110. }
  5111. pci_unmap_single(tp->pdev,
  5112. pci_unmap_addr(txp, mapping),
  5113. skb_headlen(skb),
  5114. PCI_DMA_TODEVICE);
  5115. txp->skb = NULL;
  5116. i++;
  5117. for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
  5118. txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  5119. pci_unmap_page(tp->pdev,
  5120. pci_unmap_addr(txp, mapping),
  5121. skb_shinfo(skb)->frags[k].size,
  5122. PCI_DMA_TODEVICE);
  5123. i++;
  5124. }
  5125. dev_kfree_skb_any(skb);
  5126. }
  5127. if (tp->irq_cnt == 1 || j != tp->irq_cnt - 1)
  5128. tg3_rx_prodring_free(tp, &tp->prodring[j]);
  5129. }
  5130. }
  5131. /* Initialize tx/rx rings for packet processing.
  5132. *
  5133. * The chip has been shut down and the driver detached from
  5134. * the networking, so no interrupts or new tx packets will
  5135. * end up in the driver. tp->{tx,}lock are held and thus
  5136. * we may not sleep.
  5137. */
  5138. static int tg3_init_rings(struct tg3 *tp)
  5139. {
  5140. int i;
  5141. /* Free up all the SKBs. */
  5142. tg3_free_rings(tp);
  5143. for (i = 0; i < tp->irq_cnt; i++) {
  5144. struct tg3_napi *tnapi = &tp->napi[i];
  5145. tnapi->last_tag = 0;
  5146. tnapi->last_irq_tag = 0;
  5147. tnapi->hw_status->status = 0;
  5148. tnapi->hw_status->status_tag = 0;
  5149. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5150. tnapi->tx_prod = 0;
  5151. tnapi->tx_cons = 0;
  5152. if (tnapi->tx_ring)
  5153. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  5154. tnapi->rx_rcb_ptr = 0;
  5155. if (tnapi->rx_rcb)
  5156. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5157. if ((tp->irq_cnt == 1 || i != tp->irq_cnt - 1) &&
  5158. tg3_rx_prodring_alloc(tp, &tp->prodring[i]))
  5159. return -ENOMEM;
  5160. }
  5161. return 0;
  5162. }
  5163. /*
  5164. * Must not be invoked with interrupt sources disabled and
  5165. * the hardware shutdown down.
  5166. */
  5167. static void tg3_free_consistent(struct tg3 *tp)
  5168. {
  5169. int i;
  5170. for (i = 0; i < tp->irq_cnt; i++) {
  5171. struct tg3_napi *tnapi = &tp->napi[i];
  5172. if (tnapi->tx_ring) {
  5173. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  5174. tnapi->tx_ring, tnapi->tx_desc_mapping);
  5175. tnapi->tx_ring = NULL;
  5176. }
  5177. kfree(tnapi->tx_buffers);
  5178. tnapi->tx_buffers = NULL;
  5179. if (tnapi->rx_rcb) {
  5180. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  5181. tnapi->rx_rcb,
  5182. tnapi->rx_rcb_mapping);
  5183. tnapi->rx_rcb = NULL;
  5184. }
  5185. if (tnapi->hw_status) {
  5186. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  5187. tnapi->hw_status,
  5188. tnapi->status_mapping);
  5189. tnapi->hw_status = NULL;
  5190. }
  5191. }
  5192. if (tp->hw_stats) {
  5193. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  5194. tp->hw_stats, tp->stats_mapping);
  5195. tp->hw_stats = NULL;
  5196. }
  5197. for (i = 0; i < (tp->irq_cnt == 1 ? 1 : tp->irq_cnt - 1); i++)
  5198. tg3_rx_prodring_fini(tp, &tp->prodring[i]);
  5199. }
  5200. /*
  5201. * Must not be invoked with interrupt sources disabled and
  5202. * the hardware shutdown down. Can sleep.
  5203. */
  5204. static int tg3_alloc_consistent(struct tg3 *tp)
  5205. {
  5206. int i;
  5207. for (i = 0; i < (tp->irq_cnt == 1 ? 1 : tp->irq_cnt - 1); i++) {
  5208. if (tg3_rx_prodring_init(tp, &tp->prodring[i]))
  5209. goto err_out;
  5210. }
  5211. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  5212. sizeof(struct tg3_hw_stats),
  5213. &tp->stats_mapping);
  5214. if (!tp->hw_stats)
  5215. goto err_out;
  5216. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5217. for (i = 0; i < tp->irq_cnt; i++) {
  5218. struct tg3_napi *tnapi = &tp->napi[i];
  5219. struct tg3_hw_status *sblk;
  5220. tnapi->hw_status = pci_alloc_consistent(tp->pdev,
  5221. TG3_HW_STATUS_SIZE,
  5222. &tnapi->status_mapping);
  5223. if (!tnapi->hw_status)
  5224. goto err_out;
  5225. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5226. sblk = tnapi->hw_status;
  5227. /* If multivector TSS is enabled, vector 0 does not handle
  5228. * tx interrupts. Don't allocate any resources for it.
  5229. */
  5230. if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
  5231. (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
  5232. tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
  5233. TG3_TX_RING_SIZE,
  5234. GFP_KERNEL);
  5235. if (!tnapi->tx_buffers)
  5236. goto err_out;
  5237. tnapi->tx_ring = pci_alloc_consistent(tp->pdev,
  5238. TG3_TX_RING_BYTES,
  5239. &tnapi->tx_desc_mapping);
  5240. if (!tnapi->tx_ring)
  5241. goto err_out;
  5242. }
  5243. /*
  5244. * When RSS is enabled, the status block format changes
  5245. * slightly. The "rx_jumbo_consumer", "reserved",
  5246. * and "rx_mini_consumer" members get mapped to the
  5247. * other three rx return ring producer indexes.
  5248. */
  5249. switch (i) {
  5250. default:
  5251. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  5252. break;
  5253. case 2:
  5254. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  5255. break;
  5256. case 3:
  5257. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  5258. break;
  5259. case 4:
  5260. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  5261. break;
  5262. }
  5263. if (tp->irq_cnt == 1)
  5264. tnapi->prodring = &tp->prodring[0];
  5265. else if (i)
  5266. tnapi->prodring = &tp->prodring[i - 1];
  5267. /*
  5268. * If multivector RSS is enabled, vector 0 does not handle
  5269. * rx or tx interrupts. Don't allocate any resources for it.
  5270. */
  5271. if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
  5272. continue;
  5273. tnapi->rx_rcb = pci_alloc_consistent(tp->pdev,
  5274. TG3_RX_RCB_RING_BYTES(tp),
  5275. &tnapi->rx_rcb_mapping);
  5276. if (!tnapi->rx_rcb)
  5277. goto err_out;
  5278. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5279. }
  5280. return 0;
  5281. err_out:
  5282. tg3_free_consistent(tp);
  5283. return -ENOMEM;
  5284. }
  5285. #define MAX_WAIT_CNT 1000
  5286. /* To stop a block, clear the enable bit and poll till it
  5287. * clears. tp->lock is held.
  5288. */
  5289. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5290. {
  5291. unsigned int i;
  5292. u32 val;
  5293. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5294. switch (ofs) {
  5295. case RCVLSC_MODE:
  5296. case DMAC_MODE:
  5297. case MBFREE_MODE:
  5298. case BUFMGR_MODE:
  5299. case MEMARB_MODE:
  5300. /* We can't enable/disable these bits of the
  5301. * 5705/5750, just say success.
  5302. */
  5303. return 0;
  5304. default:
  5305. break;
  5306. }
  5307. }
  5308. val = tr32(ofs);
  5309. val &= ~enable_bit;
  5310. tw32_f(ofs, val);
  5311. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5312. udelay(100);
  5313. val = tr32(ofs);
  5314. if ((val & enable_bit) == 0)
  5315. break;
  5316. }
  5317. if (i == MAX_WAIT_CNT && !silent) {
  5318. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  5319. "ofs=%lx enable_bit=%x\n",
  5320. ofs, enable_bit);
  5321. return -ENODEV;
  5322. }
  5323. return 0;
  5324. }
  5325. /* tp->lock is held. */
  5326. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5327. {
  5328. int i, err;
  5329. tg3_disable_ints(tp);
  5330. tp->rx_mode &= ~RX_MODE_ENABLE;
  5331. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5332. udelay(10);
  5333. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5334. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5335. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5336. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5337. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5338. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5339. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5340. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5341. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5342. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5343. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5344. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5345. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5346. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5347. tw32_f(MAC_MODE, tp->mac_mode);
  5348. udelay(40);
  5349. tp->tx_mode &= ~TX_MODE_ENABLE;
  5350. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5351. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5352. udelay(100);
  5353. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5354. break;
  5355. }
  5356. if (i >= MAX_WAIT_CNT) {
  5357. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  5358. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  5359. tp->dev->name, tr32(MAC_TX_MODE));
  5360. err |= -ENODEV;
  5361. }
  5362. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5363. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5364. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5365. tw32(FTQ_RESET, 0xffffffff);
  5366. tw32(FTQ_RESET, 0x00000000);
  5367. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5368. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5369. for (i = 0; i < tp->irq_cnt; i++) {
  5370. struct tg3_napi *tnapi = &tp->napi[i];
  5371. if (tnapi->hw_status)
  5372. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5373. }
  5374. if (tp->hw_stats)
  5375. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5376. return err;
  5377. }
  5378. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5379. {
  5380. int i;
  5381. u32 apedata;
  5382. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5383. if (apedata != APE_SEG_SIG_MAGIC)
  5384. return;
  5385. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5386. if (!(apedata & APE_FW_STATUS_READY))
  5387. return;
  5388. /* Wait for up to 1 millisecond for APE to service previous event. */
  5389. for (i = 0; i < 10; i++) {
  5390. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5391. return;
  5392. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5393. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5394. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5395. event | APE_EVENT_STATUS_EVENT_PENDING);
  5396. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5397. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5398. break;
  5399. udelay(100);
  5400. }
  5401. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5402. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5403. }
  5404. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5405. {
  5406. u32 event;
  5407. u32 apedata;
  5408. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  5409. return;
  5410. switch (kind) {
  5411. case RESET_KIND_INIT:
  5412. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5413. APE_HOST_SEG_SIG_MAGIC);
  5414. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5415. APE_HOST_SEG_LEN_MAGIC);
  5416. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5417. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5418. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5419. APE_HOST_DRIVER_ID_MAGIC);
  5420. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5421. APE_HOST_BEHAV_NO_PHYLOCK);
  5422. event = APE_EVENT_STATUS_STATE_START;
  5423. break;
  5424. case RESET_KIND_SHUTDOWN:
  5425. /* With the interface we are currently using,
  5426. * APE does not track driver state. Wiping
  5427. * out the HOST SEGMENT SIGNATURE forces
  5428. * the APE to assume OS absent status.
  5429. */
  5430. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5431. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5432. break;
  5433. case RESET_KIND_SUSPEND:
  5434. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5435. break;
  5436. default:
  5437. return;
  5438. }
  5439. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5440. tg3_ape_send_event(tp, event);
  5441. }
  5442. /* tp->lock is held. */
  5443. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5444. {
  5445. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5446. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5447. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5448. switch (kind) {
  5449. case RESET_KIND_INIT:
  5450. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5451. DRV_STATE_START);
  5452. break;
  5453. case RESET_KIND_SHUTDOWN:
  5454. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5455. DRV_STATE_UNLOAD);
  5456. break;
  5457. case RESET_KIND_SUSPEND:
  5458. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5459. DRV_STATE_SUSPEND);
  5460. break;
  5461. default:
  5462. break;
  5463. }
  5464. }
  5465. if (kind == RESET_KIND_INIT ||
  5466. kind == RESET_KIND_SUSPEND)
  5467. tg3_ape_driver_state_change(tp, kind);
  5468. }
  5469. /* tp->lock is held. */
  5470. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5471. {
  5472. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5473. switch (kind) {
  5474. case RESET_KIND_INIT:
  5475. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5476. DRV_STATE_START_DONE);
  5477. break;
  5478. case RESET_KIND_SHUTDOWN:
  5479. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5480. DRV_STATE_UNLOAD_DONE);
  5481. break;
  5482. default:
  5483. break;
  5484. }
  5485. }
  5486. if (kind == RESET_KIND_SHUTDOWN)
  5487. tg3_ape_driver_state_change(tp, kind);
  5488. }
  5489. /* tp->lock is held. */
  5490. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5491. {
  5492. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5493. switch (kind) {
  5494. case RESET_KIND_INIT:
  5495. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5496. DRV_STATE_START);
  5497. break;
  5498. case RESET_KIND_SHUTDOWN:
  5499. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5500. DRV_STATE_UNLOAD);
  5501. break;
  5502. case RESET_KIND_SUSPEND:
  5503. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5504. DRV_STATE_SUSPEND);
  5505. break;
  5506. default:
  5507. break;
  5508. }
  5509. }
  5510. }
  5511. static int tg3_poll_fw(struct tg3 *tp)
  5512. {
  5513. int i;
  5514. u32 val;
  5515. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5516. /* Wait up to 20ms for init done. */
  5517. for (i = 0; i < 200; i++) {
  5518. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5519. return 0;
  5520. udelay(100);
  5521. }
  5522. return -ENODEV;
  5523. }
  5524. /* Wait for firmware initialization to complete. */
  5525. for (i = 0; i < 100000; i++) {
  5526. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5527. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5528. break;
  5529. udelay(10);
  5530. }
  5531. /* Chip might not be fitted with firmware. Some Sun onboard
  5532. * parts are configured like that. So don't signal the timeout
  5533. * of the above loop as an error, but do report the lack of
  5534. * running firmware once.
  5535. */
  5536. if (i >= 100000 &&
  5537. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5538. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5539. printk(KERN_INFO PFX "%s: No firmware running.\n",
  5540. tp->dev->name);
  5541. }
  5542. return 0;
  5543. }
  5544. /* Save PCI command register before chip reset */
  5545. static void tg3_save_pci_state(struct tg3 *tp)
  5546. {
  5547. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5548. }
  5549. /* Restore PCI state after chip reset */
  5550. static void tg3_restore_pci_state(struct tg3 *tp)
  5551. {
  5552. u32 val;
  5553. /* Re-enable indirect register accesses. */
  5554. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5555. tp->misc_host_ctrl);
  5556. /* Set MAX PCI retry to zero. */
  5557. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5558. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5559. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5560. val |= PCISTATE_RETRY_SAME_DMA;
  5561. /* Allow reads and writes to the APE register and memory space. */
  5562. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5563. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5564. PCISTATE_ALLOW_APE_SHMEM_WR;
  5565. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5566. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5567. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5568. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5569. pcie_set_readrq(tp->pdev, 4096);
  5570. else {
  5571. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5572. tp->pci_cacheline_sz);
  5573. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5574. tp->pci_lat_timer);
  5575. }
  5576. }
  5577. /* Make sure PCI-X relaxed ordering bit is clear. */
  5578. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5579. u16 pcix_cmd;
  5580. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5581. &pcix_cmd);
  5582. pcix_cmd &= ~PCI_X_CMD_ERO;
  5583. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5584. pcix_cmd);
  5585. }
  5586. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5587. /* Chip reset on 5780 will reset MSI enable bit,
  5588. * so need to restore it.
  5589. */
  5590. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5591. u16 ctrl;
  5592. pci_read_config_word(tp->pdev,
  5593. tp->msi_cap + PCI_MSI_FLAGS,
  5594. &ctrl);
  5595. pci_write_config_word(tp->pdev,
  5596. tp->msi_cap + PCI_MSI_FLAGS,
  5597. ctrl | PCI_MSI_FLAGS_ENABLE);
  5598. val = tr32(MSGINT_MODE);
  5599. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5600. }
  5601. }
  5602. }
  5603. static void tg3_stop_fw(struct tg3 *);
  5604. /* tp->lock is held. */
  5605. static int tg3_chip_reset(struct tg3 *tp)
  5606. {
  5607. u32 val;
  5608. void (*write_op)(struct tg3 *, u32, u32);
  5609. int i, err;
  5610. tg3_nvram_lock(tp);
  5611. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5612. /* No matching tg3_nvram_unlock() after this because
  5613. * chip reset below will undo the nvram lock.
  5614. */
  5615. tp->nvram_lock_cnt = 0;
  5616. /* GRC_MISC_CFG core clock reset will clear the memory
  5617. * enable bit in PCI register 4 and the MSI enable bit
  5618. * on some chips, so we save relevant registers here.
  5619. */
  5620. tg3_save_pci_state(tp);
  5621. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5622. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5623. tw32(GRC_FASTBOOT_PC, 0);
  5624. /*
  5625. * We must avoid the readl() that normally takes place.
  5626. * It locks machines, causes machine checks, and other
  5627. * fun things. So, temporarily disable the 5701
  5628. * hardware workaround, while we do the reset.
  5629. */
  5630. write_op = tp->write32;
  5631. if (write_op == tg3_write_flush_reg32)
  5632. tp->write32 = tg3_write32;
  5633. /* Prevent the irq handler from reading or writing PCI registers
  5634. * during chip reset when the memory enable bit in the PCI command
  5635. * register may be cleared. The chip does not generate interrupt
  5636. * at this time, but the irq handler may still be called due to irq
  5637. * sharing or irqpoll.
  5638. */
  5639. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5640. for (i = 0; i < tp->irq_cnt; i++) {
  5641. struct tg3_napi *tnapi = &tp->napi[i];
  5642. if (tnapi->hw_status) {
  5643. tnapi->hw_status->status = 0;
  5644. tnapi->hw_status->status_tag = 0;
  5645. }
  5646. tnapi->last_tag = 0;
  5647. tnapi->last_irq_tag = 0;
  5648. }
  5649. smp_mb();
  5650. for (i = 0; i < tp->irq_cnt; i++)
  5651. synchronize_irq(tp->napi[i].irq_vec);
  5652. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5653. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5654. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5655. }
  5656. /* do the reset */
  5657. val = GRC_MISC_CFG_CORECLK_RESET;
  5658. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5659. if (tr32(0x7e2c) == 0x60) {
  5660. tw32(0x7e2c, 0x20);
  5661. }
  5662. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5663. tw32(GRC_MISC_CFG, (1 << 29));
  5664. val |= (1 << 29);
  5665. }
  5666. }
  5667. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5668. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5669. tw32(GRC_VCPU_EXT_CTRL,
  5670. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5671. }
  5672. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5673. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5674. tw32(GRC_MISC_CFG, val);
  5675. /* restore 5701 hardware bug workaround write method */
  5676. tp->write32 = write_op;
  5677. /* Unfortunately, we have to delay before the PCI read back.
  5678. * Some 575X chips even will not respond to a PCI cfg access
  5679. * when the reset command is given to the chip.
  5680. *
  5681. * How do these hardware designers expect things to work
  5682. * properly if the PCI write is posted for a long period
  5683. * of time? It is always necessary to have some method by
  5684. * which a register read back can occur to push the write
  5685. * out which does the reset.
  5686. *
  5687. * For most tg3 variants the trick below was working.
  5688. * Ho hum...
  5689. */
  5690. udelay(120);
  5691. /* Flush PCI posted writes. The normal MMIO registers
  5692. * are inaccessible at this time so this is the only
  5693. * way to make this reliably (actually, this is no longer
  5694. * the case, see above). I tried to use indirect
  5695. * register read/write but this upset some 5701 variants.
  5696. */
  5697. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5698. udelay(120);
  5699. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5700. u16 val16;
  5701. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5702. int i;
  5703. u32 cfg_val;
  5704. /* Wait for link training to complete. */
  5705. for (i = 0; i < 5000; i++)
  5706. udelay(100);
  5707. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5708. pci_write_config_dword(tp->pdev, 0xc4,
  5709. cfg_val | (1 << 15));
  5710. }
  5711. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5712. pci_read_config_word(tp->pdev,
  5713. tp->pcie_cap + PCI_EXP_DEVCTL,
  5714. &val16);
  5715. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5716. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5717. /*
  5718. * Older PCIe devices only support the 128 byte
  5719. * MPS setting. Enforce the restriction.
  5720. */
  5721. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  5722. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784))
  5723. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5724. pci_write_config_word(tp->pdev,
  5725. tp->pcie_cap + PCI_EXP_DEVCTL,
  5726. val16);
  5727. pcie_set_readrq(tp->pdev, 4096);
  5728. /* Clear error status */
  5729. pci_write_config_word(tp->pdev,
  5730. tp->pcie_cap + PCI_EXP_DEVSTA,
  5731. PCI_EXP_DEVSTA_CED |
  5732. PCI_EXP_DEVSTA_NFED |
  5733. PCI_EXP_DEVSTA_FED |
  5734. PCI_EXP_DEVSTA_URD);
  5735. }
  5736. tg3_restore_pci_state(tp);
  5737. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5738. val = 0;
  5739. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5740. val = tr32(MEMARB_MODE);
  5741. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5742. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5743. tg3_stop_fw(tp);
  5744. tw32(0x5000, 0x400);
  5745. }
  5746. tw32(GRC_MODE, tp->grc_mode);
  5747. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5748. val = tr32(0xc4);
  5749. tw32(0xc4, val | (1 << 15));
  5750. }
  5751. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5752. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5753. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5754. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5755. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5756. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5757. }
  5758. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5759. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  5760. tw32_f(MAC_MODE, tp->mac_mode);
  5761. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5762. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  5763. tw32_f(MAC_MODE, tp->mac_mode);
  5764. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5765. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  5766. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  5767. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  5768. tw32_f(MAC_MODE, tp->mac_mode);
  5769. } else
  5770. tw32_f(MAC_MODE, 0);
  5771. udelay(40);
  5772. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  5773. err = tg3_poll_fw(tp);
  5774. if (err)
  5775. return err;
  5776. tg3_mdio_start(tp);
  5777. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5778. u8 phy_addr;
  5779. phy_addr = tp->phy_addr;
  5780. tp->phy_addr = TG3_PHY_PCIE_ADDR;
  5781. tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
  5782. TG3_PCIEPHY_TXB_BLK << TG3_PCIEPHY_BLOCK_SHIFT);
  5783. val = TG3_PCIEPHY_TX0CTRL1_TXOCM | TG3_PCIEPHY_TX0CTRL1_RDCTL |
  5784. TG3_PCIEPHY_TX0CTRL1_TXCMV | TG3_PCIEPHY_TX0CTRL1_TKSEL |
  5785. TG3_PCIEPHY_TX0CTRL1_NB_EN;
  5786. tg3_writephy(tp, TG3_PCIEPHY_TX0CTRL1, val);
  5787. udelay(10);
  5788. tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
  5789. TG3_PCIEPHY_XGXS_BLK1 << TG3_PCIEPHY_BLOCK_SHIFT);
  5790. val = TG3_PCIEPHY_PWRMGMT4_LOWPWR_EN |
  5791. TG3_PCIEPHY_PWRMGMT4_L1PLLPD_EN;
  5792. tg3_writephy(tp, TG3_PCIEPHY_PWRMGMT4, val);
  5793. udelay(10);
  5794. tp->phy_addr = phy_addr;
  5795. }
  5796. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  5797. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  5798. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  5799. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  5800. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765) {
  5801. val = tr32(0x7c00);
  5802. tw32(0x7c00, val | (1 << 25));
  5803. }
  5804. /* Reprobe ASF enable state. */
  5805. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  5806. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  5807. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  5808. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  5809. u32 nic_cfg;
  5810. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  5811. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  5812. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  5813. tp->last_event_jiffies = jiffies;
  5814. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  5815. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  5816. }
  5817. }
  5818. return 0;
  5819. }
  5820. /* tp->lock is held. */
  5821. static void tg3_stop_fw(struct tg3 *tp)
  5822. {
  5823. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  5824. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  5825. /* Wait for RX cpu to ACK the previous event. */
  5826. tg3_wait_for_event_ack(tp);
  5827. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  5828. tg3_generate_fw_event(tp);
  5829. /* Wait for RX cpu to ACK this event. */
  5830. tg3_wait_for_event_ack(tp);
  5831. }
  5832. }
  5833. /* tp->lock is held. */
  5834. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  5835. {
  5836. int err;
  5837. tg3_stop_fw(tp);
  5838. tg3_write_sig_pre_reset(tp, kind);
  5839. tg3_abort_hw(tp, silent);
  5840. err = tg3_chip_reset(tp);
  5841. __tg3_set_mac_addr(tp, 0);
  5842. tg3_write_sig_legacy(tp, kind);
  5843. tg3_write_sig_post_reset(tp, kind);
  5844. if (err)
  5845. return err;
  5846. return 0;
  5847. }
  5848. #define RX_CPU_SCRATCH_BASE 0x30000
  5849. #define RX_CPU_SCRATCH_SIZE 0x04000
  5850. #define TX_CPU_SCRATCH_BASE 0x34000
  5851. #define TX_CPU_SCRATCH_SIZE 0x04000
  5852. /* tp->lock is held. */
  5853. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5854. {
  5855. int i;
  5856. BUG_ON(offset == TX_CPU_BASE &&
  5857. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5858. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5859. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5860. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5861. return 0;
  5862. }
  5863. if (offset == RX_CPU_BASE) {
  5864. for (i = 0; i < 10000; i++) {
  5865. tw32(offset + CPU_STATE, 0xffffffff);
  5866. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5867. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5868. break;
  5869. }
  5870. tw32(offset + CPU_STATE, 0xffffffff);
  5871. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5872. udelay(10);
  5873. } else {
  5874. for (i = 0; i < 10000; i++) {
  5875. tw32(offset + CPU_STATE, 0xffffffff);
  5876. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5877. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5878. break;
  5879. }
  5880. }
  5881. if (i >= 10000) {
  5882. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  5883. "and %s CPU\n",
  5884. tp->dev->name,
  5885. (offset == RX_CPU_BASE ? "RX" : "TX"));
  5886. return -ENODEV;
  5887. }
  5888. /* Clear firmware's nvram arbitration. */
  5889. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5890. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5891. return 0;
  5892. }
  5893. struct fw_info {
  5894. unsigned int fw_base;
  5895. unsigned int fw_len;
  5896. const __be32 *fw_data;
  5897. };
  5898. /* tp->lock is held. */
  5899. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5900. int cpu_scratch_size, struct fw_info *info)
  5901. {
  5902. int err, lock_err, i;
  5903. void (*write_op)(struct tg3 *, u32, u32);
  5904. if (cpu_base == TX_CPU_BASE &&
  5905. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5906. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  5907. "TX cpu firmware on %s which is 5705.\n",
  5908. tp->dev->name);
  5909. return -EINVAL;
  5910. }
  5911. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5912. write_op = tg3_write_mem;
  5913. else
  5914. write_op = tg3_write_indirect_reg32;
  5915. /* It is possible that bootcode is still loading at this point.
  5916. * Get the nvram lock first before halting the cpu.
  5917. */
  5918. lock_err = tg3_nvram_lock(tp);
  5919. err = tg3_halt_cpu(tp, cpu_base);
  5920. if (!lock_err)
  5921. tg3_nvram_unlock(tp);
  5922. if (err)
  5923. goto out;
  5924. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  5925. write_op(tp, cpu_scratch_base + i, 0);
  5926. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5927. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  5928. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  5929. write_op(tp, (cpu_scratch_base +
  5930. (info->fw_base & 0xffff) +
  5931. (i * sizeof(u32))),
  5932. be32_to_cpu(info->fw_data[i]));
  5933. err = 0;
  5934. out:
  5935. return err;
  5936. }
  5937. /* tp->lock is held. */
  5938. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  5939. {
  5940. struct fw_info info;
  5941. const __be32 *fw_data;
  5942. int err, i;
  5943. fw_data = (void *)tp->fw->data;
  5944. /* Firmware blob starts with version numbers, followed by
  5945. start address and length. We are setting complete length.
  5946. length = end_address_of_bss - start_address_of_text.
  5947. Remainder is the blob to be loaded contiguously
  5948. from start address. */
  5949. info.fw_base = be32_to_cpu(fw_data[1]);
  5950. info.fw_len = tp->fw->size - 12;
  5951. info.fw_data = &fw_data[3];
  5952. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  5953. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  5954. &info);
  5955. if (err)
  5956. return err;
  5957. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  5958. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  5959. &info);
  5960. if (err)
  5961. return err;
  5962. /* Now startup only the RX cpu. */
  5963. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5964. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5965. for (i = 0; i < 5; i++) {
  5966. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  5967. break;
  5968. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5969. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  5970. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5971. udelay(1000);
  5972. }
  5973. if (i >= 5) {
  5974. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  5975. "to set RX CPU PC, is %08x should be %08x\n",
  5976. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  5977. info.fw_base);
  5978. return -ENODEV;
  5979. }
  5980. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5981. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  5982. return 0;
  5983. }
  5984. /* 5705 needs a special version of the TSO firmware. */
  5985. /* tp->lock is held. */
  5986. static int tg3_load_tso_firmware(struct tg3 *tp)
  5987. {
  5988. struct fw_info info;
  5989. const __be32 *fw_data;
  5990. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  5991. int err, i;
  5992. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5993. return 0;
  5994. fw_data = (void *)tp->fw->data;
  5995. /* Firmware blob starts with version numbers, followed by
  5996. start address and length. We are setting complete length.
  5997. length = end_address_of_bss - start_address_of_text.
  5998. Remainder is the blob to be loaded contiguously
  5999. from start address. */
  6000. info.fw_base = be32_to_cpu(fw_data[1]);
  6001. cpu_scratch_size = tp->fw_len;
  6002. info.fw_len = tp->fw->size - 12;
  6003. info.fw_data = &fw_data[3];
  6004. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6005. cpu_base = RX_CPU_BASE;
  6006. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  6007. } else {
  6008. cpu_base = TX_CPU_BASE;
  6009. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  6010. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  6011. }
  6012. err = tg3_load_firmware_cpu(tp, cpu_base,
  6013. cpu_scratch_base, cpu_scratch_size,
  6014. &info);
  6015. if (err)
  6016. return err;
  6017. /* Now startup the cpu. */
  6018. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6019. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6020. for (i = 0; i < 5; i++) {
  6021. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  6022. break;
  6023. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6024. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  6025. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6026. udelay(1000);
  6027. }
  6028. if (i >= 5) {
  6029. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  6030. "to set CPU PC, is %08x should be %08x\n",
  6031. tp->dev->name, tr32(cpu_base + CPU_PC),
  6032. info.fw_base);
  6033. return -ENODEV;
  6034. }
  6035. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6036. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  6037. return 0;
  6038. }
  6039. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6040. {
  6041. struct tg3 *tp = netdev_priv(dev);
  6042. struct sockaddr *addr = p;
  6043. int err = 0, skip_mac_1 = 0;
  6044. if (!is_valid_ether_addr(addr->sa_data))
  6045. return -EINVAL;
  6046. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6047. if (!netif_running(dev))
  6048. return 0;
  6049. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6050. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6051. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6052. addr0_low = tr32(MAC_ADDR_0_LOW);
  6053. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6054. addr1_low = tr32(MAC_ADDR_1_LOW);
  6055. /* Skip MAC addr 1 if ASF is using it. */
  6056. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6057. !(addr1_high == 0 && addr1_low == 0))
  6058. skip_mac_1 = 1;
  6059. }
  6060. spin_lock_bh(&tp->lock);
  6061. __tg3_set_mac_addr(tp, skip_mac_1);
  6062. spin_unlock_bh(&tp->lock);
  6063. return err;
  6064. }
  6065. /* tp->lock is held. */
  6066. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6067. dma_addr_t mapping, u32 maxlen_flags,
  6068. u32 nic_addr)
  6069. {
  6070. tg3_write_mem(tp,
  6071. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6072. ((u64) mapping >> 32));
  6073. tg3_write_mem(tp,
  6074. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6075. ((u64) mapping & 0xffffffff));
  6076. tg3_write_mem(tp,
  6077. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6078. maxlen_flags);
  6079. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6080. tg3_write_mem(tp,
  6081. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6082. nic_addr);
  6083. }
  6084. static void __tg3_set_rx_mode(struct net_device *);
  6085. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6086. {
  6087. int i;
  6088. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
  6089. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6090. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6091. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6092. } else {
  6093. tw32(HOSTCC_TXCOL_TICKS, 0);
  6094. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6095. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6096. }
  6097. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  6098. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6099. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6100. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6101. } else {
  6102. tw32(HOSTCC_RXCOL_TICKS, 0);
  6103. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6104. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6105. }
  6106. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6107. u32 val = ec->stats_block_coalesce_usecs;
  6108. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6109. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6110. if (!netif_carrier_ok(tp->dev))
  6111. val = 0;
  6112. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6113. }
  6114. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6115. u32 reg;
  6116. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6117. tw32(reg, ec->rx_coalesce_usecs);
  6118. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6119. tw32(reg, ec->rx_max_coalesced_frames);
  6120. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6121. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6122. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6123. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6124. tw32(reg, ec->tx_coalesce_usecs);
  6125. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6126. tw32(reg, ec->tx_max_coalesced_frames);
  6127. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6128. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6129. }
  6130. }
  6131. for (; i < tp->irq_max - 1; i++) {
  6132. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6133. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6134. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6135. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6136. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6137. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6138. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6139. }
  6140. }
  6141. }
  6142. /* tp->lock is held. */
  6143. static void tg3_rings_reset(struct tg3 *tp)
  6144. {
  6145. int i;
  6146. u32 stblk, txrcb, rxrcb, limit;
  6147. struct tg3_napi *tnapi = &tp->napi[0];
  6148. /* Disable all transmit rings but the first. */
  6149. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6150. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6151. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6152. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6153. else
  6154. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6155. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6156. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6157. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6158. BDINFO_FLAGS_DISABLED);
  6159. /* Disable all receive return rings but the first. */
  6160. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6161. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6162. else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6163. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6164. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6165. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6166. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6167. else
  6168. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6169. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6170. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6171. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6172. BDINFO_FLAGS_DISABLED);
  6173. /* Disable interrupts */
  6174. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6175. /* Zero mailbox registers. */
  6176. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
  6177. for (i = 1; i < TG3_IRQ_MAX_VECS; i++) {
  6178. tp->napi[i].tx_prod = 0;
  6179. tp->napi[i].tx_cons = 0;
  6180. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6181. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6182. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6183. }
  6184. } else {
  6185. tp->napi[0].tx_prod = 0;
  6186. tp->napi[0].tx_cons = 0;
  6187. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6188. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6189. }
  6190. /* Make sure the NIC-based send BD rings are disabled. */
  6191. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6192. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6193. for (i = 0; i < 16; i++)
  6194. tw32_tx_mbox(mbox + i * 8, 0);
  6195. }
  6196. txrcb = NIC_SRAM_SEND_RCB;
  6197. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6198. /* Clear status block in ram. */
  6199. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6200. /* Set status block DMA address */
  6201. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6202. ((u64) tnapi->status_mapping >> 32));
  6203. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6204. ((u64) tnapi->status_mapping & 0xffffffff));
  6205. if (tnapi->tx_ring) {
  6206. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6207. (TG3_TX_RING_SIZE <<
  6208. BDINFO_FLAGS_MAXLEN_SHIFT),
  6209. NIC_SRAM_TX_BUFFER_DESC);
  6210. txrcb += TG3_BDINFO_SIZE;
  6211. }
  6212. if (tnapi->rx_rcb) {
  6213. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6214. (TG3_RX_RCB_RING_SIZE(tp) <<
  6215. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6216. rxrcb += TG3_BDINFO_SIZE;
  6217. }
  6218. stblk = HOSTCC_STATBLCK_RING1;
  6219. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6220. u64 mapping = (u64)tnapi->status_mapping;
  6221. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6222. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6223. /* Clear status block in ram. */
  6224. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6225. if (tnapi->tx_ring) {
  6226. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6227. (TG3_TX_RING_SIZE <<
  6228. BDINFO_FLAGS_MAXLEN_SHIFT),
  6229. NIC_SRAM_TX_BUFFER_DESC);
  6230. txrcb += TG3_BDINFO_SIZE;
  6231. }
  6232. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6233. (TG3_RX_RCB_RING_SIZE(tp) <<
  6234. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6235. stblk += 8;
  6236. rxrcb += TG3_BDINFO_SIZE;
  6237. }
  6238. }
  6239. /* tp->lock is held. */
  6240. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6241. {
  6242. u32 val, rdmac_mode;
  6243. int i, err, limit;
  6244. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  6245. tg3_disable_ints(tp);
  6246. tg3_stop_fw(tp);
  6247. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6248. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  6249. tg3_abort_hw(tp, 1);
  6250. }
  6251. if (reset_phy &&
  6252. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB))
  6253. tg3_phy_reset(tp);
  6254. err = tg3_chip_reset(tp);
  6255. if (err)
  6256. return err;
  6257. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6258. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6259. val = tr32(TG3_CPMU_CTRL);
  6260. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6261. tw32(TG3_CPMU_CTRL, val);
  6262. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6263. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6264. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6265. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6266. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6267. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6268. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6269. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6270. val = tr32(TG3_CPMU_HST_ACC);
  6271. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6272. val |= CPMU_HST_ACC_MACCLK_6_25;
  6273. tw32(TG3_CPMU_HST_ACC, val);
  6274. }
  6275. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6276. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6277. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6278. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6279. tw32(PCIE_PWR_MGMT_THRESH, val);
  6280. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6281. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6282. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6283. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6284. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6285. }
  6286. /* This works around an issue with Athlon chipsets on
  6287. * B3 tigon3 silicon. This bit has no effect on any
  6288. * other revision. But do not set this on PCI Express
  6289. * chips and don't even touch the clocks if the CPMU is present.
  6290. */
  6291. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  6292. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  6293. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6294. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6295. }
  6296. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6297. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  6298. val = tr32(TG3PCI_PCISTATE);
  6299. val |= PCISTATE_RETRY_SAME_DMA;
  6300. tw32(TG3PCI_PCISTATE, val);
  6301. }
  6302. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  6303. /* Allow reads and writes to the
  6304. * APE register and memory space.
  6305. */
  6306. val = tr32(TG3PCI_PCISTATE);
  6307. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6308. PCISTATE_ALLOW_APE_SHMEM_WR;
  6309. tw32(TG3PCI_PCISTATE, val);
  6310. }
  6311. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6312. /* Enable some hw fixes. */
  6313. val = tr32(TG3PCI_MSI_DATA);
  6314. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6315. tw32(TG3PCI_MSI_DATA, val);
  6316. }
  6317. /* Descriptor ring init may make accesses to the
  6318. * NIC SRAM area to setup the TX descriptors, so we
  6319. * can only do this after the hardware has been
  6320. * successfully reset.
  6321. */
  6322. err = tg3_init_rings(tp);
  6323. if (err)
  6324. return err;
  6325. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6326. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6327. val = tr32(TG3PCI_DMA_RW_CTRL) &
  6328. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  6329. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  6330. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6331. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6332. /* This value is determined during the probe time DMA
  6333. * engine test, tg3_test_dma.
  6334. */
  6335. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6336. }
  6337. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6338. GRC_MODE_4X_NIC_SEND_RINGS |
  6339. GRC_MODE_NO_TX_PHDR_CSUM |
  6340. GRC_MODE_NO_RX_PHDR_CSUM);
  6341. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6342. /* Pseudo-header checksum is done by hardware logic and not
  6343. * the offload processers, so make the chip do the pseudo-
  6344. * header checksums on receive. For transmit it is more
  6345. * convenient to do the pseudo-header checksum in software
  6346. * as Linux does that on transmit for us in all cases.
  6347. */
  6348. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6349. tw32(GRC_MODE,
  6350. tp->grc_mode |
  6351. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6352. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6353. val = tr32(GRC_MISC_CFG);
  6354. val &= ~0xff;
  6355. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6356. tw32(GRC_MISC_CFG, val);
  6357. /* Initialize MBUF/DESC pool. */
  6358. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6359. /* Do nothing. */
  6360. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6361. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6362. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6363. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6364. else
  6365. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6366. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6367. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6368. }
  6369. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6370. int fw_len;
  6371. fw_len = tp->fw_len;
  6372. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6373. tw32(BUFMGR_MB_POOL_ADDR,
  6374. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6375. tw32(BUFMGR_MB_POOL_SIZE,
  6376. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6377. }
  6378. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6379. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6380. tp->bufmgr_config.mbuf_read_dma_low_water);
  6381. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6382. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6383. tw32(BUFMGR_MB_HIGH_WATER,
  6384. tp->bufmgr_config.mbuf_high_water);
  6385. } else {
  6386. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6387. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6388. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6389. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6390. tw32(BUFMGR_MB_HIGH_WATER,
  6391. tp->bufmgr_config.mbuf_high_water_jumbo);
  6392. }
  6393. tw32(BUFMGR_DMA_LOW_WATER,
  6394. tp->bufmgr_config.dma_low_water);
  6395. tw32(BUFMGR_DMA_HIGH_WATER,
  6396. tp->bufmgr_config.dma_high_water);
  6397. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  6398. for (i = 0; i < 2000; i++) {
  6399. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6400. break;
  6401. udelay(10);
  6402. }
  6403. if (i >= 2000) {
  6404. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  6405. tp->dev->name);
  6406. return -ENODEV;
  6407. }
  6408. /* Setup replenish threshold. */
  6409. val = tp->rx_pending / 8;
  6410. if (val == 0)
  6411. val = 1;
  6412. else if (val > tp->rx_std_max_post)
  6413. val = tp->rx_std_max_post;
  6414. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6415. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6416. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6417. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6418. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6419. }
  6420. tw32(RCVBDI_STD_THRESH, val);
  6421. /* Initialize TG3_BDINFO's at:
  6422. * RCVDBDI_STD_BD: standard eth size rx ring
  6423. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6424. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6425. *
  6426. * like so:
  6427. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6428. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6429. * ring attribute flags
  6430. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6431. *
  6432. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6433. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6434. *
  6435. * The size of each ring is fixed in the firmware, but the location is
  6436. * configurable.
  6437. */
  6438. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6439. ((u64) tpr->rx_std_mapping >> 32));
  6440. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6441. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6442. if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  6443. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6444. NIC_SRAM_RX_BUFFER_DESC);
  6445. /* Disable the mini ring */
  6446. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6447. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6448. BDINFO_FLAGS_DISABLED);
  6449. /* Program the jumbo buffer descriptor ring control
  6450. * blocks on those devices that have them.
  6451. */
  6452. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  6453. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  6454. /* Setup replenish threshold. */
  6455. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6456. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6457. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6458. ((u64) tpr->rx_jmb_mapping >> 32));
  6459. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6460. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6461. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6462. (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6463. BDINFO_FLAGS_USE_EXT_RECV);
  6464. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6465. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6466. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6467. } else {
  6468. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6469. BDINFO_FLAGS_DISABLED);
  6470. }
  6471. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6472. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6473. val = (RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6474. (RX_STD_MAX_SIZE << 2);
  6475. else
  6476. val = RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT;
  6477. } else
  6478. val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6479. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6480. tpr->rx_std_prod_idx = tp->rx_pending;
  6481. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  6482. tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6483. tp->rx_jumbo_pending : 0;
  6484. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  6485. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6486. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6487. tw32(STD_REPLENISH_LWM, 32);
  6488. tw32(JMB_REPLENISH_LWM, 16);
  6489. }
  6490. tg3_rings_reset(tp);
  6491. /* Initialize MAC address and backoff seed. */
  6492. __tg3_set_mac_addr(tp, 0);
  6493. /* MTU + ethernet header + FCS + optional VLAN tag */
  6494. tw32(MAC_RX_MTU_SIZE,
  6495. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6496. /* The slot time is changed by tg3_setup_phy if we
  6497. * run at gigabit with half duplex.
  6498. */
  6499. tw32(MAC_TX_LENGTHS,
  6500. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6501. (6 << TX_LENGTHS_IPG_SHIFT) |
  6502. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6503. /* Receive rules. */
  6504. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6505. tw32(RCVLPC_CONFIG, 0x0181);
  6506. /* Calculate RDMAC_MODE setting early, we need it to determine
  6507. * the RCVLPC_STATE_ENABLE mask.
  6508. */
  6509. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6510. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6511. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6512. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6513. RDMAC_MODE_LNGREAD_ENAB);
  6514. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6515. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6516. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6517. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6518. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6519. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6520. /* If statement applies to 5705 and 5750 PCI devices only */
  6521. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6522. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6523. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6524. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6525. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6526. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6527. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6528. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6529. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6530. }
  6531. }
  6532. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6533. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6534. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6535. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6536. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  6537. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6538. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6539. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6540. /* Receive/send statistics. */
  6541. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6542. val = tr32(RCVLPC_STATS_ENABLE);
  6543. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6544. tw32(RCVLPC_STATS_ENABLE, val);
  6545. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6546. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6547. val = tr32(RCVLPC_STATS_ENABLE);
  6548. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6549. tw32(RCVLPC_STATS_ENABLE, val);
  6550. } else {
  6551. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6552. }
  6553. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6554. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6555. tw32(SNDDATAI_STATSCTRL,
  6556. (SNDDATAI_SCTRL_ENABLE |
  6557. SNDDATAI_SCTRL_FASTUPD));
  6558. /* Setup host coalescing engine. */
  6559. tw32(HOSTCC_MODE, 0);
  6560. for (i = 0; i < 2000; i++) {
  6561. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6562. break;
  6563. udelay(10);
  6564. }
  6565. __tg3_set_coalesce(tp, &tp->coal);
  6566. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6567. /* Status/statistics block address. See tg3_timer,
  6568. * the tg3_periodic_fetch_stats call there, and
  6569. * tg3_get_stats to see how this works for 5705/5750 chips.
  6570. */
  6571. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6572. ((u64) tp->stats_mapping >> 32));
  6573. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6574. ((u64) tp->stats_mapping & 0xffffffff));
  6575. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6576. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6577. /* Clear statistics and status block memory areas */
  6578. for (i = NIC_SRAM_STATS_BLK;
  6579. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6580. i += sizeof(u32)) {
  6581. tg3_write_mem(tp, i, 0);
  6582. udelay(40);
  6583. }
  6584. }
  6585. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6586. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6587. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6588. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6589. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6590. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6591. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  6592. /* reset to prevent losing 1st rx packet intermittently */
  6593. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6594. udelay(10);
  6595. }
  6596. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6597. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6598. else
  6599. tp->mac_mode = 0;
  6600. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6601. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6602. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6603. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6604. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6605. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6606. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6607. udelay(40);
  6608. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6609. * If TG3_FLG2_IS_NIC is zero, we should read the
  6610. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6611. * whether used as inputs or outputs, are set by boot code after
  6612. * reset.
  6613. */
  6614. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6615. u32 gpio_mask;
  6616. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6617. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6618. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6619. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6620. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6621. GRC_LCLCTRL_GPIO_OUTPUT3;
  6622. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6623. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6624. tp->grc_local_ctrl &= ~gpio_mask;
  6625. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6626. /* GPIO1 must be driven high for eeprom write protect */
  6627. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6628. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6629. GRC_LCLCTRL_GPIO_OUTPUT1);
  6630. }
  6631. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6632. udelay(100);
  6633. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX) {
  6634. val = tr32(MSGINT_MODE);
  6635. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  6636. tw32(MSGINT_MODE, val);
  6637. }
  6638. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6639. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6640. udelay(40);
  6641. }
  6642. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6643. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6644. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6645. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6646. WDMAC_MODE_LNGREAD_ENAB);
  6647. /* If statement applies to 5705 and 5750 PCI devices only */
  6648. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6649. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6650. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6651. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  6652. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6653. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6654. /* nothing */
  6655. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6656. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6657. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6658. val |= WDMAC_MODE_RX_ACCEL;
  6659. }
  6660. }
  6661. /* Enable host coalescing bug fix */
  6662. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6663. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6664. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6665. val |= WDMAC_MODE_BURST_ALL_DATA;
  6666. tw32_f(WDMAC_MODE, val);
  6667. udelay(40);
  6668. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6669. u16 pcix_cmd;
  6670. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6671. &pcix_cmd);
  6672. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6673. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6674. pcix_cmd |= PCI_X_CMD_READ_2K;
  6675. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6676. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6677. pcix_cmd |= PCI_X_CMD_READ_2K;
  6678. }
  6679. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6680. pcix_cmd);
  6681. }
  6682. tw32_f(RDMAC_MODE, rdmac_mode);
  6683. udelay(40);
  6684. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6685. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6686. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6687. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6688. tw32(SNDDATAC_MODE,
  6689. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6690. else
  6691. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6692. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6693. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6694. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6695. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6696. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6697. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6698. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  6699. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6700. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  6701. tw32(SNDBDI_MODE, val);
  6702. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6703. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6704. err = tg3_load_5701_a0_firmware_fix(tp);
  6705. if (err)
  6706. return err;
  6707. }
  6708. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6709. err = tg3_load_tso_firmware(tp);
  6710. if (err)
  6711. return err;
  6712. }
  6713. tp->tx_mode = TX_MODE_ENABLE;
  6714. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6715. udelay(100);
  6716. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
  6717. u32 reg = MAC_RSS_INDIR_TBL_0;
  6718. u8 *ent = (u8 *)&val;
  6719. /* Setup the indirection table */
  6720. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  6721. int idx = i % sizeof(val);
  6722. ent[idx] = i % (tp->irq_cnt - 1);
  6723. if (idx == sizeof(val) - 1) {
  6724. tw32(reg, val);
  6725. reg += 4;
  6726. }
  6727. }
  6728. /* Setup the "secret" hash key. */
  6729. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  6730. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  6731. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  6732. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  6733. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  6734. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  6735. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  6736. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  6737. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  6738. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  6739. }
  6740. tp->rx_mode = RX_MODE_ENABLE;
  6741. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6742. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6743. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  6744. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  6745. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  6746. RX_MODE_RSS_IPV6_HASH_EN |
  6747. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  6748. RX_MODE_RSS_IPV4_HASH_EN |
  6749. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  6750. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6751. udelay(10);
  6752. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6753. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6754. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6755. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6756. udelay(10);
  6757. }
  6758. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6759. udelay(10);
  6760. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6761. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6762. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6763. /* Set drive transmission level to 1.2V */
  6764. /* only if the signal pre-emphasis bit is not set */
  6765. val = tr32(MAC_SERDES_CFG);
  6766. val &= 0xfffff000;
  6767. val |= 0x880;
  6768. tw32(MAC_SERDES_CFG, val);
  6769. }
  6770. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6771. tw32(MAC_SERDES_CFG, 0x616000);
  6772. }
  6773. /* Prevent chip from dropping frames when flow control
  6774. * is enabled.
  6775. */
  6776. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  6777. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6778. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6779. /* Use hardware link auto-negotiation */
  6780. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6781. }
  6782. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6783. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6784. u32 tmp;
  6785. tmp = tr32(SERDES_RX_CTRL);
  6786. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6787. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6788. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6789. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6790. }
  6791. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6792. if (tp->link_config.phy_is_low_power) {
  6793. tp->link_config.phy_is_low_power = 0;
  6794. tp->link_config.speed = tp->link_config.orig_speed;
  6795. tp->link_config.duplex = tp->link_config.orig_duplex;
  6796. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6797. }
  6798. err = tg3_setup_phy(tp, 0);
  6799. if (err)
  6800. return err;
  6801. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6802. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)) {
  6803. u32 tmp;
  6804. /* Clear CRC stats. */
  6805. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6806. tg3_writephy(tp, MII_TG3_TEST1,
  6807. tmp | MII_TG3_TEST1_CRC_EN);
  6808. tg3_readphy(tp, 0x14, &tmp);
  6809. }
  6810. }
  6811. }
  6812. __tg3_set_rx_mode(tp->dev);
  6813. /* Initialize receive rules. */
  6814. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6815. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6816. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6817. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6818. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6819. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6820. limit = 8;
  6821. else
  6822. limit = 16;
  6823. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6824. limit -= 4;
  6825. switch (limit) {
  6826. case 16:
  6827. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6828. case 15:
  6829. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6830. case 14:
  6831. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6832. case 13:
  6833. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6834. case 12:
  6835. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6836. case 11:
  6837. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6838. case 10:
  6839. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6840. case 9:
  6841. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6842. case 8:
  6843. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6844. case 7:
  6845. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6846. case 6:
  6847. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6848. case 5:
  6849. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6850. case 4:
  6851. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6852. case 3:
  6853. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6854. case 2:
  6855. case 1:
  6856. default:
  6857. break;
  6858. }
  6859. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6860. /* Write our heartbeat update interval to APE. */
  6861. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6862. APE_HOST_HEARTBEAT_INT_DISABLE);
  6863. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6864. return 0;
  6865. }
  6866. /* Called at device open time to get the chip ready for
  6867. * packet processing. Invoked with tp->lock held.
  6868. */
  6869. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6870. {
  6871. tg3_switch_clocks(tp);
  6872. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6873. return tg3_reset_hw(tp, reset_phy);
  6874. }
  6875. #define TG3_STAT_ADD32(PSTAT, REG) \
  6876. do { u32 __val = tr32(REG); \
  6877. (PSTAT)->low += __val; \
  6878. if ((PSTAT)->low < __val) \
  6879. (PSTAT)->high += 1; \
  6880. } while (0)
  6881. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6882. {
  6883. struct tg3_hw_stats *sp = tp->hw_stats;
  6884. if (!netif_carrier_ok(tp->dev))
  6885. return;
  6886. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6887. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6888. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6889. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6890. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6891. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6892. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6893. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6894. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6895. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6896. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6897. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6898. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6899. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6900. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6901. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6902. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6903. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6904. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6905. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6906. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6907. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6908. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6909. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6910. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6911. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6912. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6913. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6914. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6915. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6916. }
  6917. static void tg3_timer(unsigned long __opaque)
  6918. {
  6919. struct tg3 *tp = (struct tg3 *) __opaque;
  6920. if (tp->irq_sync)
  6921. goto restart_timer;
  6922. spin_lock(&tp->lock);
  6923. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6924. /* All of this garbage is because when using non-tagged
  6925. * IRQ status the mailbox/status_block protocol the chip
  6926. * uses with the cpu is race prone.
  6927. */
  6928. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  6929. tw32(GRC_LOCAL_CTRL,
  6930. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6931. } else {
  6932. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6933. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  6934. }
  6935. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  6936. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  6937. spin_unlock(&tp->lock);
  6938. schedule_work(&tp->reset_task);
  6939. return;
  6940. }
  6941. }
  6942. /* This part only runs once per second. */
  6943. if (!--tp->timer_counter) {
  6944. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6945. tg3_periodic_fetch_stats(tp);
  6946. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  6947. u32 mac_stat;
  6948. int phy_event;
  6949. mac_stat = tr32(MAC_STATUS);
  6950. phy_event = 0;
  6951. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  6952. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  6953. phy_event = 1;
  6954. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  6955. phy_event = 1;
  6956. if (phy_event)
  6957. tg3_setup_phy(tp, 0);
  6958. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  6959. u32 mac_stat = tr32(MAC_STATUS);
  6960. int need_setup = 0;
  6961. if (netif_carrier_ok(tp->dev) &&
  6962. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  6963. need_setup = 1;
  6964. }
  6965. if (! netif_carrier_ok(tp->dev) &&
  6966. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  6967. MAC_STATUS_SIGNAL_DET))) {
  6968. need_setup = 1;
  6969. }
  6970. if (need_setup) {
  6971. if (!tp->serdes_counter) {
  6972. tw32_f(MAC_MODE,
  6973. (tp->mac_mode &
  6974. ~MAC_MODE_PORT_MODE_MASK));
  6975. udelay(40);
  6976. tw32_f(MAC_MODE, tp->mac_mode);
  6977. udelay(40);
  6978. }
  6979. tg3_setup_phy(tp, 0);
  6980. }
  6981. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  6982. tg3_serdes_parallel_detect(tp);
  6983. tp->timer_counter = tp->timer_multiplier;
  6984. }
  6985. /* Heartbeat is only sent once every 2 seconds.
  6986. *
  6987. * The heartbeat is to tell the ASF firmware that the host
  6988. * driver is still alive. In the event that the OS crashes,
  6989. * ASF needs to reset the hardware to free up the FIFO space
  6990. * that may be filled with rx packets destined for the host.
  6991. * If the FIFO is full, ASF will no longer function properly.
  6992. *
  6993. * Unintended resets have been reported on real time kernels
  6994. * where the timer doesn't run on time. Netpoll will also have
  6995. * same problem.
  6996. *
  6997. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  6998. * to check the ring condition when the heartbeat is expiring
  6999. * before doing the reset. This will prevent most unintended
  7000. * resets.
  7001. */
  7002. if (!--tp->asf_counter) {
  7003. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  7004. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  7005. tg3_wait_for_event_ack(tp);
  7006. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7007. FWCMD_NICDRV_ALIVE3);
  7008. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7009. /* 5 seconds timeout */
  7010. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  7011. tg3_generate_fw_event(tp);
  7012. }
  7013. tp->asf_counter = tp->asf_multiplier;
  7014. }
  7015. spin_unlock(&tp->lock);
  7016. restart_timer:
  7017. tp->timer.expires = jiffies + tp->timer_offset;
  7018. add_timer(&tp->timer);
  7019. }
  7020. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7021. {
  7022. irq_handler_t fn;
  7023. unsigned long flags;
  7024. char *name;
  7025. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7026. if (tp->irq_cnt == 1)
  7027. name = tp->dev->name;
  7028. else {
  7029. name = &tnapi->irq_lbl[0];
  7030. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7031. name[IFNAMSIZ-1] = 0;
  7032. }
  7033. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7034. fn = tg3_msi;
  7035. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  7036. fn = tg3_msi_1shot;
  7037. flags = IRQF_SAMPLE_RANDOM;
  7038. } else {
  7039. fn = tg3_interrupt;
  7040. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7041. fn = tg3_interrupt_tagged;
  7042. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  7043. }
  7044. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7045. }
  7046. static int tg3_test_interrupt(struct tg3 *tp)
  7047. {
  7048. struct tg3_napi *tnapi = &tp->napi[0];
  7049. struct net_device *dev = tp->dev;
  7050. int err, i, intr_ok = 0;
  7051. u32 val;
  7052. if (!netif_running(dev))
  7053. return -ENODEV;
  7054. tg3_disable_ints(tp);
  7055. free_irq(tnapi->irq_vec, tnapi);
  7056. /*
  7057. * Turn off MSI one shot mode. Otherwise this test has no
  7058. * observable way to know whether the interrupt was delivered.
  7059. */
  7060. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7061. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
  7062. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7063. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  7064. tw32(MSGINT_MODE, val);
  7065. }
  7066. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  7067. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  7068. if (err)
  7069. return err;
  7070. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  7071. tg3_enable_ints(tp);
  7072. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7073. tnapi->coal_now);
  7074. for (i = 0; i < 5; i++) {
  7075. u32 int_mbox, misc_host_ctrl;
  7076. int_mbox = tr32_mailbox(tnapi->int_mbox);
  7077. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  7078. if ((int_mbox != 0) ||
  7079. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  7080. intr_ok = 1;
  7081. break;
  7082. }
  7083. msleep(10);
  7084. }
  7085. tg3_disable_ints(tp);
  7086. free_irq(tnapi->irq_vec, tnapi);
  7087. err = tg3_request_irq(tp, 0);
  7088. if (err)
  7089. return err;
  7090. if (intr_ok) {
  7091. /* Reenable MSI one shot mode. */
  7092. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7093. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
  7094. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7095. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  7096. tw32(MSGINT_MODE, val);
  7097. }
  7098. return 0;
  7099. }
  7100. return -EIO;
  7101. }
  7102. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  7103. * successfully restored
  7104. */
  7105. static int tg3_test_msi(struct tg3 *tp)
  7106. {
  7107. int err;
  7108. u16 pci_cmd;
  7109. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  7110. return 0;
  7111. /* Turn off SERR reporting in case MSI terminates with Master
  7112. * Abort.
  7113. */
  7114. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7115. pci_write_config_word(tp->pdev, PCI_COMMAND,
  7116. pci_cmd & ~PCI_COMMAND_SERR);
  7117. err = tg3_test_interrupt(tp);
  7118. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7119. if (!err)
  7120. return 0;
  7121. /* other failures */
  7122. if (err != -EIO)
  7123. return err;
  7124. /* MSI test failed, go back to INTx mode */
  7125. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  7126. "switching to INTx mode. Please report this failure to "
  7127. "the PCI maintainer and include system chipset information.\n",
  7128. tp->dev->name);
  7129. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7130. pci_disable_msi(tp->pdev);
  7131. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7132. err = tg3_request_irq(tp, 0);
  7133. if (err)
  7134. return err;
  7135. /* Need to reset the chip because the MSI cycle may have terminated
  7136. * with Master Abort.
  7137. */
  7138. tg3_full_lock(tp, 1);
  7139. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7140. err = tg3_init_hw(tp, 1);
  7141. tg3_full_unlock(tp);
  7142. if (err)
  7143. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7144. return err;
  7145. }
  7146. static int tg3_request_firmware(struct tg3 *tp)
  7147. {
  7148. const __be32 *fw_data;
  7149. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  7150. printk(KERN_ERR "%s: Failed to load firmware \"%s\"\n",
  7151. tp->dev->name, tp->fw_needed);
  7152. return -ENOENT;
  7153. }
  7154. fw_data = (void *)tp->fw->data;
  7155. /* Firmware blob starts with version numbers, followed by
  7156. * start address and _full_ length including BSS sections
  7157. * (which must be longer than the actual data, of course
  7158. */
  7159. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  7160. if (tp->fw_len < (tp->fw->size - 12)) {
  7161. printk(KERN_ERR "%s: bogus length %d in \"%s\"\n",
  7162. tp->dev->name, tp->fw_len, tp->fw_needed);
  7163. release_firmware(tp->fw);
  7164. tp->fw = NULL;
  7165. return -EINVAL;
  7166. }
  7167. /* We no longer need firmware; we have it. */
  7168. tp->fw_needed = NULL;
  7169. return 0;
  7170. }
  7171. static bool tg3_enable_msix(struct tg3 *tp)
  7172. {
  7173. int i, rc, cpus = num_online_cpus();
  7174. struct msix_entry msix_ent[tp->irq_max];
  7175. if (cpus == 1)
  7176. /* Just fallback to the simpler MSI mode. */
  7177. return false;
  7178. /*
  7179. * We want as many rx rings enabled as there are cpus.
  7180. * The first MSIX vector only deals with link interrupts, etc,
  7181. * so we add one to the number of vectors we are requesting.
  7182. */
  7183. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  7184. for (i = 0; i < tp->irq_max; i++) {
  7185. msix_ent[i].entry = i;
  7186. msix_ent[i].vector = 0;
  7187. }
  7188. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  7189. if (rc != 0) {
  7190. if (rc < TG3_RSS_MIN_NUM_MSIX_VECS)
  7191. return false;
  7192. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  7193. return false;
  7194. printk(KERN_NOTICE
  7195. "%s: Requested %d MSI-X vectors, received %d\n",
  7196. tp->dev->name, tp->irq_cnt, rc);
  7197. tp->irq_cnt = rc;
  7198. }
  7199. tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
  7200. for (i = 0; i < tp->irq_max; i++)
  7201. tp->napi[i].irq_vec = msix_ent[i].vector;
  7202. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  7203. tp->tg3_flags3 |= TG3_FLG3_ENABLE_TSS;
  7204. tp->dev->real_num_tx_queues = tp->irq_cnt - 1;
  7205. } else
  7206. tp->dev->real_num_tx_queues = 1;
  7207. return true;
  7208. }
  7209. static void tg3_ints_init(struct tg3 *tp)
  7210. {
  7211. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
  7212. !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7213. /* All MSI supporting chips should support tagged
  7214. * status. Assert that this is the case.
  7215. */
  7216. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  7217. "Not using MSI.\n", tp->dev->name);
  7218. goto defcfg;
  7219. }
  7220. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
  7221. tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
  7222. else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
  7223. pci_enable_msi(tp->pdev) == 0)
  7224. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  7225. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7226. u32 msi_mode = tr32(MSGINT_MODE);
  7227. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7228. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  7229. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  7230. }
  7231. defcfg:
  7232. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  7233. tp->irq_cnt = 1;
  7234. tp->napi[0].irq_vec = tp->pdev->irq;
  7235. tp->dev->real_num_tx_queues = 1;
  7236. }
  7237. }
  7238. static void tg3_ints_fini(struct tg3 *tp)
  7239. {
  7240. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7241. pci_disable_msix(tp->pdev);
  7242. else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  7243. pci_disable_msi(tp->pdev);
  7244. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
  7245. tp->tg3_flags3 &= ~TG3_FLG3_ENABLE_RSS;
  7246. }
  7247. static int tg3_open(struct net_device *dev)
  7248. {
  7249. struct tg3 *tp = netdev_priv(dev);
  7250. int i, err;
  7251. if (tp->fw_needed) {
  7252. err = tg3_request_firmware(tp);
  7253. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7254. if (err)
  7255. return err;
  7256. } else if (err) {
  7257. printk(KERN_WARNING "%s: TSO capability disabled.\n",
  7258. tp->dev->name);
  7259. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  7260. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7261. printk(KERN_NOTICE "%s: TSO capability restored.\n",
  7262. tp->dev->name);
  7263. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  7264. }
  7265. }
  7266. netif_carrier_off(tp->dev);
  7267. err = tg3_set_power_state(tp, PCI_D0);
  7268. if (err)
  7269. return err;
  7270. tg3_full_lock(tp, 0);
  7271. tg3_disable_ints(tp);
  7272. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7273. tg3_full_unlock(tp);
  7274. /*
  7275. * Setup interrupts first so we know how
  7276. * many NAPI resources to allocate
  7277. */
  7278. tg3_ints_init(tp);
  7279. /* The placement of this call is tied
  7280. * to the setup and use of Host TX descriptors.
  7281. */
  7282. err = tg3_alloc_consistent(tp);
  7283. if (err)
  7284. goto err_out1;
  7285. tg3_napi_enable(tp);
  7286. for (i = 0; i < tp->irq_cnt; i++) {
  7287. struct tg3_napi *tnapi = &tp->napi[i];
  7288. err = tg3_request_irq(tp, i);
  7289. if (err) {
  7290. for (i--; i >= 0; i--)
  7291. free_irq(tnapi->irq_vec, tnapi);
  7292. break;
  7293. }
  7294. }
  7295. if (err)
  7296. goto err_out2;
  7297. tg3_full_lock(tp, 0);
  7298. err = tg3_init_hw(tp, 1);
  7299. if (err) {
  7300. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7301. tg3_free_rings(tp);
  7302. } else {
  7303. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7304. tp->timer_offset = HZ;
  7305. else
  7306. tp->timer_offset = HZ / 10;
  7307. BUG_ON(tp->timer_offset > HZ);
  7308. tp->timer_counter = tp->timer_multiplier =
  7309. (HZ / tp->timer_offset);
  7310. tp->asf_counter = tp->asf_multiplier =
  7311. ((HZ / tp->timer_offset) * 2);
  7312. init_timer(&tp->timer);
  7313. tp->timer.expires = jiffies + tp->timer_offset;
  7314. tp->timer.data = (unsigned long) tp;
  7315. tp->timer.function = tg3_timer;
  7316. }
  7317. tg3_full_unlock(tp);
  7318. if (err)
  7319. goto err_out3;
  7320. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7321. err = tg3_test_msi(tp);
  7322. if (err) {
  7323. tg3_full_lock(tp, 0);
  7324. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7325. tg3_free_rings(tp);
  7326. tg3_full_unlock(tp);
  7327. goto err_out2;
  7328. }
  7329. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7330. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
  7331. (tp->tg3_flags2 & TG3_FLG2_USING_MSI) &&
  7332. (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)) {
  7333. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7334. tw32(PCIE_TRANSACTION_CFG,
  7335. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7336. }
  7337. }
  7338. tg3_phy_start(tp);
  7339. tg3_full_lock(tp, 0);
  7340. add_timer(&tp->timer);
  7341. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7342. tg3_enable_ints(tp);
  7343. tg3_full_unlock(tp);
  7344. netif_tx_start_all_queues(dev);
  7345. return 0;
  7346. err_out3:
  7347. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7348. struct tg3_napi *tnapi = &tp->napi[i];
  7349. free_irq(tnapi->irq_vec, tnapi);
  7350. }
  7351. err_out2:
  7352. tg3_napi_disable(tp);
  7353. tg3_free_consistent(tp);
  7354. err_out1:
  7355. tg3_ints_fini(tp);
  7356. return err;
  7357. }
  7358. #if 0
  7359. /*static*/ void tg3_dump_state(struct tg3 *tp)
  7360. {
  7361. u32 val32, val32_2, val32_3, val32_4, val32_5;
  7362. u16 val16;
  7363. int i;
  7364. struct tg3_hw_status *sblk = tp->napi[0]->hw_status;
  7365. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  7366. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  7367. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  7368. val16, val32);
  7369. /* MAC block */
  7370. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  7371. tr32(MAC_MODE), tr32(MAC_STATUS));
  7372. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  7373. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  7374. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  7375. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  7376. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  7377. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  7378. /* Send data initiator control block */
  7379. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  7380. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  7381. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  7382. tr32(SNDDATAI_STATSCTRL));
  7383. /* Send data completion control block */
  7384. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  7385. /* Send BD ring selector block */
  7386. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  7387. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  7388. /* Send BD initiator control block */
  7389. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  7390. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  7391. /* Send BD completion control block */
  7392. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  7393. /* Receive list placement control block */
  7394. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  7395. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  7396. printk(" RCVLPC_STATSCTRL[%08x]\n",
  7397. tr32(RCVLPC_STATSCTRL));
  7398. /* Receive data and receive BD initiator control block */
  7399. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  7400. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  7401. /* Receive data completion control block */
  7402. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  7403. tr32(RCVDCC_MODE));
  7404. /* Receive BD initiator control block */
  7405. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  7406. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  7407. /* Receive BD completion control block */
  7408. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  7409. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  7410. /* Receive list selector control block */
  7411. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  7412. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  7413. /* Mbuf cluster free block */
  7414. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  7415. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  7416. /* Host coalescing control block */
  7417. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  7418. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  7419. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  7420. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7421. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  7422. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  7423. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7424. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  7425. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  7426. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  7427. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  7428. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  7429. /* Memory arbiter control block */
  7430. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  7431. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  7432. /* Buffer manager control block */
  7433. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  7434. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  7435. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  7436. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  7437. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  7438. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  7439. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  7440. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  7441. /* Read DMA control block */
  7442. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  7443. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  7444. /* Write DMA control block */
  7445. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  7446. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  7447. /* DMA completion block */
  7448. printk("DEBUG: DMAC_MODE[%08x]\n",
  7449. tr32(DMAC_MODE));
  7450. /* GRC block */
  7451. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  7452. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  7453. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  7454. tr32(GRC_LOCAL_CTRL));
  7455. /* TG3_BDINFOs */
  7456. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  7457. tr32(RCVDBDI_JUMBO_BD + 0x0),
  7458. tr32(RCVDBDI_JUMBO_BD + 0x4),
  7459. tr32(RCVDBDI_JUMBO_BD + 0x8),
  7460. tr32(RCVDBDI_JUMBO_BD + 0xc));
  7461. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  7462. tr32(RCVDBDI_STD_BD + 0x0),
  7463. tr32(RCVDBDI_STD_BD + 0x4),
  7464. tr32(RCVDBDI_STD_BD + 0x8),
  7465. tr32(RCVDBDI_STD_BD + 0xc));
  7466. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  7467. tr32(RCVDBDI_MINI_BD + 0x0),
  7468. tr32(RCVDBDI_MINI_BD + 0x4),
  7469. tr32(RCVDBDI_MINI_BD + 0x8),
  7470. tr32(RCVDBDI_MINI_BD + 0xc));
  7471. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  7472. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  7473. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  7474. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  7475. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  7476. val32, val32_2, val32_3, val32_4);
  7477. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  7478. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  7479. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  7480. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  7481. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  7482. val32, val32_2, val32_3, val32_4);
  7483. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  7484. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  7485. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  7486. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  7487. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  7488. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  7489. val32, val32_2, val32_3, val32_4, val32_5);
  7490. /* SW status block */
  7491. printk(KERN_DEBUG
  7492. "Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  7493. sblk->status,
  7494. sblk->status_tag,
  7495. sblk->rx_jumbo_consumer,
  7496. sblk->rx_consumer,
  7497. sblk->rx_mini_consumer,
  7498. sblk->idx[0].rx_producer,
  7499. sblk->idx[0].tx_consumer);
  7500. /* SW statistics block */
  7501. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  7502. ((u32 *)tp->hw_stats)[0],
  7503. ((u32 *)tp->hw_stats)[1],
  7504. ((u32 *)tp->hw_stats)[2],
  7505. ((u32 *)tp->hw_stats)[3]);
  7506. /* Mailboxes */
  7507. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  7508. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  7509. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  7510. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  7511. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  7512. /* NIC side send descriptors. */
  7513. for (i = 0; i < 6; i++) {
  7514. unsigned long txd;
  7515. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  7516. + (i * sizeof(struct tg3_tx_buffer_desc));
  7517. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  7518. i,
  7519. readl(txd + 0x0), readl(txd + 0x4),
  7520. readl(txd + 0x8), readl(txd + 0xc));
  7521. }
  7522. /* NIC side RX descriptors. */
  7523. for (i = 0; i < 6; i++) {
  7524. unsigned long rxd;
  7525. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  7526. + (i * sizeof(struct tg3_rx_buffer_desc));
  7527. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  7528. i,
  7529. readl(rxd + 0x0), readl(rxd + 0x4),
  7530. readl(rxd + 0x8), readl(rxd + 0xc));
  7531. rxd += (4 * sizeof(u32));
  7532. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  7533. i,
  7534. readl(rxd + 0x0), readl(rxd + 0x4),
  7535. readl(rxd + 0x8), readl(rxd + 0xc));
  7536. }
  7537. for (i = 0; i < 6; i++) {
  7538. unsigned long rxd;
  7539. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  7540. + (i * sizeof(struct tg3_rx_buffer_desc));
  7541. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  7542. i,
  7543. readl(rxd + 0x0), readl(rxd + 0x4),
  7544. readl(rxd + 0x8), readl(rxd + 0xc));
  7545. rxd += (4 * sizeof(u32));
  7546. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  7547. i,
  7548. readl(rxd + 0x0), readl(rxd + 0x4),
  7549. readl(rxd + 0x8), readl(rxd + 0xc));
  7550. }
  7551. }
  7552. #endif
  7553. static struct net_device_stats *tg3_get_stats(struct net_device *);
  7554. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7555. static int tg3_close(struct net_device *dev)
  7556. {
  7557. int i;
  7558. struct tg3 *tp = netdev_priv(dev);
  7559. tg3_napi_disable(tp);
  7560. cancel_work_sync(&tp->reset_task);
  7561. netif_tx_stop_all_queues(dev);
  7562. del_timer_sync(&tp->timer);
  7563. tg3_phy_stop(tp);
  7564. tg3_full_lock(tp, 1);
  7565. #if 0
  7566. tg3_dump_state(tp);
  7567. #endif
  7568. tg3_disable_ints(tp);
  7569. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7570. tg3_free_rings(tp);
  7571. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7572. tg3_full_unlock(tp);
  7573. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7574. struct tg3_napi *tnapi = &tp->napi[i];
  7575. free_irq(tnapi->irq_vec, tnapi);
  7576. }
  7577. tg3_ints_fini(tp);
  7578. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  7579. sizeof(tp->net_stats_prev));
  7580. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7581. sizeof(tp->estats_prev));
  7582. tg3_free_consistent(tp);
  7583. tg3_set_power_state(tp, PCI_D3hot);
  7584. netif_carrier_off(tp->dev);
  7585. return 0;
  7586. }
  7587. static inline unsigned long get_stat64(tg3_stat64_t *val)
  7588. {
  7589. unsigned long ret;
  7590. #if (BITS_PER_LONG == 32)
  7591. ret = val->low;
  7592. #else
  7593. ret = ((u64)val->high << 32) | ((u64)val->low);
  7594. #endif
  7595. return ret;
  7596. }
  7597. static inline u64 get_estat64(tg3_stat64_t *val)
  7598. {
  7599. return ((u64)val->high << 32) | ((u64)val->low);
  7600. }
  7601. static unsigned long calc_crc_errors(struct tg3 *tp)
  7602. {
  7603. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7604. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  7605. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7606. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7607. u32 val;
  7608. spin_lock_bh(&tp->lock);
  7609. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7610. tg3_writephy(tp, MII_TG3_TEST1,
  7611. val | MII_TG3_TEST1_CRC_EN);
  7612. tg3_readphy(tp, 0x14, &val);
  7613. } else
  7614. val = 0;
  7615. spin_unlock_bh(&tp->lock);
  7616. tp->phy_crc_errors += val;
  7617. return tp->phy_crc_errors;
  7618. }
  7619. return get_stat64(&hw_stats->rx_fcs_errors);
  7620. }
  7621. #define ESTAT_ADD(member) \
  7622. estats->member = old_estats->member + \
  7623. get_estat64(&hw_stats->member)
  7624. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7625. {
  7626. struct tg3_ethtool_stats *estats = &tp->estats;
  7627. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7628. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7629. if (!hw_stats)
  7630. return old_estats;
  7631. ESTAT_ADD(rx_octets);
  7632. ESTAT_ADD(rx_fragments);
  7633. ESTAT_ADD(rx_ucast_packets);
  7634. ESTAT_ADD(rx_mcast_packets);
  7635. ESTAT_ADD(rx_bcast_packets);
  7636. ESTAT_ADD(rx_fcs_errors);
  7637. ESTAT_ADD(rx_align_errors);
  7638. ESTAT_ADD(rx_xon_pause_rcvd);
  7639. ESTAT_ADD(rx_xoff_pause_rcvd);
  7640. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7641. ESTAT_ADD(rx_xoff_entered);
  7642. ESTAT_ADD(rx_frame_too_long_errors);
  7643. ESTAT_ADD(rx_jabbers);
  7644. ESTAT_ADD(rx_undersize_packets);
  7645. ESTAT_ADD(rx_in_length_errors);
  7646. ESTAT_ADD(rx_out_length_errors);
  7647. ESTAT_ADD(rx_64_or_less_octet_packets);
  7648. ESTAT_ADD(rx_65_to_127_octet_packets);
  7649. ESTAT_ADD(rx_128_to_255_octet_packets);
  7650. ESTAT_ADD(rx_256_to_511_octet_packets);
  7651. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7652. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7653. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7654. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7655. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7656. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7657. ESTAT_ADD(tx_octets);
  7658. ESTAT_ADD(tx_collisions);
  7659. ESTAT_ADD(tx_xon_sent);
  7660. ESTAT_ADD(tx_xoff_sent);
  7661. ESTAT_ADD(tx_flow_control);
  7662. ESTAT_ADD(tx_mac_errors);
  7663. ESTAT_ADD(tx_single_collisions);
  7664. ESTAT_ADD(tx_mult_collisions);
  7665. ESTAT_ADD(tx_deferred);
  7666. ESTAT_ADD(tx_excessive_collisions);
  7667. ESTAT_ADD(tx_late_collisions);
  7668. ESTAT_ADD(tx_collide_2times);
  7669. ESTAT_ADD(tx_collide_3times);
  7670. ESTAT_ADD(tx_collide_4times);
  7671. ESTAT_ADD(tx_collide_5times);
  7672. ESTAT_ADD(tx_collide_6times);
  7673. ESTAT_ADD(tx_collide_7times);
  7674. ESTAT_ADD(tx_collide_8times);
  7675. ESTAT_ADD(tx_collide_9times);
  7676. ESTAT_ADD(tx_collide_10times);
  7677. ESTAT_ADD(tx_collide_11times);
  7678. ESTAT_ADD(tx_collide_12times);
  7679. ESTAT_ADD(tx_collide_13times);
  7680. ESTAT_ADD(tx_collide_14times);
  7681. ESTAT_ADD(tx_collide_15times);
  7682. ESTAT_ADD(tx_ucast_packets);
  7683. ESTAT_ADD(tx_mcast_packets);
  7684. ESTAT_ADD(tx_bcast_packets);
  7685. ESTAT_ADD(tx_carrier_sense_errors);
  7686. ESTAT_ADD(tx_discards);
  7687. ESTAT_ADD(tx_errors);
  7688. ESTAT_ADD(dma_writeq_full);
  7689. ESTAT_ADD(dma_write_prioq_full);
  7690. ESTAT_ADD(rxbds_empty);
  7691. ESTAT_ADD(rx_discards);
  7692. ESTAT_ADD(rx_errors);
  7693. ESTAT_ADD(rx_threshold_hit);
  7694. ESTAT_ADD(dma_readq_full);
  7695. ESTAT_ADD(dma_read_prioq_full);
  7696. ESTAT_ADD(tx_comp_queue_full);
  7697. ESTAT_ADD(ring_set_send_prod_index);
  7698. ESTAT_ADD(ring_status_update);
  7699. ESTAT_ADD(nic_irqs);
  7700. ESTAT_ADD(nic_avoided_irqs);
  7701. ESTAT_ADD(nic_tx_threshold_hit);
  7702. return estats;
  7703. }
  7704. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  7705. {
  7706. struct tg3 *tp = netdev_priv(dev);
  7707. struct net_device_stats *stats = &tp->net_stats;
  7708. struct net_device_stats *old_stats = &tp->net_stats_prev;
  7709. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7710. if (!hw_stats)
  7711. return old_stats;
  7712. stats->rx_packets = old_stats->rx_packets +
  7713. get_stat64(&hw_stats->rx_ucast_packets) +
  7714. get_stat64(&hw_stats->rx_mcast_packets) +
  7715. get_stat64(&hw_stats->rx_bcast_packets);
  7716. stats->tx_packets = old_stats->tx_packets +
  7717. get_stat64(&hw_stats->tx_ucast_packets) +
  7718. get_stat64(&hw_stats->tx_mcast_packets) +
  7719. get_stat64(&hw_stats->tx_bcast_packets);
  7720. stats->rx_bytes = old_stats->rx_bytes +
  7721. get_stat64(&hw_stats->rx_octets);
  7722. stats->tx_bytes = old_stats->tx_bytes +
  7723. get_stat64(&hw_stats->tx_octets);
  7724. stats->rx_errors = old_stats->rx_errors +
  7725. get_stat64(&hw_stats->rx_errors);
  7726. stats->tx_errors = old_stats->tx_errors +
  7727. get_stat64(&hw_stats->tx_errors) +
  7728. get_stat64(&hw_stats->tx_mac_errors) +
  7729. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7730. get_stat64(&hw_stats->tx_discards);
  7731. stats->multicast = old_stats->multicast +
  7732. get_stat64(&hw_stats->rx_mcast_packets);
  7733. stats->collisions = old_stats->collisions +
  7734. get_stat64(&hw_stats->tx_collisions);
  7735. stats->rx_length_errors = old_stats->rx_length_errors +
  7736. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7737. get_stat64(&hw_stats->rx_undersize_packets);
  7738. stats->rx_over_errors = old_stats->rx_over_errors +
  7739. get_stat64(&hw_stats->rxbds_empty);
  7740. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7741. get_stat64(&hw_stats->rx_align_errors);
  7742. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7743. get_stat64(&hw_stats->tx_discards);
  7744. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7745. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7746. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7747. calc_crc_errors(tp);
  7748. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7749. get_stat64(&hw_stats->rx_discards);
  7750. return stats;
  7751. }
  7752. static inline u32 calc_crc(unsigned char *buf, int len)
  7753. {
  7754. u32 reg;
  7755. u32 tmp;
  7756. int j, k;
  7757. reg = 0xffffffff;
  7758. for (j = 0; j < len; j++) {
  7759. reg ^= buf[j];
  7760. for (k = 0; k < 8; k++) {
  7761. tmp = reg & 0x01;
  7762. reg >>= 1;
  7763. if (tmp) {
  7764. reg ^= 0xedb88320;
  7765. }
  7766. }
  7767. }
  7768. return ~reg;
  7769. }
  7770. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7771. {
  7772. /* accept or reject all multicast frames */
  7773. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7774. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7775. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7776. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7777. }
  7778. static void __tg3_set_rx_mode(struct net_device *dev)
  7779. {
  7780. struct tg3 *tp = netdev_priv(dev);
  7781. u32 rx_mode;
  7782. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7783. RX_MODE_KEEP_VLAN_TAG);
  7784. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7785. * flag clear.
  7786. */
  7787. #if TG3_VLAN_TAG_USED
  7788. if (!tp->vlgrp &&
  7789. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7790. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7791. #else
  7792. /* By definition, VLAN is disabled always in this
  7793. * case.
  7794. */
  7795. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7796. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7797. #endif
  7798. if (dev->flags & IFF_PROMISC) {
  7799. /* Promiscuous mode. */
  7800. rx_mode |= RX_MODE_PROMISC;
  7801. } else if (dev->flags & IFF_ALLMULTI) {
  7802. /* Accept all multicast. */
  7803. tg3_set_multi (tp, 1);
  7804. } else if (dev->mc_count < 1) {
  7805. /* Reject all multicast. */
  7806. tg3_set_multi (tp, 0);
  7807. } else {
  7808. /* Accept one or more multicast(s). */
  7809. struct dev_mc_list *mclist;
  7810. unsigned int i;
  7811. u32 mc_filter[4] = { 0, };
  7812. u32 regidx;
  7813. u32 bit;
  7814. u32 crc;
  7815. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  7816. i++, mclist = mclist->next) {
  7817. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  7818. bit = ~crc & 0x7f;
  7819. regidx = (bit & 0x60) >> 5;
  7820. bit &= 0x1f;
  7821. mc_filter[regidx] |= (1 << bit);
  7822. }
  7823. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7824. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7825. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7826. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7827. }
  7828. if (rx_mode != tp->rx_mode) {
  7829. tp->rx_mode = rx_mode;
  7830. tw32_f(MAC_RX_MODE, rx_mode);
  7831. udelay(10);
  7832. }
  7833. }
  7834. static void tg3_set_rx_mode(struct net_device *dev)
  7835. {
  7836. struct tg3 *tp = netdev_priv(dev);
  7837. if (!netif_running(dev))
  7838. return;
  7839. tg3_full_lock(tp, 0);
  7840. __tg3_set_rx_mode(dev);
  7841. tg3_full_unlock(tp);
  7842. }
  7843. #define TG3_REGDUMP_LEN (32 * 1024)
  7844. static int tg3_get_regs_len(struct net_device *dev)
  7845. {
  7846. return TG3_REGDUMP_LEN;
  7847. }
  7848. static void tg3_get_regs(struct net_device *dev,
  7849. struct ethtool_regs *regs, void *_p)
  7850. {
  7851. u32 *p = _p;
  7852. struct tg3 *tp = netdev_priv(dev);
  7853. u8 *orig_p = _p;
  7854. int i;
  7855. regs->version = 0;
  7856. memset(p, 0, TG3_REGDUMP_LEN);
  7857. if (tp->link_config.phy_is_low_power)
  7858. return;
  7859. tg3_full_lock(tp, 0);
  7860. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7861. #define GET_REG32_LOOP(base,len) \
  7862. do { p = (u32 *)(orig_p + (base)); \
  7863. for (i = 0; i < len; i += 4) \
  7864. __GET_REG32((base) + i); \
  7865. } while (0)
  7866. #define GET_REG32_1(reg) \
  7867. do { p = (u32 *)(orig_p + (reg)); \
  7868. __GET_REG32((reg)); \
  7869. } while (0)
  7870. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7871. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7872. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7873. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7874. GET_REG32_1(SNDDATAC_MODE);
  7875. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7876. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7877. GET_REG32_1(SNDBDC_MODE);
  7878. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7879. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7880. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7881. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7882. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7883. GET_REG32_1(RCVDCC_MODE);
  7884. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7885. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7886. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7887. GET_REG32_1(MBFREE_MODE);
  7888. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7889. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7890. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7891. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7892. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7893. GET_REG32_1(RX_CPU_MODE);
  7894. GET_REG32_1(RX_CPU_STATE);
  7895. GET_REG32_1(RX_CPU_PGMCTR);
  7896. GET_REG32_1(RX_CPU_HWBKPT);
  7897. GET_REG32_1(TX_CPU_MODE);
  7898. GET_REG32_1(TX_CPU_STATE);
  7899. GET_REG32_1(TX_CPU_PGMCTR);
  7900. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7901. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7902. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7903. GET_REG32_1(DMAC_MODE);
  7904. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7905. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7906. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7907. #undef __GET_REG32
  7908. #undef GET_REG32_LOOP
  7909. #undef GET_REG32_1
  7910. tg3_full_unlock(tp);
  7911. }
  7912. static int tg3_get_eeprom_len(struct net_device *dev)
  7913. {
  7914. struct tg3 *tp = netdev_priv(dev);
  7915. return tp->nvram_size;
  7916. }
  7917. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7918. {
  7919. struct tg3 *tp = netdev_priv(dev);
  7920. int ret;
  7921. u8 *pd;
  7922. u32 i, offset, len, b_offset, b_count;
  7923. __be32 val;
  7924. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  7925. return -EINVAL;
  7926. if (tp->link_config.phy_is_low_power)
  7927. return -EAGAIN;
  7928. offset = eeprom->offset;
  7929. len = eeprom->len;
  7930. eeprom->len = 0;
  7931. eeprom->magic = TG3_EEPROM_MAGIC;
  7932. if (offset & 3) {
  7933. /* adjustments to start on required 4 byte boundary */
  7934. b_offset = offset & 3;
  7935. b_count = 4 - b_offset;
  7936. if (b_count > len) {
  7937. /* i.e. offset=1 len=2 */
  7938. b_count = len;
  7939. }
  7940. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  7941. if (ret)
  7942. return ret;
  7943. memcpy(data, ((char*)&val) + b_offset, b_count);
  7944. len -= b_count;
  7945. offset += b_count;
  7946. eeprom->len += b_count;
  7947. }
  7948. /* read bytes upto the last 4 byte boundary */
  7949. pd = &data[eeprom->len];
  7950. for (i = 0; i < (len - (len & 3)); i += 4) {
  7951. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  7952. if (ret) {
  7953. eeprom->len += i;
  7954. return ret;
  7955. }
  7956. memcpy(pd + i, &val, 4);
  7957. }
  7958. eeprom->len += i;
  7959. if (len & 3) {
  7960. /* read last bytes not ending on 4 byte boundary */
  7961. pd = &data[eeprom->len];
  7962. b_count = len & 3;
  7963. b_offset = offset + len - b_count;
  7964. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  7965. if (ret)
  7966. return ret;
  7967. memcpy(pd, &val, b_count);
  7968. eeprom->len += b_count;
  7969. }
  7970. return 0;
  7971. }
  7972. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7973. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7974. {
  7975. struct tg3 *tp = netdev_priv(dev);
  7976. int ret;
  7977. u32 offset, len, b_offset, odd_len;
  7978. u8 *buf;
  7979. __be32 start, end;
  7980. if (tp->link_config.phy_is_low_power)
  7981. return -EAGAIN;
  7982. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  7983. eeprom->magic != TG3_EEPROM_MAGIC)
  7984. return -EINVAL;
  7985. offset = eeprom->offset;
  7986. len = eeprom->len;
  7987. if ((b_offset = (offset & 3))) {
  7988. /* adjustments to start on required 4 byte boundary */
  7989. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  7990. if (ret)
  7991. return ret;
  7992. len += b_offset;
  7993. offset &= ~3;
  7994. if (len < 4)
  7995. len = 4;
  7996. }
  7997. odd_len = 0;
  7998. if (len & 3) {
  7999. /* adjustments to end on required 4 byte boundary */
  8000. odd_len = 1;
  8001. len = (len + 3) & ~3;
  8002. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  8003. if (ret)
  8004. return ret;
  8005. }
  8006. buf = data;
  8007. if (b_offset || odd_len) {
  8008. buf = kmalloc(len, GFP_KERNEL);
  8009. if (!buf)
  8010. return -ENOMEM;
  8011. if (b_offset)
  8012. memcpy(buf, &start, 4);
  8013. if (odd_len)
  8014. memcpy(buf+len-4, &end, 4);
  8015. memcpy(buf + b_offset, data, eeprom->len);
  8016. }
  8017. ret = tg3_nvram_write_block(tp, offset, len, buf);
  8018. if (buf != data)
  8019. kfree(buf);
  8020. return ret;
  8021. }
  8022. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8023. {
  8024. struct tg3 *tp = netdev_priv(dev);
  8025. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8026. struct phy_device *phydev;
  8027. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8028. return -EAGAIN;
  8029. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8030. return phy_ethtool_gset(phydev, cmd);
  8031. }
  8032. cmd->supported = (SUPPORTED_Autoneg);
  8033. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  8034. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8035. SUPPORTED_1000baseT_Full);
  8036. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  8037. cmd->supported |= (SUPPORTED_100baseT_Half |
  8038. SUPPORTED_100baseT_Full |
  8039. SUPPORTED_10baseT_Half |
  8040. SUPPORTED_10baseT_Full |
  8041. SUPPORTED_TP);
  8042. cmd->port = PORT_TP;
  8043. } else {
  8044. cmd->supported |= SUPPORTED_FIBRE;
  8045. cmd->port = PORT_FIBRE;
  8046. }
  8047. cmd->advertising = tp->link_config.advertising;
  8048. if (netif_running(dev)) {
  8049. cmd->speed = tp->link_config.active_speed;
  8050. cmd->duplex = tp->link_config.active_duplex;
  8051. }
  8052. cmd->phy_address = tp->phy_addr;
  8053. cmd->transceiver = XCVR_INTERNAL;
  8054. cmd->autoneg = tp->link_config.autoneg;
  8055. cmd->maxtxpkt = 0;
  8056. cmd->maxrxpkt = 0;
  8057. return 0;
  8058. }
  8059. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8060. {
  8061. struct tg3 *tp = netdev_priv(dev);
  8062. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8063. struct phy_device *phydev;
  8064. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8065. return -EAGAIN;
  8066. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8067. return phy_ethtool_sset(phydev, cmd);
  8068. }
  8069. if (cmd->autoneg != AUTONEG_ENABLE &&
  8070. cmd->autoneg != AUTONEG_DISABLE)
  8071. return -EINVAL;
  8072. if (cmd->autoneg == AUTONEG_DISABLE &&
  8073. cmd->duplex != DUPLEX_FULL &&
  8074. cmd->duplex != DUPLEX_HALF)
  8075. return -EINVAL;
  8076. if (cmd->autoneg == AUTONEG_ENABLE) {
  8077. u32 mask = ADVERTISED_Autoneg |
  8078. ADVERTISED_Pause |
  8079. ADVERTISED_Asym_Pause;
  8080. if (!(tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
  8081. mask |= ADVERTISED_1000baseT_Half |
  8082. ADVERTISED_1000baseT_Full;
  8083. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  8084. mask |= ADVERTISED_100baseT_Half |
  8085. ADVERTISED_100baseT_Full |
  8086. ADVERTISED_10baseT_Half |
  8087. ADVERTISED_10baseT_Full |
  8088. ADVERTISED_TP;
  8089. else
  8090. mask |= ADVERTISED_FIBRE;
  8091. if (cmd->advertising & ~mask)
  8092. return -EINVAL;
  8093. mask &= (ADVERTISED_1000baseT_Half |
  8094. ADVERTISED_1000baseT_Full |
  8095. ADVERTISED_100baseT_Half |
  8096. ADVERTISED_100baseT_Full |
  8097. ADVERTISED_10baseT_Half |
  8098. ADVERTISED_10baseT_Full);
  8099. cmd->advertising &= mask;
  8100. } else {
  8101. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  8102. if (cmd->speed != SPEED_1000)
  8103. return -EINVAL;
  8104. if (cmd->duplex != DUPLEX_FULL)
  8105. return -EINVAL;
  8106. } else {
  8107. if (cmd->speed != SPEED_100 &&
  8108. cmd->speed != SPEED_10)
  8109. return -EINVAL;
  8110. }
  8111. }
  8112. tg3_full_lock(tp, 0);
  8113. tp->link_config.autoneg = cmd->autoneg;
  8114. if (cmd->autoneg == AUTONEG_ENABLE) {
  8115. tp->link_config.advertising = (cmd->advertising |
  8116. ADVERTISED_Autoneg);
  8117. tp->link_config.speed = SPEED_INVALID;
  8118. tp->link_config.duplex = DUPLEX_INVALID;
  8119. } else {
  8120. tp->link_config.advertising = 0;
  8121. tp->link_config.speed = cmd->speed;
  8122. tp->link_config.duplex = cmd->duplex;
  8123. }
  8124. tp->link_config.orig_speed = tp->link_config.speed;
  8125. tp->link_config.orig_duplex = tp->link_config.duplex;
  8126. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  8127. if (netif_running(dev))
  8128. tg3_setup_phy(tp, 1);
  8129. tg3_full_unlock(tp);
  8130. return 0;
  8131. }
  8132. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8133. {
  8134. struct tg3 *tp = netdev_priv(dev);
  8135. strcpy(info->driver, DRV_MODULE_NAME);
  8136. strcpy(info->version, DRV_MODULE_VERSION);
  8137. strcpy(info->fw_version, tp->fw_ver);
  8138. strcpy(info->bus_info, pci_name(tp->pdev));
  8139. }
  8140. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8141. {
  8142. struct tg3 *tp = netdev_priv(dev);
  8143. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  8144. device_can_wakeup(&tp->pdev->dev))
  8145. wol->supported = WAKE_MAGIC;
  8146. else
  8147. wol->supported = 0;
  8148. wol->wolopts = 0;
  8149. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  8150. device_can_wakeup(&tp->pdev->dev))
  8151. wol->wolopts = WAKE_MAGIC;
  8152. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8153. }
  8154. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8155. {
  8156. struct tg3 *tp = netdev_priv(dev);
  8157. struct device *dp = &tp->pdev->dev;
  8158. if (wol->wolopts & ~WAKE_MAGIC)
  8159. return -EINVAL;
  8160. if ((wol->wolopts & WAKE_MAGIC) &&
  8161. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  8162. return -EINVAL;
  8163. spin_lock_bh(&tp->lock);
  8164. if (wol->wolopts & WAKE_MAGIC) {
  8165. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  8166. device_set_wakeup_enable(dp, true);
  8167. } else {
  8168. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  8169. device_set_wakeup_enable(dp, false);
  8170. }
  8171. spin_unlock_bh(&tp->lock);
  8172. return 0;
  8173. }
  8174. static u32 tg3_get_msglevel(struct net_device *dev)
  8175. {
  8176. struct tg3 *tp = netdev_priv(dev);
  8177. return tp->msg_enable;
  8178. }
  8179. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8180. {
  8181. struct tg3 *tp = netdev_priv(dev);
  8182. tp->msg_enable = value;
  8183. }
  8184. static int tg3_set_tso(struct net_device *dev, u32 value)
  8185. {
  8186. struct tg3 *tp = netdev_priv(dev);
  8187. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  8188. if (value)
  8189. return -EINVAL;
  8190. return 0;
  8191. }
  8192. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  8193. ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  8194. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3))) {
  8195. if (value) {
  8196. dev->features |= NETIF_F_TSO6;
  8197. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  8198. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8199. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  8200. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  8201. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  8202. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  8203. dev->features |= NETIF_F_TSO_ECN;
  8204. } else
  8205. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  8206. }
  8207. return ethtool_op_set_tso(dev, value);
  8208. }
  8209. static int tg3_nway_reset(struct net_device *dev)
  8210. {
  8211. struct tg3 *tp = netdev_priv(dev);
  8212. int r;
  8213. if (!netif_running(dev))
  8214. return -EAGAIN;
  8215. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8216. return -EINVAL;
  8217. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8218. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8219. return -EAGAIN;
  8220. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8221. } else {
  8222. u32 bmcr;
  8223. spin_lock_bh(&tp->lock);
  8224. r = -EINVAL;
  8225. tg3_readphy(tp, MII_BMCR, &bmcr);
  8226. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8227. ((bmcr & BMCR_ANENABLE) ||
  8228. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  8229. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8230. BMCR_ANENABLE);
  8231. r = 0;
  8232. }
  8233. spin_unlock_bh(&tp->lock);
  8234. }
  8235. return r;
  8236. }
  8237. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8238. {
  8239. struct tg3 *tp = netdev_priv(dev);
  8240. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  8241. ering->rx_mini_max_pending = 0;
  8242. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8243. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  8244. else
  8245. ering->rx_jumbo_max_pending = 0;
  8246. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8247. ering->rx_pending = tp->rx_pending;
  8248. ering->rx_mini_pending = 0;
  8249. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8250. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8251. else
  8252. ering->rx_jumbo_pending = 0;
  8253. ering->tx_pending = tp->napi[0].tx_pending;
  8254. }
  8255. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8256. {
  8257. struct tg3 *tp = netdev_priv(dev);
  8258. int i, irq_sync = 0, err = 0;
  8259. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  8260. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  8261. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8262. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8263. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  8264. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8265. return -EINVAL;
  8266. if (netif_running(dev)) {
  8267. tg3_phy_stop(tp);
  8268. tg3_netif_stop(tp);
  8269. irq_sync = 1;
  8270. }
  8271. tg3_full_lock(tp, irq_sync);
  8272. tp->rx_pending = ering->rx_pending;
  8273. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  8274. tp->rx_pending > 63)
  8275. tp->rx_pending = 63;
  8276. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8277. for (i = 0; i < TG3_IRQ_MAX_VECS; i++)
  8278. tp->napi[i].tx_pending = ering->tx_pending;
  8279. if (netif_running(dev)) {
  8280. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8281. err = tg3_restart_hw(tp, 1);
  8282. if (!err)
  8283. tg3_netif_start(tp);
  8284. }
  8285. tg3_full_unlock(tp);
  8286. if (irq_sync && !err)
  8287. tg3_phy_start(tp);
  8288. return err;
  8289. }
  8290. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8291. {
  8292. struct tg3 *tp = netdev_priv(dev);
  8293. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  8294. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8295. epause->rx_pause = 1;
  8296. else
  8297. epause->rx_pause = 0;
  8298. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8299. epause->tx_pause = 1;
  8300. else
  8301. epause->tx_pause = 0;
  8302. }
  8303. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8304. {
  8305. struct tg3 *tp = netdev_priv(dev);
  8306. int err = 0;
  8307. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8308. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8309. return -EAGAIN;
  8310. if (epause->autoneg) {
  8311. u32 newadv;
  8312. struct phy_device *phydev;
  8313. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8314. if (epause->rx_pause) {
  8315. if (epause->tx_pause)
  8316. newadv = ADVERTISED_Pause;
  8317. else
  8318. newadv = ADVERTISED_Pause |
  8319. ADVERTISED_Asym_Pause;
  8320. } else if (epause->tx_pause) {
  8321. newadv = ADVERTISED_Asym_Pause;
  8322. } else
  8323. newadv = 0;
  8324. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  8325. u32 oldadv = phydev->advertising &
  8326. (ADVERTISED_Pause |
  8327. ADVERTISED_Asym_Pause);
  8328. if (oldadv != newadv) {
  8329. phydev->advertising &=
  8330. ~(ADVERTISED_Pause |
  8331. ADVERTISED_Asym_Pause);
  8332. phydev->advertising |= newadv;
  8333. err = phy_start_aneg(phydev);
  8334. }
  8335. } else {
  8336. tp->link_config.advertising &=
  8337. ~(ADVERTISED_Pause |
  8338. ADVERTISED_Asym_Pause);
  8339. tp->link_config.advertising |= newadv;
  8340. }
  8341. } else {
  8342. if (epause->rx_pause)
  8343. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8344. else
  8345. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8346. if (epause->tx_pause)
  8347. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8348. else
  8349. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8350. if (netif_running(dev))
  8351. tg3_setup_flow_control(tp, 0, 0);
  8352. }
  8353. } else {
  8354. int irq_sync = 0;
  8355. if (netif_running(dev)) {
  8356. tg3_netif_stop(tp);
  8357. irq_sync = 1;
  8358. }
  8359. tg3_full_lock(tp, irq_sync);
  8360. if (epause->autoneg)
  8361. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8362. else
  8363. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8364. if (epause->rx_pause)
  8365. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8366. else
  8367. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8368. if (epause->tx_pause)
  8369. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8370. else
  8371. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8372. if (netif_running(dev)) {
  8373. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8374. err = tg3_restart_hw(tp, 1);
  8375. if (!err)
  8376. tg3_netif_start(tp);
  8377. }
  8378. tg3_full_unlock(tp);
  8379. }
  8380. return err;
  8381. }
  8382. static u32 tg3_get_rx_csum(struct net_device *dev)
  8383. {
  8384. struct tg3 *tp = netdev_priv(dev);
  8385. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  8386. }
  8387. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  8388. {
  8389. struct tg3 *tp = netdev_priv(dev);
  8390. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8391. if (data != 0)
  8392. return -EINVAL;
  8393. return 0;
  8394. }
  8395. spin_lock_bh(&tp->lock);
  8396. if (data)
  8397. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  8398. else
  8399. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  8400. spin_unlock_bh(&tp->lock);
  8401. return 0;
  8402. }
  8403. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  8404. {
  8405. struct tg3 *tp = netdev_priv(dev);
  8406. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8407. if (data != 0)
  8408. return -EINVAL;
  8409. return 0;
  8410. }
  8411. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8412. ethtool_op_set_tx_ipv6_csum(dev, data);
  8413. else
  8414. ethtool_op_set_tx_csum(dev, data);
  8415. return 0;
  8416. }
  8417. static int tg3_get_sset_count (struct net_device *dev, int sset)
  8418. {
  8419. switch (sset) {
  8420. case ETH_SS_TEST:
  8421. return TG3_NUM_TEST;
  8422. case ETH_SS_STATS:
  8423. return TG3_NUM_STATS;
  8424. default:
  8425. return -EOPNOTSUPP;
  8426. }
  8427. }
  8428. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  8429. {
  8430. switch (stringset) {
  8431. case ETH_SS_STATS:
  8432. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8433. break;
  8434. case ETH_SS_TEST:
  8435. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8436. break;
  8437. default:
  8438. WARN_ON(1); /* we need a WARN() */
  8439. break;
  8440. }
  8441. }
  8442. static int tg3_phys_id(struct net_device *dev, u32 data)
  8443. {
  8444. struct tg3 *tp = netdev_priv(dev);
  8445. int i;
  8446. if (!netif_running(tp->dev))
  8447. return -EAGAIN;
  8448. if (data == 0)
  8449. data = UINT_MAX / 2;
  8450. for (i = 0; i < (data * 2); i++) {
  8451. if ((i % 2) == 0)
  8452. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8453. LED_CTRL_1000MBPS_ON |
  8454. LED_CTRL_100MBPS_ON |
  8455. LED_CTRL_10MBPS_ON |
  8456. LED_CTRL_TRAFFIC_OVERRIDE |
  8457. LED_CTRL_TRAFFIC_BLINK |
  8458. LED_CTRL_TRAFFIC_LED);
  8459. else
  8460. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8461. LED_CTRL_TRAFFIC_OVERRIDE);
  8462. if (msleep_interruptible(500))
  8463. break;
  8464. }
  8465. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8466. return 0;
  8467. }
  8468. static void tg3_get_ethtool_stats (struct net_device *dev,
  8469. struct ethtool_stats *estats, u64 *tmp_stats)
  8470. {
  8471. struct tg3 *tp = netdev_priv(dev);
  8472. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8473. }
  8474. #define NVRAM_TEST_SIZE 0x100
  8475. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8476. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8477. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8478. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8479. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8480. static int tg3_test_nvram(struct tg3 *tp)
  8481. {
  8482. u32 csum, magic;
  8483. __be32 *buf;
  8484. int i, j, k, err = 0, size;
  8485. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8486. return 0;
  8487. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8488. return -EIO;
  8489. if (magic == TG3_EEPROM_MAGIC)
  8490. size = NVRAM_TEST_SIZE;
  8491. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8492. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8493. TG3_EEPROM_SB_FORMAT_1) {
  8494. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8495. case TG3_EEPROM_SB_REVISION_0:
  8496. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8497. break;
  8498. case TG3_EEPROM_SB_REVISION_2:
  8499. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8500. break;
  8501. case TG3_EEPROM_SB_REVISION_3:
  8502. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8503. break;
  8504. default:
  8505. return 0;
  8506. }
  8507. } else
  8508. return 0;
  8509. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8510. size = NVRAM_SELFBOOT_HW_SIZE;
  8511. else
  8512. return -EIO;
  8513. buf = kmalloc(size, GFP_KERNEL);
  8514. if (buf == NULL)
  8515. return -ENOMEM;
  8516. err = -EIO;
  8517. for (i = 0, j = 0; i < size; i += 4, j++) {
  8518. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8519. if (err)
  8520. break;
  8521. }
  8522. if (i < size)
  8523. goto out;
  8524. /* Selfboot format */
  8525. magic = be32_to_cpu(buf[0]);
  8526. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8527. TG3_EEPROM_MAGIC_FW) {
  8528. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8529. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8530. TG3_EEPROM_SB_REVISION_2) {
  8531. /* For rev 2, the csum doesn't include the MBA. */
  8532. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8533. csum8 += buf8[i];
  8534. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8535. csum8 += buf8[i];
  8536. } else {
  8537. for (i = 0; i < size; i++)
  8538. csum8 += buf8[i];
  8539. }
  8540. if (csum8 == 0) {
  8541. err = 0;
  8542. goto out;
  8543. }
  8544. err = -EIO;
  8545. goto out;
  8546. }
  8547. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8548. TG3_EEPROM_MAGIC_HW) {
  8549. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8550. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8551. u8 *buf8 = (u8 *) buf;
  8552. /* Separate the parity bits and the data bytes. */
  8553. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8554. if ((i == 0) || (i == 8)) {
  8555. int l;
  8556. u8 msk;
  8557. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8558. parity[k++] = buf8[i] & msk;
  8559. i++;
  8560. }
  8561. else if (i == 16) {
  8562. int l;
  8563. u8 msk;
  8564. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8565. parity[k++] = buf8[i] & msk;
  8566. i++;
  8567. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8568. parity[k++] = buf8[i] & msk;
  8569. i++;
  8570. }
  8571. data[j++] = buf8[i];
  8572. }
  8573. err = -EIO;
  8574. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8575. u8 hw8 = hweight8(data[i]);
  8576. if ((hw8 & 0x1) && parity[i])
  8577. goto out;
  8578. else if (!(hw8 & 0x1) && !parity[i])
  8579. goto out;
  8580. }
  8581. err = 0;
  8582. goto out;
  8583. }
  8584. /* Bootstrap checksum at offset 0x10 */
  8585. csum = calc_crc((unsigned char *) buf, 0x10);
  8586. if (csum != be32_to_cpu(buf[0x10/4]))
  8587. goto out;
  8588. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8589. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8590. if (csum != be32_to_cpu(buf[0xfc/4]))
  8591. goto out;
  8592. err = 0;
  8593. out:
  8594. kfree(buf);
  8595. return err;
  8596. }
  8597. #define TG3_SERDES_TIMEOUT_SEC 2
  8598. #define TG3_COPPER_TIMEOUT_SEC 6
  8599. static int tg3_test_link(struct tg3 *tp)
  8600. {
  8601. int i, max;
  8602. if (!netif_running(tp->dev))
  8603. return -ENODEV;
  8604. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  8605. max = TG3_SERDES_TIMEOUT_SEC;
  8606. else
  8607. max = TG3_COPPER_TIMEOUT_SEC;
  8608. for (i = 0; i < max; i++) {
  8609. if (netif_carrier_ok(tp->dev))
  8610. return 0;
  8611. if (msleep_interruptible(1000))
  8612. break;
  8613. }
  8614. return -EIO;
  8615. }
  8616. /* Only test the commonly used registers */
  8617. static int tg3_test_registers(struct tg3 *tp)
  8618. {
  8619. int i, is_5705, is_5750;
  8620. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8621. static struct {
  8622. u16 offset;
  8623. u16 flags;
  8624. #define TG3_FL_5705 0x1
  8625. #define TG3_FL_NOT_5705 0x2
  8626. #define TG3_FL_NOT_5788 0x4
  8627. #define TG3_FL_NOT_5750 0x8
  8628. u32 read_mask;
  8629. u32 write_mask;
  8630. } reg_tbl[] = {
  8631. /* MAC Control Registers */
  8632. { MAC_MODE, TG3_FL_NOT_5705,
  8633. 0x00000000, 0x00ef6f8c },
  8634. { MAC_MODE, TG3_FL_5705,
  8635. 0x00000000, 0x01ef6b8c },
  8636. { MAC_STATUS, TG3_FL_NOT_5705,
  8637. 0x03800107, 0x00000000 },
  8638. { MAC_STATUS, TG3_FL_5705,
  8639. 0x03800100, 0x00000000 },
  8640. { MAC_ADDR_0_HIGH, 0x0000,
  8641. 0x00000000, 0x0000ffff },
  8642. { MAC_ADDR_0_LOW, 0x0000,
  8643. 0x00000000, 0xffffffff },
  8644. { MAC_RX_MTU_SIZE, 0x0000,
  8645. 0x00000000, 0x0000ffff },
  8646. { MAC_TX_MODE, 0x0000,
  8647. 0x00000000, 0x00000070 },
  8648. { MAC_TX_LENGTHS, 0x0000,
  8649. 0x00000000, 0x00003fff },
  8650. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8651. 0x00000000, 0x000007fc },
  8652. { MAC_RX_MODE, TG3_FL_5705,
  8653. 0x00000000, 0x000007dc },
  8654. { MAC_HASH_REG_0, 0x0000,
  8655. 0x00000000, 0xffffffff },
  8656. { MAC_HASH_REG_1, 0x0000,
  8657. 0x00000000, 0xffffffff },
  8658. { MAC_HASH_REG_2, 0x0000,
  8659. 0x00000000, 0xffffffff },
  8660. { MAC_HASH_REG_3, 0x0000,
  8661. 0x00000000, 0xffffffff },
  8662. /* Receive Data and Receive BD Initiator Control Registers. */
  8663. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8664. 0x00000000, 0xffffffff },
  8665. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8666. 0x00000000, 0xffffffff },
  8667. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8668. 0x00000000, 0x00000003 },
  8669. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8670. 0x00000000, 0xffffffff },
  8671. { RCVDBDI_STD_BD+0, 0x0000,
  8672. 0x00000000, 0xffffffff },
  8673. { RCVDBDI_STD_BD+4, 0x0000,
  8674. 0x00000000, 0xffffffff },
  8675. { RCVDBDI_STD_BD+8, 0x0000,
  8676. 0x00000000, 0xffff0002 },
  8677. { RCVDBDI_STD_BD+0xc, 0x0000,
  8678. 0x00000000, 0xffffffff },
  8679. /* Receive BD Initiator Control Registers. */
  8680. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8681. 0x00000000, 0xffffffff },
  8682. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8683. 0x00000000, 0x000003ff },
  8684. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8685. 0x00000000, 0xffffffff },
  8686. /* Host Coalescing Control Registers. */
  8687. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8688. 0x00000000, 0x00000004 },
  8689. { HOSTCC_MODE, TG3_FL_5705,
  8690. 0x00000000, 0x000000f6 },
  8691. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8692. 0x00000000, 0xffffffff },
  8693. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8694. 0x00000000, 0x000003ff },
  8695. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8696. 0x00000000, 0xffffffff },
  8697. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8698. 0x00000000, 0x000003ff },
  8699. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8700. 0x00000000, 0xffffffff },
  8701. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8702. 0x00000000, 0x000000ff },
  8703. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8704. 0x00000000, 0xffffffff },
  8705. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8706. 0x00000000, 0x000000ff },
  8707. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8708. 0x00000000, 0xffffffff },
  8709. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8710. 0x00000000, 0xffffffff },
  8711. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8712. 0x00000000, 0xffffffff },
  8713. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8714. 0x00000000, 0x000000ff },
  8715. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8716. 0x00000000, 0xffffffff },
  8717. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8718. 0x00000000, 0x000000ff },
  8719. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8720. 0x00000000, 0xffffffff },
  8721. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8722. 0x00000000, 0xffffffff },
  8723. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8724. 0x00000000, 0xffffffff },
  8725. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8726. 0x00000000, 0xffffffff },
  8727. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8728. 0x00000000, 0xffffffff },
  8729. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8730. 0xffffffff, 0x00000000 },
  8731. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8732. 0xffffffff, 0x00000000 },
  8733. /* Buffer Manager Control Registers. */
  8734. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8735. 0x00000000, 0x007fff80 },
  8736. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8737. 0x00000000, 0x007fffff },
  8738. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8739. 0x00000000, 0x0000003f },
  8740. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8741. 0x00000000, 0x000001ff },
  8742. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8743. 0x00000000, 0x000001ff },
  8744. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8745. 0xffffffff, 0x00000000 },
  8746. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8747. 0xffffffff, 0x00000000 },
  8748. /* Mailbox Registers */
  8749. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8750. 0x00000000, 0x000001ff },
  8751. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8752. 0x00000000, 0x000001ff },
  8753. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8754. 0x00000000, 0x000007ff },
  8755. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8756. 0x00000000, 0x000001ff },
  8757. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8758. };
  8759. is_5705 = is_5750 = 0;
  8760. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8761. is_5705 = 1;
  8762. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8763. is_5750 = 1;
  8764. }
  8765. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8766. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8767. continue;
  8768. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8769. continue;
  8770. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8771. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8772. continue;
  8773. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8774. continue;
  8775. offset = (u32) reg_tbl[i].offset;
  8776. read_mask = reg_tbl[i].read_mask;
  8777. write_mask = reg_tbl[i].write_mask;
  8778. /* Save the original register content */
  8779. save_val = tr32(offset);
  8780. /* Determine the read-only value. */
  8781. read_val = save_val & read_mask;
  8782. /* Write zero to the register, then make sure the read-only bits
  8783. * are not changed and the read/write bits are all zeros.
  8784. */
  8785. tw32(offset, 0);
  8786. val = tr32(offset);
  8787. /* Test the read-only and read/write bits. */
  8788. if (((val & read_mask) != read_val) || (val & write_mask))
  8789. goto out;
  8790. /* Write ones to all the bits defined by RdMask and WrMask, then
  8791. * make sure the read-only bits are not changed and the
  8792. * read/write bits are all ones.
  8793. */
  8794. tw32(offset, read_mask | write_mask);
  8795. val = tr32(offset);
  8796. /* Test the read-only bits. */
  8797. if ((val & read_mask) != read_val)
  8798. goto out;
  8799. /* Test the read/write bits. */
  8800. if ((val & write_mask) != write_mask)
  8801. goto out;
  8802. tw32(offset, save_val);
  8803. }
  8804. return 0;
  8805. out:
  8806. if (netif_msg_hw(tp))
  8807. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  8808. offset);
  8809. tw32(offset, save_val);
  8810. return -EIO;
  8811. }
  8812. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8813. {
  8814. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8815. int i;
  8816. u32 j;
  8817. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8818. for (j = 0; j < len; j += 4) {
  8819. u32 val;
  8820. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8821. tg3_read_mem(tp, offset + j, &val);
  8822. if (val != test_pattern[i])
  8823. return -EIO;
  8824. }
  8825. }
  8826. return 0;
  8827. }
  8828. static int tg3_test_memory(struct tg3 *tp)
  8829. {
  8830. static struct mem_entry {
  8831. u32 offset;
  8832. u32 len;
  8833. } mem_tbl_570x[] = {
  8834. { 0x00000000, 0x00b50},
  8835. { 0x00002000, 0x1c000},
  8836. { 0xffffffff, 0x00000}
  8837. }, mem_tbl_5705[] = {
  8838. { 0x00000100, 0x0000c},
  8839. { 0x00000200, 0x00008},
  8840. { 0x00004000, 0x00800},
  8841. { 0x00006000, 0x01000},
  8842. { 0x00008000, 0x02000},
  8843. { 0x00010000, 0x0e000},
  8844. { 0xffffffff, 0x00000}
  8845. }, mem_tbl_5755[] = {
  8846. { 0x00000200, 0x00008},
  8847. { 0x00004000, 0x00800},
  8848. { 0x00006000, 0x00800},
  8849. { 0x00008000, 0x02000},
  8850. { 0x00010000, 0x0c000},
  8851. { 0xffffffff, 0x00000}
  8852. }, mem_tbl_5906[] = {
  8853. { 0x00000200, 0x00008},
  8854. { 0x00004000, 0x00400},
  8855. { 0x00006000, 0x00400},
  8856. { 0x00008000, 0x01000},
  8857. { 0x00010000, 0x01000},
  8858. { 0xffffffff, 0x00000}
  8859. };
  8860. struct mem_entry *mem_tbl;
  8861. int err = 0;
  8862. int i;
  8863. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8864. mem_tbl = mem_tbl_5755;
  8865. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8866. mem_tbl = mem_tbl_5906;
  8867. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8868. mem_tbl = mem_tbl_5705;
  8869. else
  8870. mem_tbl = mem_tbl_570x;
  8871. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8872. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  8873. mem_tbl[i].len)) != 0)
  8874. break;
  8875. }
  8876. return err;
  8877. }
  8878. #define TG3_MAC_LOOPBACK 0
  8879. #define TG3_PHY_LOOPBACK 1
  8880. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8881. {
  8882. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8883. u32 desc_idx, coal_now;
  8884. struct sk_buff *skb, *rx_skb;
  8885. u8 *tx_data;
  8886. dma_addr_t map;
  8887. int num_pkts, tx_len, rx_len, i, err;
  8888. struct tg3_rx_buffer_desc *desc;
  8889. struct tg3_napi *tnapi, *rnapi;
  8890. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  8891. if (tp->irq_cnt > 1) {
  8892. tnapi = &tp->napi[1];
  8893. rnapi = &tp->napi[1];
  8894. } else {
  8895. tnapi = &tp->napi[0];
  8896. rnapi = &tp->napi[0];
  8897. }
  8898. coal_now = tnapi->coal_now | rnapi->coal_now;
  8899. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8900. /* HW errata - mac loopback fails in some cases on 5780.
  8901. * Normal traffic and PHY loopback are not affected by
  8902. * errata.
  8903. */
  8904. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8905. return 0;
  8906. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8907. MAC_MODE_PORT_INT_LPBACK;
  8908. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8909. mac_mode |= MAC_MODE_LINK_POLARITY;
  8910. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8911. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8912. else
  8913. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8914. tw32(MAC_MODE, mac_mode);
  8915. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8916. u32 val;
  8917. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8918. tg3_phy_fet_toggle_apd(tp, false);
  8919. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8920. } else
  8921. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8922. tg3_phy_toggle_automdix(tp, 0);
  8923. tg3_writephy(tp, MII_BMCR, val);
  8924. udelay(40);
  8925. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8926. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8927. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8928. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x1800);
  8929. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8930. } else
  8931. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8932. /* reset to prevent losing 1st rx packet intermittently */
  8933. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  8934. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8935. udelay(10);
  8936. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8937. }
  8938. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  8939. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  8940. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  8941. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411)
  8942. mac_mode |= MAC_MODE_LINK_POLARITY;
  8943. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  8944. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  8945. }
  8946. tw32(MAC_MODE, mac_mode);
  8947. }
  8948. else
  8949. return -EINVAL;
  8950. err = -EIO;
  8951. tx_len = 1514;
  8952. skb = netdev_alloc_skb(tp->dev, tx_len);
  8953. if (!skb)
  8954. return -ENOMEM;
  8955. tx_data = skb_put(skb, tx_len);
  8956. memcpy(tx_data, tp->dev->dev_addr, 6);
  8957. memset(tx_data + 6, 0x0, 8);
  8958. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  8959. for (i = 14; i < tx_len; i++)
  8960. tx_data[i] = (u8) (i & 0xff);
  8961. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  8962. if (pci_dma_mapping_error(tp->pdev, map)) {
  8963. dev_kfree_skb(skb);
  8964. return -EIO;
  8965. }
  8966. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8967. rnapi->coal_now);
  8968. udelay(10);
  8969. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  8970. num_pkts = 0;
  8971. tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
  8972. tnapi->tx_prod++;
  8973. num_pkts++;
  8974. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  8975. tr32_mailbox(tnapi->prodmbox);
  8976. udelay(10);
  8977. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  8978. for (i = 0; i < 35; i++) {
  8979. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8980. coal_now);
  8981. udelay(10);
  8982. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  8983. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  8984. if ((tx_idx == tnapi->tx_prod) &&
  8985. (rx_idx == (rx_start_idx + num_pkts)))
  8986. break;
  8987. }
  8988. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  8989. dev_kfree_skb(skb);
  8990. if (tx_idx != tnapi->tx_prod)
  8991. goto out;
  8992. if (rx_idx != rx_start_idx + num_pkts)
  8993. goto out;
  8994. desc = &rnapi->rx_rcb[rx_start_idx];
  8995. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  8996. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  8997. if (opaque_key != RXD_OPAQUE_RING_STD)
  8998. goto out;
  8999. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  9000. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  9001. goto out;
  9002. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  9003. if (rx_len != tx_len)
  9004. goto out;
  9005. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  9006. map = pci_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
  9007. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  9008. for (i = 14; i < tx_len; i++) {
  9009. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  9010. goto out;
  9011. }
  9012. err = 0;
  9013. /* tg3_free_rings will unmap and free the rx_skb */
  9014. out:
  9015. return err;
  9016. }
  9017. #define TG3_MAC_LOOPBACK_FAILED 1
  9018. #define TG3_PHY_LOOPBACK_FAILED 2
  9019. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  9020. TG3_PHY_LOOPBACK_FAILED)
  9021. static int tg3_test_loopback(struct tg3 *tp)
  9022. {
  9023. int err = 0;
  9024. u32 cpmuctrl = 0;
  9025. if (!netif_running(tp->dev))
  9026. return TG3_LOOPBACK_FAILED;
  9027. err = tg3_reset_hw(tp, 1);
  9028. if (err)
  9029. return TG3_LOOPBACK_FAILED;
  9030. /* Turn off gphy autopowerdown. */
  9031. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  9032. tg3_phy_toggle_apd(tp, false);
  9033. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9034. int i;
  9035. u32 status;
  9036. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  9037. /* Wait for up to 40 microseconds to acquire lock. */
  9038. for (i = 0; i < 4; i++) {
  9039. status = tr32(TG3_CPMU_MUTEX_GNT);
  9040. if (status == CPMU_MUTEX_GNT_DRIVER)
  9041. break;
  9042. udelay(10);
  9043. }
  9044. if (status != CPMU_MUTEX_GNT_DRIVER)
  9045. return TG3_LOOPBACK_FAILED;
  9046. /* Turn off link-based power management. */
  9047. cpmuctrl = tr32(TG3_CPMU_CTRL);
  9048. tw32(TG3_CPMU_CTRL,
  9049. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  9050. CPMU_CTRL_LINK_AWARE_MODE));
  9051. }
  9052. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  9053. err |= TG3_MAC_LOOPBACK_FAILED;
  9054. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9055. tw32(TG3_CPMU_CTRL, cpmuctrl);
  9056. /* Release the mutex */
  9057. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  9058. }
  9059. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  9060. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  9061. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  9062. err |= TG3_PHY_LOOPBACK_FAILED;
  9063. }
  9064. /* Re-enable gphy autopowerdown. */
  9065. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  9066. tg3_phy_toggle_apd(tp, true);
  9067. return err;
  9068. }
  9069. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9070. u64 *data)
  9071. {
  9072. struct tg3 *tp = netdev_priv(dev);
  9073. if (tp->link_config.phy_is_low_power)
  9074. tg3_set_power_state(tp, PCI_D0);
  9075. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9076. if (tg3_test_nvram(tp) != 0) {
  9077. etest->flags |= ETH_TEST_FL_FAILED;
  9078. data[0] = 1;
  9079. }
  9080. if (tg3_test_link(tp) != 0) {
  9081. etest->flags |= ETH_TEST_FL_FAILED;
  9082. data[1] = 1;
  9083. }
  9084. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9085. int err, err2 = 0, irq_sync = 0;
  9086. if (netif_running(dev)) {
  9087. tg3_phy_stop(tp);
  9088. tg3_netif_stop(tp);
  9089. irq_sync = 1;
  9090. }
  9091. tg3_full_lock(tp, irq_sync);
  9092. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9093. err = tg3_nvram_lock(tp);
  9094. tg3_halt_cpu(tp, RX_CPU_BASE);
  9095. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9096. tg3_halt_cpu(tp, TX_CPU_BASE);
  9097. if (!err)
  9098. tg3_nvram_unlock(tp);
  9099. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  9100. tg3_phy_reset(tp);
  9101. if (tg3_test_registers(tp) != 0) {
  9102. etest->flags |= ETH_TEST_FL_FAILED;
  9103. data[2] = 1;
  9104. }
  9105. if (tg3_test_memory(tp) != 0) {
  9106. etest->flags |= ETH_TEST_FL_FAILED;
  9107. data[3] = 1;
  9108. }
  9109. if ((data[4] = tg3_test_loopback(tp)) != 0)
  9110. etest->flags |= ETH_TEST_FL_FAILED;
  9111. tg3_full_unlock(tp);
  9112. if (tg3_test_interrupt(tp) != 0) {
  9113. etest->flags |= ETH_TEST_FL_FAILED;
  9114. data[5] = 1;
  9115. }
  9116. tg3_full_lock(tp, 0);
  9117. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9118. if (netif_running(dev)) {
  9119. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  9120. err2 = tg3_restart_hw(tp, 1);
  9121. if (!err2)
  9122. tg3_netif_start(tp);
  9123. }
  9124. tg3_full_unlock(tp);
  9125. if (irq_sync && !err2)
  9126. tg3_phy_start(tp);
  9127. }
  9128. if (tp->link_config.phy_is_low_power)
  9129. tg3_set_power_state(tp, PCI_D3hot);
  9130. }
  9131. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9132. {
  9133. struct mii_ioctl_data *data = if_mii(ifr);
  9134. struct tg3 *tp = netdev_priv(dev);
  9135. int err;
  9136. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  9137. struct phy_device *phydev;
  9138. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  9139. return -EAGAIN;
  9140. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9141. return phy_mii_ioctl(phydev, data, cmd);
  9142. }
  9143. switch(cmd) {
  9144. case SIOCGMIIPHY:
  9145. data->phy_id = tp->phy_addr;
  9146. /* fallthru */
  9147. case SIOCGMIIREG: {
  9148. u32 mii_regval;
  9149. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  9150. break; /* We have no PHY */
  9151. if (tp->link_config.phy_is_low_power)
  9152. return -EAGAIN;
  9153. spin_lock_bh(&tp->lock);
  9154. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9155. spin_unlock_bh(&tp->lock);
  9156. data->val_out = mii_regval;
  9157. return err;
  9158. }
  9159. case SIOCSMIIREG:
  9160. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  9161. break; /* We have no PHY */
  9162. if (tp->link_config.phy_is_low_power)
  9163. return -EAGAIN;
  9164. spin_lock_bh(&tp->lock);
  9165. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9166. spin_unlock_bh(&tp->lock);
  9167. return err;
  9168. default:
  9169. /* do nothing */
  9170. break;
  9171. }
  9172. return -EOPNOTSUPP;
  9173. }
  9174. #if TG3_VLAN_TAG_USED
  9175. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  9176. {
  9177. struct tg3 *tp = netdev_priv(dev);
  9178. if (!netif_running(dev)) {
  9179. tp->vlgrp = grp;
  9180. return;
  9181. }
  9182. tg3_netif_stop(tp);
  9183. tg3_full_lock(tp, 0);
  9184. tp->vlgrp = grp;
  9185. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  9186. __tg3_set_rx_mode(dev);
  9187. tg3_netif_start(tp);
  9188. tg3_full_unlock(tp);
  9189. }
  9190. #endif
  9191. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9192. {
  9193. struct tg3 *tp = netdev_priv(dev);
  9194. memcpy(ec, &tp->coal, sizeof(*ec));
  9195. return 0;
  9196. }
  9197. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9198. {
  9199. struct tg3 *tp = netdev_priv(dev);
  9200. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  9201. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  9202. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  9203. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  9204. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  9205. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  9206. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  9207. }
  9208. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  9209. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  9210. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  9211. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  9212. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  9213. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  9214. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  9215. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  9216. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  9217. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  9218. return -EINVAL;
  9219. /* No rx interrupts will be generated if both are zero */
  9220. if ((ec->rx_coalesce_usecs == 0) &&
  9221. (ec->rx_max_coalesced_frames == 0))
  9222. return -EINVAL;
  9223. /* No tx interrupts will be generated if both are zero */
  9224. if ((ec->tx_coalesce_usecs == 0) &&
  9225. (ec->tx_max_coalesced_frames == 0))
  9226. return -EINVAL;
  9227. /* Only copy relevant parameters, ignore all others. */
  9228. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  9229. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  9230. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  9231. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  9232. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  9233. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  9234. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  9235. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  9236. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  9237. if (netif_running(dev)) {
  9238. tg3_full_lock(tp, 0);
  9239. __tg3_set_coalesce(tp, &tp->coal);
  9240. tg3_full_unlock(tp);
  9241. }
  9242. return 0;
  9243. }
  9244. static const struct ethtool_ops tg3_ethtool_ops = {
  9245. .get_settings = tg3_get_settings,
  9246. .set_settings = tg3_set_settings,
  9247. .get_drvinfo = tg3_get_drvinfo,
  9248. .get_regs_len = tg3_get_regs_len,
  9249. .get_regs = tg3_get_regs,
  9250. .get_wol = tg3_get_wol,
  9251. .set_wol = tg3_set_wol,
  9252. .get_msglevel = tg3_get_msglevel,
  9253. .set_msglevel = tg3_set_msglevel,
  9254. .nway_reset = tg3_nway_reset,
  9255. .get_link = ethtool_op_get_link,
  9256. .get_eeprom_len = tg3_get_eeprom_len,
  9257. .get_eeprom = tg3_get_eeprom,
  9258. .set_eeprom = tg3_set_eeprom,
  9259. .get_ringparam = tg3_get_ringparam,
  9260. .set_ringparam = tg3_set_ringparam,
  9261. .get_pauseparam = tg3_get_pauseparam,
  9262. .set_pauseparam = tg3_set_pauseparam,
  9263. .get_rx_csum = tg3_get_rx_csum,
  9264. .set_rx_csum = tg3_set_rx_csum,
  9265. .set_tx_csum = tg3_set_tx_csum,
  9266. .set_sg = ethtool_op_set_sg,
  9267. .set_tso = tg3_set_tso,
  9268. .self_test = tg3_self_test,
  9269. .get_strings = tg3_get_strings,
  9270. .phys_id = tg3_phys_id,
  9271. .get_ethtool_stats = tg3_get_ethtool_stats,
  9272. .get_coalesce = tg3_get_coalesce,
  9273. .set_coalesce = tg3_set_coalesce,
  9274. .get_sset_count = tg3_get_sset_count,
  9275. };
  9276. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  9277. {
  9278. u32 cursize, val, magic;
  9279. tp->nvram_size = EEPROM_CHIP_SIZE;
  9280. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9281. return;
  9282. if ((magic != TG3_EEPROM_MAGIC) &&
  9283. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9284. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9285. return;
  9286. /*
  9287. * Size the chip by reading offsets at increasing powers of two.
  9288. * When we encounter our validation signature, we know the addressing
  9289. * has wrapped around, and thus have our chip size.
  9290. */
  9291. cursize = 0x10;
  9292. while (cursize < tp->nvram_size) {
  9293. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9294. return;
  9295. if (val == magic)
  9296. break;
  9297. cursize <<= 1;
  9298. }
  9299. tp->nvram_size = cursize;
  9300. }
  9301. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9302. {
  9303. u32 val;
  9304. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9305. tg3_nvram_read(tp, 0, &val) != 0)
  9306. return;
  9307. /* Selfboot format */
  9308. if (val != TG3_EEPROM_MAGIC) {
  9309. tg3_get_eeprom_size(tp);
  9310. return;
  9311. }
  9312. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9313. if (val != 0) {
  9314. /* This is confusing. We want to operate on the
  9315. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9316. * call will read from NVRAM and byteswap the data
  9317. * according to the byteswapping settings for all
  9318. * other register accesses. This ensures the data we
  9319. * want will always reside in the lower 16-bits.
  9320. * However, the data in NVRAM is in LE format, which
  9321. * means the data from the NVRAM read will always be
  9322. * opposite the endianness of the CPU. The 16-bit
  9323. * byteswap then brings the data to CPU endianness.
  9324. */
  9325. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9326. return;
  9327. }
  9328. }
  9329. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9330. }
  9331. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9332. {
  9333. u32 nvcfg1;
  9334. nvcfg1 = tr32(NVRAM_CFG1);
  9335. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9336. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9337. } else {
  9338. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9339. tw32(NVRAM_CFG1, nvcfg1);
  9340. }
  9341. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  9342. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9343. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9344. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9345. tp->nvram_jedecnum = JEDEC_ATMEL;
  9346. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9347. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9348. break;
  9349. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9350. tp->nvram_jedecnum = JEDEC_ATMEL;
  9351. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9352. break;
  9353. case FLASH_VENDOR_ATMEL_EEPROM:
  9354. tp->nvram_jedecnum = JEDEC_ATMEL;
  9355. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9356. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9357. break;
  9358. case FLASH_VENDOR_ST:
  9359. tp->nvram_jedecnum = JEDEC_ST;
  9360. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9361. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9362. break;
  9363. case FLASH_VENDOR_SAIFUN:
  9364. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9365. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9366. break;
  9367. case FLASH_VENDOR_SST_SMALL:
  9368. case FLASH_VENDOR_SST_LARGE:
  9369. tp->nvram_jedecnum = JEDEC_SST;
  9370. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9371. break;
  9372. }
  9373. } else {
  9374. tp->nvram_jedecnum = JEDEC_ATMEL;
  9375. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9376. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9377. }
  9378. }
  9379. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9380. {
  9381. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9382. case FLASH_5752PAGE_SIZE_256:
  9383. tp->nvram_pagesize = 256;
  9384. break;
  9385. case FLASH_5752PAGE_SIZE_512:
  9386. tp->nvram_pagesize = 512;
  9387. break;
  9388. case FLASH_5752PAGE_SIZE_1K:
  9389. tp->nvram_pagesize = 1024;
  9390. break;
  9391. case FLASH_5752PAGE_SIZE_2K:
  9392. tp->nvram_pagesize = 2048;
  9393. break;
  9394. case FLASH_5752PAGE_SIZE_4K:
  9395. tp->nvram_pagesize = 4096;
  9396. break;
  9397. case FLASH_5752PAGE_SIZE_264:
  9398. tp->nvram_pagesize = 264;
  9399. break;
  9400. case FLASH_5752PAGE_SIZE_528:
  9401. tp->nvram_pagesize = 528;
  9402. break;
  9403. }
  9404. }
  9405. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9406. {
  9407. u32 nvcfg1;
  9408. nvcfg1 = tr32(NVRAM_CFG1);
  9409. /* NVRAM protection for TPM */
  9410. if (nvcfg1 & (1 << 27))
  9411. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9412. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9413. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9414. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9415. tp->nvram_jedecnum = JEDEC_ATMEL;
  9416. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9417. break;
  9418. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9419. tp->nvram_jedecnum = JEDEC_ATMEL;
  9420. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9421. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9422. break;
  9423. case FLASH_5752VENDOR_ST_M45PE10:
  9424. case FLASH_5752VENDOR_ST_M45PE20:
  9425. case FLASH_5752VENDOR_ST_M45PE40:
  9426. tp->nvram_jedecnum = JEDEC_ST;
  9427. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9428. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9429. break;
  9430. }
  9431. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  9432. tg3_nvram_get_pagesize(tp, nvcfg1);
  9433. } else {
  9434. /* For eeprom, set pagesize to maximum eeprom size */
  9435. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9436. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9437. tw32(NVRAM_CFG1, nvcfg1);
  9438. }
  9439. }
  9440. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9441. {
  9442. u32 nvcfg1, protect = 0;
  9443. nvcfg1 = tr32(NVRAM_CFG1);
  9444. /* NVRAM protection for TPM */
  9445. if (nvcfg1 & (1 << 27)) {
  9446. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9447. protect = 1;
  9448. }
  9449. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9450. switch (nvcfg1) {
  9451. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9452. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9453. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9454. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9455. tp->nvram_jedecnum = JEDEC_ATMEL;
  9456. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9457. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9458. tp->nvram_pagesize = 264;
  9459. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9460. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9461. tp->nvram_size = (protect ? 0x3e200 :
  9462. TG3_NVRAM_SIZE_512KB);
  9463. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9464. tp->nvram_size = (protect ? 0x1f200 :
  9465. TG3_NVRAM_SIZE_256KB);
  9466. else
  9467. tp->nvram_size = (protect ? 0x1f200 :
  9468. TG3_NVRAM_SIZE_128KB);
  9469. break;
  9470. case FLASH_5752VENDOR_ST_M45PE10:
  9471. case FLASH_5752VENDOR_ST_M45PE20:
  9472. case FLASH_5752VENDOR_ST_M45PE40:
  9473. tp->nvram_jedecnum = JEDEC_ST;
  9474. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9475. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9476. tp->nvram_pagesize = 256;
  9477. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9478. tp->nvram_size = (protect ?
  9479. TG3_NVRAM_SIZE_64KB :
  9480. TG3_NVRAM_SIZE_128KB);
  9481. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9482. tp->nvram_size = (protect ?
  9483. TG3_NVRAM_SIZE_64KB :
  9484. TG3_NVRAM_SIZE_256KB);
  9485. else
  9486. tp->nvram_size = (protect ?
  9487. TG3_NVRAM_SIZE_128KB :
  9488. TG3_NVRAM_SIZE_512KB);
  9489. break;
  9490. }
  9491. }
  9492. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9493. {
  9494. u32 nvcfg1;
  9495. nvcfg1 = tr32(NVRAM_CFG1);
  9496. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9497. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9498. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9499. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9500. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9501. tp->nvram_jedecnum = JEDEC_ATMEL;
  9502. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9503. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9504. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9505. tw32(NVRAM_CFG1, nvcfg1);
  9506. break;
  9507. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9508. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9509. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9510. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9511. tp->nvram_jedecnum = JEDEC_ATMEL;
  9512. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9513. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9514. tp->nvram_pagesize = 264;
  9515. break;
  9516. case FLASH_5752VENDOR_ST_M45PE10:
  9517. case FLASH_5752VENDOR_ST_M45PE20:
  9518. case FLASH_5752VENDOR_ST_M45PE40:
  9519. tp->nvram_jedecnum = JEDEC_ST;
  9520. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9521. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9522. tp->nvram_pagesize = 256;
  9523. break;
  9524. }
  9525. }
  9526. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9527. {
  9528. u32 nvcfg1, protect = 0;
  9529. nvcfg1 = tr32(NVRAM_CFG1);
  9530. /* NVRAM protection for TPM */
  9531. if (nvcfg1 & (1 << 27)) {
  9532. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9533. protect = 1;
  9534. }
  9535. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9536. switch (nvcfg1) {
  9537. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9538. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9539. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9540. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9541. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9542. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9543. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9544. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9545. tp->nvram_jedecnum = JEDEC_ATMEL;
  9546. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9547. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9548. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9549. tp->nvram_pagesize = 256;
  9550. break;
  9551. case FLASH_5761VENDOR_ST_A_M45PE20:
  9552. case FLASH_5761VENDOR_ST_A_M45PE40:
  9553. case FLASH_5761VENDOR_ST_A_M45PE80:
  9554. case FLASH_5761VENDOR_ST_A_M45PE16:
  9555. case FLASH_5761VENDOR_ST_M_M45PE20:
  9556. case FLASH_5761VENDOR_ST_M_M45PE40:
  9557. case FLASH_5761VENDOR_ST_M_M45PE80:
  9558. case FLASH_5761VENDOR_ST_M_M45PE16:
  9559. tp->nvram_jedecnum = JEDEC_ST;
  9560. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9561. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9562. tp->nvram_pagesize = 256;
  9563. break;
  9564. }
  9565. if (protect) {
  9566. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9567. } else {
  9568. switch (nvcfg1) {
  9569. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9570. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9571. case FLASH_5761VENDOR_ST_A_M45PE16:
  9572. case FLASH_5761VENDOR_ST_M_M45PE16:
  9573. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9574. break;
  9575. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9576. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9577. case FLASH_5761VENDOR_ST_A_M45PE80:
  9578. case FLASH_5761VENDOR_ST_M_M45PE80:
  9579. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9580. break;
  9581. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9582. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9583. case FLASH_5761VENDOR_ST_A_M45PE40:
  9584. case FLASH_5761VENDOR_ST_M_M45PE40:
  9585. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9586. break;
  9587. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9588. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9589. case FLASH_5761VENDOR_ST_A_M45PE20:
  9590. case FLASH_5761VENDOR_ST_M_M45PE20:
  9591. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9592. break;
  9593. }
  9594. }
  9595. }
  9596. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9597. {
  9598. tp->nvram_jedecnum = JEDEC_ATMEL;
  9599. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9600. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9601. }
  9602. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9603. {
  9604. u32 nvcfg1;
  9605. nvcfg1 = tr32(NVRAM_CFG1);
  9606. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9607. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9608. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9609. tp->nvram_jedecnum = JEDEC_ATMEL;
  9610. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9611. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9612. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9613. tw32(NVRAM_CFG1, nvcfg1);
  9614. return;
  9615. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9616. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9617. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9618. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9619. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9620. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9621. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9622. tp->nvram_jedecnum = JEDEC_ATMEL;
  9623. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9624. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9625. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9626. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9627. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9628. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9629. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9630. break;
  9631. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9632. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9633. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9634. break;
  9635. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9636. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9637. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9638. break;
  9639. }
  9640. break;
  9641. case FLASH_5752VENDOR_ST_M45PE10:
  9642. case FLASH_5752VENDOR_ST_M45PE20:
  9643. case FLASH_5752VENDOR_ST_M45PE40:
  9644. tp->nvram_jedecnum = JEDEC_ST;
  9645. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9646. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9647. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9648. case FLASH_5752VENDOR_ST_M45PE10:
  9649. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9650. break;
  9651. case FLASH_5752VENDOR_ST_M45PE20:
  9652. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9653. break;
  9654. case FLASH_5752VENDOR_ST_M45PE40:
  9655. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9656. break;
  9657. }
  9658. break;
  9659. default:
  9660. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9661. return;
  9662. }
  9663. tg3_nvram_get_pagesize(tp, nvcfg1);
  9664. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9665. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9666. }
  9667. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  9668. {
  9669. u32 nvcfg1;
  9670. nvcfg1 = tr32(NVRAM_CFG1);
  9671. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9672. case FLASH_5717VENDOR_ATMEL_EEPROM:
  9673. case FLASH_5717VENDOR_MICRO_EEPROM:
  9674. tp->nvram_jedecnum = JEDEC_ATMEL;
  9675. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9676. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9677. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9678. tw32(NVRAM_CFG1, nvcfg1);
  9679. return;
  9680. case FLASH_5717VENDOR_ATMEL_MDB011D:
  9681. case FLASH_5717VENDOR_ATMEL_ADB011B:
  9682. case FLASH_5717VENDOR_ATMEL_ADB011D:
  9683. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9684. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9685. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9686. case FLASH_5717VENDOR_ATMEL_45USPT:
  9687. tp->nvram_jedecnum = JEDEC_ATMEL;
  9688. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9689. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9690. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9691. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9692. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9693. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9694. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9695. break;
  9696. default:
  9697. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9698. break;
  9699. }
  9700. break;
  9701. case FLASH_5717VENDOR_ST_M_M25PE10:
  9702. case FLASH_5717VENDOR_ST_A_M25PE10:
  9703. case FLASH_5717VENDOR_ST_M_M45PE10:
  9704. case FLASH_5717VENDOR_ST_A_M45PE10:
  9705. case FLASH_5717VENDOR_ST_M_M25PE20:
  9706. case FLASH_5717VENDOR_ST_A_M25PE20:
  9707. case FLASH_5717VENDOR_ST_M_M45PE20:
  9708. case FLASH_5717VENDOR_ST_A_M45PE20:
  9709. case FLASH_5717VENDOR_ST_25USPT:
  9710. case FLASH_5717VENDOR_ST_45USPT:
  9711. tp->nvram_jedecnum = JEDEC_ST;
  9712. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9713. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9714. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9715. case FLASH_5717VENDOR_ST_M_M25PE20:
  9716. case FLASH_5717VENDOR_ST_A_M25PE20:
  9717. case FLASH_5717VENDOR_ST_M_M45PE20:
  9718. case FLASH_5717VENDOR_ST_A_M45PE20:
  9719. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9720. break;
  9721. default:
  9722. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9723. break;
  9724. }
  9725. break;
  9726. default:
  9727. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9728. return;
  9729. }
  9730. tg3_nvram_get_pagesize(tp, nvcfg1);
  9731. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9732. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9733. }
  9734. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9735. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9736. {
  9737. tw32_f(GRC_EEPROM_ADDR,
  9738. (EEPROM_ADDR_FSM_RESET |
  9739. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9740. EEPROM_ADDR_CLKPERD_SHIFT)));
  9741. msleep(1);
  9742. /* Enable seeprom accesses. */
  9743. tw32_f(GRC_LOCAL_CTRL,
  9744. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9745. udelay(100);
  9746. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9747. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9748. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9749. if (tg3_nvram_lock(tp)) {
  9750. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  9751. "tg3_nvram_init failed.\n", tp->dev->name);
  9752. return;
  9753. }
  9754. tg3_enable_nvram_access(tp);
  9755. tp->nvram_size = 0;
  9756. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9757. tg3_get_5752_nvram_info(tp);
  9758. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9759. tg3_get_5755_nvram_info(tp);
  9760. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9761. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9762. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9763. tg3_get_5787_nvram_info(tp);
  9764. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9765. tg3_get_5761_nvram_info(tp);
  9766. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9767. tg3_get_5906_nvram_info(tp);
  9768. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  9769. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9770. tg3_get_57780_nvram_info(tp);
  9771. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  9772. tg3_get_5717_nvram_info(tp);
  9773. else
  9774. tg3_get_nvram_info(tp);
  9775. if (tp->nvram_size == 0)
  9776. tg3_get_nvram_size(tp);
  9777. tg3_disable_nvram_access(tp);
  9778. tg3_nvram_unlock(tp);
  9779. } else {
  9780. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9781. tg3_get_eeprom_size(tp);
  9782. }
  9783. }
  9784. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9785. u32 offset, u32 len, u8 *buf)
  9786. {
  9787. int i, j, rc = 0;
  9788. u32 val;
  9789. for (i = 0; i < len; i += 4) {
  9790. u32 addr;
  9791. __be32 data;
  9792. addr = offset + i;
  9793. memcpy(&data, buf + i, 4);
  9794. /*
  9795. * The SEEPROM interface expects the data to always be opposite
  9796. * the native endian format. We accomplish this by reversing
  9797. * all the operations that would have been performed on the
  9798. * data from a call to tg3_nvram_read_be32().
  9799. */
  9800. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  9801. val = tr32(GRC_EEPROM_ADDR);
  9802. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9803. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9804. EEPROM_ADDR_READ);
  9805. tw32(GRC_EEPROM_ADDR, val |
  9806. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9807. (addr & EEPROM_ADDR_ADDR_MASK) |
  9808. EEPROM_ADDR_START |
  9809. EEPROM_ADDR_WRITE);
  9810. for (j = 0; j < 1000; j++) {
  9811. val = tr32(GRC_EEPROM_ADDR);
  9812. if (val & EEPROM_ADDR_COMPLETE)
  9813. break;
  9814. msleep(1);
  9815. }
  9816. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9817. rc = -EBUSY;
  9818. break;
  9819. }
  9820. }
  9821. return rc;
  9822. }
  9823. /* offset and length are dword aligned */
  9824. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9825. u8 *buf)
  9826. {
  9827. int ret = 0;
  9828. u32 pagesize = tp->nvram_pagesize;
  9829. u32 pagemask = pagesize - 1;
  9830. u32 nvram_cmd;
  9831. u8 *tmp;
  9832. tmp = kmalloc(pagesize, GFP_KERNEL);
  9833. if (tmp == NULL)
  9834. return -ENOMEM;
  9835. while (len) {
  9836. int j;
  9837. u32 phy_addr, page_off, size;
  9838. phy_addr = offset & ~pagemask;
  9839. for (j = 0; j < pagesize; j += 4) {
  9840. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  9841. (__be32 *) (tmp + j));
  9842. if (ret)
  9843. break;
  9844. }
  9845. if (ret)
  9846. break;
  9847. page_off = offset & pagemask;
  9848. size = pagesize;
  9849. if (len < size)
  9850. size = len;
  9851. len -= size;
  9852. memcpy(tmp + page_off, buf, size);
  9853. offset = offset + (pagesize - page_off);
  9854. tg3_enable_nvram_access(tp);
  9855. /*
  9856. * Before we can erase the flash page, we need
  9857. * to issue a special "write enable" command.
  9858. */
  9859. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9860. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9861. break;
  9862. /* Erase the target page */
  9863. tw32(NVRAM_ADDR, phy_addr);
  9864. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9865. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9866. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9867. break;
  9868. /* Issue another write enable to start the write. */
  9869. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9870. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9871. break;
  9872. for (j = 0; j < pagesize; j += 4) {
  9873. __be32 data;
  9874. data = *((__be32 *) (tmp + j));
  9875. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9876. tw32(NVRAM_ADDR, phy_addr + j);
  9877. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9878. NVRAM_CMD_WR;
  9879. if (j == 0)
  9880. nvram_cmd |= NVRAM_CMD_FIRST;
  9881. else if (j == (pagesize - 4))
  9882. nvram_cmd |= NVRAM_CMD_LAST;
  9883. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9884. break;
  9885. }
  9886. if (ret)
  9887. break;
  9888. }
  9889. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9890. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9891. kfree(tmp);
  9892. return ret;
  9893. }
  9894. /* offset and length are dword aligned */
  9895. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9896. u8 *buf)
  9897. {
  9898. int i, ret = 0;
  9899. for (i = 0; i < len; i += 4, offset += 4) {
  9900. u32 page_off, phy_addr, nvram_cmd;
  9901. __be32 data;
  9902. memcpy(&data, buf + i, 4);
  9903. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9904. page_off = offset % tp->nvram_pagesize;
  9905. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9906. tw32(NVRAM_ADDR, phy_addr);
  9907. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9908. if ((page_off == 0) || (i == 0))
  9909. nvram_cmd |= NVRAM_CMD_FIRST;
  9910. if (page_off == (tp->nvram_pagesize - 4))
  9911. nvram_cmd |= NVRAM_CMD_LAST;
  9912. if (i == (len - 4))
  9913. nvram_cmd |= NVRAM_CMD_LAST;
  9914. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  9915. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  9916. (tp->nvram_jedecnum == JEDEC_ST) &&
  9917. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9918. if ((ret = tg3_nvram_exec_cmd(tp,
  9919. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9920. NVRAM_CMD_DONE)))
  9921. break;
  9922. }
  9923. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9924. /* We always do complete word writes to eeprom. */
  9925. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9926. }
  9927. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9928. break;
  9929. }
  9930. return ret;
  9931. }
  9932. /* offset and length are dword aligned */
  9933. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  9934. {
  9935. int ret;
  9936. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9937. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  9938. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  9939. udelay(40);
  9940. }
  9941. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  9942. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  9943. }
  9944. else {
  9945. u32 grc_mode;
  9946. ret = tg3_nvram_lock(tp);
  9947. if (ret)
  9948. return ret;
  9949. tg3_enable_nvram_access(tp);
  9950. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  9951. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
  9952. tw32(NVRAM_WRITE1, 0x406);
  9953. grc_mode = tr32(GRC_MODE);
  9954. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  9955. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  9956. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9957. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  9958. buf);
  9959. }
  9960. else {
  9961. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  9962. buf);
  9963. }
  9964. grc_mode = tr32(GRC_MODE);
  9965. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  9966. tg3_disable_nvram_access(tp);
  9967. tg3_nvram_unlock(tp);
  9968. }
  9969. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9970. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  9971. udelay(40);
  9972. }
  9973. return ret;
  9974. }
  9975. struct subsys_tbl_ent {
  9976. u16 subsys_vendor, subsys_devid;
  9977. u32 phy_id;
  9978. };
  9979. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  9980. /* Broadcom boards. */
  9981. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  9982. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  9983. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  9984. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  9985. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  9986. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  9987. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  9988. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  9989. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  9990. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  9991. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  9992. /* 3com boards. */
  9993. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  9994. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  9995. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  9996. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  9997. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  9998. /* DELL boards. */
  9999. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  10000. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  10001. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  10002. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  10003. /* Compaq boards. */
  10004. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  10005. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  10006. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  10007. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  10008. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  10009. /* IBM boards. */
  10010. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  10011. };
  10012. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  10013. {
  10014. int i;
  10015. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  10016. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  10017. tp->pdev->subsystem_vendor) &&
  10018. (subsys_id_to_phy_id[i].subsys_devid ==
  10019. tp->pdev->subsystem_device))
  10020. return &subsys_id_to_phy_id[i];
  10021. }
  10022. return NULL;
  10023. }
  10024. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  10025. {
  10026. u32 val;
  10027. u16 pmcsr;
  10028. /* On some early chips the SRAM cannot be accessed in D3hot state,
  10029. * so need make sure we're in D0.
  10030. */
  10031. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  10032. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  10033. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  10034. msleep(1);
  10035. /* Make sure register accesses (indirect or otherwise)
  10036. * will function correctly.
  10037. */
  10038. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10039. tp->misc_host_ctrl);
  10040. /* The memory arbiter has to be enabled in order for SRAM accesses
  10041. * to succeed. Normally on powerup the tg3 chip firmware will make
  10042. * sure it is enabled, but other entities such as system netboot
  10043. * code might disable it.
  10044. */
  10045. val = tr32(MEMARB_MODE);
  10046. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  10047. tp->phy_id = PHY_ID_INVALID;
  10048. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10049. /* Assume an onboard device and WOL capable by default. */
  10050. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  10051. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10052. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10053. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10054. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10055. }
  10056. val = tr32(VCPU_CFGSHDW);
  10057. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10058. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10059. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10060. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  10061. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10062. goto done;
  10063. }
  10064. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10065. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10066. u32 nic_cfg, led_cfg;
  10067. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10068. int eeprom_phy_serdes = 0;
  10069. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10070. tp->nic_sram_data_cfg = nic_cfg;
  10071. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10072. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10073. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  10074. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  10075. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  10076. (ver > 0) && (ver < 0x100))
  10077. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10078. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10079. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10080. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10081. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10082. eeprom_phy_serdes = 1;
  10083. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10084. if (nic_phy_id != 0) {
  10085. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10086. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10087. eeprom_phy_id = (id1 >> 16) << 10;
  10088. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10089. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10090. } else
  10091. eeprom_phy_id = 0;
  10092. tp->phy_id = eeprom_phy_id;
  10093. if (eeprom_phy_serdes) {
  10094. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  10095. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  10096. else
  10097. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10098. }
  10099. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10100. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10101. SHASTA_EXT_LED_MODE_MASK);
  10102. else
  10103. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10104. switch (led_cfg) {
  10105. default:
  10106. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10107. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10108. break;
  10109. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10110. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10111. break;
  10112. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10113. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10114. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10115. * read on some older 5700/5701 bootcode.
  10116. */
  10117. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10118. ASIC_REV_5700 ||
  10119. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10120. ASIC_REV_5701)
  10121. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10122. break;
  10123. case SHASTA_EXT_LED_SHARED:
  10124. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10125. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10126. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10127. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10128. LED_CTRL_MODE_PHY_2);
  10129. break;
  10130. case SHASTA_EXT_LED_MAC:
  10131. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10132. break;
  10133. case SHASTA_EXT_LED_COMBO:
  10134. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10135. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10136. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10137. LED_CTRL_MODE_PHY_2);
  10138. break;
  10139. }
  10140. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10141. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10142. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10143. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10144. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10145. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10146. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10147. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  10148. if ((tp->pdev->subsystem_vendor ==
  10149. PCI_VENDOR_ID_ARIMA) &&
  10150. (tp->pdev->subsystem_device == 0x205a ||
  10151. tp->pdev->subsystem_device == 0x2063))
  10152. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10153. } else {
  10154. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10155. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10156. }
  10157. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10158. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  10159. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10160. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  10161. }
  10162. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10163. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10164. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  10165. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  10166. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10167. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  10168. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  10169. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  10170. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10171. if (cfg2 & (1 << 17))
  10172. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  10173. /* serdes signal pre-emphasis in register 0x590 set by */
  10174. /* bootcode if bit 18 is set */
  10175. if (cfg2 & (1 << 18))
  10176. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  10177. if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10178. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  10179. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  10180. tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
  10181. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10182. u32 cfg3;
  10183. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  10184. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  10185. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10186. }
  10187. if (cfg4 & NIC_SRAM_RGMII_STD_IBND_DISABLE)
  10188. tp->tg3_flags3 |= TG3_FLG3_RGMII_STD_IBND_DISABLE;
  10189. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  10190. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  10191. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  10192. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  10193. }
  10194. done:
  10195. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  10196. device_set_wakeup_enable(&tp->pdev->dev,
  10197. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  10198. }
  10199. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  10200. {
  10201. int i;
  10202. u32 val;
  10203. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  10204. tw32(OTP_CTRL, cmd);
  10205. /* Wait for up to 1 ms for command to execute. */
  10206. for (i = 0; i < 100; i++) {
  10207. val = tr32(OTP_STATUS);
  10208. if (val & OTP_STATUS_CMD_DONE)
  10209. break;
  10210. udelay(10);
  10211. }
  10212. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  10213. }
  10214. /* Read the gphy configuration from the OTP region of the chip. The gphy
  10215. * configuration is a 32-bit value that straddles the alignment boundary.
  10216. * We do two 32-bit reads and then shift and merge the results.
  10217. */
  10218. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  10219. {
  10220. u32 bhalf_otp, thalf_otp;
  10221. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  10222. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  10223. return 0;
  10224. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  10225. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10226. return 0;
  10227. thalf_otp = tr32(OTP_READ_DATA);
  10228. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  10229. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10230. return 0;
  10231. bhalf_otp = tr32(OTP_READ_DATA);
  10232. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  10233. }
  10234. static int __devinit tg3_phy_probe(struct tg3 *tp)
  10235. {
  10236. u32 hw_phy_id_1, hw_phy_id_2;
  10237. u32 hw_phy_id, hw_phy_id_masked;
  10238. int err;
  10239. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  10240. return tg3_phy_init(tp);
  10241. /* Reading the PHY ID register can conflict with ASF
  10242. * firmware access to the PHY hardware.
  10243. */
  10244. err = 0;
  10245. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10246. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  10247. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  10248. } else {
  10249. /* Now read the physical PHY_ID from the chip and verify
  10250. * that it is sane. If it doesn't look good, we fall back
  10251. * to either the hard-coded table based PHY_ID and failing
  10252. * that the value found in the eeprom area.
  10253. */
  10254. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  10255. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  10256. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  10257. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  10258. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  10259. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  10260. }
  10261. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  10262. tp->phy_id = hw_phy_id;
  10263. if (hw_phy_id_masked == PHY_ID_BCM8002)
  10264. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10265. else
  10266. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  10267. } else {
  10268. if (tp->phy_id != PHY_ID_INVALID) {
  10269. /* Do nothing, phy ID already set up in
  10270. * tg3_get_eeprom_hw_cfg().
  10271. */
  10272. } else {
  10273. struct subsys_tbl_ent *p;
  10274. /* No eeprom signature? Try the hardcoded
  10275. * subsys device table.
  10276. */
  10277. p = lookup_by_subsys(tp);
  10278. if (!p)
  10279. return -ENODEV;
  10280. tp->phy_id = p->phy_id;
  10281. if (!tp->phy_id ||
  10282. tp->phy_id == PHY_ID_BCM8002)
  10283. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10284. }
  10285. }
  10286. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  10287. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  10288. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  10289. u32 bmsr, adv_reg, tg3_ctrl, mask;
  10290. tg3_readphy(tp, MII_BMSR, &bmsr);
  10291. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  10292. (bmsr & BMSR_LSTATUS))
  10293. goto skip_phy_reset;
  10294. err = tg3_phy_reset(tp);
  10295. if (err)
  10296. return err;
  10297. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  10298. ADVERTISE_100HALF | ADVERTISE_100FULL |
  10299. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  10300. tg3_ctrl = 0;
  10301. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  10302. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  10303. MII_TG3_CTRL_ADV_1000_FULL);
  10304. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10305. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  10306. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  10307. MII_TG3_CTRL_ENABLE_AS_MASTER);
  10308. }
  10309. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10310. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10311. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10312. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10313. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10314. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  10315. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10316. tg3_writephy(tp, MII_BMCR,
  10317. BMCR_ANENABLE | BMCR_ANRESTART);
  10318. }
  10319. tg3_phy_set_wirespeed(tp);
  10320. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10321. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  10322. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10323. }
  10324. skip_phy_reset:
  10325. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  10326. err = tg3_init_5401phy_dsp(tp);
  10327. if (err)
  10328. return err;
  10329. }
  10330. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  10331. err = tg3_init_5401phy_dsp(tp);
  10332. }
  10333. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  10334. tp->link_config.advertising =
  10335. (ADVERTISED_1000baseT_Half |
  10336. ADVERTISED_1000baseT_Full |
  10337. ADVERTISED_Autoneg |
  10338. ADVERTISED_FIBRE);
  10339. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  10340. tp->link_config.advertising &=
  10341. ~(ADVERTISED_1000baseT_Half |
  10342. ADVERTISED_1000baseT_Full);
  10343. return err;
  10344. }
  10345. static void __devinit tg3_read_partno(struct tg3 *tp)
  10346. {
  10347. unsigned char vpd_data[TG3_NVM_VPD_LEN]; /* in little-endian format */
  10348. unsigned int i;
  10349. u32 magic;
  10350. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  10351. tg3_nvram_read(tp, 0x0, &magic))
  10352. goto out_not_found;
  10353. if (magic == TG3_EEPROM_MAGIC) {
  10354. for (i = 0; i < TG3_NVM_VPD_LEN; i += 4) {
  10355. u32 tmp;
  10356. /* The data is in little-endian format in NVRAM.
  10357. * Use the big-endian read routines to preserve
  10358. * the byte order as it exists in NVRAM.
  10359. */
  10360. if (tg3_nvram_read_be32(tp, TG3_NVM_VPD_OFF + i, &tmp))
  10361. goto out_not_found;
  10362. memcpy(&vpd_data[i], &tmp, sizeof(tmp));
  10363. }
  10364. } else {
  10365. ssize_t cnt;
  10366. unsigned int pos = 0, i = 0;
  10367. for (; pos < TG3_NVM_VPD_LEN && i < 3; i++, pos += cnt) {
  10368. cnt = pci_read_vpd(tp->pdev, pos,
  10369. TG3_NVM_VPD_LEN - pos,
  10370. &vpd_data[pos]);
  10371. if (cnt == -ETIMEDOUT || -EINTR)
  10372. cnt = 0;
  10373. else if (cnt < 0)
  10374. goto out_not_found;
  10375. }
  10376. if (pos != TG3_NVM_VPD_LEN)
  10377. goto out_not_found;
  10378. }
  10379. /* Now parse and find the part number. */
  10380. for (i = 0; i < TG3_NVM_VPD_LEN - 2; ) {
  10381. unsigned char val = vpd_data[i];
  10382. unsigned int block_end;
  10383. if (val == 0x82 || val == 0x91) {
  10384. i = (i + 3 +
  10385. (vpd_data[i + 1] +
  10386. (vpd_data[i + 2] << 8)));
  10387. continue;
  10388. }
  10389. if (val != 0x90)
  10390. goto out_not_found;
  10391. block_end = (i + 3 +
  10392. (vpd_data[i + 1] +
  10393. (vpd_data[i + 2] << 8)));
  10394. i += 3;
  10395. if (block_end > TG3_NVM_VPD_LEN)
  10396. goto out_not_found;
  10397. while (i < (block_end - 2)) {
  10398. if (vpd_data[i + 0] == 'P' &&
  10399. vpd_data[i + 1] == 'N') {
  10400. int partno_len = vpd_data[i + 2];
  10401. i += 3;
  10402. if (partno_len > TG3_BPN_SIZE ||
  10403. (partno_len + i) > TG3_NVM_VPD_LEN)
  10404. goto out_not_found;
  10405. memcpy(tp->board_part_number,
  10406. &vpd_data[i], partno_len);
  10407. /* Success. */
  10408. return;
  10409. }
  10410. i += 3 + vpd_data[i + 2];
  10411. }
  10412. /* Part number not found. */
  10413. goto out_not_found;
  10414. }
  10415. out_not_found:
  10416. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10417. strcpy(tp->board_part_number, "BCM95906");
  10418. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10419. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  10420. strcpy(tp->board_part_number, "BCM57780");
  10421. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10422. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  10423. strcpy(tp->board_part_number, "BCM57760");
  10424. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10425. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  10426. strcpy(tp->board_part_number, "BCM57790");
  10427. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10428. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  10429. strcpy(tp->board_part_number, "BCM57788");
  10430. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10431. strcpy(tp->board_part_number, "BCM57765");
  10432. else
  10433. strcpy(tp->board_part_number, "none");
  10434. }
  10435. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10436. {
  10437. u32 val;
  10438. if (tg3_nvram_read(tp, offset, &val) ||
  10439. (val & 0xfc000000) != 0x0c000000 ||
  10440. tg3_nvram_read(tp, offset + 4, &val) ||
  10441. val != 0)
  10442. return 0;
  10443. return 1;
  10444. }
  10445. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  10446. {
  10447. u32 val, offset, start, ver_offset;
  10448. int i;
  10449. bool newver = false;
  10450. if (tg3_nvram_read(tp, 0xc, &offset) ||
  10451. tg3_nvram_read(tp, 0x4, &start))
  10452. return;
  10453. offset = tg3_nvram_logical_addr(tp, offset);
  10454. if (tg3_nvram_read(tp, offset, &val))
  10455. return;
  10456. if ((val & 0xfc000000) == 0x0c000000) {
  10457. if (tg3_nvram_read(tp, offset + 4, &val))
  10458. return;
  10459. if (val == 0)
  10460. newver = true;
  10461. }
  10462. if (newver) {
  10463. if (tg3_nvram_read(tp, offset + 8, &ver_offset))
  10464. return;
  10465. offset = offset + ver_offset - start;
  10466. for (i = 0; i < 16; i += 4) {
  10467. __be32 v;
  10468. if (tg3_nvram_read_be32(tp, offset + i, &v))
  10469. return;
  10470. memcpy(tp->fw_ver + i, &v, sizeof(v));
  10471. }
  10472. } else {
  10473. u32 major, minor;
  10474. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  10475. return;
  10476. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  10477. TG3_NVM_BCVER_MAJSFT;
  10478. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  10479. snprintf(&tp->fw_ver[0], 32, "v%d.%02d", major, minor);
  10480. }
  10481. }
  10482. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  10483. {
  10484. u32 val, major, minor;
  10485. /* Use native endian representation */
  10486. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  10487. return;
  10488. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  10489. TG3_NVM_HWSB_CFG1_MAJSFT;
  10490. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  10491. TG3_NVM_HWSB_CFG1_MINSFT;
  10492. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  10493. }
  10494. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10495. {
  10496. u32 offset, major, minor, build;
  10497. tp->fw_ver[0] = 's';
  10498. tp->fw_ver[1] = 'b';
  10499. tp->fw_ver[2] = '\0';
  10500. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10501. return;
  10502. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10503. case TG3_EEPROM_SB_REVISION_0:
  10504. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10505. break;
  10506. case TG3_EEPROM_SB_REVISION_2:
  10507. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  10508. break;
  10509. case TG3_EEPROM_SB_REVISION_3:
  10510. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  10511. break;
  10512. default:
  10513. return;
  10514. }
  10515. if (tg3_nvram_read(tp, offset, &val))
  10516. return;
  10517. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  10518. TG3_EEPROM_SB_EDH_BLD_SHFT;
  10519. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  10520. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  10521. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  10522. if (minor > 99 || build > 26)
  10523. return;
  10524. snprintf(&tp->fw_ver[2], 30, " v%d.%02d", major, minor);
  10525. if (build > 0) {
  10526. tp->fw_ver[8] = 'a' + build - 1;
  10527. tp->fw_ver[9] = '\0';
  10528. }
  10529. }
  10530. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  10531. {
  10532. u32 val, offset, start;
  10533. int i, vlen;
  10534. for (offset = TG3_NVM_DIR_START;
  10535. offset < TG3_NVM_DIR_END;
  10536. offset += TG3_NVM_DIRENT_SIZE) {
  10537. if (tg3_nvram_read(tp, offset, &val))
  10538. return;
  10539. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  10540. break;
  10541. }
  10542. if (offset == TG3_NVM_DIR_END)
  10543. return;
  10544. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10545. start = 0x08000000;
  10546. else if (tg3_nvram_read(tp, offset - 4, &start))
  10547. return;
  10548. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  10549. !tg3_fw_img_is_valid(tp, offset) ||
  10550. tg3_nvram_read(tp, offset + 8, &val))
  10551. return;
  10552. offset += val - start;
  10553. vlen = strlen(tp->fw_ver);
  10554. tp->fw_ver[vlen++] = ',';
  10555. tp->fw_ver[vlen++] = ' ';
  10556. for (i = 0; i < 4; i++) {
  10557. __be32 v;
  10558. if (tg3_nvram_read_be32(tp, offset, &v))
  10559. return;
  10560. offset += sizeof(v);
  10561. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  10562. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  10563. break;
  10564. }
  10565. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  10566. vlen += sizeof(v);
  10567. }
  10568. }
  10569. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  10570. {
  10571. int vlen;
  10572. u32 apedata;
  10573. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  10574. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  10575. return;
  10576. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  10577. if (apedata != APE_SEG_SIG_MAGIC)
  10578. return;
  10579. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  10580. if (!(apedata & APE_FW_STATUS_READY))
  10581. return;
  10582. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  10583. vlen = strlen(tp->fw_ver);
  10584. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " DASH v%d.%d.%d.%d",
  10585. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  10586. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  10587. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  10588. (apedata & APE_FW_VERSION_BLDMSK));
  10589. }
  10590. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  10591. {
  10592. u32 val;
  10593. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  10594. tp->fw_ver[0] = 's';
  10595. tp->fw_ver[1] = 'b';
  10596. tp->fw_ver[2] = '\0';
  10597. return;
  10598. }
  10599. if (tg3_nvram_read(tp, 0, &val))
  10600. return;
  10601. if (val == TG3_EEPROM_MAGIC)
  10602. tg3_read_bc_ver(tp);
  10603. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  10604. tg3_read_sb_ver(tp, val);
  10605. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10606. tg3_read_hwsb_ver(tp);
  10607. else
  10608. return;
  10609. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10610. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  10611. return;
  10612. tg3_read_mgmtfw_ver(tp);
  10613. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  10614. }
  10615. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  10616. static int __devinit tg3_get_invariants(struct tg3 *tp)
  10617. {
  10618. static struct pci_device_id write_reorder_chipsets[] = {
  10619. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10620. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  10621. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10622. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  10623. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  10624. PCI_DEVICE_ID_VIA_8385_0) },
  10625. { },
  10626. };
  10627. u32 misc_ctrl_reg;
  10628. u32 pci_state_reg, grc_misc_cfg;
  10629. u32 val;
  10630. u16 pci_cmd;
  10631. int err;
  10632. /* Force memory write invalidate off. If we leave it on,
  10633. * then on 5700_BX chips we have to enable a workaround.
  10634. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  10635. * to match the cacheline size. The Broadcom driver have this
  10636. * workaround but turns MWI off all the times so never uses
  10637. * it. This seems to suggest that the workaround is insufficient.
  10638. */
  10639. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10640. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  10641. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10642. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  10643. * has the register indirect write enable bit set before
  10644. * we try to access any of the MMIO registers. It is also
  10645. * critical that the PCI-X hw workaround situation is decided
  10646. * before that as well.
  10647. */
  10648. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10649. &misc_ctrl_reg);
  10650. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  10651. MISC_HOST_CTRL_CHIPREV_SHIFT);
  10652. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  10653. u32 prod_id_asic_rev;
  10654. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  10655. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  10656. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5724)
  10657. pci_read_config_dword(tp->pdev,
  10658. TG3PCI_GEN2_PRODID_ASICREV,
  10659. &prod_id_asic_rev);
  10660. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  10661. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  10662. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  10663. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  10664. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  10665. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10666. pci_read_config_dword(tp->pdev,
  10667. TG3PCI_GEN15_PRODID_ASICREV,
  10668. &prod_id_asic_rev);
  10669. else
  10670. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  10671. &prod_id_asic_rev);
  10672. tp->pci_chip_rev_id = prod_id_asic_rev;
  10673. }
  10674. /* Wrong chip ID in 5752 A0. This code can be removed later
  10675. * as A0 is not in production.
  10676. */
  10677. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  10678. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  10679. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  10680. * we need to disable memory and use config. cycles
  10681. * only to access all registers. The 5702/03 chips
  10682. * can mistakenly decode the special cycles from the
  10683. * ICH chipsets as memory write cycles, causing corruption
  10684. * of register and memory space. Only certain ICH bridges
  10685. * will drive special cycles with non-zero data during the
  10686. * address phase which can fall within the 5703's address
  10687. * range. This is not an ICH bug as the PCI spec allows
  10688. * non-zero address during special cycles. However, only
  10689. * these ICH bridges are known to drive non-zero addresses
  10690. * during special cycles.
  10691. *
  10692. * Since special cycles do not cross PCI bridges, we only
  10693. * enable this workaround if the 5703 is on the secondary
  10694. * bus of these ICH bridges.
  10695. */
  10696. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10697. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10698. static struct tg3_dev_id {
  10699. u32 vendor;
  10700. u32 device;
  10701. u32 rev;
  10702. } ich_chipsets[] = {
  10703. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10704. PCI_ANY_ID },
  10705. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10706. PCI_ANY_ID },
  10707. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10708. 0xa },
  10709. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10710. PCI_ANY_ID },
  10711. { },
  10712. };
  10713. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  10714. struct pci_dev *bridge = NULL;
  10715. while (pci_id->vendor != 0) {
  10716. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  10717. bridge);
  10718. if (!bridge) {
  10719. pci_id++;
  10720. continue;
  10721. }
  10722. if (pci_id->rev != PCI_ANY_ID) {
  10723. if (bridge->revision > pci_id->rev)
  10724. continue;
  10725. }
  10726. if (bridge->subordinate &&
  10727. (bridge->subordinate->number ==
  10728. tp->pdev->bus->number)) {
  10729. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  10730. pci_dev_put(bridge);
  10731. break;
  10732. }
  10733. }
  10734. }
  10735. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  10736. static struct tg3_dev_id {
  10737. u32 vendor;
  10738. u32 device;
  10739. } bridge_chipsets[] = {
  10740. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10741. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10742. { },
  10743. };
  10744. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10745. struct pci_dev *bridge = NULL;
  10746. while (pci_id->vendor != 0) {
  10747. bridge = pci_get_device(pci_id->vendor,
  10748. pci_id->device,
  10749. bridge);
  10750. if (!bridge) {
  10751. pci_id++;
  10752. continue;
  10753. }
  10754. if (bridge->subordinate &&
  10755. (bridge->subordinate->number <=
  10756. tp->pdev->bus->number) &&
  10757. (bridge->subordinate->subordinate >=
  10758. tp->pdev->bus->number)) {
  10759. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  10760. pci_dev_put(bridge);
  10761. break;
  10762. }
  10763. }
  10764. }
  10765. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  10766. * DMA addresses > 40-bit. This bridge may have other additional
  10767. * 57xx devices behind it in some 4-port NIC designs for example.
  10768. * Any tg3 device found behind the bridge will also need the 40-bit
  10769. * DMA workaround.
  10770. */
  10771. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  10772. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10773. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  10774. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10775. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  10776. }
  10777. else {
  10778. struct pci_dev *bridge = NULL;
  10779. do {
  10780. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  10781. PCI_DEVICE_ID_SERVERWORKS_EPB,
  10782. bridge);
  10783. if (bridge && bridge->subordinate &&
  10784. (bridge->subordinate->number <=
  10785. tp->pdev->bus->number) &&
  10786. (bridge->subordinate->subordinate >=
  10787. tp->pdev->bus->number)) {
  10788. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10789. pci_dev_put(bridge);
  10790. break;
  10791. }
  10792. } while (bridge);
  10793. }
  10794. /* Initialize misc host control in PCI block. */
  10795. tp->misc_host_ctrl |= (misc_ctrl_reg &
  10796. MISC_HOST_CTRL_CHIPREV);
  10797. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10798. tp->misc_host_ctrl);
  10799. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  10800. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  10801. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10802. tp->pdev_peer = tg3_find_peer(tp);
  10803. /* Intentionally exclude ASIC_REV_5906 */
  10804. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10805. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10806. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10807. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10808. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10809. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10810. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10811. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10812. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  10813. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10814. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10815. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10816. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10817. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10818. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  10819. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  10820. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10821. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  10822. /* 5700 B0 chips do not support checksumming correctly due
  10823. * to hardware bugs.
  10824. */
  10825. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  10826. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  10827. else {
  10828. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  10829. tp->dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  10830. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  10831. tp->dev->features |= NETIF_F_IPV6_CSUM;
  10832. }
  10833. /* Determine TSO capabilities */
  10834. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10835. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10836. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
  10837. else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10838. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10839. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10840. else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10841. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10842. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  10843. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10844. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10845. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10846. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10847. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  10848. tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
  10849. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  10850. tp->fw_needed = FIRMWARE_TG3TSO5;
  10851. else
  10852. tp->fw_needed = FIRMWARE_TG3TSO;
  10853. }
  10854. tp->irq_max = 1;
  10855. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10856. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  10857. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  10858. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  10859. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  10860. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  10861. tp->pdev_peer == tp->pdev))
  10862. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  10863. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10864. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10865. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  10866. }
  10867. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10868. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  10869. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
  10870. tp->irq_max = TG3_IRQ_MAX_VECS;
  10871. }
  10872. }
  10873. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10874. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10875. tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
  10876. else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
  10877. tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
  10878. tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
  10879. }
  10880. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10881. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10882. tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
  10883. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10884. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  10885. (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
  10886. tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
  10887. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10888. &pci_state_reg);
  10889. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  10890. if (tp->pcie_cap != 0) {
  10891. u16 lnkctl;
  10892. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10893. pcie_set_readrq(tp->pdev, 4096);
  10894. pci_read_config_word(tp->pdev,
  10895. tp->pcie_cap + PCI_EXP_LNKCTL,
  10896. &lnkctl);
  10897. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  10898. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10899. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  10900. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10901. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10902. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  10903. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  10904. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  10905. }
  10906. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  10907. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10908. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10909. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10910. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  10911. if (!tp->pcix_cap) {
  10912. printk(KERN_ERR PFX "Cannot find PCI-X "
  10913. "capability, aborting.\n");
  10914. return -EIO;
  10915. }
  10916. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  10917. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  10918. }
  10919. /* If we have an AMD 762 or VIA K8T800 chipset, write
  10920. * reordering to the mailbox registers done by the host
  10921. * controller can cause major troubles. We read back from
  10922. * every mailbox register write to force the writes to be
  10923. * posted to the chip in order.
  10924. */
  10925. if (pci_dev_present(write_reorder_chipsets) &&
  10926. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10927. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  10928. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  10929. &tp->pci_cacheline_sz);
  10930. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10931. &tp->pci_lat_timer);
  10932. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10933. tp->pci_lat_timer < 64) {
  10934. tp->pci_lat_timer = 64;
  10935. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10936. tp->pci_lat_timer);
  10937. }
  10938. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  10939. /* 5700 BX chips need to have their TX producer index
  10940. * mailboxes written twice to workaround a bug.
  10941. */
  10942. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  10943. /* If we are in PCI-X mode, enable register write workaround.
  10944. *
  10945. * The workaround is to use indirect register accesses
  10946. * for all chip writes not to mailbox registers.
  10947. */
  10948. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10949. u32 pm_reg;
  10950. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10951. /* The chip can have it's power management PCI config
  10952. * space registers clobbered due to this bug.
  10953. * So explicitly force the chip into D0 here.
  10954. */
  10955. pci_read_config_dword(tp->pdev,
  10956. tp->pm_cap + PCI_PM_CTRL,
  10957. &pm_reg);
  10958. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  10959. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  10960. pci_write_config_dword(tp->pdev,
  10961. tp->pm_cap + PCI_PM_CTRL,
  10962. pm_reg);
  10963. /* Also, force SERR#/PERR# in PCI command. */
  10964. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10965. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  10966. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10967. }
  10968. }
  10969. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  10970. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  10971. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  10972. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  10973. /* Chip-specific fixup from Broadcom driver */
  10974. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  10975. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  10976. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  10977. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  10978. }
  10979. /* Default fast path register access methods */
  10980. tp->read32 = tg3_read32;
  10981. tp->write32 = tg3_write32;
  10982. tp->read32_mbox = tg3_read32;
  10983. tp->write32_mbox = tg3_write32;
  10984. tp->write32_tx_mbox = tg3_write32;
  10985. tp->write32_rx_mbox = tg3_write32;
  10986. /* Various workaround register access methods */
  10987. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  10988. tp->write32 = tg3_write_indirect_reg32;
  10989. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10990. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10991. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  10992. /*
  10993. * Back to back register writes can cause problems on these
  10994. * chips, the workaround is to read back all reg writes
  10995. * except those to mailbox regs.
  10996. *
  10997. * See tg3_write_indirect_reg32().
  10998. */
  10999. tp->write32 = tg3_write_flush_reg32;
  11000. }
  11001. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  11002. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  11003. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  11004. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  11005. tp->write32_rx_mbox = tg3_write_flush_reg32;
  11006. }
  11007. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  11008. tp->read32 = tg3_read_indirect_reg32;
  11009. tp->write32 = tg3_write_indirect_reg32;
  11010. tp->read32_mbox = tg3_read_indirect_mbox;
  11011. tp->write32_mbox = tg3_write_indirect_mbox;
  11012. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  11013. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  11014. iounmap(tp->regs);
  11015. tp->regs = NULL;
  11016. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11017. pci_cmd &= ~PCI_COMMAND_MEMORY;
  11018. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11019. }
  11020. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11021. tp->read32_mbox = tg3_read32_mbox_5906;
  11022. tp->write32_mbox = tg3_write32_mbox_5906;
  11023. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  11024. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  11025. }
  11026. if (tp->write32 == tg3_write_indirect_reg32 ||
  11027. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11028. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11029. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  11030. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  11031. /* Get eeprom hw config before calling tg3_set_power_state().
  11032. * In particular, the TG3_FLG2_IS_NIC flag must be
  11033. * determined before calling tg3_set_power_state() so that
  11034. * we know whether or not to switch out of Vaux power.
  11035. * When the flag is set, it means that GPIO1 is used for eeprom
  11036. * write protect and also implies that it is a LOM where GPIOs
  11037. * are not used to switch power.
  11038. */
  11039. tg3_get_eeprom_hw_cfg(tp);
  11040. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11041. /* Allow reads and writes to the
  11042. * APE register and memory space.
  11043. */
  11044. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  11045. PCISTATE_ALLOW_APE_SHMEM_WR;
  11046. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11047. pci_state_reg);
  11048. }
  11049. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11050. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11051. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11052. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11053. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11054. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11055. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  11056. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  11057. * GPIO1 driven high will bring 5700's external PHY out of reset.
  11058. * It is also used as eeprom write protect on LOMs.
  11059. */
  11060. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  11061. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11062. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  11063. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  11064. GRC_LCLCTRL_GPIO_OUTPUT1);
  11065. /* Unused GPIO3 must be driven as output on 5752 because there
  11066. * are no pull-up resistors on unused GPIO pins.
  11067. */
  11068. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11069. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  11070. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11071. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11072. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11073. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  11074. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  11075. /* Turn off the debug UART. */
  11076. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11077. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  11078. /* Keep VMain power. */
  11079. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  11080. GRC_LCLCTRL_GPIO_OUTPUT0;
  11081. }
  11082. /* Force the chip into D0. */
  11083. err = tg3_set_power_state(tp, PCI_D0);
  11084. if (err) {
  11085. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  11086. pci_name(tp->pdev));
  11087. return err;
  11088. }
  11089. /* Derive initial jumbo mode from MTU assigned in
  11090. * ether_setup() via the alloc_etherdev() call
  11091. */
  11092. if (tp->dev->mtu > ETH_DATA_LEN &&
  11093. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11094. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  11095. /* Determine WakeOnLan speed to use. */
  11096. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11097. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  11098. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  11099. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  11100. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  11101. } else {
  11102. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  11103. }
  11104. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11105. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  11106. /* A few boards don't want Ethernet@WireSpeed phy feature */
  11107. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11108. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  11109. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  11110. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  11111. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) ||
  11112. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  11113. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  11114. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  11115. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  11116. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  11117. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  11118. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  11119. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  11120. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  11121. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11122. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  11123. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  11124. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765) {
  11125. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11126. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11127. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11128. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  11129. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  11130. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  11131. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  11132. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  11133. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  11134. } else
  11135. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  11136. }
  11137. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11138. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  11139. tp->phy_otp = tg3_read_otp_phycfg(tp);
  11140. if (tp->phy_otp == 0)
  11141. tp->phy_otp = TG3_OTP_DEFAULT;
  11142. }
  11143. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  11144. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  11145. else
  11146. tp->mi_mode = MAC_MI_MODE_BASE;
  11147. tp->coalesce_mode = 0;
  11148. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  11149. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  11150. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  11151. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11152. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11153. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  11154. err = tg3_mdio_init(tp);
  11155. if (err)
  11156. return err;
  11157. /* Initialize data/descriptor byte/word swapping. */
  11158. val = tr32(GRC_MODE);
  11159. val &= GRC_MODE_HOST_STACKUP;
  11160. tw32(GRC_MODE, val | tp->grc_mode);
  11161. tg3_switch_clocks(tp);
  11162. /* Clear this out for sanity. */
  11163. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11164. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11165. &pci_state_reg);
  11166. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  11167. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  11168. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  11169. if (chiprevid == CHIPREV_ID_5701_A0 ||
  11170. chiprevid == CHIPREV_ID_5701_B0 ||
  11171. chiprevid == CHIPREV_ID_5701_B2 ||
  11172. chiprevid == CHIPREV_ID_5701_B5) {
  11173. void __iomem *sram_base;
  11174. /* Write some dummy words into the SRAM status block
  11175. * area, see if it reads back correctly. If the return
  11176. * value is bad, force enable the PCIX workaround.
  11177. */
  11178. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  11179. writel(0x00000000, sram_base);
  11180. writel(0x00000000, sram_base + 4);
  11181. writel(0xffffffff, sram_base + 4);
  11182. if (readl(sram_base) != 0x00000000)
  11183. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11184. }
  11185. }
  11186. udelay(50);
  11187. tg3_nvram_init(tp);
  11188. grc_misc_cfg = tr32(GRC_MISC_CFG);
  11189. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  11190. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11191. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  11192. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  11193. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  11194. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  11195. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  11196. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  11197. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  11198. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  11199. HOSTCC_MODE_CLRTICK_TXBD);
  11200. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  11201. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11202. tp->misc_host_ctrl);
  11203. }
  11204. /* Preserve the APE MAC_MODE bits */
  11205. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  11206. tp->mac_mode = tr32(MAC_MODE) |
  11207. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  11208. else
  11209. tp->mac_mode = TG3_DEF_MAC_MODE;
  11210. /* these are limited to 10/100 only */
  11211. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11212. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  11213. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11214. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11215. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  11216. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  11217. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  11218. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11219. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  11220. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  11221. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  11222. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  11223. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  11224. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  11225. err = tg3_phy_probe(tp);
  11226. if (err) {
  11227. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  11228. pci_name(tp->pdev), err);
  11229. /* ... but do not return immediately ... */
  11230. tg3_mdio_fini(tp);
  11231. }
  11232. tg3_read_partno(tp);
  11233. tg3_read_fw_ver(tp);
  11234. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  11235. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  11236. } else {
  11237. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11238. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  11239. else
  11240. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  11241. }
  11242. /* 5700 {AX,BX} chips have a broken status block link
  11243. * change bit implementation, so we must use the
  11244. * status register in those cases.
  11245. */
  11246. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11247. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  11248. else
  11249. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  11250. /* The led_ctrl is set during tg3_phy_probe, here we might
  11251. * have to force the link status polling mechanism based
  11252. * upon subsystem IDs.
  11253. */
  11254. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  11255. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11256. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  11257. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  11258. TG3_FLAG_USE_LINKCHG_REG);
  11259. }
  11260. /* For all SERDES we poll the MAC status register. */
  11261. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  11262. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  11263. else
  11264. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  11265. tp->rx_offset = NET_IP_ALIGN;
  11266. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11267. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  11268. tp->rx_offset = 0;
  11269. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  11270. /* Increment the rx prod index on the rx std ring by at most
  11271. * 8 for these chips to workaround hw errata.
  11272. */
  11273. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11274. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11275. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11276. tp->rx_std_max_post = 8;
  11277. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  11278. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  11279. PCIE_PWR_MGMT_L1_THRESH_MSK;
  11280. return err;
  11281. }
  11282. #ifdef CONFIG_SPARC
  11283. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  11284. {
  11285. struct net_device *dev = tp->dev;
  11286. struct pci_dev *pdev = tp->pdev;
  11287. struct device_node *dp = pci_device_to_OF_node(pdev);
  11288. const unsigned char *addr;
  11289. int len;
  11290. addr = of_get_property(dp, "local-mac-address", &len);
  11291. if (addr && len == 6) {
  11292. memcpy(dev->dev_addr, addr, 6);
  11293. memcpy(dev->perm_addr, dev->dev_addr, 6);
  11294. return 0;
  11295. }
  11296. return -ENODEV;
  11297. }
  11298. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  11299. {
  11300. struct net_device *dev = tp->dev;
  11301. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  11302. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  11303. return 0;
  11304. }
  11305. #endif
  11306. static int __devinit tg3_get_device_address(struct tg3 *tp)
  11307. {
  11308. struct net_device *dev = tp->dev;
  11309. u32 hi, lo, mac_offset;
  11310. int addr_ok = 0;
  11311. #ifdef CONFIG_SPARC
  11312. if (!tg3_get_macaddr_sparc(tp))
  11313. return 0;
  11314. #endif
  11315. mac_offset = 0x7c;
  11316. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  11317. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11318. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  11319. mac_offset = 0xcc;
  11320. if (tg3_nvram_lock(tp))
  11321. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  11322. else
  11323. tg3_nvram_unlock(tp);
  11324. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11325. if (tr32(TG3_CPMU_STATUS) & TG3_CPMU_STATUS_PCIE_FUNC)
  11326. mac_offset = 0xcc;
  11327. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11328. mac_offset = 0x10;
  11329. /* First try to get it from MAC address mailbox. */
  11330. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  11331. if ((hi >> 16) == 0x484b) {
  11332. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11333. dev->dev_addr[1] = (hi >> 0) & 0xff;
  11334. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  11335. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11336. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11337. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11338. dev->dev_addr[5] = (lo >> 0) & 0xff;
  11339. /* Some old bootcode may report a 0 MAC address in SRAM */
  11340. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  11341. }
  11342. if (!addr_ok) {
  11343. /* Next, try NVRAM. */
  11344. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  11345. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  11346. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  11347. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  11348. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  11349. }
  11350. /* Finally just fetch it out of the MAC control regs. */
  11351. else {
  11352. hi = tr32(MAC_ADDR_0_HIGH);
  11353. lo = tr32(MAC_ADDR_0_LOW);
  11354. dev->dev_addr[5] = lo & 0xff;
  11355. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11356. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11357. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11358. dev->dev_addr[1] = hi & 0xff;
  11359. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11360. }
  11361. }
  11362. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  11363. #ifdef CONFIG_SPARC
  11364. if (!tg3_get_default_macaddr_sparc(tp))
  11365. return 0;
  11366. #endif
  11367. return -EINVAL;
  11368. }
  11369. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  11370. return 0;
  11371. }
  11372. #define BOUNDARY_SINGLE_CACHELINE 1
  11373. #define BOUNDARY_MULTI_CACHELINE 2
  11374. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  11375. {
  11376. int cacheline_size;
  11377. u8 byte;
  11378. int goal;
  11379. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  11380. if (byte == 0)
  11381. cacheline_size = 1024;
  11382. else
  11383. cacheline_size = (int) byte * 4;
  11384. /* On 5703 and later chips, the boundary bits have no
  11385. * effect.
  11386. */
  11387. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11388. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11389. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11390. goto out;
  11391. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  11392. goal = BOUNDARY_MULTI_CACHELINE;
  11393. #else
  11394. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  11395. goal = BOUNDARY_SINGLE_CACHELINE;
  11396. #else
  11397. goal = 0;
  11398. #endif
  11399. #endif
  11400. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11401. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11402. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  11403. goto out;
  11404. }
  11405. if (!goal)
  11406. goto out;
  11407. /* PCI controllers on most RISC systems tend to disconnect
  11408. * when a device tries to burst across a cache-line boundary.
  11409. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  11410. *
  11411. * Unfortunately, for PCI-E there are only limited
  11412. * write-side controls for this, and thus for reads
  11413. * we will still get the disconnects. We'll also waste
  11414. * these PCI cycles for both read and write for chips
  11415. * other than 5700 and 5701 which do not implement the
  11416. * boundary bits.
  11417. */
  11418. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11419. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  11420. switch (cacheline_size) {
  11421. case 16:
  11422. case 32:
  11423. case 64:
  11424. case 128:
  11425. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11426. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  11427. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  11428. } else {
  11429. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11430. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11431. }
  11432. break;
  11433. case 256:
  11434. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  11435. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  11436. break;
  11437. default:
  11438. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11439. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11440. break;
  11441. }
  11442. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11443. switch (cacheline_size) {
  11444. case 16:
  11445. case 32:
  11446. case 64:
  11447. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11448. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11449. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  11450. break;
  11451. }
  11452. /* fallthrough */
  11453. case 128:
  11454. default:
  11455. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11456. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  11457. break;
  11458. }
  11459. } else {
  11460. switch (cacheline_size) {
  11461. case 16:
  11462. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11463. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  11464. DMA_RWCTRL_WRITE_BNDRY_16);
  11465. break;
  11466. }
  11467. /* fallthrough */
  11468. case 32:
  11469. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11470. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  11471. DMA_RWCTRL_WRITE_BNDRY_32);
  11472. break;
  11473. }
  11474. /* fallthrough */
  11475. case 64:
  11476. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11477. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  11478. DMA_RWCTRL_WRITE_BNDRY_64);
  11479. break;
  11480. }
  11481. /* fallthrough */
  11482. case 128:
  11483. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11484. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  11485. DMA_RWCTRL_WRITE_BNDRY_128);
  11486. break;
  11487. }
  11488. /* fallthrough */
  11489. case 256:
  11490. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  11491. DMA_RWCTRL_WRITE_BNDRY_256);
  11492. break;
  11493. case 512:
  11494. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  11495. DMA_RWCTRL_WRITE_BNDRY_512);
  11496. break;
  11497. case 1024:
  11498. default:
  11499. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  11500. DMA_RWCTRL_WRITE_BNDRY_1024);
  11501. break;
  11502. }
  11503. }
  11504. out:
  11505. return val;
  11506. }
  11507. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  11508. {
  11509. struct tg3_internal_buffer_desc test_desc;
  11510. u32 sram_dma_descs;
  11511. int i, ret;
  11512. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  11513. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  11514. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  11515. tw32(RDMAC_STATUS, 0);
  11516. tw32(WDMAC_STATUS, 0);
  11517. tw32(BUFMGR_MODE, 0);
  11518. tw32(FTQ_RESET, 0);
  11519. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  11520. test_desc.addr_lo = buf_dma & 0xffffffff;
  11521. test_desc.nic_mbuf = 0x00002100;
  11522. test_desc.len = size;
  11523. /*
  11524. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  11525. * the *second* time the tg3 driver was getting loaded after an
  11526. * initial scan.
  11527. *
  11528. * Broadcom tells me:
  11529. * ...the DMA engine is connected to the GRC block and a DMA
  11530. * reset may affect the GRC block in some unpredictable way...
  11531. * The behavior of resets to individual blocks has not been tested.
  11532. *
  11533. * Broadcom noted the GRC reset will also reset all sub-components.
  11534. */
  11535. if (to_device) {
  11536. test_desc.cqid_sqid = (13 << 8) | 2;
  11537. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  11538. udelay(40);
  11539. } else {
  11540. test_desc.cqid_sqid = (16 << 8) | 7;
  11541. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  11542. udelay(40);
  11543. }
  11544. test_desc.flags = 0x00000005;
  11545. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  11546. u32 val;
  11547. val = *(((u32 *)&test_desc) + i);
  11548. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  11549. sram_dma_descs + (i * sizeof(u32)));
  11550. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  11551. }
  11552. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11553. if (to_device) {
  11554. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  11555. } else {
  11556. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  11557. }
  11558. ret = -ENODEV;
  11559. for (i = 0; i < 40; i++) {
  11560. u32 val;
  11561. if (to_device)
  11562. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  11563. else
  11564. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  11565. if ((val & 0xffff) == sram_dma_descs) {
  11566. ret = 0;
  11567. break;
  11568. }
  11569. udelay(100);
  11570. }
  11571. return ret;
  11572. }
  11573. #define TEST_BUFFER_SIZE 0x2000
  11574. static int __devinit tg3_test_dma(struct tg3 *tp)
  11575. {
  11576. dma_addr_t buf_dma;
  11577. u32 *buf, saved_dma_rwctrl;
  11578. int ret = 0;
  11579. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  11580. if (!buf) {
  11581. ret = -ENOMEM;
  11582. goto out_nofree;
  11583. }
  11584. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  11585. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  11586. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  11587. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11588. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11589. goto out;
  11590. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11591. /* DMA read watermark not used on PCIE */
  11592. tp->dma_rwctrl |= 0x00180000;
  11593. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  11594. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11595. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  11596. tp->dma_rwctrl |= 0x003f0000;
  11597. else
  11598. tp->dma_rwctrl |= 0x003f000f;
  11599. } else {
  11600. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11601. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  11602. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  11603. u32 read_water = 0x7;
  11604. /* If the 5704 is behind the EPB bridge, we can
  11605. * do the less restrictive ONE_DMA workaround for
  11606. * better performance.
  11607. */
  11608. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  11609. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11610. tp->dma_rwctrl |= 0x8000;
  11611. else if (ccval == 0x6 || ccval == 0x7)
  11612. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  11613. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  11614. read_water = 4;
  11615. /* Set bit 23 to enable PCIX hw bug fix */
  11616. tp->dma_rwctrl |=
  11617. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  11618. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  11619. (1 << 23);
  11620. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  11621. /* 5780 always in PCIX mode */
  11622. tp->dma_rwctrl |= 0x00144000;
  11623. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11624. /* 5714 always in PCIX mode */
  11625. tp->dma_rwctrl |= 0x00148000;
  11626. } else {
  11627. tp->dma_rwctrl |= 0x001b000f;
  11628. }
  11629. }
  11630. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11631. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11632. tp->dma_rwctrl &= 0xfffffff0;
  11633. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11634. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11635. /* Remove this if it causes problems for some boards. */
  11636. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  11637. /* On 5700/5701 chips, we need to set this bit.
  11638. * Otherwise the chip will issue cacheline transactions
  11639. * to streamable DMA memory with not all the byte
  11640. * enables turned on. This is an error on several
  11641. * RISC PCI controllers, in particular sparc64.
  11642. *
  11643. * On 5703/5704 chips, this bit has been reassigned
  11644. * a different meaning. In particular, it is used
  11645. * on those chips to enable a PCI-X workaround.
  11646. */
  11647. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  11648. }
  11649. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11650. #if 0
  11651. /* Unneeded, already done by tg3_get_invariants. */
  11652. tg3_switch_clocks(tp);
  11653. #endif
  11654. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11655. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  11656. goto out;
  11657. /* It is best to perform DMA test with maximum write burst size
  11658. * to expose the 5700/5701 write DMA bug.
  11659. */
  11660. saved_dma_rwctrl = tp->dma_rwctrl;
  11661. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11662. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11663. while (1) {
  11664. u32 *p = buf, i;
  11665. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  11666. p[i] = i;
  11667. /* Send the buffer to the chip. */
  11668. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  11669. if (ret) {
  11670. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  11671. break;
  11672. }
  11673. #if 0
  11674. /* validate data reached card RAM correctly. */
  11675. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11676. u32 val;
  11677. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  11678. if (le32_to_cpu(val) != p[i]) {
  11679. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  11680. /* ret = -ENODEV here? */
  11681. }
  11682. p[i] = 0;
  11683. }
  11684. #endif
  11685. /* Now read it back. */
  11686. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  11687. if (ret) {
  11688. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  11689. break;
  11690. }
  11691. /* Verify it. */
  11692. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11693. if (p[i] == i)
  11694. continue;
  11695. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11696. DMA_RWCTRL_WRITE_BNDRY_16) {
  11697. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11698. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11699. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11700. break;
  11701. } else {
  11702. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  11703. ret = -ENODEV;
  11704. goto out;
  11705. }
  11706. }
  11707. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  11708. /* Success. */
  11709. ret = 0;
  11710. break;
  11711. }
  11712. }
  11713. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11714. DMA_RWCTRL_WRITE_BNDRY_16) {
  11715. static struct pci_device_id dma_wait_state_chipsets[] = {
  11716. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  11717. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  11718. { },
  11719. };
  11720. /* DMA test passed without adjusting DMA boundary,
  11721. * now look for chipsets that are known to expose the
  11722. * DMA bug without failing the test.
  11723. */
  11724. if (pci_dev_present(dma_wait_state_chipsets)) {
  11725. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11726. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11727. }
  11728. else
  11729. /* Safe to use the calculated DMA boundary. */
  11730. tp->dma_rwctrl = saved_dma_rwctrl;
  11731. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11732. }
  11733. out:
  11734. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  11735. out_nofree:
  11736. return ret;
  11737. }
  11738. static void __devinit tg3_init_link_config(struct tg3 *tp)
  11739. {
  11740. tp->link_config.advertising =
  11741. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  11742. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  11743. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  11744. ADVERTISED_Autoneg | ADVERTISED_MII);
  11745. tp->link_config.speed = SPEED_INVALID;
  11746. tp->link_config.duplex = DUPLEX_INVALID;
  11747. tp->link_config.autoneg = AUTONEG_ENABLE;
  11748. tp->link_config.active_speed = SPEED_INVALID;
  11749. tp->link_config.active_duplex = DUPLEX_INVALID;
  11750. tp->link_config.phy_is_low_power = 0;
  11751. tp->link_config.orig_speed = SPEED_INVALID;
  11752. tp->link_config.orig_duplex = DUPLEX_INVALID;
  11753. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  11754. }
  11755. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  11756. {
  11757. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS &&
  11758. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  11759. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765) {
  11760. tp->bufmgr_config.mbuf_read_dma_low_water =
  11761. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11762. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11763. DEFAULT_MB_MACRX_LOW_WATER_5705;
  11764. tp->bufmgr_config.mbuf_high_water =
  11765. DEFAULT_MB_HIGH_WATER_5705;
  11766. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11767. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11768. DEFAULT_MB_MACRX_LOW_WATER_5906;
  11769. tp->bufmgr_config.mbuf_high_water =
  11770. DEFAULT_MB_HIGH_WATER_5906;
  11771. }
  11772. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11773. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  11774. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11775. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  11776. tp->bufmgr_config.mbuf_high_water_jumbo =
  11777. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  11778. } else {
  11779. tp->bufmgr_config.mbuf_read_dma_low_water =
  11780. DEFAULT_MB_RDMA_LOW_WATER;
  11781. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11782. DEFAULT_MB_MACRX_LOW_WATER;
  11783. tp->bufmgr_config.mbuf_high_water =
  11784. DEFAULT_MB_HIGH_WATER;
  11785. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11786. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  11787. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11788. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  11789. tp->bufmgr_config.mbuf_high_water_jumbo =
  11790. DEFAULT_MB_HIGH_WATER_JUMBO;
  11791. }
  11792. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  11793. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  11794. }
  11795. static char * __devinit tg3_phy_string(struct tg3 *tp)
  11796. {
  11797. switch (tp->phy_id & PHY_ID_MASK) {
  11798. case PHY_ID_BCM5400: return "5400";
  11799. case PHY_ID_BCM5401: return "5401";
  11800. case PHY_ID_BCM5411: return "5411";
  11801. case PHY_ID_BCM5701: return "5701";
  11802. case PHY_ID_BCM5703: return "5703";
  11803. case PHY_ID_BCM5704: return "5704";
  11804. case PHY_ID_BCM5705: return "5705";
  11805. case PHY_ID_BCM5750: return "5750";
  11806. case PHY_ID_BCM5752: return "5752";
  11807. case PHY_ID_BCM5714: return "5714";
  11808. case PHY_ID_BCM5780: return "5780";
  11809. case PHY_ID_BCM5755: return "5755";
  11810. case PHY_ID_BCM5787: return "5787";
  11811. case PHY_ID_BCM5784: return "5784";
  11812. case PHY_ID_BCM5756: return "5722/5756";
  11813. case PHY_ID_BCM5906: return "5906";
  11814. case PHY_ID_BCM5761: return "5761";
  11815. case PHY_ID_BCM5717: return "5717";
  11816. case PHY_ID_BCM8002: return "8002/serdes";
  11817. case 0: return "serdes";
  11818. default: return "unknown";
  11819. }
  11820. }
  11821. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  11822. {
  11823. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11824. strcpy(str, "PCI Express");
  11825. return str;
  11826. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11827. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  11828. strcpy(str, "PCIX:");
  11829. if ((clock_ctrl == 7) ||
  11830. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  11831. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  11832. strcat(str, "133MHz");
  11833. else if (clock_ctrl == 0)
  11834. strcat(str, "33MHz");
  11835. else if (clock_ctrl == 2)
  11836. strcat(str, "50MHz");
  11837. else if (clock_ctrl == 4)
  11838. strcat(str, "66MHz");
  11839. else if (clock_ctrl == 6)
  11840. strcat(str, "100MHz");
  11841. } else {
  11842. strcpy(str, "PCI:");
  11843. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  11844. strcat(str, "66MHz");
  11845. else
  11846. strcat(str, "33MHz");
  11847. }
  11848. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  11849. strcat(str, ":32-bit");
  11850. else
  11851. strcat(str, ":64-bit");
  11852. return str;
  11853. }
  11854. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11855. {
  11856. struct pci_dev *peer;
  11857. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11858. for (func = 0; func < 8; func++) {
  11859. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11860. if (peer && peer != tp->pdev)
  11861. break;
  11862. pci_dev_put(peer);
  11863. }
  11864. /* 5704 can be configured in single-port mode, set peer to
  11865. * tp->pdev in that case.
  11866. */
  11867. if (!peer) {
  11868. peer = tp->pdev;
  11869. return peer;
  11870. }
  11871. /*
  11872. * We don't need to keep the refcount elevated; there's no way
  11873. * to remove one half of this device without removing the other
  11874. */
  11875. pci_dev_put(peer);
  11876. return peer;
  11877. }
  11878. static void __devinit tg3_init_coal(struct tg3 *tp)
  11879. {
  11880. struct ethtool_coalesce *ec = &tp->coal;
  11881. memset(ec, 0, sizeof(*ec));
  11882. ec->cmd = ETHTOOL_GCOALESCE;
  11883. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  11884. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  11885. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  11886. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  11887. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  11888. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  11889. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  11890. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  11891. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  11892. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  11893. HOSTCC_MODE_CLRTICK_TXBD)) {
  11894. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  11895. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  11896. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  11897. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  11898. }
  11899. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11900. ec->rx_coalesce_usecs_irq = 0;
  11901. ec->tx_coalesce_usecs_irq = 0;
  11902. ec->stats_block_coalesce_usecs = 0;
  11903. }
  11904. }
  11905. static const struct net_device_ops tg3_netdev_ops = {
  11906. .ndo_open = tg3_open,
  11907. .ndo_stop = tg3_close,
  11908. .ndo_start_xmit = tg3_start_xmit,
  11909. .ndo_get_stats = tg3_get_stats,
  11910. .ndo_validate_addr = eth_validate_addr,
  11911. .ndo_set_multicast_list = tg3_set_rx_mode,
  11912. .ndo_set_mac_address = tg3_set_mac_addr,
  11913. .ndo_do_ioctl = tg3_ioctl,
  11914. .ndo_tx_timeout = tg3_tx_timeout,
  11915. .ndo_change_mtu = tg3_change_mtu,
  11916. #if TG3_VLAN_TAG_USED
  11917. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11918. #endif
  11919. #ifdef CONFIG_NET_POLL_CONTROLLER
  11920. .ndo_poll_controller = tg3_poll_controller,
  11921. #endif
  11922. };
  11923. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  11924. .ndo_open = tg3_open,
  11925. .ndo_stop = tg3_close,
  11926. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  11927. .ndo_get_stats = tg3_get_stats,
  11928. .ndo_validate_addr = eth_validate_addr,
  11929. .ndo_set_multicast_list = tg3_set_rx_mode,
  11930. .ndo_set_mac_address = tg3_set_mac_addr,
  11931. .ndo_do_ioctl = tg3_ioctl,
  11932. .ndo_tx_timeout = tg3_tx_timeout,
  11933. .ndo_change_mtu = tg3_change_mtu,
  11934. #if TG3_VLAN_TAG_USED
  11935. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11936. #endif
  11937. #ifdef CONFIG_NET_POLL_CONTROLLER
  11938. .ndo_poll_controller = tg3_poll_controller,
  11939. #endif
  11940. };
  11941. static int __devinit tg3_init_one(struct pci_dev *pdev,
  11942. const struct pci_device_id *ent)
  11943. {
  11944. static int tg3_version_printed = 0;
  11945. struct net_device *dev;
  11946. struct tg3 *tp;
  11947. int i, err, pm_cap;
  11948. u32 sndmbx, rcvmbx, intmbx;
  11949. char str[40];
  11950. u64 dma_mask, persist_dma_mask;
  11951. if (tg3_version_printed++ == 0)
  11952. printk(KERN_INFO "%s", version);
  11953. err = pci_enable_device(pdev);
  11954. if (err) {
  11955. printk(KERN_ERR PFX "Cannot enable PCI device, "
  11956. "aborting.\n");
  11957. return err;
  11958. }
  11959. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  11960. if (err) {
  11961. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  11962. "aborting.\n");
  11963. goto err_out_disable_pdev;
  11964. }
  11965. pci_set_master(pdev);
  11966. /* Find power-management capability. */
  11967. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  11968. if (pm_cap == 0) {
  11969. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  11970. "aborting.\n");
  11971. err = -EIO;
  11972. goto err_out_free_res;
  11973. }
  11974. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  11975. if (!dev) {
  11976. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  11977. err = -ENOMEM;
  11978. goto err_out_free_res;
  11979. }
  11980. SET_NETDEV_DEV(dev, &pdev->dev);
  11981. #if TG3_VLAN_TAG_USED
  11982. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  11983. #endif
  11984. tp = netdev_priv(dev);
  11985. tp->pdev = pdev;
  11986. tp->dev = dev;
  11987. tp->pm_cap = pm_cap;
  11988. tp->rx_mode = TG3_DEF_RX_MODE;
  11989. tp->tx_mode = TG3_DEF_TX_MODE;
  11990. if (tg3_debug > 0)
  11991. tp->msg_enable = tg3_debug;
  11992. else
  11993. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  11994. /* The word/byte swap controls here control register access byte
  11995. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  11996. * setting below.
  11997. */
  11998. tp->misc_host_ctrl =
  11999. MISC_HOST_CTRL_MASK_PCI_INT |
  12000. MISC_HOST_CTRL_WORD_SWAP |
  12001. MISC_HOST_CTRL_INDIR_ACCESS |
  12002. MISC_HOST_CTRL_PCISTATE_RW;
  12003. /* The NONFRM (non-frame) byte/word swap controls take effect
  12004. * on descriptor entries, anything which isn't packet data.
  12005. *
  12006. * The StrongARM chips on the board (one for tx, one for rx)
  12007. * are running in big-endian mode.
  12008. */
  12009. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12010. GRC_MODE_WSWAP_NONFRM_DATA);
  12011. #ifdef __BIG_ENDIAN
  12012. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12013. #endif
  12014. spin_lock_init(&tp->lock);
  12015. spin_lock_init(&tp->indirect_lock);
  12016. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12017. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12018. if (!tp->regs) {
  12019. printk(KERN_ERR PFX "Cannot map device registers, "
  12020. "aborting.\n");
  12021. err = -ENOMEM;
  12022. goto err_out_free_dev;
  12023. }
  12024. tg3_init_link_config(tp);
  12025. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12026. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12027. dev->ethtool_ops = &tg3_ethtool_ops;
  12028. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12029. dev->irq = pdev->irq;
  12030. err = tg3_get_invariants(tp);
  12031. if (err) {
  12032. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  12033. "aborting.\n");
  12034. goto err_out_iounmap;
  12035. }
  12036. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  12037. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  12038. dev->netdev_ops = &tg3_netdev_ops;
  12039. else
  12040. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  12041. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12042. * device behind the EPB cannot support DMA addresses > 40-bit.
  12043. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12044. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12045. * do DMA address check in tg3_start_xmit().
  12046. */
  12047. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  12048. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12049. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  12050. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12051. #ifdef CONFIG_HIGHMEM
  12052. dma_mask = DMA_BIT_MASK(64);
  12053. #endif
  12054. } else
  12055. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12056. /* Configure DMA attributes. */
  12057. if (dma_mask > DMA_BIT_MASK(32)) {
  12058. err = pci_set_dma_mask(pdev, dma_mask);
  12059. if (!err) {
  12060. dev->features |= NETIF_F_HIGHDMA;
  12061. err = pci_set_consistent_dma_mask(pdev,
  12062. persist_dma_mask);
  12063. if (err < 0) {
  12064. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  12065. "DMA for consistent allocations\n");
  12066. goto err_out_iounmap;
  12067. }
  12068. }
  12069. }
  12070. if (err || dma_mask == DMA_BIT_MASK(32)) {
  12071. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  12072. if (err) {
  12073. printk(KERN_ERR PFX "No usable DMA configuration, "
  12074. "aborting.\n");
  12075. goto err_out_iounmap;
  12076. }
  12077. }
  12078. tg3_init_bufmgr_config(tp);
  12079. /* Selectively allow TSO based on operating conditions */
  12080. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  12081. (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
  12082. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  12083. else {
  12084. tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
  12085. tp->fw_needed = NULL;
  12086. }
  12087. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  12088. tp->fw_needed = FIRMWARE_TG3;
  12089. /* TSO is on by default on chips that support hardware TSO.
  12090. * Firmware TSO on older chips gives lower performance, so it
  12091. * is off by default, but can be enabled using ethtool.
  12092. */
  12093. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
  12094. (dev->features & NETIF_F_IP_CSUM))
  12095. dev->features |= NETIF_F_TSO;
  12096. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  12097. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
  12098. if (dev->features & NETIF_F_IPV6_CSUM)
  12099. dev->features |= NETIF_F_TSO6;
  12100. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  12101. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12102. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12103. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  12104. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12105. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12106. dev->features |= NETIF_F_TSO_ECN;
  12107. }
  12108. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  12109. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  12110. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  12111. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  12112. tp->rx_pending = 63;
  12113. }
  12114. err = tg3_get_device_address(tp);
  12115. if (err) {
  12116. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  12117. "aborting.\n");
  12118. goto err_out_fw;
  12119. }
  12120. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  12121. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12122. if (!tp->aperegs) {
  12123. printk(KERN_ERR PFX "Cannot map APE registers, "
  12124. "aborting.\n");
  12125. err = -ENOMEM;
  12126. goto err_out_fw;
  12127. }
  12128. tg3_ape_lock_init(tp);
  12129. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  12130. tg3_read_dash_ver(tp);
  12131. }
  12132. /*
  12133. * Reset chip in case UNDI or EFI driver did not shutdown
  12134. * DMA self test will enable WDMAC and we'll see (spurious)
  12135. * pending DMA on the PCI bus at that point.
  12136. */
  12137. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  12138. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  12139. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  12140. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12141. }
  12142. err = tg3_test_dma(tp);
  12143. if (err) {
  12144. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  12145. goto err_out_apeunmap;
  12146. }
  12147. /* flow control autonegotiation is default behavior */
  12148. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  12149. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  12150. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  12151. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  12152. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  12153. for (i = 0; i < TG3_IRQ_MAX_VECS; i++) {
  12154. struct tg3_napi *tnapi = &tp->napi[i];
  12155. tnapi->tp = tp;
  12156. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  12157. tnapi->int_mbox = intmbx;
  12158. if (i < 4)
  12159. intmbx += 0x8;
  12160. else
  12161. intmbx += 0x4;
  12162. tnapi->consmbox = rcvmbx;
  12163. tnapi->prodmbox = sndmbx;
  12164. if (i) {
  12165. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  12166. netif_napi_add(dev, &tnapi->napi, tg3_poll_msix, 64);
  12167. } else {
  12168. tnapi->coal_now = HOSTCC_MODE_NOW;
  12169. netif_napi_add(dev, &tnapi->napi, tg3_poll, 64);
  12170. }
  12171. if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
  12172. break;
  12173. /*
  12174. * If we support MSIX, we'll be using RSS. If we're using
  12175. * RSS, the first vector only handles link interrupts and the
  12176. * remaining vectors handle rx and tx interrupts. Reuse the
  12177. * mailbox values for the next iteration. The values we setup
  12178. * above are still useful for the single vectored mode.
  12179. */
  12180. if (!i)
  12181. continue;
  12182. rcvmbx += 0x8;
  12183. if (sndmbx & 0x4)
  12184. sndmbx -= 0x4;
  12185. else
  12186. sndmbx += 0xc;
  12187. }
  12188. tg3_init_coal(tp);
  12189. pci_set_drvdata(pdev, dev);
  12190. err = register_netdev(dev);
  12191. if (err) {
  12192. printk(KERN_ERR PFX "Cannot register net device, "
  12193. "aborting.\n");
  12194. goto err_out_apeunmap;
  12195. }
  12196. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  12197. dev->name,
  12198. tp->board_part_number,
  12199. tp->pci_chip_rev_id,
  12200. tg3_bus_string(tp, str),
  12201. dev->dev_addr);
  12202. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  12203. struct phy_device *phydev;
  12204. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  12205. printk(KERN_INFO
  12206. "%s: attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  12207. tp->dev->name, phydev->drv->name,
  12208. dev_name(&phydev->dev));
  12209. } else
  12210. printk(KERN_INFO
  12211. "%s: attached PHY is %s (%s Ethernet) (WireSpeed[%d])\n",
  12212. tp->dev->name, tg3_phy_string(tp),
  12213. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  12214. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  12215. "10/100/1000Base-T")),
  12216. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
  12217. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  12218. dev->name,
  12219. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  12220. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  12221. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  12222. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  12223. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  12224. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  12225. dev->name, tp->dma_rwctrl,
  12226. (pdev->dma_mask == DMA_BIT_MASK(32)) ? 32 :
  12227. (((u64) pdev->dma_mask == DMA_BIT_MASK(40)) ? 40 : 64));
  12228. return 0;
  12229. err_out_apeunmap:
  12230. if (tp->aperegs) {
  12231. iounmap(tp->aperegs);
  12232. tp->aperegs = NULL;
  12233. }
  12234. err_out_fw:
  12235. if (tp->fw)
  12236. release_firmware(tp->fw);
  12237. err_out_iounmap:
  12238. if (tp->regs) {
  12239. iounmap(tp->regs);
  12240. tp->regs = NULL;
  12241. }
  12242. err_out_free_dev:
  12243. free_netdev(dev);
  12244. err_out_free_res:
  12245. pci_release_regions(pdev);
  12246. err_out_disable_pdev:
  12247. pci_disable_device(pdev);
  12248. pci_set_drvdata(pdev, NULL);
  12249. return err;
  12250. }
  12251. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  12252. {
  12253. struct net_device *dev = pci_get_drvdata(pdev);
  12254. if (dev) {
  12255. struct tg3 *tp = netdev_priv(dev);
  12256. if (tp->fw)
  12257. release_firmware(tp->fw);
  12258. flush_scheduled_work();
  12259. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  12260. tg3_phy_fini(tp);
  12261. tg3_mdio_fini(tp);
  12262. }
  12263. unregister_netdev(dev);
  12264. if (tp->aperegs) {
  12265. iounmap(tp->aperegs);
  12266. tp->aperegs = NULL;
  12267. }
  12268. if (tp->regs) {
  12269. iounmap(tp->regs);
  12270. tp->regs = NULL;
  12271. }
  12272. free_netdev(dev);
  12273. pci_release_regions(pdev);
  12274. pci_disable_device(pdev);
  12275. pci_set_drvdata(pdev, NULL);
  12276. }
  12277. }
  12278. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  12279. {
  12280. struct net_device *dev = pci_get_drvdata(pdev);
  12281. struct tg3 *tp = netdev_priv(dev);
  12282. pci_power_t target_state;
  12283. int err;
  12284. /* PCI register 4 needs to be saved whether netif_running() or not.
  12285. * MSI address and data need to be saved if using MSI and
  12286. * netif_running().
  12287. */
  12288. pci_save_state(pdev);
  12289. if (!netif_running(dev))
  12290. return 0;
  12291. flush_scheduled_work();
  12292. tg3_phy_stop(tp);
  12293. tg3_netif_stop(tp);
  12294. del_timer_sync(&tp->timer);
  12295. tg3_full_lock(tp, 1);
  12296. tg3_disable_ints(tp);
  12297. tg3_full_unlock(tp);
  12298. netif_device_detach(dev);
  12299. tg3_full_lock(tp, 0);
  12300. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12301. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  12302. tg3_full_unlock(tp);
  12303. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  12304. err = tg3_set_power_state(tp, target_state);
  12305. if (err) {
  12306. int err2;
  12307. tg3_full_lock(tp, 0);
  12308. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12309. err2 = tg3_restart_hw(tp, 1);
  12310. if (err2)
  12311. goto out;
  12312. tp->timer.expires = jiffies + tp->timer_offset;
  12313. add_timer(&tp->timer);
  12314. netif_device_attach(dev);
  12315. tg3_netif_start(tp);
  12316. out:
  12317. tg3_full_unlock(tp);
  12318. if (!err2)
  12319. tg3_phy_start(tp);
  12320. }
  12321. return err;
  12322. }
  12323. static int tg3_resume(struct pci_dev *pdev)
  12324. {
  12325. struct net_device *dev = pci_get_drvdata(pdev);
  12326. struct tg3 *tp = netdev_priv(dev);
  12327. int err;
  12328. pci_restore_state(tp->pdev);
  12329. if (!netif_running(dev))
  12330. return 0;
  12331. err = tg3_set_power_state(tp, PCI_D0);
  12332. if (err)
  12333. return err;
  12334. netif_device_attach(dev);
  12335. tg3_full_lock(tp, 0);
  12336. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12337. err = tg3_restart_hw(tp, 1);
  12338. if (err)
  12339. goto out;
  12340. tp->timer.expires = jiffies + tp->timer_offset;
  12341. add_timer(&tp->timer);
  12342. tg3_netif_start(tp);
  12343. out:
  12344. tg3_full_unlock(tp);
  12345. if (!err)
  12346. tg3_phy_start(tp);
  12347. return err;
  12348. }
  12349. static struct pci_driver tg3_driver = {
  12350. .name = DRV_MODULE_NAME,
  12351. .id_table = tg3_pci_tbl,
  12352. .probe = tg3_init_one,
  12353. .remove = __devexit_p(tg3_remove_one),
  12354. .suspend = tg3_suspend,
  12355. .resume = tg3_resume
  12356. };
  12357. static int __init tg3_init(void)
  12358. {
  12359. return pci_register_driver(&tg3_driver);
  12360. }
  12361. static void __exit tg3_cleanup(void)
  12362. {
  12363. pci_unregister_driver(&tg3_driver);
  12364. }
  12365. module_init(tg3_init);
  12366. module_exit(tg3_cleanup);