intel_sprite.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733
  1. /*
  2. * Copyright © 2011 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Jesse Barnes <jbarnes@virtuousgeek.org>
  25. *
  26. * New plane/sprite handling.
  27. *
  28. * The older chips had a separate interface for programming plane related
  29. * registers; newer ones are much simpler and we can use the new DRM plane
  30. * support.
  31. */
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc.h>
  34. #include <drm/drm_fourcc.h>
  35. #include "intel_drv.h"
  36. #include <drm/i915_drm.h>
  37. #include "i915_drv.h"
  38. static void
  39. ivb_update_plane(struct drm_plane *plane, struct drm_framebuffer *fb,
  40. struct drm_i915_gem_object *obj, int crtc_x, int crtc_y,
  41. unsigned int crtc_w, unsigned int crtc_h,
  42. uint32_t x, uint32_t y,
  43. uint32_t src_w, uint32_t src_h)
  44. {
  45. struct drm_device *dev = plane->dev;
  46. struct drm_i915_private *dev_priv = dev->dev_private;
  47. struct intel_plane *intel_plane = to_intel_plane(plane);
  48. int pipe = intel_plane->pipe;
  49. u32 sprctl, sprscale = 0;
  50. int pixel_size;
  51. sprctl = I915_READ(SPRCTL(pipe));
  52. /* Mask out pixel format bits in case we change it */
  53. sprctl &= ~SPRITE_PIXFORMAT_MASK;
  54. sprctl &= ~SPRITE_RGB_ORDER_RGBX;
  55. sprctl &= ~SPRITE_YUV_BYTE_ORDER_MASK;
  56. sprctl &= ~SPRITE_TILED;
  57. switch (fb->pixel_format) {
  58. case DRM_FORMAT_XBGR8888:
  59. sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
  60. pixel_size = 4;
  61. break;
  62. case DRM_FORMAT_XRGB8888:
  63. sprctl |= SPRITE_FORMAT_RGBX888;
  64. pixel_size = 4;
  65. break;
  66. case DRM_FORMAT_YUYV:
  67. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
  68. pixel_size = 2;
  69. break;
  70. case DRM_FORMAT_YVYU:
  71. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
  72. pixel_size = 2;
  73. break;
  74. case DRM_FORMAT_UYVY:
  75. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
  76. pixel_size = 2;
  77. break;
  78. case DRM_FORMAT_VYUY:
  79. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
  80. pixel_size = 2;
  81. break;
  82. default:
  83. DRM_DEBUG_DRIVER("bad pixel format, assuming RGBX888\n");
  84. sprctl |= SPRITE_FORMAT_RGBX888;
  85. pixel_size = 4;
  86. break;
  87. }
  88. if (obj->tiling_mode != I915_TILING_NONE)
  89. sprctl |= SPRITE_TILED;
  90. /* must disable */
  91. sprctl |= SPRITE_TRICKLE_FEED_DISABLE;
  92. sprctl |= SPRITE_ENABLE;
  93. /* Sizes are 0 based */
  94. src_w--;
  95. src_h--;
  96. crtc_w--;
  97. crtc_h--;
  98. intel_update_sprite_watermarks(dev, pipe, crtc_w, pixel_size);
  99. /*
  100. * IVB workaround: must disable low power watermarks for at least
  101. * one frame before enabling scaling. LP watermarks can be re-enabled
  102. * when scaling is disabled.
  103. */
  104. if (crtc_w != src_w || crtc_h != src_h) {
  105. if (!dev_priv->sprite_scaling_enabled) {
  106. dev_priv->sprite_scaling_enabled = true;
  107. intel_update_watermarks(dev);
  108. intel_wait_for_vblank(dev, pipe);
  109. }
  110. sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;
  111. } else {
  112. if (dev_priv->sprite_scaling_enabled) {
  113. dev_priv->sprite_scaling_enabled = false;
  114. /* potentially re-enable LP watermarks */
  115. intel_update_watermarks(dev);
  116. }
  117. }
  118. I915_WRITE(SPRSTRIDE(pipe), fb->pitches[0]);
  119. I915_WRITE(SPRPOS(pipe), (crtc_y << 16) | crtc_x);
  120. if (obj->tiling_mode != I915_TILING_NONE) {
  121. I915_WRITE(SPRTILEOFF(pipe), (y << 16) | x);
  122. } else {
  123. unsigned long offset;
  124. offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
  125. I915_WRITE(SPRLINOFF(pipe), offset);
  126. }
  127. I915_WRITE(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
  128. if (intel_plane->can_scale)
  129. I915_WRITE(SPRSCALE(pipe), sprscale);
  130. I915_WRITE(SPRCTL(pipe), sprctl);
  131. I915_MODIFY_DISPBASE(SPRSURF(pipe), obj->gtt_offset);
  132. POSTING_READ(SPRSURF(pipe));
  133. }
  134. static void
  135. ivb_disable_plane(struct drm_plane *plane)
  136. {
  137. struct drm_device *dev = plane->dev;
  138. struct drm_i915_private *dev_priv = dev->dev_private;
  139. struct intel_plane *intel_plane = to_intel_plane(plane);
  140. int pipe = intel_plane->pipe;
  141. I915_WRITE(SPRCTL(pipe), I915_READ(SPRCTL(pipe)) & ~SPRITE_ENABLE);
  142. /* Can't leave the scaler enabled... */
  143. if (intel_plane->can_scale)
  144. I915_WRITE(SPRSCALE(pipe), 0);
  145. /* Activate double buffered register update */
  146. I915_MODIFY_DISPBASE(SPRSURF(pipe), 0);
  147. POSTING_READ(SPRSURF(pipe));
  148. dev_priv->sprite_scaling_enabled = false;
  149. intel_update_watermarks(dev);
  150. }
  151. static int
  152. ivb_update_colorkey(struct drm_plane *plane,
  153. struct drm_intel_sprite_colorkey *key)
  154. {
  155. struct drm_device *dev = plane->dev;
  156. struct drm_i915_private *dev_priv = dev->dev_private;
  157. struct intel_plane *intel_plane;
  158. u32 sprctl;
  159. int ret = 0;
  160. intel_plane = to_intel_plane(plane);
  161. I915_WRITE(SPRKEYVAL(intel_plane->pipe), key->min_value);
  162. I915_WRITE(SPRKEYMAX(intel_plane->pipe), key->max_value);
  163. I915_WRITE(SPRKEYMSK(intel_plane->pipe), key->channel_mask);
  164. sprctl = I915_READ(SPRCTL(intel_plane->pipe));
  165. sprctl &= ~(SPRITE_SOURCE_KEY | SPRITE_DEST_KEY);
  166. if (key->flags & I915_SET_COLORKEY_DESTINATION)
  167. sprctl |= SPRITE_DEST_KEY;
  168. else if (key->flags & I915_SET_COLORKEY_SOURCE)
  169. sprctl |= SPRITE_SOURCE_KEY;
  170. I915_WRITE(SPRCTL(intel_plane->pipe), sprctl);
  171. POSTING_READ(SPRKEYMSK(intel_plane->pipe));
  172. return ret;
  173. }
  174. static void
  175. ivb_get_colorkey(struct drm_plane *plane, struct drm_intel_sprite_colorkey *key)
  176. {
  177. struct drm_device *dev = plane->dev;
  178. struct drm_i915_private *dev_priv = dev->dev_private;
  179. struct intel_plane *intel_plane;
  180. u32 sprctl;
  181. intel_plane = to_intel_plane(plane);
  182. key->min_value = I915_READ(SPRKEYVAL(intel_plane->pipe));
  183. key->max_value = I915_READ(SPRKEYMAX(intel_plane->pipe));
  184. key->channel_mask = I915_READ(SPRKEYMSK(intel_plane->pipe));
  185. key->flags = 0;
  186. sprctl = I915_READ(SPRCTL(intel_plane->pipe));
  187. if (sprctl & SPRITE_DEST_KEY)
  188. key->flags = I915_SET_COLORKEY_DESTINATION;
  189. else if (sprctl & SPRITE_SOURCE_KEY)
  190. key->flags = I915_SET_COLORKEY_SOURCE;
  191. else
  192. key->flags = I915_SET_COLORKEY_NONE;
  193. }
  194. static void
  195. ilk_update_plane(struct drm_plane *plane, struct drm_framebuffer *fb,
  196. struct drm_i915_gem_object *obj, int crtc_x, int crtc_y,
  197. unsigned int crtc_w, unsigned int crtc_h,
  198. uint32_t x, uint32_t y,
  199. uint32_t src_w, uint32_t src_h)
  200. {
  201. struct drm_device *dev = plane->dev;
  202. struct drm_i915_private *dev_priv = dev->dev_private;
  203. struct intel_plane *intel_plane = to_intel_plane(plane);
  204. int pipe = intel_plane->pipe, pixel_size;
  205. u32 dvscntr, dvsscale;
  206. dvscntr = I915_READ(DVSCNTR(pipe));
  207. /* Mask out pixel format bits in case we change it */
  208. dvscntr &= ~DVS_PIXFORMAT_MASK;
  209. dvscntr &= ~DVS_RGB_ORDER_XBGR;
  210. dvscntr &= ~DVS_YUV_BYTE_ORDER_MASK;
  211. dvscntr &= ~DVS_TILED;
  212. switch (fb->pixel_format) {
  213. case DRM_FORMAT_XBGR8888:
  214. dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
  215. pixel_size = 4;
  216. break;
  217. case DRM_FORMAT_XRGB8888:
  218. dvscntr |= DVS_FORMAT_RGBX888;
  219. pixel_size = 4;
  220. break;
  221. case DRM_FORMAT_YUYV:
  222. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
  223. pixel_size = 2;
  224. break;
  225. case DRM_FORMAT_YVYU:
  226. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
  227. pixel_size = 2;
  228. break;
  229. case DRM_FORMAT_UYVY:
  230. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
  231. pixel_size = 2;
  232. break;
  233. case DRM_FORMAT_VYUY:
  234. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
  235. pixel_size = 2;
  236. break;
  237. default:
  238. DRM_DEBUG_DRIVER("bad pixel format, assuming RGBX888\n");
  239. dvscntr |= DVS_FORMAT_RGBX888;
  240. pixel_size = 4;
  241. break;
  242. }
  243. if (obj->tiling_mode != I915_TILING_NONE)
  244. dvscntr |= DVS_TILED;
  245. if (IS_GEN6(dev))
  246. dvscntr |= DVS_TRICKLE_FEED_DISABLE; /* must disable */
  247. dvscntr |= DVS_ENABLE;
  248. /* Sizes are 0 based */
  249. src_w--;
  250. src_h--;
  251. crtc_w--;
  252. crtc_h--;
  253. intel_update_sprite_watermarks(dev, pipe, crtc_w, pixel_size);
  254. dvsscale = 0;
  255. if (IS_GEN5(dev) || crtc_w != src_w || crtc_h != src_h)
  256. dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;
  257. I915_WRITE(DVSSTRIDE(pipe), fb->pitches[0]);
  258. I915_WRITE(DVSPOS(pipe), (crtc_y << 16) | crtc_x);
  259. if (obj->tiling_mode != I915_TILING_NONE) {
  260. I915_WRITE(DVSTILEOFF(pipe), (y << 16) | x);
  261. } else {
  262. unsigned long offset;
  263. offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
  264. I915_WRITE(DVSLINOFF(pipe), offset);
  265. }
  266. I915_WRITE(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
  267. I915_WRITE(DVSSCALE(pipe), dvsscale);
  268. I915_WRITE(DVSCNTR(pipe), dvscntr);
  269. I915_MODIFY_DISPBASE(DVSSURF(pipe), obj->gtt_offset);
  270. POSTING_READ(DVSSURF(pipe));
  271. }
  272. static void
  273. ilk_disable_plane(struct drm_plane *plane)
  274. {
  275. struct drm_device *dev = plane->dev;
  276. struct drm_i915_private *dev_priv = dev->dev_private;
  277. struct intel_plane *intel_plane = to_intel_plane(plane);
  278. int pipe = intel_plane->pipe;
  279. I915_WRITE(DVSCNTR(pipe), I915_READ(DVSCNTR(pipe)) & ~DVS_ENABLE);
  280. /* Disable the scaler */
  281. I915_WRITE(DVSSCALE(pipe), 0);
  282. /* Flush double buffered register updates */
  283. I915_MODIFY_DISPBASE(DVSSURF(pipe), 0);
  284. POSTING_READ(DVSSURF(pipe));
  285. }
  286. static void
  287. intel_enable_primary(struct drm_crtc *crtc)
  288. {
  289. struct drm_device *dev = crtc->dev;
  290. struct drm_i915_private *dev_priv = dev->dev_private;
  291. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  292. int reg = DSPCNTR(intel_crtc->plane);
  293. if (!intel_crtc->primary_disabled)
  294. return;
  295. intel_crtc->primary_disabled = false;
  296. intel_update_fbc(dev);
  297. I915_WRITE(reg, I915_READ(reg) | DISPLAY_PLANE_ENABLE);
  298. }
  299. static void
  300. intel_disable_primary(struct drm_crtc *crtc)
  301. {
  302. struct drm_device *dev = crtc->dev;
  303. struct drm_i915_private *dev_priv = dev->dev_private;
  304. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  305. int reg = DSPCNTR(intel_crtc->plane);
  306. if (intel_crtc->primary_disabled)
  307. return;
  308. I915_WRITE(reg, I915_READ(reg) & ~DISPLAY_PLANE_ENABLE);
  309. intel_crtc->primary_disabled = true;
  310. intel_update_fbc(dev);
  311. }
  312. static int
  313. ilk_update_colorkey(struct drm_plane *plane,
  314. struct drm_intel_sprite_colorkey *key)
  315. {
  316. struct drm_device *dev = plane->dev;
  317. struct drm_i915_private *dev_priv = dev->dev_private;
  318. struct intel_plane *intel_plane;
  319. u32 dvscntr;
  320. int ret = 0;
  321. intel_plane = to_intel_plane(plane);
  322. I915_WRITE(DVSKEYVAL(intel_plane->pipe), key->min_value);
  323. I915_WRITE(DVSKEYMAX(intel_plane->pipe), key->max_value);
  324. I915_WRITE(DVSKEYMSK(intel_plane->pipe), key->channel_mask);
  325. dvscntr = I915_READ(DVSCNTR(intel_plane->pipe));
  326. dvscntr &= ~(DVS_SOURCE_KEY | DVS_DEST_KEY);
  327. if (key->flags & I915_SET_COLORKEY_DESTINATION)
  328. dvscntr |= DVS_DEST_KEY;
  329. else if (key->flags & I915_SET_COLORKEY_SOURCE)
  330. dvscntr |= DVS_SOURCE_KEY;
  331. I915_WRITE(DVSCNTR(intel_plane->pipe), dvscntr);
  332. POSTING_READ(DVSKEYMSK(intel_plane->pipe));
  333. return ret;
  334. }
  335. static void
  336. ilk_get_colorkey(struct drm_plane *plane, struct drm_intel_sprite_colorkey *key)
  337. {
  338. struct drm_device *dev = plane->dev;
  339. struct drm_i915_private *dev_priv = dev->dev_private;
  340. struct intel_plane *intel_plane;
  341. u32 dvscntr;
  342. intel_plane = to_intel_plane(plane);
  343. key->min_value = I915_READ(DVSKEYVAL(intel_plane->pipe));
  344. key->max_value = I915_READ(DVSKEYMAX(intel_plane->pipe));
  345. key->channel_mask = I915_READ(DVSKEYMSK(intel_plane->pipe));
  346. key->flags = 0;
  347. dvscntr = I915_READ(DVSCNTR(intel_plane->pipe));
  348. if (dvscntr & DVS_DEST_KEY)
  349. key->flags = I915_SET_COLORKEY_DESTINATION;
  350. else if (dvscntr & DVS_SOURCE_KEY)
  351. key->flags = I915_SET_COLORKEY_SOURCE;
  352. else
  353. key->flags = I915_SET_COLORKEY_NONE;
  354. }
  355. static int
  356. intel_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
  357. struct drm_framebuffer *fb, int crtc_x, int crtc_y,
  358. unsigned int crtc_w, unsigned int crtc_h,
  359. uint32_t src_x, uint32_t src_y,
  360. uint32_t src_w, uint32_t src_h)
  361. {
  362. struct drm_device *dev = plane->dev;
  363. struct drm_i915_private *dev_priv = dev->dev_private;
  364. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  365. struct intel_plane *intel_plane = to_intel_plane(plane);
  366. struct intel_framebuffer *intel_fb;
  367. struct drm_i915_gem_object *obj, *old_obj;
  368. int pipe = intel_plane->pipe;
  369. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  370. pipe);
  371. int ret = 0;
  372. int x = src_x >> 16, y = src_y >> 16;
  373. int primary_w = crtc->mode.hdisplay, primary_h = crtc->mode.vdisplay;
  374. bool disable_primary = false;
  375. intel_fb = to_intel_framebuffer(fb);
  376. obj = intel_fb->obj;
  377. old_obj = intel_plane->obj;
  378. src_w = src_w >> 16;
  379. src_h = src_h >> 16;
  380. /* Pipe must be running... */
  381. if (!(I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE))
  382. return -EINVAL;
  383. if (crtc_x >= primary_w || crtc_y >= primary_h)
  384. return -EINVAL;
  385. /* Don't modify another pipe's plane */
  386. if (intel_plane->pipe != intel_crtc->pipe)
  387. return -EINVAL;
  388. /* Sprite planes can be linear or x-tiled surfaces */
  389. switch (obj->tiling_mode) {
  390. case I915_TILING_NONE:
  391. case I915_TILING_X:
  392. break;
  393. default:
  394. return -EINVAL;
  395. }
  396. /*
  397. * Clamp the width & height into the visible area. Note we don't
  398. * try to scale the source if part of the visible region is offscreen.
  399. * The caller must handle that by adjusting source offset and size.
  400. */
  401. if ((crtc_x < 0) && ((crtc_x + crtc_w) > 0)) {
  402. crtc_w += crtc_x;
  403. crtc_x = 0;
  404. }
  405. if ((crtc_x + crtc_w) <= 0) /* Nothing to display */
  406. goto out;
  407. if ((crtc_x + crtc_w) > primary_w)
  408. crtc_w = primary_w - crtc_x;
  409. if ((crtc_y < 0) && ((crtc_y + crtc_h) > 0)) {
  410. crtc_h += crtc_y;
  411. crtc_y = 0;
  412. }
  413. if ((crtc_y + crtc_h) <= 0) /* Nothing to display */
  414. goto out;
  415. if (crtc_y + crtc_h > primary_h)
  416. crtc_h = primary_h - crtc_y;
  417. if (!crtc_w || !crtc_h) /* Again, nothing to display */
  418. goto out;
  419. /*
  420. * We may not have a scaler, eg. HSW does not have it any more
  421. */
  422. if (!intel_plane->can_scale && (crtc_w != src_w || crtc_h != src_h))
  423. return -EINVAL;
  424. /*
  425. * We can take a larger source and scale it down, but
  426. * only so much... 16x is the max on SNB.
  427. */
  428. if (((src_w * src_h) / (crtc_w * crtc_h)) > intel_plane->max_downscale)
  429. return -EINVAL;
  430. /*
  431. * If the sprite is completely covering the primary plane,
  432. * we can disable the primary and save power.
  433. */
  434. if ((crtc_x == 0) && (crtc_y == 0) &&
  435. (crtc_w == primary_w) && (crtc_h == primary_h))
  436. disable_primary = true;
  437. mutex_lock(&dev->struct_mutex);
  438. ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
  439. if (ret)
  440. goto out_unlock;
  441. intel_plane->obj = obj;
  442. /*
  443. * Be sure to re-enable the primary before the sprite is no longer
  444. * covering it fully.
  445. */
  446. if (!disable_primary)
  447. intel_enable_primary(crtc);
  448. intel_plane->update_plane(plane, fb, obj, crtc_x, crtc_y,
  449. crtc_w, crtc_h, x, y, src_w, src_h);
  450. if (disable_primary)
  451. intel_disable_primary(crtc);
  452. /* Unpin old obj after new one is active to avoid ugliness */
  453. if (old_obj) {
  454. /*
  455. * It's fairly common to simply update the position of
  456. * an existing object. In that case, we don't need to
  457. * wait for vblank to avoid ugliness, we only need to
  458. * do the pin & ref bookkeeping.
  459. */
  460. if (old_obj != obj) {
  461. mutex_unlock(&dev->struct_mutex);
  462. intel_wait_for_vblank(dev, to_intel_crtc(crtc)->pipe);
  463. mutex_lock(&dev->struct_mutex);
  464. }
  465. intel_unpin_fb_obj(old_obj);
  466. }
  467. out_unlock:
  468. mutex_unlock(&dev->struct_mutex);
  469. out:
  470. return ret;
  471. }
  472. static int
  473. intel_disable_plane(struct drm_plane *plane)
  474. {
  475. struct drm_device *dev = plane->dev;
  476. struct intel_plane *intel_plane = to_intel_plane(plane);
  477. int ret = 0;
  478. if (plane->crtc)
  479. intel_enable_primary(plane->crtc);
  480. intel_plane->disable_plane(plane);
  481. if (!intel_plane->obj)
  482. goto out;
  483. mutex_lock(&dev->struct_mutex);
  484. intel_unpin_fb_obj(intel_plane->obj);
  485. intel_plane->obj = NULL;
  486. mutex_unlock(&dev->struct_mutex);
  487. out:
  488. return ret;
  489. }
  490. static void intel_destroy_plane(struct drm_plane *plane)
  491. {
  492. struct intel_plane *intel_plane = to_intel_plane(plane);
  493. intel_disable_plane(plane);
  494. drm_plane_cleanup(plane);
  495. kfree(intel_plane);
  496. }
  497. int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
  498. struct drm_file *file_priv)
  499. {
  500. struct drm_intel_sprite_colorkey *set = data;
  501. struct drm_mode_object *obj;
  502. struct drm_plane *plane;
  503. struct intel_plane *intel_plane;
  504. int ret = 0;
  505. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  506. return -ENODEV;
  507. /* Make sure we don't try to enable both src & dest simultaneously */
  508. if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
  509. return -EINVAL;
  510. mutex_lock(&dev->mode_config.mutex);
  511. obj = drm_mode_object_find(dev, set->plane_id, DRM_MODE_OBJECT_PLANE);
  512. if (!obj) {
  513. ret = -EINVAL;
  514. goto out_unlock;
  515. }
  516. plane = obj_to_plane(obj);
  517. intel_plane = to_intel_plane(plane);
  518. ret = intel_plane->update_colorkey(plane, set);
  519. out_unlock:
  520. mutex_unlock(&dev->mode_config.mutex);
  521. return ret;
  522. }
  523. int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
  524. struct drm_file *file_priv)
  525. {
  526. struct drm_intel_sprite_colorkey *get = data;
  527. struct drm_mode_object *obj;
  528. struct drm_plane *plane;
  529. struct intel_plane *intel_plane;
  530. int ret = 0;
  531. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  532. return -ENODEV;
  533. mutex_lock(&dev->mode_config.mutex);
  534. obj = drm_mode_object_find(dev, get->plane_id, DRM_MODE_OBJECT_PLANE);
  535. if (!obj) {
  536. ret = -EINVAL;
  537. goto out_unlock;
  538. }
  539. plane = obj_to_plane(obj);
  540. intel_plane = to_intel_plane(plane);
  541. intel_plane->get_colorkey(plane, get);
  542. out_unlock:
  543. mutex_unlock(&dev->mode_config.mutex);
  544. return ret;
  545. }
  546. static const struct drm_plane_funcs intel_plane_funcs = {
  547. .update_plane = intel_update_plane,
  548. .disable_plane = intel_disable_plane,
  549. .destroy = intel_destroy_plane,
  550. };
  551. static uint32_t ilk_plane_formats[] = {
  552. DRM_FORMAT_XRGB8888,
  553. DRM_FORMAT_YUYV,
  554. DRM_FORMAT_YVYU,
  555. DRM_FORMAT_UYVY,
  556. DRM_FORMAT_VYUY,
  557. };
  558. static uint32_t snb_plane_formats[] = {
  559. DRM_FORMAT_XBGR8888,
  560. DRM_FORMAT_XRGB8888,
  561. DRM_FORMAT_YUYV,
  562. DRM_FORMAT_YVYU,
  563. DRM_FORMAT_UYVY,
  564. DRM_FORMAT_VYUY,
  565. };
  566. int
  567. intel_plane_init(struct drm_device *dev, enum pipe pipe)
  568. {
  569. struct intel_plane *intel_plane;
  570. unsigned long possible_crtcs;
  571. const uint32_t *plane_formats;
  572. int num_plane_formats;
  573. int ret;
  574. if (INTEL_INFO(dev)->gen < 5)
  575. return -ENODEV;
  576. intel_plane = kzalloc(sizeof(struct intel_plane), GFP_KERNEL);
  577. if (!intel_plane)
  578. return -ENOMEM;
  579. switch (INTEL_INFO(dev)->gen) {
  580. case 5:
  581. case 6:
  582. intel_plane->can_scale = true;
  583. intel_plane->max_downscale = 16;
  584. intel_plane->update_plane = ilk_update_plane;
  585. intel_plane->disable_plane = ilk_disable_plane;
  586. intel_plane->update_colorkey = ilk_update_colorkey;
  587. intel_plane->get_colorkey = ilk_get_colorkey;
  588. if (IS_GEN6(dev)) {
  589. plane_formats = snb_plane_formats;
  590. num_plane_formats = ARRAY_SIZE(snb_plane_formats);
  591. } else {
  592. plane_formats = ilk_plane_formats;
  593. num_plane_formats = ARRAY_SIZE(ilk_plane_formats);
  594. }
  595. break;
  596. case 7:
  597. if (IS_HASWELL(dev) || IS_VALLEYVIEW(dev))
  598. intel_plane->can_scale = false;
  599. else
  600. intel_plane->can_scale = true;
  601. intel_plane->max_downscale = 2;
  602. intel_plane->update_plane = ivb_update_plane;
  603. intel_plane->disable_plane = ivb_disable_plane;
  604. intel_plane->update_colorkey = ivb_update_colorkey;
  605. intel_plane->get_colorkey = ivb_get_colorkey;
  606. plane_formats = snb_plane_formats;
  607. num_plane_formats = ARRAY_SIZE(snb_plane_formats);
  608. break;
  609. default:
  610. kfree(intel_plane);
  611. return -ENODEV;
  612. }
  613. intel_plane->pipe = pipe;
  614. possible_crtcs = (1 << pipe);
  615. ret = drm_plane_init(dev, &intel_plane->base, possible_crtcs,
  616. &intel_plane_funcs,
  617. plane_formats, num_plane_formats,
  618. false);
  619. if (ret)
  620. kfree(intel_plane);
  621. return ret;
  622. }