intel_crt.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804
  1. /*
  2. * Copyright © 2006-2007 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. */
  26. #include <linux/dmi.h>
  27. #include <linux/i2c.h>
  28. #include <linux/slab.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc.h>
  31. #include <drm/drm_crtc_helper.h>
  32. #include <drm/drm_edid.h>
  33. #include "intel_drv.h"
  34. #include <drm/i915_drm.h>
  35. #include "i915_drv.h"
  36. /* Here's the desired hotplug mode */
  37. #define ADPA_HOTPLUG_BITS (ADPA_CRT_HOTPLUG_PERIOD_128 | \
  38. ADPA_CRT_HOTPLUG_WARMUP_10MS | \
  39. ADPA_CRT_HOTPLUG_SAMPLE_4S | \
  40. ADPA_CRT_HOTPLUG_VOLTAGE_50 | \
  41. ADPA_CRT_HOTPLUG_VOLREF_325MV | \
  42. ADPA_CRT_HOTPLUG_ENABLE)
  43. struct intel_crt {
  44. struct intel_encoder base;
  45. bool force_hotplug_required;
  46. u32 adpa_reg;
  47. };
  48. static struct intel_crt *intel_attached_crt(struct drm_connector *connector)
  49. {
  50. return container_of(intel_attached_encoder(connector),
  51. struct intel_crt, base);
  52. }
  53. static struct intel_crt *intel_encoder_to_crt(struct intel_encoder *encoder)
  54. {
  55. return container_of(encoder, struct intel_crt, base);
  56. }
  57. static bool intel_crt_get_hw_state(struct intel_encoder *encoder,
  58. enum pipe *pipe)
  59. {
  60. struct drm_device *dev = encoder->base.dev;
  61. struct drm_i915_private *dev_priv = dev->dev_private;
  62. struct intel_crt *crt = intel_encoder_to_crt(encoder);
  63. u32 tmp;
  64. tmp = I915_READ(crt->adpa_reg);
  65. if (!(tmp & ADPA_DAC_ENABLE))
  66. return false;
  67. if (HAS_PCH_CPT(dev))
  68. *pipe = PORT_TO_PIPE_CPT(tmp);
  69. else
  70. *pipe = PORT_TO_PIPE(tmp);
  71. return true;
  72. }
  73. static void intel_disable_crt(struct intel_encoder *encoder)
  74. {
  75. struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
  76. struct intel_crt *crt = intel_encoder_to_crt(encoder);
  77. u32 temp;
  78. temp = I915_READ(crt->adpa_reg);
  79. temp &= ~(ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE);
  80. temp &= ~ADPA_DAC_ENABLE;
  81. I915_WRITE(crt->adpa_reg, temp);
  82. }
  83. static void intel_enable_crt(struct intel_encoder *encoder)
  84. {
  85. struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
  86. struct intel_crt *crt = intel_encoder_to_crt(encoder);
  87. u32 temp;
  88. temp = I915_READ(crt->adpa_reg);
  89. temp |= ADPA_DAC_ENABLE;
  90. I915_WRITE(crt->adpa_reg, temp);
  91. }
  92. /* Note: The caller is required to filter out dpms modes not supported by the
  93. * platform. */
  94. static void intel_crt_set_dpms(struct intel_encoder *encoder, int mode)
  95. {
  96. struct drm_device *dev = encoder->base.dev;
  97. struct drm_i915_private *dev_priv = dev->dev_private;
  98. struct intel_crt *crt = intel_encoder_to_crt(encoder);
  99. u32 temp;
  100. temp = I915_READ(crt->adpa_reg);
  101. temp &= ~(ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE);
  102. temp &= ~ADPA_DAC_ENABLE;
  103. switch (mode) {
  104. case DRM_MODE_DPMS_ON:
  105. temp |= ADPA_DAC_ENABLE;
  106. break;
  107. case DRM_MODE_DPMS_STANDBY:
  108. temp |= ADPA_DAC_ENABLE | ADPA_HSYNC_CNTL_DISABLE;
  109. break;
  110. case DRM_MODE_DPMS_SUSPEND:
  111. temp |= ADPA_DAC_ENABLE | ADPA_VSYNC_CNTL_DISABLE;
  112. break;
  113. case DRM_MODE_DPMS_OFF:
  114. temp |= ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE;
  115. break;
  116. }
  117. I915_WRITE(crt->adpa_reg, temp);
  118. }
  119. static void intel_crt_dpms(struct drm_connector *connector, int mode)
  120. {
  121. struct drm_device *dev = connector->dev;
  122. struct intel_encoder *encoder = intel_attached_encoder(connector);
  123. struct drm_crtc *crtc;
  124. int old_dpms;
  125. /* PCH platforms and VLV only support on/off. */
  126. if (INTEL_INFO(dev)->gen < 5 && mode != DRM_MODE_DPMS_ON)
  127. mode = DRM_MODE_DPMS_OFF;
  128. if (mode == connector->dpms)
  129. return;
  130. old_dpms = connector->dpms;
  131. connector->dpms = mode;
  132. /* Only need to change hw state when actually enabled */
  133. crtc = encoder->base.crtc;
  134. if (!crtc) {
  135. encoder->connectors_active = false;
  136. return;
  137. }
  138. /* We need the pipe to run for anything but OFF. */
  139. if (mode == DRM_MODE_DPMS_OFF)
  140. encoder->connectors_active = false;
  141. else
  142. encoder->connectors_active = true;
  143. if (mode < old_dpms) {
  144. /* From off to on, enable the pipe first. */
  145. intel_crtc_update_dpms(crtc);
  146. intel_crt_set_dpms(encoder, mode);
  147. } else {
  148. intel_crt_set_dpms(encoder, mode);
  149. intel_crtc_update_dpms(crtc);
  150. }
  151. intel_modeset_check_state(connector->dev);
  152. }
  153. static int intel_crt_mode_valid(struct drm_connector *connector,
  154. struct drm_display_mode *mode)
  155. {
  156. struct drm_device *dev = connector->dev;
  157. int max_clock = 0;
  158. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  159. return MODE_NO_DBLESCAN;
  160. if (mode->clock < 25000)
  161. return MODE_CLOCK_LOW;
  162. if (IS_GEN2(dev))
  163. max_clock = 350000;
  164. else
  165. max_clock = 400000;
  166. if (mode->clock > max_clock)
  167. return MODE_CLOCK_HIGH;
  168. return MODE_OK;
  169. }
  170. static bool intel_crt_mode_fixup(struct drm_encoder *encoder,
  171. const struct drm_display_mode *mode,
  172. struct drm_display_mode *adjusted_mode)
  173. {
  174. return true;
  175. }
  176. static void intel_crt_mode_set(struct drm_encoder *encoder,
  177. struct drm_display_mode *mode,
  178. struct drm_display_mode *adjusted_mode)
  179. {
  180. struct drm_device *dev = encoder->dev;
  181. struct drm_crtc *crtc = encoder->crtc;
  182. struct intel_crt *crt =
  183. intel_encoder_to_crt(to_intel_encoder(encoder));
  184. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  185. struct drm_i915_private *dev_priv = dev->dev_private;
  186. int dpll_md_reg;
  187. u32 adpa, dpll_md;
  188. dpll_md_reg = DPLL_MD(intel_crtc->pipe);
  189. /*
  190. * Disable separate mode multiplier used when cloning SDVO to CRT
  191. * XXX this needs to be adjusted when we really are cloning
  192. */
  193. if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
  194. dpll_md = I915_READ(dpll_md_reg);
  195. I915_WRITE(dpll_md_reg,
  196. dpll_md & ~DPLL_MD_UDI_MULTIPLIER_MASK);
  197. }
  198. if (HAS_PCH_SPLIT(dev))
  199. adpa = ADPA_HOTPLUG_BITS;
  200. else
  201. adpa = 0;
  202. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  203. adpa |= ADPA_HSYNC_ACTIVE_HIGH;
  204. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  205. adpa |= ADPA_VSYNC_ACTIVE_HIGH;
  206. /* For CPT allow 3 pipe config, for others just use A or B */
  207. if (HAS_PCH_CPT(dev))
  208. adpa |= PORT_TRANS_SEL_CPT(intel_crtc->pipe);
  209. else if (intel_crtc->pipe == 0)
  210. adpa |= ADPA_PIPE_A_SELECT;
  211. else
  212. adpa |= ADPA_PIPE_B_SELECT;
  213. if (!HAS_PCH_SPLIT(dev))
  214. I915_WRITE(BCLRPAT(intel_crtc->pipe), 0);
  215. I915_WRITE(crt->adpa_reg, adpa);
  216. }
  217. static bool intel_ironlake_crt_detect_hotplug(struct drm_connector *connector)
  218. {
  219. struct drm_device *dev = connector->dev;
  220. struct intel_crt *crt = intel_attached_crt(connector);
  221. struct drm_i915_private *dev_priv = dev->dev_private;
  222. u32 adpa;
  223. bool ret;
  224. /* The first time through, trigger an explicit detection cycle */
  225. if (crt->force_hotplug_required) {
  226. bool turn_off_dac = HAS_PCH_SPLIT(dev);
  227. u32 save_adpa;
  228. crt->force_hotplug_required = 0;
  229. save_adpa = adpa = I915_READ(PCH_ADPA);
  230. DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
  231. adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
  232. if (turn_off_dac)
  233. adpa &= ~ADPA_DAC_ENABLE;
  234. I915_WRITE(PCH_ADPA, adpa);
  235. if (wait_for((I915_READ(PCH_ADPA) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
  236. 1000))
  237. DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
  238. if (turn_off_dac) {
  239. I915_WRITE(PCH_ADPA, save_adpa);
  240. POSTING_READ(PCH_ADPA);
  241. }
  242. }
  243. /* Check the status to see if both blue and green are on now */
  244. adpa = I915_READ(PCH_ADPA);
  245. if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
  246. ret = true;
  247. else
  248. ret = false;
  249. DRM_DEBUG_KMS("ironlake hotplug adpa=0x%x, result %d\n", adpa, ret);
  250. return ret;
  251. }
  252. static bool valleyview_crt_detect_hotplug(struct drm_connector *connector)
  253. {
  254. struct drm_device *dev = connector->dev;
  255. struct drm_i915_private *dev_priv = dev->dev_private;
  256. u32 adpa;
  257. bool ret;
  258. u32 save_adpa;
  259. save_adpa = adpa = I915_READ(ADPA);
  260. DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
  261. adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
  262. I915_WRITE(ADPA, adpa);
  263. if (wait_for((I915_READ(ADPA) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
  264. 1000)) {
  265. DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
  266. I915_WRITE(ADPA, save_adpa);
  267. }
  268. /* Check the status to see if both blue and green are on now */
  269. adpa = I915_READ(ADPA);
  270. if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
  271. ret = true;
  272. else
  273. ret = false;
  274. DRM_DEBUG_KMS("valleyview hotplug adpa=0x%x, result %d\n", adpa, ret);
  275. /* FIXME: debug force function and remove */
  276. ret = true;
  277. return ret;
  278. }
  279. /**
  280. * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect CRT presence.
  281. *
  282. * Not for i915G/i915GM
  283. *
  284. * \return true if CRT is connected.
  285. * \return false if CRT is disconnected.
  286. */
  287. static bool intel_crt_detect_hotplug(struct drm_connector *connector)
  288. {
  289. struct drm_device *dev = connector->dev;
  290. struct drm_i915_private *dev_priv = dev->dev_private;
  291. u32 hotplug_en, orig, stat;
  292. bool ret = false;
  293. int i, tries = 0;
  294. if (HAS_PCH_SPLIT(dev))
  295. return intel_ironlake_crt_detect_hotplug(connector);
  296. if (IS_VALLEYVIEW(dev))
  297. return valleyview_crt_detect_hotplug(connector);
  298. /*
  299. * On 4 series desktop, CRT detect sequence need to be done twice
  300. * to get a reliable result.
  301. */
  302. if (IS_G4X(dev) && !IS_GM45(dev))
  303. tries = 2;
  304. else
  305. tries = 1;
  306. hotplug_en = orig = I915_READ(PORT_HOTPLUG_EN);
  307. hotplug_en |= CRT_HOTPLUG_FORCE_DETECT;
  308. for (i = 0; i < tries ; i++) {
  309. /* turn on the FORCE_DETECT */
  310. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  311. /* wait for FORCE_DETECT to go off */
  312. if (wait_for((I915_READ(PORT_HOTPLUG_EN) &
  313. CRT_HOTPLUG_FORCE_DETECT) == 0,
  314. 1000))
  315. DRM_DEBUG_KMS("timed out waiting for FORCE_DETECT to go off");
  316. }
  317. stat = I915_READ(PORT_HOTPLUG_STAT);
  318. if ((stat & CRT_HOTPLUG_MONITOR_MASK) != CRT_HOTPLUG_MONITOR_NONE)
  319. ret = true;
  320. /* clear the interrupt we just generated, if any */
  321. I915_WRITE(PORT_HOTPLUG_STAT, CRT_HOTPLUG_INT_STATUS);
  322. /* and put the bits back */
  323. I915_WRITE(PORT_HOTPLUG_EN, orig);
  324. return ret;
  325. }
  326. static struct edid *intel_crt_get_edid(struct drm_connector *connector,
  327. struct i2c_adapter *i2c)
  328. {
  329. struct edid *edid;
  330. edid = drm_get_edid(connector, i2c);
  331. if (!edid && !intel_gmbus_is_forced_bit(i2c)) {
  332. DRM_DEBUG_KMS("CRT GMBUS EDID read failed, retry using GPIO bit-banging\n");
  333. intel_gmbus_force_bit(i2c, true);
  334. edid = drm_get_edid(connector, i2c);
  335. intel_gmbus_force_bit(i2c, false);
  336. }
  337. return edid;
  338. }
  339. /* local version of intel_ddc_get_modes() to use intel_crt_get_edid() */
  340. static int intel_crt_ddc_get_modes(struct drm_connector *connector,
  341. struct i2c_adapter *adapter)
  342. {
  343. struct edid *edid;
  344. int ret;
  345. edid = intel_crt_get_edid(connector, adapter);
  346. if (!edid)
  347. return 0;
  348. ret = intel_connector_update_modes(connector, edid);
  349. kfree(edid);
  350. return ret;
  351. }
  352. static bool intel_crt_detect_ddc(struct drm_connector *connector)
  353. {
  354. struct intel_crt *crt = intel_attached_crt(connector);
  355. struct drm_i915_private *dev_priv = crt->base.base.dev->dev_private;
  356. struct edid *edid;
  357. struct i2c_adapter *i2c;
  358. BUG_ON(crt->base.type != INTEL_OUTPUT_ANALOG);
  359. i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->crt_ddc_pin);
  360. edid = intel_crt_get_edid(connector, i2c);
  361. if (edid) {
  362. bool is_digital = edid->input & DRM_EDID_INPUT_DIGITAL;
  363. /*
  364. * This may be a DVI-I connector with a shared DDC
  365. * link between analog and digital outputs, so we
  366. * have to check the EDID input spec of the attached device.
  367. */
  368. if (!is_digital) {
  369. DRM_DEBUG_KMS("CRT detected via DDC:0x50 [EDID]\n");
  370. return true;
  371. }
  372. DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [EDID reports a digital panel]\n");
  373. } else {
  374. DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [no valid EDID found]\n");
  375. }
  376. kfree(edid);
  377. return false;
  378. }
  379. static enum drm_connector_status
  380. intel_crt_load_detect(struct intel_crt *crt)
  381. {
  382. struct drm_device *dev = crt->base.base.dev;
  383. struct drm_i915_private *dev_priv = dev->dev_private;
  384. uint32_t pipe = to_intel_crtc(crt->base.base.crtc)->pipe;
  385. uint32_t save_bclrpat;
  386. uint32_t save_vtotal;
  387. uint32_t vtotal, vactive;
  388. uint32_t vsample;
  389. uint32_t vblank, vblank_start, vblank_end;
  390. uint32_t dsl;
  391. uint32_t bclrpat_reg;
  392. uint32_t vtotal_reg;
  393. uint32_t vblank_reg;
  394. uint32_t vsync_reg;
  395. uint32_t pipeconf_reg;
  396. uint32_t pipe_dsl_reg;
  397. uint8_t st00;
  398. enum drm_connector_status status;
  399. DRM_DEBUG_KMS("starting load-detect on CRT\n");
  400. bclrpat_reg = BCLRPAT(pipe);
  401. vtotal_reg = VTOTAL(pipe);
  402. vblank_reg = VBLANK(pipe);
  403. vsync_reg = VSYNC(pipe);
  404. pipeconf_reg = PIPECONF(pipe);
  405. pipe_dsl_reg = PIPEDSL(pipe);
  406. save_bclrpat = I915_READ(bclrpat_reg);
  407. save_vtotal = I915_READ(vtotal_reg);
  408. vblank = I915_READ(vblank_reg);
  409. vtotal = ((save_vtotal >> 16) & 0xfff) + 1;
  410. vactive = (save_vtotal & 0x7ff) + 1;
  411. vblank_start = (vblank & 0xfff) + 1;
  412. vblank_end = ((vblank >> 16) & 0xfff) + 1;
  413. /* Set the border color to purple. */
  414. I915_WRITE(bclrpat_reg, 0x500050);
  415. if (!IS_GEN2(dev)) {
  416. uint32_t pipeconf = I915_READ(pipeconf_reg);
  417. I915_WRITE(pipeconf_reg, pipeconf | PIPECONF_FORCE_BORDER);
  418. POSTING_READ(pipeconf_reg);
  419. /* Wait for next Vblank to substitue
  420. * border color for Color info */
  421. intel_wait_for_vblank(dev, pipe);
  422. st00 = I915_READ8(VGA_MSR_WRITE);
  423. status = ((st00 & (1 << 4)) != 0) ?
  424. connector_status_connected :
  425. connector_status_disconnected;
  426. I915_WRITE(pipeconf_reg, pipeconf);
  427. } else {
  428. bool restore_vblank = false;
  429. int count, detect;
  430. /*
  431. * If there isn't any border, add some.
  432. * Yes, this will flicker
  433. */
  434. if (vblank_start <= vactive && vblank_end >= vtotal) {
  435. uint32_t vsync = I915_READ(vsync_reg);
  436. uint32_t vsync_start = (vsync & 0xffff) + 1;
  437. vblank_start = vsync_start;
  438. I915_WRITE(vblank_reg,
  439. (vblank_start - 1) |
  440. ((vblank_end - 1) << 16));
  441. restore_vblank = true;
  442. }
  443. /* sample in the vertical border, selecting the larger one */
  444. if (vblank_start - vactive >= vtotal - vblank_end)
  445. vsample = (vblank_start + vactive) >> 1;
  446. else
  447. vsample = (vtotal + vblank_end) >> 1;
  448. /*
  449. * Wait for the border to be displayed
  450. */
  451. while (I915_READ(pipe_dsl_reg) >= vactive)
  452. ;
  453. while ((dsl = I915_READ(pipe_dsl_reg)) <= vsample)
  454. ;
  455. /*
  456. * Watch ST00 for an entire scanline
  457. */
  458. detect = 0;
  459. count = 0;
  460. do {
  461. count++;
  462. /* Read the ST00 VGA status register */
  463. st00 = I915_READ8(VGA_MSR_WRITE);
  464. if (st00 & (1 << 4))
  465. detect++;
  466. } while ((I915_READ(pipe_dsl_reg) == dsl));
  467. /* restore vblank if necessary */
  468. if (restore_vblank)
  469. I915_WRITE(vblank_reg, vblank);
  470. /*
  471. * If more than 3/4 of the scanline detected a monitor,
  472. * then it is assumed to be present. This works even on i830,
  473. * where there isn't any way to force the border color across
  474. * the screen
  475. */
  476. status = detect * 4 > count * 3 ?
  477. connector_status_connected :
  478. connector_status_disconnected;
  479. }
  480. /* Restore previous settings */
  481. I915_WRITE(bclrpat_reg, save_bclrpat);
  482. return status;
  483. }
  484. static enum drm_connector_status
  485. intel_crt_detect(struct drm_connector *connector, bool force)
  486. {
  487. struct drm_device *dev = connector->dev;
  488. struct intel_crt *crt = intel_attached_crt(connector);
  489. enum drm_connector_status status;
  490. struct intel_load_detect_pipe tmp;
  491. if (I915_HAS_HOTPLUG(dev)) {
  492. /* We can not rely on the HPD pin always being correctly wired
  493. * up, for example many KVM do not pass it through, and so
  494. * only trust an assertion that the monitor is connected.
  495. */
  496. if (intel_crt_detect_hotplug(connector)) {
  497. DRM_DEBUG_KMS("CRT detected via hotplug\n");
  498. return connector_status_connected;
  499. } else
  500. DRM_DEBUG_KMS("CRT not detected via hotplug\n");
  501. }
  502. if (intel_crt_detect_ddc(connector))
  503. return connector_status_connected;
  504. /* Load detection is broken on HPD capable machines. Whoever wants a
  505. * broken monitor (without edid) to work behind a broken kvm (that fails
  506. * to have the right resistors for HP detection) needs to fix this up.
  507. * For now just bail out. */
  508. if (I915_HAS_HOTPLUG(dev))
  509. return connector_status_disconnected;
  510. if (!force)
  511. return connector->status;
  512. /* for pre-945g platforms use load detect */
  513. if (intel_get_load_detect_pipe(connector, NULL, &tmp)) {
  514. if (intel_crt_detect_ddc(connector))
  515. status = connector_status_connected;
  516. else
  517. status = intel_crt_load_detect(crt);
  518. intel_release_load_detect_pipe(connector, &tmp);
  519. } else
  520. status = connector_status_unknown;
  521. return status;
  522. }
  523. static void intel_crt_destroy(struct drm_connector *connector)
  524. {
  525. drm_sysfs_connector_remove(connector);
  526. drm_connector_cleanup(connector);
  527. kfree(connector);
  528. }
  529. static int intel_crt_get_modes(struct drm_connector *connector)
  530. {
  531. struct drm_device *dev = connector->dev;
  532. struct drm_i915_private *dev_priv = dev->dev_private;
  533. int ret;
  534. struct i2c_adapter *i2c;
  535. i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->crt_ddc_pin);
  536. ret = intel_crt_ddc_get_modes(connector, i2c);
  537. if (ret || !IS_G4X(dev))
  538. return ret;
  539. /* Try to probe digital port for output in DVI-I -> VGA mode. */
  540. i2c = intel_gmbus_get_adapter(dev_priv, GMBUS_PORT_DPB);
  541. return intel_crt_ddc_get_modes(connector, i2c);
  542. }
  543. static int intel_crt_set_property(struct drm_connector *connector,
  544. struct drm_property *property,
  545. uint64_t value)
  546. {
  547. return 0;
  548. }
  549. static void intel_crt_reset(struct drm_connector *connector)
  550. {
  551. struct drm_device *dev = connector->dev;
  552. struct drm_i915_private *dev_priv = dev->dev_private;
  553. struct intel_crt *crt = intel_attached_crt(connector);
  554. if (HAS_PCH_SPLIT(dev)) {
  555. u32 adpa;
  556. adpa = I915_READ(PCH_ADPA);
  557. adpa &= ~ADPA_CRT_HOTPLUG_MASK;
  558. adpa |= ADPA_HOTPLUG_BITS;
  559. I915_WRITE(PCH_ADPA, adpa);
  560. POSTING_READ(PCH_ADPA);
  561. DRM_DEBUG_KMS("pch crt adpa set to 0x%x\n", adpa);
  562. crt->force_hotplug_required = 1;
  563. }
  564. }
  565. /*
  566. * Routines for controlling stuff on the analog port
  567. */
  568. static const struct drm_encoder_helper_funcs crt_encoder_funcs = {
  569. .mode_fixup = intel_crt_mode_fixup,
  570. .mode_set = intel_crt_mode_set,
  571. .disable = intel_encoder_noop,
  572. };
  573. static const struct drm_connector_funcs intel_crt_connector_funcs = {
  574. .reset = intel_crt_reset,
  575. .dpms = intel_crt_dpms,
  576. .detect = intel_crt_detect,
  577. .fill_modes = drm_helper_probe_single_connector_modes,
  578. .destroy = intel_crt_destroy,
  579. .set_property = intel_crt_set_property,
  580. };
  581. static const struct drm_connector_helper_funcs intel_crt_connector_helper_funcs = {
  582. .mode_valid = intel_crt_mode_valid,
  583. .get_modes = intel_crt_get_modes,
  584. .best_encoder = intel_best_encoder,
  585. };
  586. static const struct drm_encoder_funcs intel_crt_enc_funcs = {
  587. .destroy = intel_encoder_destroy,
  588. };
  589. static int __init intel_no_crt_dmi_callback(const struct dmi_system_id *id)
  590. {
  591. DRM_INFO("Skipping CRT initialization for %s\n", id->ident);
  592. return 1;
  593. }
  594. static const struct dmi_system_id intel_no_crt[] = {
  595. {
  596. .callback = intel_no_crt_dmi_callback,
  597. .ident = "ACER ZGB",
  598. .matches = {
  599. DMI_MATCH(DMI_SYS_VENDOR, "ACER"),
  600. DMI_MATCH(DMI_PRODUCT_NAME, "ZGB"),
  601. },
  602. },
  603. { }
  604. };
  605. void intel_crt_init(struct drm_device *dev)
  606. {
  607. struct drm_connector *connector;
  608. struct intel_crt *crt;
  609. struct intel_connector *intel_connector;
  610. struct drm_i915_private *dev_priv = dev->dev_private;
  611. /* Skip machines without VGA that falsely report hotplug events */
  612. if (dmi_check_system(intel_no_crt))
  613. return;
  614. crt = kzalloc(sizeof(struct intel_crt), GFP_KERNEL);
  615. if (!crt)
  616. return;
  617. intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  618. if (!intel_connector) {
  619. kfree(crt);
  620. return;
  621. }
  622. connector = &intel_connector->base;
  623. drm_connector_init(dev, &intel_connector->base,
  624. &intel_crt_connector_funcs, DRM_MODE_CONNECTOR_VGA);
  625. drm_encoder_init(dev, &crt->base.base, &intel_crt_enc_funcs,
  626. DRM_MODE_ENCODER_DAC);
  627. intel_connector_attach_encoder(intel_connector, &crt->base);
  628. crt->base.type = INTEL_OUTPUT_ANALOG;
  629. crt->base.cloneable = true;
  630. if (IS_HASWELL(dev))
  631. crt->base.crtc_mask = (1 << 0);
  632. else
  633. crt->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  634. if (IS_GEN2(dev))
  635. connector->interlace_allowed = 0;
  636. else
  637. connector->interlace_allowed = 1;
  638. connector->doublescan_allowed = 0;
  639. if (HAS_PCH_SPLIT(dev))
  640. crt->adpa_reg = PCH_ADPA;
  641. else if (IS_VALLEYVIEW(dev))
  642. crt->adpa_reg = VLV_ADPA;
  643. else
  644. crt->adpa_reg = ADPA;
  645. crt->base.disable = intel_disable_crt;
  646. crt->base.enable = intel_enable_crt;
  647. crt->base.get_hw_state = intel_crt_get_hw_state;
  648. intel_connector->get_hw_state = intel_connector_get_hw_state;
  649. drm_encoder_helper_add(&crt->base.base, &crt_encoder_funcs);
  650. drm_connector_helper_add(connector, &intel_crt_connector_helper_funcs);
  651. drm_sysfs_connector_add(connector);
  652. if (I915_HAS_HOTPLUG(dev))
  653. connector->polled = DRM_CONNECTOR_POLL_HPD;
  654. else
  655. connector->polled = DRM_CONNECTOR_POLL_CONNECT;
  656. /*
  657. * Configure the automatic hotplug detection stuff
  658. */
  659. crt->force_hotplug_required = 0;
  660. dev_priv->hotplug_supported_mask |= CRT_HOTPLUG_INT_STATUS;
  661. }