dss.c 25 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175
  1. /*
  2. * linux/drivers/video/omap2/dss/dss.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "DSS"
  23. #include <linux/kernel.h>
  24. #include <linux/io.h>
  25. #include <linux/err.h>
  26. #include <linux/delay.h>
  27. #include <linux/seq_file.h>
  28. #include <linux/clk.h>
  29. #include <linux/platform_device.h>
  30. #include <video/omapdss.h>
  31. #include <plat/clock.h>
  32. #include "dss.h"
  33. #include "dss_features.h"
  34. #define DSS_SZ_REGS SZ_512
  35. struct dss_reg {
  36. u16 idx;
  37. };
  38. #define DSS_REG(idx) ((const struct dss_reg) { idx })
  39. #define DSS_REVISION DSS_REG(0x0000)
  40. #define DSS_SYSCONFIG DSS_REG(0x0010)
  41. #define DSS_SYSSTATUS DSS_REG(0x0014)
  42. #define DSS_CONTROL DSS_REG(0x0040)
  43. #define DSS_SDI_CONTROL DSS_REG(0x0044)
  44. #define DSS_PLL_CONTROL DSS_REG(0x0048)
  45. #define DSS_SDI_STATUS DSS_REG(0x005C)
  46. #define REG_GET(idx, start, end) \
  47. FLD_GET(dss_read_reg(idx), start, end)
  48. #define REG_FLD_MOD(idx, val, start, end) \
  49. dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
  50. static struct {
  51. struct platform_device *pdev;
  52. void __iomem *base;
  53. int ctx_id;
  54. struct clk *dpll4_m4_ck;
  55. struct clk *dss_ick;
  56. struct clk *dss_fck;
  57. struct clk *dss_sys_clk;
  58. struct clk *dss_tv_fck;
  59. struct clk *dss_video_fck;
  60. unsigned num_clks_enabled;
  61. unsigned long cache_req_pck;
  62. unsigned long cache_prate;
  63. struct dss_clock_info cache_dss_cinfo;
  64. struct dispc_clock_info cache_dispc_cinfo;
  65. enum omap_dss_clk_source dsi_clk_source[MAX_NUM_DSI];
  66. enum omap_dss_clk_source dispc_clk_source;
  67. enum omap_dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
  68. u32 ctx[DSS_SZ_REGS / sizeof(u32)];
  69. } dss;
  70. static const char * const dss_generic_clk_source_names[] = {
  71. [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "DSI_PLL_HSDIV_DISPC",
  72. [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "DSI_PLL_HSDIV_DSI",
  73. [OMAP_DSS_CLK_SRC_FCK] = "DSS_FCK",
  74. };
  75. static void dss_clk_enable_all_no_ctx(void);
  76. static void dss_clk_disable_all_no_ctx(void);
  77. static void dss_clk_enable_no_ctx(enum dss_clock clks);
  78. static void dss_clk_disable_no_ctx(enum dss_clock clks);
  79. static int _omap_dss_wait_reset(void);
  80. static inline void dss_write_reg(const struct dss_reg idx, u32 val)
  81. {
  82. __raw_writel(val, dss.base + idx.idx);
  83. }
  84. static inline u32 dss_read_reg(const struct dss_reg idx)
  85. {
  86. return __raw_readl(dss.base + idx.idx);
  87. }
  88. #define SR(reg) \
  89. dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
  90. #define RR(reg) \
  91. dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
  92. void dss_save_context(void)
  93. {
  94. if (cpu_is_omap24xx())
  95. return;
  96. SR(SYSCONFIG);
  97. SR(CONTROL);
  98. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  99. OMAP_DISPLAY_TYPE_SDI) {
  100. SR(SDI_CONTROL);
  101. SR(PLL_CONTROL);
  102. }
  103. }
  104. void dss_restore_context(void)
  105. {
  106. if (_omap_dss_wait_reset())
  107. DSSERR("DSS not coming out of reset after sleep\n");
  108. RR(SYSCONFIG);
  109. RR(CONTROL);
  110. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  111. OMAP_DISPLAY_TYPE_SDI) {
  112. RR(SDI_CONTROL);
  113. RR(PLL_CONTROL);
  114. }
  115. }
  116. #undef SR
  117. #undef RR
  118. void dss_sdi_init(u8 datapairs)
  119. {
  120. u32 l;
  121. BUG_ON(datapairs > 3 || datapairs < 1);
  122. l = dss_read_reg(DSS_SDI_CONTROL);
  123. l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
  124. l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
  125. l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
  126. dss_write_reg(DSS_SDI_CONTROL, l);
  127. l = dss_read_reg(DSS_PLL_CONTROL);
  128. l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
  129. l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
  130. l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
  131. dss_write_reg(DSS_PLL_CONTROL, l);
  132. }
  133. int dss_sdi_enable(void)
  134. {
  135. unsigned long timeout;
  136. dispc_pck_free_enable(1);
  137. /* Reset SDI PLL */
  138. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
  139. udelay(1); /* wait 2x PCLK */
  140. /* Lock SDI PLL */
  141. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
  142. /* Waiting for PLL lock request to complete */
  143. timeout = jiffies + msecs_to_jiffies(500);
  144. while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
  145. if (time_after_eq(jiffies, timeout)) {
  146. DSSERR("PLL lock request timed out\n");
  147. goto err1;
  148. }
  149. }
  150. /* Clearing PLL_GO bit */
  151. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
  152. /* Waiting for PLL to lock */
  153. timeout = jiffies + msecs_to_jiffies(500);
  154. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
  155. if (time_after_eq(jiffies, timeout)) {
  156. DSSERR("PLL lock timed out\n");
  157. goto err1;
  158. }
  159. }
  160. dispc_lcd_enable_signal(1);
  161. /* Waiting for SDI reset to complete */
  162. timeout = jiffies + msecs_to_jiffies(500);
  163. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
  164. if (time_after_eq(jiffies, timeout)) {
  165. DSSERR("SDI reset timed out\n");
  166. goto err2;
  167. }
  168. }
  169. return 0;
  170. err2:
  171. dispc_lcd_enable_signal(0);
  172. err1:
  173. /* Reset SDI PLL */
  174. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  175. dispc_pck_free_enable(0);
  176. return -ETIMEDOUT;
  177. }
  178. void dss_sdi_disable(void)
  179. {
  180. dispc_lcd_enable_signal(0);
  181. dispc_pck_free_enable(0);
  182. /* Reset SDI PLL */
  183. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  184. }
  185. const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src)
  186. {
  187. return dss_generic_clk_source_names[clk_src];
  188. }
  189. void dss_dump_clocks(struct seq_file *s)
  190. {
  191. unsigned long dpll4_ck_rate;
  192. unsigned long dpll4_m4_ck_rate;
  193. const char *fclk_name, *fclk_real_name;
  194. unsigned long fclk_rate;
  195. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
  196. seq_printf(s, "- DSS -\n");
  197. fclk_name = dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
  198. fclk_real_name = dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
  199. fclk_rate = dss_clk_get_rate(DSS_CLK_FCK);
  200. if (dss.dpll4_m4_ck) {
  201. dpll4_ck_rate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  202. dpll4_m4_ck_rate = clk_get_rate(dss.dpll4_m4_ck);
  203. seq_printf(s, "dpll4_ck %lu\n", dpll4_ck_rate);
  204. if (cpu_is_omap3630() || cpu_is_omap44xx())
  205. seq_printf(s, "%s (%s) = %lu / %lu = %lu\n",
  206. fclk_name, fclk_real_name,
  207. dpll4_ck_rate,
  208. dpll4_ck_rate / dpll4_m4_ck_rate,
  209. fclk_rate);
  210. else
  211. seq_printf(s, "%s (%s) = %lu / %lu * 2 = %lu\n",
  212. fclk_name, fclk_real_name,
  213. dpll4_ck_rate,
  214. dpll4_ck_rate / dpll4_m4_ck_rate,
  215. fclk_rate);
  216. } else {
  217. seq_printf(s, "%s (%s) = %lu\n",
  218. fclk_name, fclk_real_name,
  219. fclk_rate);
  220. }
  221. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
  222. }
  223. void dss_dump_regs(struct seq_file *s)
  224. {
  225. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
  226. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
  227. DUMPREG(DSS_REVISION);
  228. DUMPREG(DSS_SYSCONFIG);
  229. DUMPREG(DSS_SYSSTATUS);
  230. DUMPREG(DSS_CONTROL);
  231. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  232. OMAP_DISPLAY_TYPE_SDI) {
  233. DUMPREG(DSS_SDI_CONTROL);
  234. DUMPREG(DSS_PLL_CONTROL);
  235. DUMPREG(DSS_SDI_STATUS);
  236. }
  237. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
  238. #undef DUMPREG
  239. }
  240. void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src)
  241. {
  242. struct platform_device *dsidev;
  243. int b;
  244. u8 start, end;
  245. switch (clk_src) {
  246. case OMAP_DSS_CLK_SRC_FCK:
  247. b = 0;
  248. break;
  249. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  250. b = 1;
  251. dsidev = dsi_get_dsidev_from_id(0);
  252. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  253. break;
  254. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  255. b = 2;
  256. dsidev = dsi_get_dsidev_from_id(1);
  257. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  258. break;
  259. default:
  260. BUG();
  261. }
  262. dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);
  263. REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */
  264. dss.dispc_clk_source = clk_src;
  265. }
  266. void dss_select_dsi_clk_source(int dsi_module,
  267. enum omap_dss_clk_source clk_src)
  268. {
  269. struct platform_device *dsidev;
  270. int b;
  271. switch (clk_src) {
  272. case OMAP_DSS_CLK_SRC_FCK:
  273. b = 0;
  274. break;
  275. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI:
  276. BUG_ON(dsi_module != 0);
  277. b = 1;
  278. dsidev = dsi_get_dsidev_from_id(0);
  279. dsi_wait_pll_hsdiv_dsi_active(dsidev);
  280. break;
  281. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI:
  282. BUG_ON(dsi_module != 1);
  283. b = 1;
  284. dsidev = dsi_get_dsidev_from_id(1);
  285. dsi_wait_pll_hsdiv_dsi_active(dsidev);
  286. break;
  287. default:
  288. BUG();
  289. }
  290. REG_FLD_MOD(DSS_CONTROL, b, 1, 1); /* DSI_CLK_SWITCH */
  291. dss.dsi_clk_source[dsi_module] = clk_src;
  292. }
  293. void dss_select_lcd_clk_source(enum omap_channel channel,
  294. enum omap_dss_clk_source clk_src)
  295. {
  296. struct platform_device *dsidev;
  297. int b, ix, pos;
  298. if (!dss_has_feature(FEAT_LCD_CLK_SRC))
  299. return;
  300. switch (clk_src) {
  301. case OMAP_DSS_CLK_SRC_FCK:
  302. b = 0;
  303. break;
  304. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  305. BUG_ON(channel != OMAP_DSS_CHANNEL_LCD);
  306. b = 1;
  307. dsidev = dsi_get_dsidev_from_id(0);
  308. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  309. break;
  310. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  311. BUG_ON(channel != OMAP_DSS_CHANNEL_LCD2);
  312. b = 1;
  313. dsidev = dsi_get_dsidev_from_id(1);
  314. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  315. break;
  316. default:
  317. BUG();
  318. }
  319. pos = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 12;
  320. REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* LCDx_CLK_SWITCH */
  321. ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 1;
  322. dss.lcd_clk_source[ix] = clk_src;
  323. }
  324. enum omap_dss_clk_source dss_get_dispc_clk_source(void)
  325. {
  326. return dss.dispc_clk_source;
  327. }
  328. enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module)
  329. {
  330. return dss.dsi_clk_source[dsi_module];
  331. }
  332. enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
  333. {
  334. if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
  335. int ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 1;
  336. return dss.lcd_clk_source[ix];
  337. } else {
  338. /* LCD_CLK source is the same as DISPC_FCLK source for
  339. * OMAP2 and OMAP3 */
  340. return dss.dispc_clk_source;
  341. }
  342. }
  343. /* calculate clock rates using dividers in cinfo */
  344. int dss_calc_clock_rates(struct dss_clock_info *cinfo)
  345. {
  346. if (dss.dpll4_m4_ck) {
  347. unsigned long prate;
  348. u16 fck_div_max = 16;
  349. if (cpu_is_omap3630() || cpu_is_omap44xx())
  350. fck_div_max = 32;
  351. if (cinfo->fck_div > fck_div_max || cinfo->fck_div == 0)
  352. return -EINVAL;
  353. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  354. cinfo->fck = prate / cinfo->fck_div;
  355. } else {
  356. if (cinfo->fck_div != 0)
  357. return -EINVAL;
  358. cinfo->fck = dss_clk_get_rate(DSS_CLK_FCK);
  359. }
  360. return 0;
  361. }
  362. int dss_set_clock_div(struct dss_clock_info *cinfo)
  363. {
  364. if (dss.dpll4_m4_ck) {
  365. unsigned long prate;
  366. int r;
  367. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  368. DSSDBG("dpll4_m4 = %ld\n", prate);
  369. r = clk_set_rate(dss.dpll4_m4_ck, prate / cinfo->fck_div);
  370. if (r)
  371. return r;
  372. } else {
  373. if (cinfo->fck_div != 0)
  374. return -EINVAL;
  375. }
  376. DSSDBG("fck = %ld (%d)\n", cinfo->fck, cinfo->fck_div);
  377. return 0;
  378. }
  379. int dss_get_clock_div(struct dss_clock_info *cinfo)
  380. {
  381. cinfo->fck = dss_clk_get_rate(DSS_CLK_FCK);
  382. if (dss.dpll4_m4_ck) {
  383. unsigned long prate;
  384. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  385. if (cpu_is_omap3630() || cpu_is_omap44xx())
  386. cinfo->fck_div = prate / (cinfo->fck);
  387. else
  388. cinfo->fck_div = prate / (cinfo->fck / 2);
  389. } else {
  390. cinfo->fck_div = 0;
  391. }
  392. return 0;
  393. }
  394. unsigned long dss_get_dpll4_rate(void)
  395. {
  396. if (dss.dpll4_m4_ck)
  397. return clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  398. else
  399. return 0;
  400. }
  401. int dss_calc_clock_div(bool is_tft, unsigned long req_pck,
  402. struct dss_clock_info *dss_cinfo,
  403. struct dispc_clock_info *dispc_cinfo)
  404. {
  405. unsigned long prate;
  406. struct dss_clock_info best_dss;
  407. struct dispc_clock_info best_dispc;
  408. unsigned long fck, max_dss_fck;
  409. u16 fck_div, fck_div_max = 16;
  410. int match = 0;
  411. int min_fck_per_pck;
  412. prate = dss_get_dpll4_rate();
  413. max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
  414. fck = dss_clk_get_rate(DSS_CLK_FCK);
  415. if (req_pck == dss.cache_req_pck &&
  416. ((cpu_is_omap34xx() && prate == dss.cache_prate) ||
  417. dss.cache_dss_cinfo.fck == fck)) {
  418. DSSDBG("dispc clock info found from cache.\n");
  419. *dss_cinfo = dss.cache_dss_cinfo;
  420. *dispc_cinfo = dss.cache_dispc_cinfo;
  421. return 0;
  422. }
  423. min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
  424. if (min_fck_per_pck &&
  425. req_pck * min_fck_per_pck > max_dss_fck) {
  426. DSSERR("Requested pixel clock not possible with the current "
  427. "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
  428. "the constraint off.\n");
  429. min_fck_per_pck = 0;
  430. }
  431. retry:
  432. memset(&best_dss, 0, sizeof(best_dss));
  433. memset(&best_dispc, 0, sizeof(best_dispc));
  434. if (dss.dpll4_m4_ck == NULL) {
  435. struct dispc_clock_info cur_dispc;
  436. /* XXX can we change the clock on omap2? */
  437. fck = dss_clk_get_rate(DSS_CLK_FCK);
  438. fck_div = 1;
  439. dispc_find_clk_divs(is_tft, req_pck, fck, &cur_dispc);
  440. match = 1;
  441. best_dss.fck = fck;
  442. best_dss.fck_div = fck_div;
  443. best_dispc = cur_dispc;
  444. goto found;
  445. } else {
  446. if (cpu_is_omap3630() || cpu_is_omap44xx())
  447. fck_div_max = 32;
  448. for (fck_div = fck_div_max; fck_div > 0; --fck_div) {
  449. struct dispc_clock_info cur_dispc;
  450. if (fck_div_max == 32)
  451. fck = prate / fck_div;
  452. else
  453. fck = prate / fck_div * 2;
  454. if (fck > max_dss_fck)
  455. continue;
  456. if (min_fck_per_pck &&
  457. fck < req_pck * min_fck_per_pck)
  458. continue;
  459. match = 1;
  460. dispc_find_clk_divs(is_tft, req_pck, fck, &cur_dispc);
  461. if (abs(cur_dispc.pck - req_pck) <
  462. abs(best_dispc.pck - req_pck)) {
  463. best_dss.fck = fck;
  464. best_dss.fck_div = fck_div;
  465. best_dispc = cur_dispc;
  466. if (cur_dispc.pck == req_pck)
  467. goto found;
  468. }
  469. }
  470. }
  471. found:
  472. if (!match) {
  473. if (min_fck_per_pck) {
  474. DSSERR("Could not find suitable clock settings.\n"
  475. "Turning FCK/PCK constraint off and"
  476. "trying again.\n");
  477. min_fck_per_pck = 0;
  478. goto retry;
  479. }
  480. DSSERR("Could not find suitable clock settings.\n");
  481. return -EINVAL;
  482. }
  483. if (dss_cinfo)
  484. *dss_cinfo = best_dss;
  485. if (dispc_cinfo)
  486. *dispc_cinfo = best_dispc;
  487. dss.cache_req_pck = req_pck;
  488. dss.cache_prate = prate;
  489. dss.cache_dss_cinfo = best_dss;
  490. dss.cache_dispc_cinfo = best_dispc;
  491. return 0;
  492. }
  493. static int _omap_dss_wait_reset(void)
  494. {
  495. int t = 0;
  496. while (REG_GET(DSS_SYSSTATUS, 0, 0) == 0) {
  497. if (++t > 1000) {
  498. DSSERR("soft reset failed\n");
  499. return -ENODEV;
  500. }
  501. udelay(1);
  502. }
  503. return 0;
  504. }
  505. static int _omap_dss_reset(void)
  506. {
  507. /* Soft reset */
  508. REG_FLD_MOD(DSS_SYSCONFIG, 1, 1, 1);
  509. return _omap_dss_wait_reset();
  510. }
  511. void dss_set_venc_output(enum omap_dss_venc_type type)
  512. {
  513. int l = 0;
  514. if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
  515. l = 0;
  516. else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
  517. l = 1;
  518. else
  519. BUG();
  520. /* venc out selection. 0 = comp, 1 = svideo */
  521. REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
  522. }
  523. void dss_set_dac_pwrdn_bgz(bool enable)
  524. {
  525. REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
  526. }
  527. void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select hdmi)
  528. {
  529. REG_FLD_MOD(DSS_CONTROL, hdmi, 15, 15); /* VENC_HDMI_SWITCH */
  530. }
  531. static int dss_init(void)
  532. {
  533. int r;
  534. u32 rev;
  535. struct resource *dss_mem;
  536. dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
  537. if (!dss_mem) {
  538. DSSERR("can't get IORESOURCE_MEM DSS\n");
  539. r = -EINVAL;
  540. goto fail0;
  541. }
  542. dss.base = ioremap(dss_mem->start, resource_size(dss_mem));
  543. if (!dss.base) {
  544. DSSERR("can't ioremap DSS\n");
  545. r = -ENOMEM;
  546. goto fail0;
  547. }
  548. /* disable LCD and DIGIT output. This seems to fix the synclost
  549. * problem that we get, if the bootloader starts the DSS and
  550. * the kernel resets it */
  551. omap_writel(omap_readl(0x48050440) & ~0x3, 0x48050440);
  552. #ifdef CONFIG_OMAP2_DSS_SLEEP_BEFORE_RESET
  553. /* We need to wait here a bit, otherwise we sometimes start to
  554. * get synclost errors, and after that only power cycle will
  555. * restore DSS functionality. I have no idea why this happens.
  556. * And we have to wait _before_ resetting the DSS, but after
  557. * enabling clocks.
  558. *
  559. * This bug was at least present on OMAP3430. It's unknown
  560. * if it happens on OMAP2 or OMAP3630.
  561. */
  562. msleep(50);
  563. #endif
  564. _omap_dss_reset();
  565. /* autoidle */
  566. REG_FLD_MOD(DSS_SYSCONFIG, 1, 0, 0);
  567. /* Select DPLL */
  568. REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
  569. #ifdef CONFIG_OMAP2_DSS_VENC
  570. REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
  571. REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
  572. REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
  573. #endif
  574. dss.dsi_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
  575. dss.dsi_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
  576. dss.dispc_clk_source = OMAP_DSS_CLK_SRC_FCK;
  577. dss.lcd_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
  578. dss.lcd_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
  579. dss_save_context();
  580. rev = dss_read_reg(DSS_REVISION);
  581. printk(KERN_INFO "OMAP DSS rev %d.%d\n",
  582. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  583. return 0;
  584. fail0:
  585. return r;
  586. }
  587. static void dss_exit(void)
  588. {
  589. iounmap(dss.base);
  590. }
  591. /* CONTEXT */
  592. static int dss_get_ctx_id(void)
  593. {
  594. struct omap_display_platform_data *pdata = dss.pdev->dev.platform_data;
  595. int r;
  596. if (!pdata->board_data->get_last_off_on_transaction_id)
  597. return 0;
  598. r = pdata->board_data->get_last_off_on_transaction_id(&dss.pdev->dev);
  599. if (r < 0) {
  600. dev_err(&dss.pdev->dev, "getting transaction ID failed, "
  601. "will force context restore\n");
  602. r = -1;
  603. }
  604. return r;
  605. }
  606. int dss_need_ctx_restore(void)
  607. {
  608. int id = dss_get_ctx_id();
  609. if (id < 0 || id != dss.ctx_id) {
  610. DSSDBG("ctx id %d -> id %d\n",
  611. dss.ctx_id, id);
  612. dss.ctx_id = id;
  613. return 1;
  614. } else {
  615. return 0;
  616. }
  617. }
  618. static void save_all_ctx(void)
  619. {
  620. DSSDBG("save context\n");
  621. dss_clk_enable_no_ctx(DSS_CLK_ICK | DSS_CLK_FCK);
  622. dss_save_context();
  623. dispc_save_context();
  624. #ifdef CONFIG_OMAP2_DSS_DSI
  625. dsi_save_context();
  626. #endif
  627. dss_clk_disable_no_ctx(DSS_CLK_ICK | DSS_CLK_FCK);
  628. }
  629. static void restore_all_ctx(void)
  630. {
  631. DSSDBG("restore context\n");
  632. dss_clk_enable_all_no_ctx();
  633. dss_restore_context();
  634. dispc_restore_context();
  635. #ifdef CONFIG_OMAP2_DSS_DSI
  636. dsi_restore_context();
  637. #endif
  638. dss_clk_disable_all_no_ctx();
  639. }
  640. static int dss_get_clock(struct clk **clock, const char *clk_name)
  641. {
  642. struct clk *clk;
  643. clk = clk_get(&dss.pdev->dev, clk_name);
  644. if (IS_ERR(clk)) {
  645. DSSERR("can't get clock %s", clk_name);
  646. return PTR_ERR(clk);
  647. }
  648. *clock = clk;
  649. DSSDBG("clk %s, rate %ld\n", clk_name, clk_get_rate(clk));
  650. return 0;
  651. }
  652. static int dss_get_clocks(void)
  653. {
  654. int r;
  655. struct clk *dpll4_m4_ck;
  656. struct omap_display_platform_data *pdata = dss.pdev->dev.platform_data;
  657. dss.dss_ick = NULL;
  658. dss.dss_fck = NULL;
  659. dss.dss_sys_clk = NULL;
  660. dss.dss_tv_fck = NULL;
  661. dss.dss_video_fck = NULL;
  662. r = dss_get_clock(&dss.dss_ick, "ick");
  663. if (r)
  664. goto err;
  665. r = dss_get_clock(&dss.dss_fck, "fck");
  666. if (r)
  667. goto err;
  668. if (!pdata->opt_clock_available) {
  669. r = -ENODEV;
  670. goto err;
  671. }
  672. if (pdata->opt_clock_available("sys_clk")) {
  673. r = dss_get_clock(&dss.dss_sys_clk, "sys_clk");
  674. if (r)
  675. goto err;
  676. }
  677. if (pdata->opt_clock_available("tv_clk")) {
  678. r = dss_get_clock(&dss.dss_tv_fck, "tv_clk");
  679. if (r)
  680. goto err;
  681. }
  682. if (pdata->opt_clock_available("video_clk")) {
  683. r = dss_get_clock(&dss.dss_video_fck, "video_clk");
  684. if (r)
  685. goto err;
  686. }
  687. if (cpu_is_omap34xx()) {
  688. dpll4_m4_ck = clk_get(NULL, "dpll4_m4_ck");
  689. if (IS_ERR(dpll4_m4_ck)) {
  690. DSSERR("Failed to get dpll4_m4_ck\n");
  691. r = PTR_ERR(dpll4_m4_ck);
  692. goto err;
  693. }
  694. } else if (cpu_is_omap44xx()) {
  695. dpll4_m4_ck = clk_get(NULL, "dpll_per_m5x2_ck");
  696. if (IS_ERR(dpll4_m4_ck)) {
  697. DSSERR("Failed to get dpll_per_m5x2_ck\n");
  698. r = PTR_ERR(dpll4_m4_ck);
  699. goto err;
  700. }
  701. } else { /* omap24xx */
  702. dpll4_m4_ck = NULL;
  703. }
  704. dss.dpll4_m4_ck = dpll4_m4_ck;
  705. return 0;
  706. err:
  707. if (dss.dss_ick)
  708. clk_put(dss.dss_ick);
  709. if (dss.dss_fck)
  710. clk_put(dss.dss_fck);
  711. if (dss.dss_sys_clk)
  712. clk_put(dss.dss_sys_clk);
  713. if (dss.dss_tv_fck)
  714. clk_put(dss.dss_tv_fck);
  715. if (dss.dss_video_fck)
  716. clk_put(dss.dss_video_fck);
  717. if (dss.dpll4_m4_ck)
  718. clk_put(dss.dpll4_m4_ck);
  719. return r;
  720. }
  721. static void dss_put_clocks(void)
  722. {
  723. if (dss.dpll4_m4_ck)
  724. clk_put(dss.dpll4_m4_ck);
  725. if (dss.dss_video_fck)
  726. clk_put(dss.dss_video_fck);
  727. if (dss.dss_tv_fck)
  728. clk_put(dss.dss_tv_fck);
  729. if (dss.dss_sys_clk)
  730. clk_put(dss.dss_sys_clk);
  731. clk_put(dss.dss_fck);
  732. clk_put(dss.dss_ick);
  733. }
  734. unsigned long dss_clk_get_rate(enum dss_clock clk)
  735. {
  736. switch (clk) {
  737. case DSS_CLK_ICK:
  738. return clk_get_rate(dss.dss_ick);
  739. case DSS_CLK_FCK:
  740. return clk_get_rate(dss.dss_fck);
  741. case DSS_CLK_SYSCK:
  742. return clk_get_rate(dss.dss_sys_clk);
  743. case DSS_CLK_TVFCK:
  744. return clk_get_rate(dss.dss_tv_fck);
  745. case DSS_CLK_VIDFCK:
  746. return clk_get_rate(dss.dss_video_fck);
  747. }
  748. BUG();
  749. return 0;
  750. }
  751. static unsigned count_clk_bits(enum dss_clock clks)
  752. {
  753. unsigned num_clks = 0;
  754. if (clks & DSS_CLK_ICK)
  755. ++num_clks;
  756. if (clks & DSS_CLK_FCK)
  757. ++num_clks;
  758. if (clks & DSS_CLK_SYSCK)
  759. ++num_clks;
  760. if (clks & DSS_CLK_TVFCK)
  761. ++num_clks;
  762. if (clks & DSS_CLK_VIDFCK)
  763. ++num_clks;
  764. return num_clks;
  765. }
  766. static void dss_clk_enable_no_ctx(enum dss_clock clks)
  767. {
  768. unsigned num_clks = count_clk_bits(clks);
  769. if (clks & DSS_CLK_ICK)
  770. clk_enable(dss.dss_ick);
  771. if (clks & DSS_CLK_FCK)
  772. clk_enable(dss.dss_fck);
  773. if ((clks & DSS_CLK_SYSCK) && dss.dss_sys_clk)
  774. clk_enable(dss.dss_sys_clk);
  775. if ((clks & DSS_CLK_TVFCK) && dss.dss_tv_fck)
  776. clk_enable(dss.dss_tv_fck);
  777. if ((clks & DSS_CLK_VIDFCK) && dss.dss_video_fck)
  778. clk_enable(dss.dss_video_fck);
  779. dss.num_clks_enabled += num_clks;
  780. }
  781. void dss_clk_enable(enum dss_clock clks)
  782. {
  783. bool check_ctx = dss.num_clks_enabled == 0;
  784. dss_clk_enable_no_ctx(clks);
  785. /*
  786. * HACK: On omap4 the registers may not be accessible right after
  787. * enabling the clocks. At some point this will be handled by
  788. * pm_runtime, but for the time begin this should make things work.
  789. */
  790. if (cpu_is_omap44xx() && check_ctx)
  791. udelay(10);
  792. if (check_ctx && cpu_is_omap34xx() && dss_need_ctx_restore())
  793. restore_all_ctx();
  794. }
  795. static void dss_clk_disable_no_ctx(enum dss_clock clks)
  796. {
  797. unsigned num_clks = count_clk_bits(clks);
  798. if (clks & DSS_CLK_ICK)
  799. clk_disable(dss.dss_ick);
  800. if (clks & DSS_CLK_FCK)
  801. clk_disable(dss.dss_fck);
  802. if ((clks & DSS_CLK_SYSCK) && dss.dss_sys_clk)
  803. clk_disable(dss.dss_sys_clk);
  804. if ((clks & DSS_CLK_TVFCK) && dss.dss_tv_fck)
  805. clk_disable(dss.dss_tv_fck);
  806. if ((clks & DSS_CLK_VIDFCK) && dss.dss_video_fck)
  807. clk_disable(dss.dss_video_fck);
  808. dss.num_clks_enabled -= num_clks;
  809. }
  810. void dss_clk_disable(enum dss_clock clks)
  811. {
  812. if (cpu_is_omap34xx()) {
  813. unsigned num_clks = count_clk_bits(clks);
  814. BUG_ON(dss.num_clks_enabled < num_clks);
  815. if (dss.num_clks_enabled == num_clks)
  816. save_all_ctx();
  817. }
  818. dss_clk_disable_no_ctx(clks);
  819. }
  820. static void dss_clk_enable_all_no_ctx(void)
  821. {
  822. enum dss_clock clks;
  823. clks = DSS_CLK_ICK | DSS_CLK_FCK | DSS_CLK_SYSCK | DSS_CLK_TVFCK;
  824. if (cpu_is_omap34xx())
  825. clks |= DSS_CLK_VIDFCK;
  826. dss_clk_enable_no_ctx(clks);
  827. }
  828. static void dss_clk_disable_all_no_ctx(void)
  829. {
  830. enum dss_clock clks;
  831. clks = DSS_CLK_ICK | DSS_CLK_FCK | DSS_CLK_SYSCK | DSS_CLK_TVFCK;
  832. if (cpu_is_omap34xx())
  833. clks |= DSS_CLK_VIDFCK;
  834. dss_clk_disable_no_ctx(clks);
  835. }
  836. #if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
  837. /* CLOCKS */
  838. static void core_dump_clocks(struct seq_file *s)
  839. {
  840. int i;
  841. struct clk *clocks[5] = {
  842. dss.dss_ick,
  843. dss.dss_fck,
  844. dss.dss_sys_clk,
  845. dss.dss_tv_fck,
  846. dss.dss_video_fck
  847. };
  848. const char *names[5] = {
  849. "ick",
  850. "fck",
  851. "sys_clk",
  852. "tv_fck",
  853. "video_fck"
  854. };
  855. seq_printf(s, "- CORE -\n");
  856. seq_printf(s, "internal clk count\t\t%u\n", dss.num_clks_enabled);
  857. for (i = 0; i < 5; i++) {
  858. if (!clocks[i])
  859. continue;
  860. seq_printf(s, "%s (%s)%*s\t%lu\t%d\n",
  861. names[i],
  862. clocks[i]->name,
  863. 24 - strlen(names[i]) - strlen(clocks[i]->name),
  864. "",
  865. clk_get_rate(clocks[i]),
  866. clocks[i]->usecount);
  867. }
  868. }
  869. #endif /* defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT) */
  870. /* DEBUGFS */
  871. #if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
  872. void dss_debug_dump_clocks(struct seq_file *s)
  873. {
  874. core_dump_clocks(s);
  875. dss_dump_clocks(s);
  876. dispc_dump_clocks(s);
  877. #ifdef CONFIG_OMAP2_DSS_DSI
  878. dsi_dump_clocks(s);
  879. #endif
  880. }
  881. #endif
  882. /* DSS HW IP initialisation */
  883. static int omap_dsshw_probe(struct platform_device *pdev)
  884. {
  885. int r;
  886. dss.pdev = pdev;
  887. r = dss_get_clocks();
  888. if (r)
  889. goto err_clocks;
  890. dss_clk_enable_all_no_ctx();
  891. dss.ctx_id = dss_get_ctx_id();
  892. DSSDBG("initial ctx id %u\n", dss.ctx_id);
  893. r = dss_init();
  894. if (r) {
  895. DSSERR("Failed to initialize DSS\n");
  896. goto err_dss;
  897. }
  898. r = dpi_init();
  899. if (r) {
  900. DSSERR("Failed to initialize DPI\n");
  901. goto err_dpi;
  902. }
  903. r = sdi_init();
  904. if (r) {
  905. DSSERR("Failed to initialize SDI\n");
  906. goto err_sdi;
  907. }
  908. dss_clk_disable_all_no_ctx();
  909. return 0;
  910. err_sdi:
  911. dpi_exit();
  912. err_dpi:
  913. dss_exit();
  914. err_dss:
  915. dss_clk_disable_all_no_ctx();
  916. dss_put_clocks();
  917. err_clocks:
  918. return r;
  919. }
  920. static int omap_dsshw_remove(struct platform_device *pdev)
  921. {
  922. dss_exit();
  923. /*
  924. * As part of hwmod changes, DSS is not the only controller of dss
  925. * clocks; hwmod framework itself will also enable clocks during hwmod
  926. * init for dss, and autoidle is set in h/w for DSS. Hence, there's no
  927. * need to disable clocks if their usecounts > 1.
  928. */
  929. WARN_ON(dss.num_clks_enabled > 0);
  930. dss_put_clocks();
  931. return 0;
  932. }
  933. static struct platform_driver omap_dsshw_driver = {
  934. .probe = omap_dsshw_probe,
  935. .remove = omap_dsshw_remove,
  936. .driver = {
  937. .name = "omapdss_dss",
  938. .owner = THIS_MODULE,
  939. },
  940. };
  941. int dss_init_platform_driver(void)
  942. {
  943. return platform_driver_register(&omap_dsshw_driver);
  944. }
  945. void dss_uninit_platform_driver(void)
  946. {
  947. return platform_driver_unregister(&omap_dsshw_driver);
  948. }