ci_dpm.c 149 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "radeon.h"
  25. #include "cikd.h"
  26. #include "r600_dpm.h"
  27. #include "ci_dpm.h"
  28. #include "atom.h"
  29. #include <linux/seq_file.h>
  30. #define MC_CG_ARB_FREQ_F0 0x0a
  31. #define MC_CG_ARB_FREQ_F1 0x0b
  32. #define MC_CG_ARB_FREQ_F2 0x0c
  33. #define MC_CG_ARB_FREQ_F3 0x0d
  34. #define SMC_RAM_END 0x40000
  35. #define VOLTAGE_SCALE 4
  36. #define VOLTAGE_VID_OFFSET_SCALE1 625
  37. #define VOLTAGE_VID_OFFSET_SCALE2 100
  38. static const struct ci_pt_defaults defaults_bonaire_xt =
  39. {
  40. 1, 0xF, 0xFD, 0x19, 5, 45, 0, 0xB0000,
  41. { 0x79, 0x253, 0x25D, 0xAE, 0x72, 0x80, 0x83, 0x86, 0x6F, 0xC8, 0xC9, 0xC9, 0x2F, 0x4D, 0x61 },
  42. { 0x17C, 0x172, 0x180, 0x1BC, 0x1B3, 0x1BD, 0x206, 0x200, 0x203, 0x25D, 0x25A, 0x255, 0x2C3, 0x2C5, 0x2B4 }
  43. };
  44. static const struct ci_pt_defaults defaults_bonaire_pro =
  45. {
  46. 1, 0xF, 0xFD, 0x19, 5, 45, 0, 0x65062,
  47. { 0x8C, 0x23F, 0x244, 0xA6, 0x83, 0x85, 0x86, 0x86, 0x83, 0xDB, 0xDB, 0xDA, 0x67, 0x60, 0x5F },
  48. { 0x187, 0x193, 0x193, 0x1C7, 0x1D1, 0x1D1, 0x210, 0x219, 0x219, 0x266, 0x26C, 0x26C, 0x2C9, 0x2CB, 0x2CB }
  49. };
  50. static const struct ci_pt_defaults defaults_saturn_xt =
  51. {
  52. 1, 0xF, 0xFD, 0x19, 5, 55, 0, 0x70000,
  53. { 0x8C, 0x247, 0x249, 0xA6, 0x80, 0x81, 0x8B, 0x89, 0x86, 0xC9, 0xCA, 0xC9, 0x4D, 0x4D, 0x4D },
  54. { 0x187, 0x187, 0x187, 0x1C7, 0x1C7, 0x1C7, 0x210, 0x210, 0x210, 0x266, 0x266, 0x266, 0x2C9, 0x2C9, 0x2C9 }
  55. };
  56. static const struct ci_pt_defaults defaults_saturn_pro =
  57. {
  58. 1, 0xF, 0xFD, 0x19, 5, 55, 0, 0x30000,
  59. { 0x96, 0x21D, 0x23B, 0xA1, 0x85, 0x87, 0x83, 0x84, 0x81, 0xE6, 0xE6, 0xE6, 0x71, 0x6A, 0x6A },
  60. { 0x193, 0x19E, 0x19E, 0x1D2, 0x1DC, 0x1DC, 0x21A, 0x223, 0x223, 0x26E, 0x27E, 0x274, 0x2CF, 0x2D2, 0x2D2 }
  61. };
  62. static const struct ci_pt_config_reg didt_config_ci[] =
  63. {
  64. { 0x10, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  65. { 0x10, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  66. { 0x10, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  67. { 0x10, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  68. { 0x11, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  69. { 0x11, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  70. { 0x11, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  71. { 0x11, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  72. { 0x12, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  73. { 0x12, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  74. { 0x12, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  75. { 0x12, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  76. { 0x2, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  77. { 0x2, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  78. { 0x2, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  79. { 0x1, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  80. { 0x1, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  81. { 0x0, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  82. { 0x30, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  83. { 0x30, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  84. { 0x30, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  85. { 0x30, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  86. { 0x31, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  87. { 0x31, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  88. { 0x31, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  89. { 0x31, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  90. { 0x32, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  91. { 0x32, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  92. { 0x32, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  93. { 0x32, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  94. { 0x22, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  95. { 0x22, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  96. { 0x22, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  97. { 0x21, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  98. { 0x21, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  99. { 0x20, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  100. { 0x50, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  101. { 0x50, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  102. { 0x50, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  103. { 0x50, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  104. { 0x51, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  105. { 0x51, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  106. { 0x51, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  107. { 0x51, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  108. { 0x52, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  109. { 0x52, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  110. { 0x52, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  111. { 0x52, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  112. { 0x42, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  113. { 0x42, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  114. { 0x42, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  115. { 0x41, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  116. { 0x41, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  117. { 0x40, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  118. { 0x70, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  119. { 0x70, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  120. { 0x70, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  121. { 0x70, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  122. { 0x71, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  123. { 0x71, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  124. { 0x71, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  125. { 0x71, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  126. { 0x72, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  127. { 0x72, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  128. { 0x72, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  129. { 0x72, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  130. { 0x62, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  131. { 0x62, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  132. { 0x62, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  133. { 0x61, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  134. { 0x61, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  135. { 0x60, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  136. { 0xFFFFFFFF }
  137. };
  138. extern u8 rv770_get_memory_module_index(struct radeon_device *rdev);
  139. extern int ni_copy_and_switch_arb_sets(struct radeon_device *rdev,
  140. u32 arb_freq_src, u32 arb_freq_dest);
  141. extern u8 si_get_ddr3_mclk_frequency_ratio(u32 memory_clock);
  142. extern u8 si_get_mclk_frequency_ratio(u32 memory_clock, bool strobe_mode);
  143. extern void si_trim_voltage_table_to_fit_state_table(struct radeon_device *rdev,
  144. u32 max_voltage_steps,
  145. struct atom_voltage_table *voltage_table);
  146. extern void cik_enter_rlc_safe_mode(struct radeon_device *rdev);
  147. extern void cik_exit_rlc_safe_mode(struct radeon_device *rdev);
  148. static int ci_get_std_voltage_value_sidd(struct radeon_device *rdev,
  149. struct atom_voltage_table_entry *voltage_table,
  150. u16 *std_voltage_hi_sidd, u16 *std_voltage_lo_sidd);
  151. static int ci_set_power_limit(struct radeon_device *rdev, u32 n);
  152. static int ci_set_overdrive_target_tdp(struct radeon_device *rdev,
  153. u32 target_tdp);
  154. static int ci_update_uvd_dpm(struct radeon_device *rdev, bool gate);
  155. static struct ci_power_info *ci_get_pi(struct radeon_device *rdev)
  156. {
  157. struct ci_power_info *pi = rdev->pm.dpm.priv;
  158. return pi;
  159. }
  160. static struct ci_ps *ci_get_ps(struct radeon_ps *rps)
  161. {
  162. struct ci_ps *ps = rps->ps_priv;
  163. return ps;
  164. }
  165. static void ci_initialize_powertune_defaults(struct radeon_device *rdev)
  166. {
  167. struct ci_power_info *pi = ci_get_pi(rdev);
  168. switch (rdev->pdev->device) {
  169. case 0x6650:
  170. case 0x6658:
  171. case 0x665C:
  172. default:
  173. pi->powertune_defaults = &defaults_bonaire_xt;
  174. break;
  175. case 0x6651:
  176. case 0x665D:
  177. pi->powertune_defaults = &defaults_bonaire_pro;
  178. break;
  179. case 0x6640:
  180. pi->powertune_defaults = &defaults_saturn_xt;
  181. break;
  182. case 0x6641:
  183. pi->powertune_defaults = &defaults_saturn_pro;
  184. break;
  185. }
  186. pi->dte_tj_offset = 0;
  187. pi->caps_power_containment = true;
  188. pi->caps_cac = false;
  189. pi->caps_sq_ramping = false;
  190. pi->caps_db_ramping = false;
  191. pi->caps_td_ramping = false;
  192. pi->caps_tcp_ramping = false;
  193. if (pi->caps_power_containment) {
  194. pi->caps_cac = true;
  195. pi->enable_bapm_feature = true;
  196. pi->enable_tdc_limit_feature = true;
  197. pi->enable_pkg_pwr_tracking_feature = true;
  198. }
  199. }
  200. static u8 ci_convert_to_vid(u16 vddc)
  201. {
  202. return (6200 - (vddc * VOLTAGE_SCALE)) / 25;
  203. }
  204. static int ci_populate_bapm_vddc_vid_sidd(struct radeon_device *rdev)
  205. {
  206. struct ci_power_info *pi = ci_get_pi(rdev);
  207. u8 *hi_vid = pi->smc_powertune_table.BapmVddCVidHiSidd;
  208. u8 *lo_vid = pi->smc_powertune_table.BapmVddCVidLoSidd;
  209. u8 *hi2_vid = pi->smc_powertune_table.BapmVddCVidHiSidd2;
  210. u32 i;
  211. if (rdev->pm.dpm.dyn_state.cac_leakage_table.entries == NULL)
  212. return -EINVAL;
  213. if (rdev->pm.dpm.dyn_state.cac_leakage_table.count > 8)
  214. return -EINVAL;
  215. if (rdev->pm.dpm.dyn_state.cac_leakage_table.count !=
  216. rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count)
  217. return -EINVAL;
  218. for (i = 0; i < rdev->pm.dpm.dyn_state.cac_leakage_table.count; i++) {
  219. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_EVV) {
  220. lo_vid[i] = ci_convert_to_vid(rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc1);
  221. hi_vid[i] = ci_convert_to_vid(rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc2);
  222. hi2_vid[i] = ci_convert_to_vid(rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc3);
  223. } else {
  224. lo_vid[i] = ci_convert_to_vid(rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc);
  225. hi_vid[i] = ci_convert_to_vid((u16)rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].leakage);
  226. }
  227. }
  228. return 0;
  229. }
  230. static int ci_populate_vddc_vid(struct radeon_device *rdev)
  231. {
  232. struct ci_power_info *pi = ci_get_pi(rdev);
  233. u8 *vid = pi->smc_powertune_table.VddCVid;
  234. u32 i;
  235. if (pi->vddc_voltage_table.count > 8)
  236. return -EINVAL;
  237. for (i = 0; i < pi->vddc_voltage_table.count; i++)
  238. vid[i] = ci_convert_to_vid(pi->vddc_voltage_table.entries[i].value);
  239. return 0;
  240. }
  241. static int ci_populate_svi_load_line(struct radeon_device *rdev)
  242. {
  243. struct ci_power_info *pi = ci_get_pi(rdev);
  244. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  245. pi->smc_powertune_table.SviLoadLineEn = pt_defaults->svi_load_line_en;
  246. pi->smc_powertune_table.SviLoadLineVddC = pt_defaults->svi_load_line_vddc;
  247. pi->smc_powertune_table.SviLoadLineTrimVddC = 3;
  248. pi->smc_powertune_table.SviLoadLineOffsetVddC = 0;
  249. return 0;
  250. }
  251. static int ci_populate_tdc_limit(struct radeon_device *rdev)
  252. {
  253. struct ci_power_info *pi = ci_get_pi(rdev);
  254. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  255. u16 tdc_limit;
  256. tdc_limit = rdev->pm.dpm.dyn_state.cac_tdp_table->tdc * 256;
  257. pi->smc_powertune_table.TDC_VDDC_PkgLimit = cpu_to_be16(tdc_limit);
  258. pi->smc_powertune_table.TDC_VDDC_ThrottleReleaseLimitPerc =
  259. pt_defaults->tdc_vddc_throttle_release_limit_perc;
  260. pi->smc_powertune_table.TDC_MAWt = pt_defaults->tdc_mawt;
  261. return 0;
  262. }
  263. static int ci_populate_dw8(struct radeon_device *rdev)
  264. {
  265. struct ci_power_info *pi = ci_get_pi(rdev);
  266. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  267. int ret;
  268. ret = ci_read_smc_sram_dword(rdev,
  269. SMU7_FIRMWARE_HEADER_LOCATION +
  270. offsetof(SMU7_Firmware_Header, PmFuseTable) +
  271. offsetof(SMU7_Discrete_PmFuses, TdcWaterfallCtl),
  272. (u32 *)&pi->smc_powertune_table.TdcWaterfallCtl,
  273. pi->sram_end);
  274. if (ret)
  275. return -EINVAL;
  276. else
  277. pi->smc_powertune_table.TdcWaterfallCtl = pt_defaults->tdc_waterfall_ctl;
  278. return 0;
  279. }
  280. static int ci_min_max_v_gnbl_pm_lid_from_bapm_vddc(struct radeon_device *rdev)
  281. {
  282. struct ci_power_info *pi = ci_get_pi(rdev);
  283. u8 *hi_vid = pi->smc_powertune_table.BapmVddCVidHiSidd;
  284. u8 *lo_vid = pi->smc_powertune_table.BapmVddCVidLoSidd;
  285. int i, min, max;
  286. min = max = hi_vid[0];
  287. for (i = 0; i < 8; i++) {
  288. if (0 != hi_vid[i]) {
  289. if (min > hi_vid[i])
  290. min = hi_vid[i];
  291. if (max < hi_vid[i])
  292. max = hi_vid[i];
  293. }
  294. if (0 != lo_vid[i]) {
  295. if (min > lo_vid[i])
  296. min = lo_vid[i];
  297. if (max < lo_vid[i])
  298. max = lo_vid[i];
  299. }
  300. }
  301. if ((min == 0) || (max == 0))
  302. return -EINVAL;
  303. pi->smc_powertune_table.GnbLPMLMaxVid = (u8)max;
  304. pi->smc_powertune_table.GnbLPMLMinVid = (u8)min;
  305. return 0;
  306. }
  307. static int ci_populate_bapm_vddc_base_leakage_sidd(struct radeon_device *rdev)
  308. {
  309. struct ci_power_info *pi = ci_get_pi(rdev);
  310. u16 hi_sidd = pi->smc_powertune_table.BapmVddCBaseLeakageHiSidd;
  311. u16 lo_sidd = pi->smc_powertune_table.BapmVddCBaseLeakageLoSidd;
  312. struct radeon_cac_tdp_table *cac_tdp_table =
  313. rdev->pm.dpm.dyn_state.cac_tdp_table;
  314. hi_sidd = cac_tdp_table->high_cac_leakage / 100 * 256;
  315. lo_sidd = cac_tdp_table->low_cac_leakage / 100 * 256;
  316. pi->smc_powertune_table.BapmVddCBaseLeakageHiSidd = cpu_to_be16(hi_sidd);
  317. pi->smc_powertune_table.BapmVddCBaseLeakageLoSidd = cpu_to_be16(lo_sidd);
  318. return 0;
  319. }
  320. static int ci_populate_bapm_parameters_in_dpm_table(struct radeon_device *rdev)
  321. {
  322. struct ci_power_info *pi = ci_get_pi(rdev);
  323. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  324. SMU7_Discrete_DpmTable *dpm_table = &pi->smc_state_table;
  325. struct radeon_cac_tdp_table *cac_tdp_table =
  326. rdev->pm.dpm.dyn_state.cac_tdp_table;
  327. struct radeon_ppm_table *ppm = rdev->pm.dpm.dyn_state.ppm_table;
  328. int i, j, k;
  329. const u16 *def1;
  330. const u16 *def2;
  331. dpm_table->DefaultTdp = cac_tdp_table->tdp * 256;
  332. dpm_table->TargetTdp = cac_tdp_table->configurable_tdp * 256;
  333. dpm_table->DTETjOffset = (u8)pi->dte_tj_offset;
  334. dpm_table->GpuTjMax =
  335. (u8)(pi->thermal_temp_setting.temperature_high / 1000);
  336. dpm_table->GpuTjHyst = 8;
  337. dpm_table->DTEAmbientTempBase = pt_defaults->dte_ambient_temp_base;
  338. if (ppm) {
  339. dpm_table->PPM_PkgPwrLimit = cpu_to_be16((u16)ppm->dgpu_tdp * 256 / 1000);
  340. dpm_table->PPM_TemperatureLimit = cpu_to_be16((u16)ppm->tj_max * 256);
  341. } else {
  342. dpm_table->PPM_PkgPwrLimit = cpu_to_be16(0);
  343. dpm_table->PPM_TemperatureLimit = cpu_to_be16(0);
  344. }
  345. dpm_table->BAPM_TEMP_GRADIENT = cpu_to_be32(pt_defaults->bapm_temp_gradient);
  346. def1 = pt_defaults->bapmti_r;
  347. def2 = pt_defaults->bapmti_rc;
  348. for (i = 0; i < SMU7_DTE_ITERATIONS; i++) {
  349. for (j = 0; j < SMU7_DTE_SOURCES; j++) {
  350. for (k = 0; k < SMU7_DTE_SINKS; k++) {
  351. dpm_table->BAPMTI_R[i][j][k] = cpu_to_be16(*def1);
  352. dpm_table->BAPMTI_RC[i][j][k] = cpu_to_be16(*def2);
  353. def1++;
  354. def2++;
  355. }
  356. }
  357. }
  358. return 0;
  359. }
  360. static int ci_populate_pm_base(struct radeon_device *rdev)
  361. {
  362. struct ci_power_info *pi = ci_get_pi(rdev);
  363. u32 pm_fuse_table_offset;
  364. int ret;
  365. if (pi->caps_power_containment) {
  366. ret = ci_read_smc_sram_dword(rdev,
  367. SMU7_FIRMWARE_HEADER_LOCATION +
  368. offsetof(SMU7_Firmware_Header, PmFuseTable),
  369. &pm_fuse_table_offset, pi->sram_end);
  370. if (ret)
  371. return ret;
  372. ret = ci_populate_bapm_vddc_vid_sidd(rdev);
  373. if (ret)
  374. return ret;
  375. ret = ci_populate_vddc_vid(rdev);
  376. if (ret)
  377. return ret;
  378. ret = ci_populate_svi_load_line(rdev);
  379. if (ret)
  380. return ret;
  381. ret = ci_populate_tdc_limit(rdev);
  382. if (ret)
  383. return ret;
  384. ret = ci_populate_dw8(rdev);
  385. if (ret)
  386. return ret;
  387. ret = ci_min_max_v_gnbl_pm_lid_from_bapm_vddc(rdev);
  388. if (ret)
  389. return ret;
  390. ret = ci_populate_bapm_vddc_base_leakage_sidd(rdev);
  391. if (ret)
  392. return ret;
  393. ret = ci_copy_bytes_to_smc(rdev, pm_fuse_table_offset,
  394. (u8 *)&pi->smc_powertune_table,
  395. sizeof(SMU7_Discrete_PmFuses), pi->sram_end);
  396. if (ret)
  397. return ret;
  398. }
  399. return 0;
  400. }
  401. static void ci_do_enable_didt(struct radeon_device *rdev, const bool enable)
  402. {
  403. struct ci_power_info *pi = ci_get_pi(rdev);
  404. u32 data;
  405. if (pi->caps_sq_ramping) {
  406. data = RREG32_DIDT(DIDT_SQ_CTRL0);
  407. if (enable)
  408. data |= DIDT_CTRL_EN;
  409. else
  410. data &= ~DIDT_CTRL_EN;
  411. WREG32_DIDT(DIDT_SQ_CTRL0, data);
  412. }
  413. if (pi->caps_db_ramping) {
  414. data = RREG32_DIDT(DIDT_DB_CTRL0);
  415. if (enable)
  416. data |= DIDT_CTRL_EN;
  417. else
  418. data &= ~DIDT_CTRL_EN;
  419. WREG32_DIDT(DIDT_DB_CTRL0, data);
  420. }
  421. if (pi->caps_td_ramping) {
  422. data = RREG32_DIDT(DIDT_TD_CTRL0);
  423. if (enable)
  424. data |= DIDT_CTRL_EN;
  425. else
  426. data &= ~DIDT_CTRL_EN;
  427. WREG32_DIDT(DIDT_TD_CTRL0, data);
  428. }
  429. if (pi->caps_tcp_ramping) {
  430. data = RREG32_DIDT(DIDT_TCP_CTRL0);
  431. if (enable)
  432. data |= DIDT_CTRL_EN;
  433. else
  434. data &= ~DIDT_CTRL_EN;
  435. WREG32_DIDT(DIDT_TCP_CTRL0, data);
  436. }
  437. }
  438. static int ci_program_pt_config_registers(struct radeon_device *rdev,
  439. const struct ci_pt_config_reg *cac_config_regs)
  440. {
  441. const struct ci_pt_config_reg *config_regs = cac_config_regs;
  442. u32 data;
  443. u32 cache = 0;
  444. if (config_regs == NULL)
  445. return -EINVAL;
  446. while (config_regs->offset != 0xFFFFFFFF) {
  447. if (config_regs->type == CISLANDS_CONFIGREG_CACHE) {
  448. cache |= ((config_regs->value << config_regs->shift) & config_regs->mask);
  449. } else {
  450. switch (config_regs->type) {
  451. case CISLANDS_CONFIGREG_SMC_IND:
  452. data = RREG32_SMC(config_regs->offset);
  453. break;
  454. case CISLANDS_CONFIGREG_DIDT_IND:
  455. data = RREG32_DIDT(config_regs->offset);
  456. break;
  457. default:
  458. data = RREG32(config_regs->offset << 2);
  459. break;
  460. }
  461. data &= ~config_regs->mask;
  462. data |= ((config_regs->value << config_regs->shift) & config_regs->mask);
  463. data |= cache;
  464. switch (config_regs->type) {
  465. case CISLANDS_CONFIGREG_SMC_IND:
  466. WREG32_SMC(config_regs->offset, data);
  467. break;
  468. case CISLANDS_CONFIGREG_DIDT_IND:
  469. WREG32_DIDT(config_regs->offset, data);
  470. break;
  471. default:
  472. WREG32(config_regs->offset << 2, data);
  473. break;
  474. }
  475. cache = 0;
  476. }
  477. config_regs++;
  478. }
  479. return 0;
  480. }
  481. static int ci_enable_didt(struct radeon_device *rdev, bool enable)
  482. {
  483. struct ci_power_info *pi = ci_get_pi(rdev);
  484. int ret;
  485. if (pi->caps_sq_ramping || pi->caps_db_ramping ||
  486. pi->caps_td_ramping || pi->caps_tcp_ramping) {
  487. cik_enter_rlc_safe_mode(rdev);
  488. if (enable) {
  489. ret = ci_program_pt_config_registers(rdev, didt_config_ci);
  490. if (ret) {
  491. cik_exit_rlc_safe_mode(rdev);
  492. return ret;
  493. }
  494. }
  495. ci_do_enable_didt(rdev, enable);
  496. cik_exit_rlc_safe_mode(rdev);
  497. }
  498. return 0;
  499. }
  500. static int ci_enable_power_containment(struct radeon_device *rdev, bool enable)
  501. {
  502. struct ci_power_info *pi = ci_get_pi(rdev);
  503. PPSMC_Result smc_result;
  504. int ret = 0;
  505. if (enable) {
  506. pi->power_containment_features = 0;
  507. if (pi->caps_power_containment) {
  508. if (pi->enable_bapm_feature) {
  509. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_EnableDTE);
  510. if (smc_result != PPSMC_Result_OK)
  511. ret = -EINVAL;
  512. else
  513. pi->power_containment_features |= POWERCONTAINMENT_FEATURE_BAPM;
  514. }
  515. if (pi->enable_tdc_limit_feature) {
  516. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_TDCLimitEnable);
  517. if (smc_result != PPSMC_Result_OK)
  518. ret = -EINVAL;
  519. else
  520. pi->power_containment_features |= POWERCONTAINMENT_FEATURE_TDCLimit;
  521. }
  522. if (pi->enable_pkg_pwr_tracking_feature) {
  523. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_PkgPwrLimitEnable);
  524. if (smc_result != PPSMC_Result_OK) {
  525. ret = -EINVAL;
  526. } else {
  527. struct radeon_cac_tdp_table *cac_tdp_table =
  528. rdev->pm.dpm.dyn_state.cac_tdp_table;
  529. u32 default_pwr_limit =
  530. (u32)(cac_tdp_table->maximum_power_delivery_limit * 256);
  531. pi->power_containment_features |= POWERCONTAINMENT_FEATURE_PkgPwrLimit;
  532. ci_set_power_limit(rdev, default_pwr_limit);
  533. }
  534. }
  535. }
  536. } else {
  537. if (pi->caps_power_containment && pi->power_containment_features) {
  538. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_TDCLimit)
  539. ci_send_msg_to_smc(rdev, PPSMC_MSG_TDCLimitDisable);
  540. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_BAPM)
  541. ci_send_msg_to_smc(rdev, PPSMC_MSG_DisableDTE);
  542. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_PkgPwrLimit)
  543. ci_send_msg_to_smc(rdev, PPSMC_MSG_PkgPwrLimitDisable);
  544. pi->power_containment_features = 0;
  545. }
  546. }
  547. return ret;
  548. }
  549. static int ci_enable_smc_cac(struct radeon_device *rdev, bool enable)
  550. {
  551. struct ci_power_info *pi = ci_get_pi(rdev);
  552. PPSMC_Result smc_result;
  553. int ret = 0;
  554. if (pi->caps_cac) {
  555. if (enable) {
  556. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_EnableCac);
  557. if (smc_result != PPSMC_Result_OK) {
  558. ret = -EINVAL;
  559. pi->cac_enabled = false;
  560. } else {
  561. pi->cac_enabled = true;
  562. }
  563. } else if (pi->cac_enabled) {
  564. ci_send_msg_to_smc(rdev, PPSMC_MSG_DisableCac);
  565. pi->cac_enabled = false;
  566. }
  567. }
  568. return ret;
  569. }
  570. static int ci_power_control_set_level(struct radeon_device *rdev)
  571. {
  572. struct ci_power_info *pi = ci_get_pi(rdev);
  573. struct radeon_cac_tdp_table *cac_tdp_table =
  574. rdev->pm.dpm.dyn_state.cac_tdp_table;
  575. s32 adjust_percent;
  576. s32 target_tdp;
  577. int ret = 0;
  578. bool adjust_polarity = false; /* ??? */
  579. if (pi->caps_power_containment &&
  580. (pi->power_containment_features & POWERCONTAINMENT_FEATURE_BAPM)) {
  581. adjust_percent = adjust_polarity ?
  582. rdev->pm.dpm.tdp_adjustment : (-1 * rdev->pm.dpm.tdp_adjustment);
  583. target_tdp = ((100 + adjust_percent) *
  584. (s32)cac_tdp_table->configurable_tdp) / 100;
  585. target_tdp *= 256;
  586. ret = ci_set_overdrive_target_tdp(rdev, (u32)target_tdp);
  587. }
  588. return ret;
  589. }
  590. static void ci_dpm_powergate_uvd(struct radeon_device *rdev, bool gate)
  591. {
  592. ci_update_uvd_dpm(rdev, gate);
  593. }
  594. static void ci_apply_state_adjust_rules(struct radeon_device *rdev,
  595. struct radeon_ps *rps)
  596. {
  597. struct ci_ps *ps = ci_get_ps(rps);
  598. struct ci_power_info *pi = ci_get_pi(rdev);
  599. struct radeon_clock_and_voltage_limits *max_limits;
  600. bool disable_mclk_switching;
  601. u32 sclk, mclk;
  602. int i;
  603. if (rdev->pm.dpm.new_active_crtc_count > 1)
  604. disable_mclk_switching = true;
  605. else
  606. disable_mclk_switching = false;
  607. if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY)
  608. pi->battery_state = true;
  609. else
  610. pi->battery_state = false;
  611. if (rdev->pm.dpm.ac_power)
  612. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  613. else
  614. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  615. if (rdev->pm.dpm.ac_power == false) {
  616. for (i = 0; i < ps->performance_level_count; i++) {
  617. if (ps->performance_levels[i].mclk > max_limits->mclk)
  618. ps->performance_levels[i].mclk = max_limits->mclk;
  619. if (ps->performance_levels[i].sclk > max_limits->sclk)
  620. ps->performance_levels[i].sclk = max_limits->sclk;
  621. }
  622. }
  623. /* XXX validate the min clocks required for display */
  624. if (disable_mclk_switching) {
  625. mclk = ps->performance_levels[ps->performance_level_count - 1].mclk;
  626. sclk = ps->performance_levels[0].sclk;
  627. } else {
  628. mclk = ps->performance_levels[0].mclk;
  629. sclk = ps->performance_levels[0].sclk;
  630. }
  631. ps->performance_levels[0].sclk = sclk;
  632. ps->performance_levels[0].mclk = mclk;
  633. if (ps->performance_levels[1].sclk < ps->performance_levels[0].sclk)
  634. ps->performance_levels[1].sclk = ps->performance_levels[0].sclk;
  635. if (disable_mclk_switching) {
  636. if (ps->performance_levels[0].mclk < ps->performance_levels[1].mclk)
  637. ps->performance_levels[0].mclk = ps->performance_levels[1].mclk;
  638. } else {
  639. if (ps->performance_levels[1].mclk < ps->performance_levels[0].mclk)
  640. ps->performance_levels[1].mclk = ps->performance_levels[0].mclk;
  641. }
  642. }
  643. static int ci_set_thermal_temperature_range(struct radeon_device *rdev,
  644. int min_temp, int max_temp)
  645. {
  646. int low_temp = 0 * 1000;
  647. int high_temp = 255 * 1000;
  648. u32 tmp;
  649. if (low_temp < min_temp)
  650. low_temp = min_temp;
  651. if (high_temp > max_temp)
  652. high_temp = max_temp;
  653. if (high_temp < low_temp) {
  654. DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
  655. return -EINVAL;
  656. }
  657. tmp = RREG32_SMC(CG_THERMAL_INT);
  658. tmp &= ~(CI_DIG_THERM_INTH_MASK | CI_DIG_THERM_INTL_MASK);
  659. tmp |= CI_DIG_THERM_INTH(high_temp / 1000) |
  660. CI_DIG_THERM_INTL(low_temp / 1000);
  661. WREG32_SMC(CG_THERMAL_INT, tmp);
  662. #if 0
  663. /* XXX: need to figure out how to handle this properly */
  664. tmp = RREG32_SMC(CG_THERMAL_CTRL);
  665. tmp &= DIG_THERM_DPM_MASK;
  666. tmp |= DIG_THERM_DPM(high_temp / 1000);
  667. WREG32_SMC(CG_THERMAL_CTRL, tmp);
  668. #endif
  669. return 0;
  670. }
  671. #if 0
  672. static int ci_read_smc_soft_register(struct radeon_device *rdev,
  673. u16 reg_offset, u32 *value)
  674. {
  675. struct ci_power_info *pi = ci_get_pi(rdev);
  676. return ci_read_smc_sram_dword(rdev,
  677. pi->soft_regs_start + reg_offset,
  678. value, pi->sram_end);
  679. }
  680. #endif
  681. static int ci_write_smc_soft_register(struct radeon_device *rdev,
  682. u16 reg_offset, u32 value)
  683. {
  684. struct ci_power_info *pi = ci_get_pi(rdev);
  685. return ci_write_smc_sram_dword(rdev,
  686. pi->soft_regs_start + reg_offset,
  687. value, pi->sram_end);
  688. }
  689. static void ci_init_fps_limits(struct radeon_device *rdev)
  690. {
  691. struct ci_power_info *pi = ci_get_pi(rdev);
  692. SMU7_Discrete_DpmTable *table = &pi->smc_state_table;
  693. if (pi->caps_fps) {
  694. u16 tmp;
  695. tmp = 45;
  696. table->FpsHighT = cpu_to_be16(tmp);
  697. tmp = 30;
  698. table->FpsLowT = cpu_to_be16(tmp);
  699. }
  700. }
  701. static int ci_update_sclk_t(struct radeon_device *rdev)
  702. {
  703. struct ci_power_info *pi = ci_get_pi(rdev);
  704. int ret = 0;
  705. u32 low_sclk_interrupt_t = 0;
  706. if (pi->caps_sclk_throttle_low_notification) {
  707. low_sclk_interrupt_t = cpu_to_be32(pi->low_sclk_interrupt_t);
  708. ret = ci_copy_bytes_to_smc(rdev,
  709. pi->dpm_table_start +
  710. offsetof(SMU7_Discrete_DpmTable, LowSclkInterruptT),
  711. (u8 *)&low_sclk_interrupt_t,
  712. sizeof(u32), pi->sram_end);
  713. }
  714. return ret;
  715. }
  716. static void ci_get_leakage_voltages(struct radeon_device *rdev)
  717. {
  718. struct ci_power_info *pi = ci_get_pi(rdev);
  719. u16 leakage_id, virtual_voltage_id;
  720. u16 vddc, vddci;
  721. int i;
  722. pi->vddc_leakage.count = 0;
  723. pi->vddci_leakage.count = 0;
  724. if (radeon_atom_get_leakage_id_from_vbios(rdev, &leakage_id) == 0) {
  725. for (i = 0; i < CISLANDS_MAX_LEAKAGE_COUNT; i++) {
  726. virtual_voltage_id = ATOM_VIRTUAL_VOLTAGE_ID0 + i;
  727. if (radeon_atom_get_leakage_vddc_based_on_leakage_params(rdev, &vddc, &vddci,
  728. virtual_voltage_id,
  729. leakage_id) == 0) {
  730. if (vddc != 0 && vddc != virtual_voltage_id) {
  731. pi->vddc_leakage.actual_voltage[pi->vddc_leakage.count] = vddc;
  732. pi->vddc_leakage.leakage_id[pi->vddc_leakage.count] = virtual_voltage_id;
  733. pi->vddc_leakage.count++;
  734. }
  735. if (vddci != 0 && vddci != virtual_voltage_id) {
  736. pi->vddci_leakage.actual_voltage[pi->vddci_leakage.count] = vddci;
  737. pi->vddci_leakage.leakage_id[pi->vddci_leakage.count] = virtual_voltage_id;
  738. pi->vddci_leakage.count++;
  739. }
  740. }
  741. }
  742. }
  743. }
  744. static void ci_set_dpm_event_sources(struct radeon_device *rdev, u32 sources)
  745. {
  746. struct ci_power_info *pi = ci_get_pi(rdev);
  747. bool want_thermal_protection;
  748. enum radeon_dpm_event_src dpm_event_src;
  749. u32 tmp;
  750. switch (sources) {
  751. case 0:
  752. default:
  753. want_thermal_protection = false;
  754. break;
  755. case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL):
  756. want_thermal_protection = true;
  757. dpm_event_src = RADEON_DPM_EVENT_SRC_DIGITAL;
  758. break;
  759. case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL):
  760. want_thermal_protection = true;
  761. dpm_event_src = RADEON_DPM_EVENT_SRC_EXTERNAL;
  762. break;
  763. case ((1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL) |
  764. (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL)):
  765. want_thermal_protection = true;
  766. dpm_event_src = RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL;
  767. break;
  768. }
  769. if (want_thermal_protection) {
  770. #if 0
  771. /* XXX: need to figure out how to handle this properly */
  772. tmp = RREG32_SMC(CG_THERMAL_CTRL);
  773. tmp &= DPM_EVENT_SRC_MASK;
  774. tmp |= DPM_EVENT_SRC(dpm_event_src);
  775. WREG32_SMC(CG_THERMAL_CTRL, tmp);
  776. #endif
  777. tmp = RREG32_SMC(GENERAL_PWRMGT);
  778. if (pi->thermal_protection)
  779. tmp &= ~THERMAL_PROTECTION_DIS;
  780. else
  781. tmp |= THERMAL_PROTECTION_DIS;
  782. WREG32_SMC(GENERAL_PWRMGT, tmp);
  783. } else {
  784. tmp = RREG32_SMC(GENERAL_PWRMGT);
  785. tmp |= THERMAL_PROTECTION_DIS;
  786. WREG32_SMC(GENERAL_PWRMGT, tmp);
  787. }
  788. }
  789. static void ci_enable_auto_throttle_source(struct radeon_device *rdev,
  790. enum radeon_dpm_auto_throttle_src source,
  791. bool enable)
  792. {
  793. struct ci_power_info *pi = ci_get_pi(rdev);
  794. if (enable) {
  795. if (!(pi->active_auto_throttle_sources & (1 << source))) {
  796. pi->active_auto_throttle_sources |= 1 << source;
  797. ci_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
  798. }
  799. } else {
  800. if (pi->active_auto_throttle_sources & (1 << source)) {
  801. pi->active_auto_throttle_sources &= ~(1 << source);
  802. ci_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
  803. }
  804. }
  805. }
  806. static void ci_enable_vr_hot_gpio_interrupt(struct radeon_device *rdev)
  807. {
  808. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT)
  809. ci_send_msg_to_smc(rdev, PPSMC_MSG_EnableVRHotGPIOInterrupt);
  810. }
  811. static int ci_unfreeze_sclk_mclk_dpm(struct radeon_device *rdev)
  812. {
  813. struct ci_power_info *pi = ci_get_pi(rdev);
  814. PPSMC_Result smc_result;
  815. if (!pi->need_update_smu7_dpm_table)
  816. return 0;
  817. if ((!pi->sclk_dpm_key_disabled) &&
  818. (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK))) {
  819. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_SCLKDPM_UnfreezeLevel);
  820. if (smc_result != PPSMC_Result_OK)
  821. return -EINVAL;
  822. }
  823. if ((!pi->mclk_dpm_key_disabled) &&
  824. (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)) {
  825. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_MCLKDPM_UnfreezeLevel);
  826. if (smc_result != PPSMC_Result_OK)
  827. return -EINVAL;
  828. }
  829. pi->need_update_smu7_dpm_table = 0;
  830. return 0;
  831. }
  832. static int ci_enable_sclk_mclk_dpm(struct radeon_device *rdev, bool enable)
  833. {
  834. struct ci_power_info *pi = ci_get_pi(rdev);
  835. PPSMC_Result smc_result;
  836. if (enable) {
  837. if (!pi->sclk_dpm_key_disabled) {
  838. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_DPM_Enable);
  839. if (smc_result != PPSMC_Result_OK)
  840. return -EINVAL;
  841. }
  842. if (!pi->mclk_dpm_key_disabled) {
  843. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_MCLKDPM_Enable);
  844. if (smc_result != PPSMC_Result_OK)
  845. return -EINVAL;
  846. WREG32_P(MC_SEQ_CNTL_3, CAC_EN, ~CAC_EN);
  847. WREG32_SMC(LCAC_MC0_CNTL, 0x05);
  848. WREG32_SMC(LCAC_MC1_CNTL, 0x05);
  849. WREG32_SMC(LCAC_CPL_CNTL, 0x100005);
  850. udelay(10);
  851. WREG32_SMC(LCAC_MC0_CNTL, 0x400005);
  852. WREG32_SMC(LCAC_MC1_CNTL, 0x400005);
  853. WREG32_SMC(LCAC_CPL_CNTL, 0x500005);
  854. }
  855. } else {
  856. if (!pi->sclk_dpm_key_disabled) {
  857. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_DPM_Disable);
  858. if (smc_result != PPSMC_Result_OK)
  859. return -EINVAL;
  860. }
  861. if (!pi->mclk_dpm_key_disabled) {
  862. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_MCLKDPM_Disable);
  863. if (smc_result != PPSMC_Result_OK)
  864. return -EINVAL;
  865. }
  866. }
  867. return 0;
  868. }
  869. static int ci_start_dpm(struct radeon_device *rdev)
  870. {
  871. struct ci_power_info *pi = ci_get_pi(rdev);
  872. PPSMC_Result smc_result;
  873. int ret;
  874. u32 tmp;
  875. tmp = RREG32_SMC(GENERAL_PWRMGT);
  876. tmp |= GLOBAL_PWRMGT_EN;
  877. WREG32_SMC(GENERAL_PWRMGT, tmp);
  878. tmp = RREG32_SMC(SCLK_PWRMGT_CNTL);
  879. tmp |= DYNAMIC_PM_EN;
  880. WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
  881. ci_write_smc_soft_register(rdev, offsetof(SMU7_SoftRegisters, VoltageChangeTimeout), 0x1000);
  882. WREG32_P(BIF_LNCNT_RESET, 0, ~RESET_LNCNT_EN);
  883. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_Voltage_Cntl_Enable);
  884. if (smc_result != PPSMC_Result_OK)
  885. return -EINVAL;
  886. ret = ci_enable_sclk_mclk_dpm(rdev, true);
  887. if (ret)
  888. return ret;
  889. if (!pi->pcie_dpm_key_disabled) {
  890. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_PCIeDPM_Enable);
  891. if (smc_result != PPSMC_Result_OK)
  892. return -EINVAL;
  893. }
  894. return 0;
  895. }
  896. static int ci_freeze_sclk_mclk_dpm(struct radeon_device *rdev)
  897. {
  898. struct ci_power_info *pi = ci_get_pi(rdev);
  899. PPSMC_Result smc_result;
  900. if (!pi->need_update_smu7_dpm_table)
  901. return 0;
  902. if ((!pi->sclk_dpm_key_disabled) &&
  903. (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK))) {
  904. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_SCLKDPM_FreezeLevel);
  905. if (smc_result != PPSMC_Result_OK)
  906. return -EINVAL;
  907. }
  908. if ((!pi->mclk_dpm_key_disabled) &&
  909. (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)) {
  910. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_MCLKDPM_FreezeLevel);
  911. if (smc_result != PPSMC_Result_OK)
  912. return -EINVAL;
  913. }
  914. return 0;
  915. }
  916. static int ci_stop_dpm(struct radeon_device *rdev)
  917. {
  918. struct ci_power_info *pi = ci_get_pi(rdev);
  919. PPSMC_Result smc_result;
  920. int ret;
  921. u32 tmp;
  922. tmp = RREG32_SMC(GENERAL_PWRMGT);
  923. tmp &= ~GLOBAL_PWRMGT_EN;
  924. WREG32_SMC(GENERAL_PWRMGT, tmp);
  925. tmp = RREG32(SCLK_PWRMGT_CNTL);
  926. tmp &= ~DYNAMIC_PM_EN;
  927. WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
  928. if (!pi->pcie_dpm_key_disabled) {
  929. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_PCIeDPM_Disable);
  930. if (smc_result != PPSMC_Result_OK)
  931. return -EINVAL;
  932. }
  933. ret = ci_enable_sclk_mclk_dpm(rdev, false);
  934. if (ret)
  935. return ret;
  936. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_Voltage_Cntl_Disable);
  937. if (smc_result != PPSMC_Result_OK)
  938. return -EINVAL;
  939. return 0;
  940. }
  941. static void ci_enable_sclk_control(struct radeon_device *rdev, bool enable)
  942. {
  943. u32 tmp = RREG32_SMC(SCLK_PWRMGT_CNTL);
  944. if (enable)
  945. tmp &= ~SCLK_PWRMGT_OFF;
  946. else
  947. tmp |= SCLK_PWRMGT_OFF;
  948. WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
  949. }
  950. #if 0
  951. static int ci_notify_hw_of_power_source(struct radeon_device *rdev,
  952. bool ac_power)
  953. {
  954. struct ci_power_info *pi = ci_get_pi(rdev);
  955. struct radeon_cac_tdp_table *cac_tdp_table =
  956. rdev->pm.dpm.dyn_state.cac_tdp_table;
  957. u32 power_limit;
  958. if (ac_power)
  959. power_limit = (u32)(cac_tdp_table->maximum_power_delivery_limit * 256);
  960. else
  961. power_limit = (u32)(cac_tdp_table->battery_power_limit * 256);
  962. ci_set_power_limit(rdev, power_limit);
  963. if (pi->caps_automatic_dc_transition) {
  964. if (ac_power)
  965. ci_send_msg_to_smc(rdev, PPSMC_MSG_RunningOnAC);
  966. else
  967. ci_send_msg_to_smc(rdev, PPSMC_MSG_Remove_DC_Clamp);
  968. }
  969. return 0;
  970. }
  971. #endif
  972. static PPSMC_Result ci_send_msg_to_smc_with_parameter(struct radeon_device *rdev,
  973. PPSMC_Msg msg, u32 parameter)
  974. {
  975. WREG32(SMC_MSG_ARG_0, parameter);
  976. return ci_send_msg_to_smc(rdev, msg);
  977. }
  978. static PPSMC_Result ci_send_msg_to_smc_return_parameter(struct radeon_device *rdev,
  979. PPSMC_Msg msg, u32 *parameter)
  980. {
  981. PPSMC_Result smc_result;
  982. smc_result = ci_send_msg_to_smc(rdev, msg);
  983. if ((smc_result == PPSMC_Result_OK) && parameter)
  984. *parameter = RREG32(SMC_MSG_ARG_0);
  985. return smc_result;
  986. }
  987. static int ci_dpm_force_state_sclk(struct radeon_device *rdev, u32 n)
  988. {
  989. struct ci_power_info *pi = ci_get_pi(rdev);
  990. if (!pi->sclk_dpm_key_disabled) {
  991. PPSMC_Result smc_result =
  992. ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_DPM_ForceState, n);
  993. if (smc_result != PPSMC_Result_OK)
  994. return -EINVAL;
  995. }
  996. return 0;
  997. }
  998. static int ci_dpm_force_state_mclk(struct radeon_device *rdev, u32 n)
  999. {
  1000. struct ci_power_info *pi = ci_get_pi(rdev);
  1001. if (!pi->mclk_dpm_key_disabled) {
  1002. PPSMC_Result smc_result =
  1003. ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_MCLKDPM_ForceState, n);
  1004. if (smc_result != PPSMC_Result_OK)
  1005. return -EINVAL;
  1006. }
  1007. return 0;
  1008. }
  1009. static int ci_dpm_force_state_pcie(struct radeon_device *rdev, u32 n)
  1010. {
  1011. struct ci_power_info *pi = ci_get_pi(rdev);
  1012. if (!pi->pcie_dpm_key_disabled) {
  1013. PPSMC_Result smc_result =
  1014. ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_PCIeDPM_ForceLevel, n);
  1015. if (smc_result != PPSMC_Result_OK)
  1016. return -EINVAL;
  1017. }
  1018. return 0;
  1019. }
  1020. static int ci_set_power_limit(struct radeon_device *rdev, u32 n)
  1021. {
  1022. struct ci_power_info *pi = ci_get_pi(rdev);
  1023. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_PkgPwrLimit) {
  1024. PPSMC_Result smc_result =
  1025. ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_PkgPwrSetLimit, n);
  1026. if (smc_result != PPSMC_Result_OK)
  1027. return -EINVAL;
  1028. }
  1029. return 0;
  1030. }
  1031. static int ci_set_overdrive_target_tdp(struct radeon_device *rdev,
  1032. u32 target_tdp)
  1033. {
  1034. PPSMC_Result smc_result =
  1035. ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_OverDriveSetTargetTdp, target_tdp);
  1036. if (smc_result != PPSMC_Result_OK)
  1037. return -EINVAL;
  1038. return 0;
  1039. }
  1040. static int ci_set_boot_state(struct radeon_device *rdev)
  1041. {
  1042. return ci_enable_sclk_mclk_dpm(rdev, false);
  1043. }
  1044. static u32 ci_get_average_sclk_freq(struct radeon_device *rdev)
  1045. {
  1046. u32 sclk_freq;
  1047. PPSMC_Result smc_result =
  1048. ci_send_msg_to_smc_return_parameter(rdev,
  1049. PPSMC_MSG_API_GetSclkFrequency,
  1050. &sclk_freq);
  1051. if (smc_result != PPSMC_Result_OK)
  1052. sclk_freq = 0;
  1053. return sclk_freq;
  1054. }
  1055. static u32 ci_get_average_mclk_freq(struct radeon_device *rdev)
  1056. {
  1057. u32 mclk_freq;
  1058. PPSMC_Result smc_result =
  1059. ci_send_msg_to_smc_return_parameter(rdev,
  1060. PPSMC_MSG_API_GetMclkFrequency,
  1061. &mclk_freq);
  1062. if (smc_result != PPSMC_Result_OK)
  1063. mclk_freq = 0;
  1064. return mclk_freq;
  1065. }
  1066. static void ci_dpm_start_smc(struct radeon_device *rdev)
  1067. {
  1068. int i;
  1069. ci_program_jump_on_start(rdev);
  1070. ci_start_smc_clock(rdev);
  1071. ci_start_smc(rdev);
  1072. for (i = 0; i < rdev->usec_timeout; i++) {
  1073. if (RREG32_SMC(FIRMWARE_FLAGS) & INTERRUPTS_ENABLED)
  1074. break;
  1075. }
  1076. }
  1077. static void ci_dpm_stop_smc(struct radeon_device *rdev)
  1078. {
  1079. ci_reset_smc(rdev);
  1080. ci_stop_smc_clock(rdev);
  1081. }
  1082. static int ci_process_firmware_header(struct radeon_device *rdev)
  1083. {
  1084. struct ci_power_info *pi = ci_get_pi(rdev);
  1085. u32 tmp;
  1086. int ret;
  1087. ret = ci_read_smc_sram_dword(rdev,
  1088. SMU7_FIRMWARE_HEADER_LOCATION +
  1089. offsetof(SMU7_Firmware_Header, DpmTable),
  1090. &tmp, pi->sram_end);
  1091. if (ret)
  1092. return ret;
  1093. pi->dpm_table_start = tmp;
  1094. ret = ci_read_smc_sram_dword(rdev,
  1095. SMU7_FIRMWARE_HEADER_LOCATION +
  1096. offsetof(SMU7_Firmware_Header, SoftRegisters),
  1097. &tmp, pi->sram_end);
  1098. if (ret)
  1099. return ret;
  1100. pi->soft_regs_start = tmp;
  1101. ret = ci_read_smc_sram_dword(rdev,
  1102. SMU7_FIRMWARE_HEADER_LOCATION +
  1103. offsetof(SMU7_Firmware_Header, mcRegisterTable),
  1104. &tmp, pi->sram_end);
  1105. if (ret)
  1106. return ret;
  1107. pi->mc_reg_table_start = tmp;
  1108. ret = ci_read_smc_sram_dword(rdev,
  1109. SMU7_FIRMWARE_HEADER_LOCATION +
  1110. offsetof(SMU7_Firmware_Header, FanTable),
  1111. &tmp, pi->sram_end);
  1112. if (ret)
  1113. return ret;
  1114. pi->fan_table_start = tmp;
  1115. ret = ci_read_smc_sram_dword(rdev,
  1116. SMU7_FIRMWARE_HEADER_LOCATION +
  1117. offsetof(SMU7_Firmware_Header, mcArbDramTimingTable),
  1118. &tmp, pi->sram_end);
  1119. if (ret)
  1120. return ret;
  1121. pi->arb_table_start = tmp;
  1122. return 0;
  1123. }
  1124. static void ci_read_clock_registers(struct radeon_device *rdev)
  1125. {
  1126. struct ci_power_info *pi = ci_get_pi(rdev);
  1127. pi->clock_registers.cg_spll_func_cntl =
  1128. RREG32_SMC(CG_SPLL_FUNC_CNTL);
  1129. pi->clock_registers.cg_spll_func_cntl_2 =
  1130. RREG32_SMC(CG_SPLL_FUNC_CNTL_2);
  1131. pi->clock_registers.cg_spll_func_cntl_3 =
  1132. RREG32_SMC(CG_SPLL_FUNC_CNTL_3);
  1133. pi->clock_registers.cg_spll_func_cntl_4 =
  1134. RREG32_SMC(CG_SPLL_FUNC_CNTL_4);
  1135. pi->clock_registers.cg_spll_spread_spectrum =
  1136. RREG32_SMC(CG_SPLL_SPREAD_SPECTRUM);
  1137. pi->clock_registers.cg_spll_spread_spectrum_2 =
  1138. RREG32_SMC(CG_SPLL_SPREAD_SPECTRUM_2);
  1139. pi->clock_registers.dll_cntl = RREG32(DLL_CNTL);
  1140. pi->clock_registers.mclk_pwrmgt_cntl = RREG32(MCLK_PWRMGT_CNTL);
  1141. pi->clock_registers.mpll_ad_func_cntl = RREG32(MPLL_AD_FUNC_CNTL);
  1142. pi->clock_registers.mpll_dq_func_cntl = RREG32(MPLL_DQ_FUNC_CNTL);
  1143. pi->clock_registers.mpll_func_cntl = RREG32(MPLL_FUNC_CNTL);
  1144. pi->clock_registers.mpll_func_cntl_1 = RREG32(MPLL_FUNC_CNTL_1);
  1145. pi->clock_registers.mpll_func_cntl_2 = RREG32(MPLL_FUNC_CNTL_2);
  1146. pi->clock_registers.mpll_ss1 = RREG32(MPLL_SS1);
  1147. pi->clock_registers.mpll_ss2 = RREG32(MPLL_SS2);
  1148. }
  1149. static void ci_init_sclk_t(struct radeon_device *rdev)
  1150. {
  1151. struct ci_power_info *pi = ci_get_pi(rdev);
  1152. pi->low_sclk_interrupt_t = 0;
  1153. }
  1154. static void ci_enable_thermal_protection(struct radeon_device *rdev,
  1155. bool enable)
  1156. {
  1157. u32 tmp = RREG32_SMC(GENERAL_PWRMGT);
  1158. if (enable)
  1159. tmp &= ~THERMAL_PROTECTION_DIS;
  1160. else
  1161. tmp |= THERMAL_PROTECTION_DIS;
  1162. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1163. }
  1164. static void ci_enable_acpi_power_management(struct radeon_device *rdev)
  1165. {
  1166. u32 tmp = RREG32_SMC(GENERAL_PWRMGT);
  1167. tmp |= STATIC_PM_EN;
  1168. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1169. }
  1170. #if 0
  1171. static int ci_enter_ulp_state(struct radeon_device *rdev)
  1172. {
  1173. WREG32(SMC_MESSAGE_0, PPSMC_MSG_SwitchToMinimumPower);
  1174. udelay(25000);
  1175. return 0;
  1176. }
  1177. static int ci_exit_ulp_state(struct radeon_device *rdev)
  1178. {
  1179. int i;
  1180. WREG32(SMC_MESSAGE_0, PPSMC_MSG_ResumeFromMinimumPower);
  1181. udelay(7000);
  1182. for (i = 0; i < rdev->usec_timeout; i++) {
  1183. if (RREG32(SMC_RESP_0) == 1)
  1184. break;
  1185. udelay(1000);
  1186. }
  1187. return 0;
  1188. }
  1189. #endif
  1190. static int ci_notify_smc_display_change(struct radeon_device *rdev,
  1191. bool has_display)
  1192. {
  1193. PPSMC_Msg msg = has_display ? PPSMC_MSG_HasDisplay : PPSMC_MSG_NoDisplay;
  1194. return (ci_send_msg_to_smc(rdev, msg) == PPSMC_Result_OK) ? 0 : -EINVAL;
  1195. }
  1196. static int ci_enable_ds_master_switch(struct radeon_device *rdev,
  1197. bool enable)
  1198. {
  1199. struct ci_power_info *pi = ci_get_pi(rdev);
  1200. if (enable) {
  1201. if (pi->caps_sclk_ds) {
  1202. if (ci_send_msg_to_smc(rdev, PPSMC_MSG_MASTER_DeepSleep_ON) != PPSMC_Result_OK)
  1203. return -EINVAL;
  1204. } else {
  1205. if (ci_send_msg_to_smc(rdev, PPSMC_MSG_MASTER_DeepSleep_OFF) != PPSMC_Result_OK)
  1206. return -EINVAL;
  1207. }
  1208. } else {
  1209. if (pi->caps_sclk_ds) {
  1210. if (ci_send_msg_to_smc(rdev, PPSMC_MSG_MASTER_DeepSleep_OFF) != PPSMC_Result_OK)
  1211. return -EINVAL;
  1212. }
  1213. }
  1214. return 0;
  1215. }
  1216. static void ci_program_display_gap(struct radeon_device *rdev)
  1217. {
  1218. u32 tmp = RREG32_SMC(CG_DISPLAY_GAP_CNTL);
  1219. u32 pre_vbi_time_in_us;
  1220. u32 frame_time_in_us;
  1221. u32 ref_clock = rdev->clock.spll.reference_freq;
  1222. u32 refresh_rate = r600_dpm_get_vrefresh(rdev);
  1223. u32 vblank_time = r600_dpm_get_vblank_time(rdev);
  1224. tmp &= ~DISP_GAP_MASK;
  1225. if (rdev->pm.dpm.new_active_crtc_count > 0)
  1226. tmp |= DISP_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
  1227. else
  1228. tmp |= DISP_GAP(R600_PM_DISPLAY_GAP_IGNORE);
  1229. WREG32_SMC(CG_DISPLAY_GAP_CNTL, tmp);
  1230. if (refresh_rate == 0)
  1231. refresh_rate = 60;
  1232. if (vblank_time == 0xffffffff)
  1233. vblank_time = 500;
  1234. frame_time_in_us = 1000000 / refresh_rate;
  1235. pre_vbi_time_in_us =
  1236. frame_time_in_us - 200 - vblank_time;
  1237. tmp = pre_vbi_time_in_us * (ref_clock / 100);
  1238. WREG32_SMC(CG_DISPLAY_GAP_CNTL2, tmp);
  1239. ci_write_smc_soft_register(rdev, offsetof(SMU7_SoftRegisters, PreVBlankGap), 0x64);
  1240. ci_write_smc_soft_register(rdev, offsetof(SMU7_SoftRegisters, VBlankTimeout), (frame_time_in_us - pre_vbi_time_in_us));
  1241. ci_notify_smc_display_change(rdev, (rdev->pm.dpm.new_active_crtc_count == 1));
  1242. }
  1243. static void ci_enable_spread_spectrum(struct radeon_device *rdev, bool enable)
  1244. {
  1245. struct ci_power_info *pi = ci_get_pi(rdev);
  1246. u32 tmp;
  1247. if (enable) {
  1248. if (pi->caps_sclk_ss_support) {
  1249. tmp = RREG32_SMC(GENERAL_PWRMGT);
  1250. tmp |= DYN_SPREAD_SPECTRUM_EN;
  1251. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1252. }
  1253. } else {
  1254. tmp = RREG32_SMC(CG_SPLL_SPREAD_SPECTRUM);
  1255. tmp &= ~SSEN;
  1256. WREG32_SMC(CG_SPLL_SPREAD_SPECTRUM, tmp);
  1257. tmp = RREG32_SMC(GENERAL_PWRMGT);
  1258. tmp &= ~DYN_SPREAD_SPECTRUM_EN;
  1259. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1260. }
  1261. }
  1262. static void ci_program_sstp(struct radeon_device *rdev)
  1263. {
  1264. WREG32_SMC(CG_SSP, (SSTU(R600_SSTU_DFLT) | SST(R600_SST_DFLT)));
  1265. }
  1266. static void ci_enable_display_gap(struct radeon_device *rdev)
  1267. {
  1268. u32 tmp = RREG32_SMC(CG_DISPLAY_GAP_CNTL);
  1269. tmp &= ~(DISP_GAP_MASK | DISP_GAP_MCHG_MASK);
  1270. tmp |= (DISP_GAP(R600_PM_DISPLAY_GAP_IGNORE) |
  1271. DISP_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK));
  1272. WREG32_SMC(CG_DISPLAY_GAP_CNTL, tmp);
  1273. }
  1274. static void ci_program_vc(struct radeon_device *rdev)
  1275. {
  1276. u32 tmp;
  1277. tmp = RREG32_SMC(SCLK_PWRMGT_CNTL);
  1278. tmp &= ~(RESET_SCLK_CNT | RESET_BUSY_CNT);
  1279. WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
  1280. WREG32_SMC(CG_FTV_0, CISLANDS_VRC_DFLT0);
  1281. WREG32_SMC(CG_FTV_1, CISLANDS_VRC_DFLT1);
  1282. WREG32_SMC(CG_FTV_2, CISLANDS_VRC_DFLT2);
  1283. WREG32_SMC(CG_FTV_3, CISLANDS_VRC_DFLT3);
  1284. WREG32_SMC(CG_FTV_4, CISLANDS_VRC_DFLT4);
  1285. WREG32_SMC(CG_FTV_5, CISLANDS_VRC_DFLT5);
  1286. WREG32_SMC(CG_FTV_6, CISLANDS_VRC_DFLT6);
  1287. WREG32_SMC(CG_FTV_7, CISLANDS_VRC_DFLT7);
  1288. }
  1289. static void ci_clear_vc(struct radeon_device *rdev)
  1290. {
  1291. u32 tmp;
  1292. tmp = RREG32_SMC(SCLK_PWRMGT_CNTL);
  1293. tmp |= (RESET_SCLK_CNT | RESET_BUSY_CNT);
  1294. WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
  1295. WREG32_SMC(CG_FTV_0, 0);
  1296. WREG32_SMC(CG_FTV_1, 0);
  1297. WREG32_SMC(CG_FTV_2, 0);
  1298. WREG32_SMC(CG_FTV_3, 0);
  1299. WREG32_SMC(CG_FTV_4, 0);
  1300. WREG32_SMC(CG_FTV_5, 0);
  1301. WREG32_SMC(CG_FTV_6, 0);
  1302. WREG32_SMC(CG_FTV_7, 0);
  1303. }
  1304. static int ci_upload_firmware(struct radeon_device *rdev)
  1305. {
  1306. struct ci_power_info *pi = ci_get_pi(rdev);
  1307. int i, ret;
  1308. for (i = 0; i < rdev->usec_timeout; i++) {
  1309. if (RREG32_SMC(RCU_UC_EVENTS) & BOOT_SEQ_DONE)
  1310. break;
  1311. }
  1312. WREG32_SMC(SMC_SYSCON_MISC_CNTL, 1);
  1313. ci_stop_smc_clock(rdev);
  1314. ci_reset_smc(rdev);
  1315. ret = ci_load_smc_ucode(rdev, pi->sram_end);
  1316. return ret;
  1317. }
  1318. static int ci_get_svi2_voltage_table(struct radeon_device *rdev,
  1319. struct radeon_clock_voltage_dependency_table *voltage_dependency_table,
  1320. struct atom_voltage_table *voltage_table)
  1321. {
  1322. u32 i;
  1323. if (voltage_dependency_table == NULL)
  1324. return -EINVAL;
  1325. voltage_table->mask_low = 0;
  1326. voltage_table->phase_delay = 0;
  1327. voltage_table->count = voltage_dependency_table->count;
  1328. for (i = 0; i < voltage_table->count; i++) {
  1329. voltage_table->entries[i].value = voltage_dependency_table->entries[i].v;
  1330. voltage_table->entries[i].smio_low = 0;
  1331. }
  1332. return 0;
  1333. }
  1334. static int ci_construct_voltage_tables(struct radeon_device *rdev)
  1335. {
  1336. struct ci_power_info *pi = ci_get_pi(rdev);
  1337. int ret;
  1338. if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
  1339. ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_VDDC,
  1340. VOLTAGE_OBJ_GPIO_LUT,
  1341. &pi->vddc_voltage_table);
  1342. if (ret)
  1343. return ret;
  1344. } else if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  1345. ret = ci_get_svi2_voltage_table(rdev,
  1346. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  1347. &pi->vddc_voltage_table);
  1348. if (ret)
  1349. return ret;
  1350. }
  1351. if (pi->vddc_voltage_table.count > SMU7_MAX_LEVELS_VDDC)
  1352. si_trim_voltage_table_to_fit_state_table(rdev, SMU7_MAX_LEVELS_VDDC,
  1353. &pi->vddc_voltage_table);
  1354. if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
  1355. ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_VDDCI,
  1356. VOLTAGE_OBJ_GPIO_LUT,
  1357. &pi->vddci_voltage_table);
  1358. if (ret)
  1359. return ret;
  1360. } else if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  1361. ret = ci_get_svi2_voltage_table(rdev,
  1362. &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  1363. &pi->vddci_voltage_table);
  1364. if (ret)
  1365. return ret;
  1366. }
  1367. if (pi->vddci_voltage_table.count > SMU7_MAX_LEVELS_VDDCI)
  1368. si_trim_voltage_table_to_fit_state_table(rdev, SMU7_MAX_LEVELS_VDDCI,
  1369. &pi->vddci_voltage_table);
  1370. if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
  1371. ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_MVDDC,
  1372. VOLTAGE_OBJ_GPIO_LUT,
  1373. &pi->mvdd_voltage_table);
  1374. if (ret)
  1375. return ret;
  1376. } else if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  1377. ret = ci_get_svi2_voltage_table(rdev,
  1378. &rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk,
  1379. &pi->mvdd_voltage_table);
  1380. if (ret)
  1381. return ret;
  1382. }
  1383. if (pi->mvdd_voltage_table.count > SMU7_MAX_LEVELS_MVDD)
  1384. si_trim_voltage_table_to_fit_state_table(rdev, SMU7_MAX_LEVELS_MVDD,
  1385. &pi->mvdd_voltage_table);
  1386. return 0;
  1387. }
  1388. static void ci_populate_smc_voltage_table(struct radeon_device *rdev,
  1389. struct atom_voltage_table_entry *voltage_table,
  1390. SMU7_Discrete_VoltageLevel *smc_voltage_table)
  1391. {
  1392. int ret;
  1393. ret = ci_get_std_voltage_value_sidd(rdev, voltage_table,
  1394. &smc_voltage_table->StdVoltageHiSidd,
  1395. &smc_voltage_table->StdVoltageLoSidd);
  1396. if (ret) {
  1397. smc_voltage_table->StdVoltageHiSidd = voltage_table->value * VOLTAGE_SCALE;
  1398. smc_voltage_table->StdVoltageLoSidd = voltage_table->value * VOLTAGE_SCALE;
  1399. }
  1400. smc_voltage_table->Voltage = cpu_to_be16(voltage_table->value * VOLTAGE_SCALE);
  1401. smc_voltage_table->StdVoltageHiSidd =
  1402. cpu_to_be16(smc_voltage_table->StdVoltageHiSidd);
  1403. smc_voltage_table->StdVoltageLoSidd =
  1404. cpu_to_be16(smc_voltage_table->StdVoltageLoSidd);
  1405. }
  1406. static int ci_populate_smc_vddc_table(struct radeon_device *rdev,
  1407. SMU7_Discrete_DpmTable *table)
  1408. {
  1409. struct ci_power_info *pi = ci_get_pi(rdev);
  1410. unsigned int count;
  1411. table->VddcLevelCount = pi->vddc_voltage_table.count;
  1412. for (count = 0; count < table->VddcLevelCount; count++) {
  1413. ci_populate_smc_voltage_table(rdev,
  1414. &pi->vddc_voltage_table.entries[count],
  1415. &table->VddcLevel[count]);
  1416. if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
  1417. table->VddcLevel[count].Smio |=
  1418. pi->vddc_voltage_table.entries[count].smio_low;
  1419. else
  1420. table->VddcLevel[count].Smio = 0;
  1421. }
  1422. table->VddcLevelCount = cpu_to_be32(table->VddcLevelCount);
  1423. return 0;
  1424. }
  1425. static int ci_populate_smc_vddci_table(struct radeon_device *rdev,
  1426. SMU7_Discrete_DpmTable *table)
  1427. {
  1428. unsigned int count;
  1429. struct ci_power_info *pi = ci_get_pi(rdev);
  1430. table->VddciLevelCount = pi->vddci_voltage_table.count;
  1431. for (count = 0; count < table->VddciLevelCount; count++) {
  1432. ci_populate_smc_voltage_table(rdev,
  1433. &pi->vddci_voltage_table.entries[count],
  1434. &table->VddciLevel[count]);
  1435. if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
  1436. table->VddciLevel[count].Smio |=
  1437. pi->vddci_voltage_table.entries[count].smio_low;
  1438. else
  1439. table->VddciLevel[count].Smio = 0;
  1440. }
  1441. table->VddciLevelCount = cpu_to_be32(table->VddciLevelCount);
  1442. return 0;
  1443. }
  1444. static int ci_populate_smc_mvdd_table(struct radeon_device *rdev,
  1445. SMU7_Discrete_DpmTable *table)
  1446. {
  1447. struct ci_power_info *pi = ci_get_pi(rdev);
  1448. unsigned int count;
  1449. table->MvddLevelCount = pi->mvdd_voltage_table.count;
  1450. for (count = 0; count < table->MvddLevelCount; count++) {
  1451. ci_populate_smc_voltage_table(rdev,
  1452. &pi->mvdd_voltage_table.entries[count],
  1453. &table->MvddLevel[count]);
  1454. if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
  1455. table->MvddLevel[count].Smio |=
  1456. pi->mvdd_voltage_table.entries[count].smio_low;
  1457. else
  1458. table->MvddLevel[count].Smio = 0;
  1459. }
  1460. table->MvddLevelCount = cpu_to_be32(table->MvddLevelCount);
  1461. return 0;
  1462. }
  1463. static int ci_populate_smc_voltage_tables(struct radeon_device *rdev,
  1464. SMU7_Discrete_DpmTable *table)
  1465. {
  1466. int ret;
  1467. ret = ci_populate_smc_vddc_table(rdev, table);
  1468. if (ret)
  1469. return ret;
  1470. ret = ci_populate_smc_vddci_table(rdev, table);
  1471. if (ret)
  1472. return ret;
  1473. ret = ci_populate_smc_mvdd_table(rdev, table);
  1474. if (ret)
  1475. return ret;
  1476. return 0;
  1477. }
  1478. static int ci_populate_mvdd_value(struct radeon_device *rdev, u32 mclk,
  1479. SMU7_Discrete_VoltageLevel *voltage)
  1480. {
  1481. struct ci_power_info *pi = ci_get_pi(rdev);
  1482. u32 i = 0;
  1483. if (pi->mvdd_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
  1484. for (i = 0; i < rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.count; i++) {
  1485. if (mclk <= rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.entries[i].clk) {
  1486. voltage->Voltage = pi->mvdd_voltage_table.entries[i].value;
  1487. break;
  1488. }
  1489. }
  1490. if (i >= rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.count)
  1491. return -EINVAL;
  1492. }
  1493. return -EINVAL;
  1494. }
  1495. static int ci_get_std_voltage_value_sidd(struct radeon_device *rdev,
  1496. struct atom_voltage_table_entry *voltage_table,
  1497. u16 *std_voltage_hi_sidd, u16 *std_voltage_lo_sidd)
  1498. {
  1499. u16 v_index, idx;
  1500. bool voltage_found = false;
  1501. *std_voltage_hi_sidd = voltage_table->value * VOLTAGE_SCALE;
  1502. *std_voltage_lo_sidd = voltage_table->value * VOLTAGE_SCALE;
  1503. if (rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries == NULL)
  1504. return -EINVAL;
  1505. if (rdev->pm.dpm.dyn_state.cac_leakage_table.entries) {
  1506. for (v_index = 0; (u32)v_index < rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  1507. if (voltage_table->value ==
  1508. rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  1509. voltage_found = true;
  1510. if ((u32)v_index < rdev->pm.dpm.dyn_state.cac_leakage_table.count)
  1511. idx = v_index;
  1512. else
  1513. idx = rdev->pm.dpm.dyn_state.cac_leakage_table.count - 1;
  1514. *std_voltage_lo_sidd =
  1515. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].vddc * VOLTAGE_SCALE;
  1516. *std_voltage_hi_sidd =
  1517. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].leakage * VOLTAGE_SCALE;
  1518. break;
  1519. }
  1520. }
  1521. if (!voltage_found) {
  1522. for (v_index = 0; (u32)v_index < rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  1523. if (voltage_table->value <=
  1524. rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  1525. voltage_found = true;
  1526. if ((u32)v_index < rdev->pm.dpm.dyn_state.cac_leakage_table.count)
  1527. idx = v_index;
  1528. else
  1529. idx = rdev->pm.dpm.dyn_state.cac_leakage_table.count - 1;
  1530. *std_voltage_lo_sidd =
  1531. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].vddc * VOLTAGE_SCALE;
  1532. *std_voltage_hi_sidd =
  1533. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].leakage * VOLTAGE_SCALE;
  1534. break;
  1535. }
  1536. }
  1537. }
  1538. }
  1539. return 0;
  1540. }
  1541. static void ci_populate_phase_value_based_on_sclk(struct radeon_device *rdev,
  1542. const struct radeon_phase_shedding_limits_table *limits,
  1543. u32 sclk,
  1544. u32 *phase_shedding)
  1545. {
  1546. unsigned int i;
  1547. *phase_shedding = 1;
  1548. for (i = 0; i < limits->count; i++) {
  1549. if (sclk < limits->entries[i].sclk) {
  1550. *phase_shedding = i;
  1551. break;
  1552. }
  1553. }
  1554. }
  1555. static void ci_populate_phase_value_based_on_mclk(struct radeon_device *rdev,
  1556. const struct radeon_phase_shedding_limits_table *limits,
  1557. u32 mclk,
  1558. u32 *phase_shedding)
  1559. {
  1560. unsigned int i;
  1561. *phase_shedding = 1;
  1562. for (i = 0; i < limits->count; i++) {
  1563. if (mclk < limits->entries[i].mclk) {
  1564. *phase_shedding = i;
  1565. break;
  1566. }
  1567. }
  1568. }
  1569. static int ci_init_arb_table_index(struct radeon_device *rdev)
  1570. {
  1571. struct ci_power_info *pi = ci_get_pi(rdev);
  1572. u32 tmp;
  1573. int ret;
  1574. ret = ci_read_smc_sram_dword(rdev, pi->arb_table_start,
  1575. &tmp, pi->sram_end);
  1576. if (ret)
  1577. return ret;
  1578. tmp &= 0x00FFFFFF;
  1579. tmp |= MC_CG_ARB_FREQ_F1 << 24;
  1580. return ci_write_smc_sram_dword(rdev, pi->arb_table_start,
  1581. tmp, pi->sram_end);
  1582. }
  1583. static int ci_get_dependency_volt_by_clk(struct radeon_device *rdev,
  1584. struct radeon_clock_voltage_dependency_table *allowed_clock_voltage_table,
  1585. u32 clock, u32 *voltage)
  1586. {
  1587. u32 i = 0;
  1588. if (allowed_clock_voltage_table->count == 0)
  1589. return -EINVAL;
  1590. for (i = 0; i < allowed_clock_voltage_table->count; i++) {
  1591. if (allowed_clock_voltage_table->entries[i].clk >= clock) {
  1592. *voltage = allowed_clock_voltage_table->entries[i].v;
  1593. return 0;
  1594. }
  1595. }
  1596. *voltage = allowed_clock_voltage_table->entries[i-1].v;
  1597. return 0;
  1598. }
  1599. static u8 ci_get_sleep_divider_id_from_clock(struct radeon_device *rdev,
  1600. u32 sclk, u32 min_sclk_in_sr)
  1601. {
  1602. u32 i;
  1603. u32 tmp;
  1604. u32 min = (min_sclk_in_sr > CISLAND_MINIMUM_ENGINE_CLOCK) ?
  1605. min_sclk_in_sr : CISLAND_MINIMUM_ENGINE_CLOCK;
  1606. if (sclk < min)
  1607. return 0;
  1608. for (i = CISLAND_MAX_DEEPSLEEP_DIVIDER_ID; ; i--) {
  1609. tmp = sclk / (1 << i);
  1610. if (tmp >= min || i == 0)
  1611. break;
  1612. }
  1613. return (u8)i;
  1614. }
  1615. static int ci_initial_switch_from_arb_f0_to_f1(struct radeon_device *rdev)
  1616. {
  1617. return ni_copy_and_switch_arb_sets(rdev, MC_CG_ARB_FREQ_F0, MC_CG_ARB_FREQ_F1);
  1618. }
  1619. static int ci_reset_to_default(struct radeon_device *rdev)
  1620. {
  1621. return (ci_send_msg_to_smc(rdev, PPSMC_MSG_ResetToDefaults) == PPSMC_Result_OK) ?
  1622. 0 : -EINVAL;
  1623. }
  1624. static int ci_force_switch_to_arb_f0(struct radeon_device *rdev)
  1625. {
  1626. u32 tmp;
  1627. tmp = (RREG32_SMC(SMC_SCRATCH9) & 0x0000ff00) >> 8;
  1628. if (tmp == MC_CG_ARB_FREQ_F0)
  1629. return 0;
  1630. return ni_copy_and_switch_arb_sets(rdev, tmp, MC_CG_ARB_FREQ_F0);
  1631. }
  1632. static int ci_populate_memory_timing_parameters(struct radeon_device *rdev,
  1633. u32 sclk,
  1634. u32 mclk,
  1635. SMU7_Discrete_MCArbDramTimingTableEntry *arb_regs)
  1636. {
  1637. u32 dram_timing;
  1638. u32 dram_timing2;
  1639. u32 burst_time;
  1640. radeon_atom_set_engine_dram_timings(rdev, sclk, mclk);
  1641. dram_timing = RREG32(MC_ARB_DRAM_TIMING);
  1642. dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
  1643. burst_time = RREG32(MC_ARB_BURST_TIME) & STATE0_MASK;
  1644. arb_regs->McArbDramTiming = cpu_to_be32(dram_timing);
  1645. arb_regs->McArbDramTiming2 = cpu_to_be32(dram_timing2);
  1646. arb_regs->McArbBurstTime = (u8)burst_time;
  1647. return 0;
  1648. }
  1649. static int ci_do_program_memory_timing_parameters(struct radeon_device *rdev)
  1650. {
  1651. struct ci_power_info *pi = ci_get_pi(rdev);
  1652. SMU7_Discrete_MCArbDramTimingTable arb_regs;
  1653. u32 i, j;
  1654. int ret = 0;
  1655. memset(&arb_regs, 0, sizeof(SMU7_Discrete_MCArbDramTimingTable));
  1656. for (i = 0; i < pi->dpm_table.sclk_table.count; i++) {
  1657. for (j = 0; j < pi->dpm_table.mclk_table.count; j++) {
  1658. ret = ci_populate_memory_timing_parameters(rdev,
  1659. pi->dpm_table.sclk_table.dpm_levels[i].value,
  1660. pi->dpm_table.mclk_table.dpm_levels[j].value,
  1661. &arb_regs.entries[i][j]);
  1662. if (ret)
  1663. break;
  1664. }
  1665. }
  1666. if (ret == 0)
  1667. ret = ci_copy_bytes_to_smc(rdev,
  1668. pi->arb_table_start,
  1669. (u8 *)&arb_regs,
  1670. sizeof(SMU7_Discrete_MCArbDramTimingTable),
  1671. pi->sram_end);
  1672. return ret;
  1673. }
  1674. static int ci_program_memory_timing_parameters(struct radeon_device *rdev)
  1675. {
  1676. struct ci_power_info *pi = ci_get_pi(rdev);
  1677. if (pi->need_update_smu7_dpm_table == 0)
  1678. return 0;
  1679. return ci_do_program_memory_timing_parameters(rdev);
  1680. }
  1681. static void ci_populate_smc_initial_state(struct radeon_device *rdev,
  1682. struct radeon_ps *radeon_boot_state)
  1683. {
  1684. struct ci_ps *boot_state = ci_get_ps(radeon_boot_state);
  1685. struct ci_power_info *pi = ci_get_pi(rdev);
  1686. u32 level = 0;
  1687. for (level = 0; level < rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; level++) {
  1688. if (rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[level].clk >=
  1689. boot_state->performance_levels[0].sclk) {
  1690. pi->smc_state_table.GraphicsBootLevel = level;
  1691. break;
  1692. }
  1693. }
  1694. for (level = 0; level < rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk.count; level++) {
  1695. if (rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk.entries[level].clk >=
  1696. boot_state->performance_levels[0].mclk) {
  1697. pi->smc_state_table.MemoryBootLevel = level;
  1698. break;
  1699. }
  1700. }
  1701. }
  1702. static u32 ci_get_dpm_level_enable_mask_value(struct ci_single_dpm_table *dpm_table)
  1703. {
  1704. u32 i;
  1705. u32 mask_value = 0;
  1706. for (i = dpm_table->count; i > 0; i--) {
  1707. mask_value = mask_value << 1;
  1708. if (dpm_table->dpm_levels[i-1].enabled)
  1709. mask_value |= 0x1;
  1710. else
  1711. mask_value &= 0xFFFFFFFE;
  1712. }
  1713. return mask_value;
  1714. }
  1715. static void ci_populate_smc_link_level(struct radeon_device *rdev,
  1716. SMU7_Discrete_DpmTable *table)
  1717. {
  1718. struct ci_power_info *pi = ci_get_pi(rdev);
  1719. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  1720. u32 i;
  1721. for (i = 0; i < dpm_table->pcie_speed_table.count; i++) {
  1722. table->LinkLevel[i].PcieGenSpeed =
  1723. (u8)dpm_table->pcie_speed_table.dpm_levels[i].value;
  1724. table->LinkLevel[i].PcieLaneCount =
  1725. r600_encode_pci_lane_width(dpm_table->pcie_speed_table.dpm_levels[i].param1);
  1726. table->LinkLevel[i].EnabledForActivity = 1;
  1727. table->LinkLevel[i].DownT = cpu_to_be32(5);
  1728. table->LinkLevel[i].UpT = cpu_to_be32(30);
  1729. }
  1730. pi->smc_state_table.LinkLevelCount = (u8)dpm_table->pcie_speed_table.count;
  1731. pi->dpm_level_enable_mask.pcie_dpm_enable_mask =
  1732. ci_get_dpm_level_enable_mask_value(&dpm_table->pcie_speed_table);
  1733. }
  1734. static int ci_populate_smc_uvd_level(struct radeon_device *rdev,
  1735. SMU7_Discrete_DpmTable *table)
  1736. {
  1737. u32 count;
  1738. struct atom_clock_dividers dividers;
  1739. int ret = -EINVAL;
  1740. table->UvdLevelCount =
  1741. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count;
  1742. for (count = 0; count < table->UvdLevelCount; count++) {
  1743. table->UvdLevel[count].VclkFrequency =
  1744. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].vclk;
  1745. table->UvdLevel[count].DclkFrequency =
  1746. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].dclk;
  1747. table->UvdLevel[count].MinVddc =
  1748. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
  1749. table->UvdLevel[count].MinVddcPhases = 1;
  1750. ret = radeon_atom_get_clock_dividers(rdev,
  1751. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  1752. table->UvdLevel[count].VclkFrequency, false, &dividers);
  1753. if (ret)
  1754. return ret;
  1755. table->UvdLevel[count].VclkDivider = (u8)dividers.post_divider;
  1756. ret = radeon_atom_get_clock_dividers(rdev,
  1757. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  1758. table->UvdLevel[count].DclkFrequency, false, &dividers);
  1759. if (ret)
  1760. return ret;
  1761. table->UvdLevel[count].DclkDivider = (u8)dividers.post_divider;
  1762. table->UvdLevel[count].VclkFrequency = cpu_to_be32(table->UvdLevel[count].VclkFrequency);
  1763. table->UvdLevel[count].DclkFrequency = cpu_to_be32(table->UvdLevel[count].DclkFrequency);
  1764. table->UvdLevel[count].MinVddc = cpu_to_be16(table->UvdLevel[count].MinVddc);
  1765. }
  1766. return ret;
  1767. }
  1768. static int ci_populate_smc_vce_level(struct radeon_device *rdev,
  1769. SMU7_Discrete_DpmTable *table)
  1770. {
  1771. u32 count;
  1772. struct atom_clock_dividers dividers;
  1773. int ret = -EINVAL;
  1774. table->VceLevelCount =
  1775. rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.count;
  1776. for (count = 0; count < table->VceLevelCount; count++) {
  1777. table->VceLevel[count].Frequency =
  1778. rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[count].evclk;
  1779. table->VceLevel[count].MinVoltage =
  1780. (u16)rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
  1781. table->VceLevel[count].MinPhases = 1;
  1782. ret = radeon_atom_get_clock_dividers(rdev,
  1783. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  1784. table->VceLevel[count].Frequency, false, &dividers);
  1785. if (ret)
  1786. return ret;
  1787. table->VceLevel[count].Divider = (u8)dividers.post_divider;
  1788. table->VceLevel[count].Frequency = cpu_to_be32(table->VceLevel[count].Frequency);
  1789. table->VceLevel[count].MinVoltage = cpu_to_be16(table->VceLevel[count].MinVoltage);
  1790. }
  1791. return ret;
  1792. }
  1793. static int ci_populate_smc_acp_level(struct radeon_device *rdev,
  1794. SMU7_Discrete_DpmTable *table)
  1795. {
  1796. u32 count;
  1797. struct atom_clock_dividers dividers;
  1798. int ret = -EINVAL;
  1799. table->AcpLevelCount = (u8)
  1800. (rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.count);
  1801. for (count = 0; count < table->AcpLevelCount; count++) {
  1802. table->AcpLevel[count].Frequency =
  1803. rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[count].clk;
  1804. table->AcpLevel[count].MinVoltage =
  1805. rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[count].v;
  1806. table->AcpLevel[count].MinPhases = 1;
  1807. ret = radeon_atom_get_clock_dividers(rdev,
  1808. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  1809. table->AcpLevel[count].Frequency, false, &dividers);
  1810. if (ret)
  1811. return ret;
  1812. table->AcpLevel[count].Divider = (u8)dividers.post_divider;
  1813. table->AcpLevel[count].Frequency = cpu_to_be32(table->AcpLevel[count].Frequency);
  1814. table->AcpLevel[count].MinVoltage = cpu_to_be16(table->AcpLevel[count].MinVoltage);
  1815. }
  1816. return ret;
  1817. }
  1818. static int ci_populate_smc_samu_level(struct radeon_device *rdev,
  1819. SMU7_Discrete_DpmTable *table)
  1820. {
  1821. u32 count;
  1822. struct atom_clock_dividers dividers;
  1823. int ret = -EINVAL;
  1824. table->SamuLevelCount =
  1825. rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.count;
  1826. for (count = 0; count < table->SamuLevelCount; count++) {
  1827. table->SamuLevel[count].Frequency =
  1828. rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[count].clk;
  1829. table->SamuLevel[count].MinVoltage =
  1830. rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
  1831. table->SamuLevel[count].MinPhases = 1;
  1832. ret = radeon_atom_get_clock_dividers(rdev,
  1833. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  1834. table->SamuLevel[count].Frequency, false, &dividers);
  1835. if (ret)
  1836. return ret;
  1837. table->SamuLevel[count].Divider = (u8)dividers.post_divider;
  1838. table->SamuLevel[count].Frequency = cpu_to_be32(table->SamuLevel[count].Frequency);
  1839. table->SamuLevel[count].MinVoltage = cpu_to_be16(table->SamuLevel[count].MinVoltage);
  1840. }
  1841. return ret;
  1842. }
  1843. static int ci_calculate_mclk_params(struct radeon_device *rdev,
  1844. u32 memory_clock,
  1845. SMU7_Discrete_MemoryLevel *mclk,
  1846. bool strobe_mode,
  1847. bool dll_state_on)
  1848. {
  1849. struct ci_power_info *pi = ci_get_pi(rdev);
  1850. u32 dll_cntl = pi->clock_registers.dll_cntl;
  1851. u32 mclk_pwrmgt_cntl = pi->clock_registers.mclk_pwrmgt_cntl;
  1852. u32 mpll_ad_func_cntl = pi->clock_registers.mpll_ad_func_cntl;
  1853. u32 mpll_dq_func_cntl = pi->clock_registers.mpll_dq_func_cntl;
  1854. u32 mpll_func_cntl = pi->clock_registers.mpll_func_cntl;
  1855. u32 mpll_func_cntl_1 = pi->clock_registers.mpll_func_cntl_1;
  1856. u32 mpll_func_cntl_2 = pi->clock_registers.mpll_func_cntl_2;
  1857. u32 mpll_ss1 = pi->clock_registers.mpll_ss1;
  1858. u32 mpll_ss2 = pi->clock_registers.mpll_ss2;
  1859. struct atom_mpll_param mpll_param;
  1860. int ret;
  1861. ret = radeon_atom_get_memory_pll_dividers(rdev, memory_clock, strobe_mode, &mpll_param);
  1862. if (ret)
  1863. return ret;
  1864. mpll_func_cntl &= ~BWCTRL_MASK;
  1865. mpll_func_cntl |= BWCTRL(mpll_param.bwcntl);
  1866. mpll_func_cntl_1 &= ~(CLKF_MASK | CLKFRAC_MASK | VCO_MODE_MASK);
  1867. mpll_func_cntl_1 |= CLKF(mpll_param.clkf) |
  1868. CLKFRAC(mpll_param.clkfrac) | VCO_MODE(mpll_param.vco_mode);
  1869. mpll_ad_func_cntl &= ~YCLK_POST_DIV_MASK;
  1870. mpll_ad_func_cntl |= YCLK_POST_DIV(mpll_param.post_div);
  1871. if (pi->mem_gddr5) {
  1872. mpll_dq_func_cntl &= ~(YCLK_SEL_MASK | YCLK_POST_DIV_MASK);
  1873. mpll_dq_func_cntl |= YCLK_SEL(mpll_param.yclk_sel) |
  1874. YCLK_POST_DIV(mpll_param.post_div);
  1875. }
  1876. if (pi->caps_mclk_ss_support) {
  1877. struct radeon_atom_ss ss;
  1878. u32 freq_nom;
  1879. u32 tmp;
  1880. u32 reference_clock = rdev->clock.mpll.reference_freq;
  1881. if (pi->mem_gddr5)
  1882. freq_nom = memory_clock * 4;
  1883. else
  1884. freq_nom = memory_clock * 2;
  1885. tmp = (freq_nom / reference_clock);
  1886. tmp = tmp * tmp;
  1887. if (radeon_atombios_get_asic_ss_info(rdev, &ss,
  1888. ASIC_INTERNAL_MEMORY_SS, freq_nom)) {
  1889. u32 clks = reference_clock * 5 / ss.rate;
  1890. u32 clkv = (u32)((((131 * ss.percentage * ss.rate) / 100) * tmp) / freq_nom);
  1891. mpll_ss1 &= ~CLKV_MASK;
  1892. mpll_ss1 |= CLKV(clkv);
  1893. mpll_ss2 &= ~CLKS_MASK;
  1894. mpll_ss2 |= CLKS(clks);
  1895. }
  1896. }
  1897. mclk_pwrmgt_cntl &= ~DLL_SPEED_MASK;
  1898. mclk_pwrmgt_cntl |= DLL_SPEED(mpll_param.dll_speed);
  1899. if (dll_state_on)
  1900. mclk_pwrmgt_cntl |= MRDCK0_PDNB | MRDCK1_PDNB;
  1901. else
  1902. mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
  1903. mclk->MclkFrequency = memory_clock;
  1904. mclk->MpllFuncCntl = mpll_func_cntl;
  1905. mclk->MpllFuncCntl_1 = mpll_func_cntl_1;
  1906. mclk->MpllFuncCntl_2 = mpll_func_cntl_2;
  1907. mclk->MpllAdFuncCntl = mpll_ad_func_cntl;
  1908. mclk->MpllDqFuncCntl = mpll_dq_func_cntl;
  1909. mclk->MclkPwrmgtCntl = mclk_pwrmgt_cntl;
  1910. mclk->DllCntl = dll_cntl;
  1911. mclk->MpllSs1 = mpll_ss1;
  1912. mclk->MpllSs2 = mpll_ss2;
  1913. return 0;
  1914. }
  1915. static int ci_populate_single_memory_level(struct radeon_device *rdev,
  1916. u32 memory_clock,
  1917. SMU7_Discrete_MemoryLevel *memory_level)
  1918. {
  1919. struct ci_power_info *pi = ci_get_pi(rdev);
  1920. int ret;
  1921. bool dll_state_on;
  1922. if (rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk.entries) {
  1923. ret = ci_get_dependency_volt_by_clk(rdev,
  1924. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  1925. memory_clock, &memory_level->MinVddc);
  1926. if (ret)
  1927. return ret;
  1928. }
  1929. if (rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk.entries) {
  1930. ret = ci_get_dependency_volt_by_clk(rdev,
  1931. &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  1932. memory_clock, &memory_level->MinVddci);
  1933. if (ret)
  1934. return ret;
  1935. }
  1936. if (rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.entries) {
  1937. ret = ci_get_dependency_volt_by_clk(rdev,
  1938. &rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk,
  1939. memory_clock, &memory_level->MinMvdd);
  1940. if (ret)
  1941. return ret;
  1942. }
  1943. memory_level->MinVddcPhases = 1;
  1944. if (pi->vddc_phase_shed_control)
  1945. ci_populate_phase_value_based_on_mclk(rdev,
  1946. &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
  1947. memory_clock,
  1948. &memory_level->MinVddcPhases);
  1949. memory_level->EnabledForThrottle = 1;
  1950. memory_level->EnabledForActivity = 1;
  1951. memory_level->UpH = 0;
  1952. memory_level->DownH = 100;
  1953. memory_level->VoltageDownH = 0;
  1954. memory_level->ActivityLevel = (u16)pi->mclk_activity_target;
  1955. memory_level->StutterEnable = false;
  1956. memory_level->StrobeEnable = false;
  1957. memory_level->EdcReadEnable = false;
  1958. memory_level->EdcWriteEnable = false;
  1959. memory_level->RttEnable = false;
  1960. memory_level->DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
  1961. if (pi->mclk_stutter_mode_threshold &&
  1962. (memory_clock <= pi->mclk_stutter_mode_threshold) &&
  1963. (pi->uvd_enabled == false) &&
  1964. (RREG32(DPG_PIPE_STUTTER_CONTROL) & STUTTER_ENABLE) &&
  1965. (rdev->pm.dpm.new_active_crtc_count <= 2))
  1966. memory_level->StutterEnable = true;
  1967. if (pi->mclk_strobe_mode_threshold &&
  1968. (memory_clock <= pi->mclk_strobe_mode_threshold))
  1969. memory_level->StrobeEnable = 1;
  1970. if (pi->mem_gddr5) {
  1971. memory_level->StrobeRatio =
  1972. si_get_mclk_frequency_ratio(memory_clock, memory_level->StrobeEnable);
  1973. if (pi->mclk_edc_enable_threshold &&
  1974. (memory_clock > pi->mclk_edc_enable_threshold))
  1975. memory_level->EdcReadEnable = true;
  1976. if (pi->mclk_edc_wr_enable_threshold &&
  1977. (memory_clock > pi->mclk_edc_wr_enable_threshold))
  1978. memory_level->EdcWriteEnable = true;
  1979. if (memory_level->StrobeEnable) {
  1980. if (si_get_mclk_frequency_ratio(memory_clock, true) >=
  1981. ((RREG32(MC_SEQ_MISC7) >> 16) & 0xf))
  1982. dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  1983. else
  1984. dll_state_on = ((RREG32(MC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
  1985. } else {
  1986. dll_state_on = pi->dll_default_on;
  1987. }
  1988. } else {
  1989. memory_level->StrobeRatio = si_get_ddr3_mclk_frequency_ratio(memory_clock);
  1990. dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  1991. }
  1992. ret = ci_calculate_mclk_params(rdev, memory_clock, memory_level, memory_level->StrobeEnable, dll_state_on);
  1993. if (ret)
  1994. return ret;
  1995. memory_level->MinVddc = cpu_to_be32(memory_level->MinVddc * VOLTAGE_SCALE);
  1996. memory_level->MinVddcPhases = cpu_to_be32(memory_level->MinVddcPhases);
  1997. memory_level->MinVddci = cpu_to_be32(memory_level->MinVddci * VOLTAGE_SCALE);
  1998. memory_level->MinMvdd = cpu_to_be32(memory_level->MinMvdd * VOLTAGE_SCALE);
  1999. memory_level->MclkFrequency = cpu_to_be32(memory_level->MclkFrequency);
  2000. memory_level->ActivityLevel = cpu_to_be16(memory_level->ActivityLevel);
  2001. memory_level->MpllFuncCntl = cpu_to_be32(memory_level->MpllFuncCntl);
  2002. memory_level->MpllFuncCntl_1 = cpu_to_be32(memory_level->MpllFuncCntl_1);
  2003. memory_level->MpllFuncCntl_2 = cpu_to_be32(memory_level->MpllFuncCntl_2);
  2004. memory_level->MpllAdFuncCntl = cpu_to_be32(memory_level->MpllAdFuncCntl);
  2005. memory_level->MpllDqFuncCntl = cpu_to_be32(memory_level->MpllDqFuncCntl);
  2006. memory_level->MclkPwrmgtCntl = cpu_to_be32(memory_level->MclkPwrmgtCntl);
  2007. memory_level->DllCntl = cpu_to_be32(memory_level->DllCntl);
  2008. memory_level->MpllSs1 = cpu_to_be32(memory_level->MpllSs1);
  2009. memory_level->MpllSs2 = cpu_to_be32(memory_level->MpllSs2);
  2010. return 0;
  2011. }
  2012. static int ci_populate_smc_acpi_level(struct radeon_device *rdev,
  2013. SMU7_Discrete_DpmTable *table)
  2014. {
  2015. struct ci_power_info *pi = ci_get_pi(rdev);
  2016. struct atom_clock_dividers dividers;
  2017. SMU7_Discrete_VoltageLevel voltage_level;
  2018. u32 spll_func_cntl = pi->clock_registers.cg_spll_func_cntl;
  2019. u32 spll_func_cntl_2 = pi->clock_registers.cg_spll_func_cntl_2;
  2020. u32 dll_cntl = pi->clock_registers.dll_cntl;
  2021. u32 mclk_pwrmgt_cntl = pi->clock_registers.mclk_pwrmgt_cntl;
  2022. int ret;
  2023. table->ACPILevel.Flags &= ~PPSMC_SWSTATE_FLAG_DC;
  2024. if (pi->acpi_vddc)
  2025. table->ACPILevel.MinVddc = cpu_to_be32(pi->acpi_vddc * VOLTAGE_SCALE);
  2026. else
  2027. table->ACPILevel.MinVddc = cpu_to_be32(pi->min_vddc_in_pp_table * VOLTAGE_SCALE);
  2028. table->ACPILevel.MinVddcPhases = pi->vddc_phase_shed_control ? 0 : 1;
  2029. table->ACPILevel.SclkFrequency = rdev->clock.spll.reference_freq;
  2030. ret = radeon_atom_get_clock_dividers(rdev,
  2031. COMPUTE_GPUCLK_INPUT_FLAG_SCLK,
  2032. table->ACPILevel.SclkFrequency, false, &dividers);
  2033. if (ret)
  2034. return ret;
  2035. table->ACPILevel.SclkDid = (u8)dividers.post_divider;
  2036. table->ACPILevel.DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
  2037. table->ACPILevel.DeepSleepDivId = 0;
  2038. spll_func_cntl &= ~SPLL_PWRON;
  2039. spll_func_cntl |= SPLL_RESET;
  2040. spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
  2041. spll_func_cntl_2 |= SCLK_MUX_SEL(4);
  2042. table->ACPILevel.CgSpllFuncCntl = spll_func_cntl;
  2043. table->ACPILevel.CgSpllFuncCntl2 = spll_func_cntl_2;
  2044. table->ACPILevel.CgSpllFuncCntl3 = pi->clock_registers.cg_spll_func_cntl_3;
  2045. table->ACPILevel.CgSpllFuncCntl4 = pi->clock_registers.cg_spll_func_cntl_4;
  2046. table->ACPILevel.SpllSpreadSpectrum = pi->clock_registers.cg_spll_spread_spectrum;
  2047. table->ACPILevel.SpllSpreadSpectrum2 = pi->clock_registers.cg_spll_spread_spectrum_2;
  2048. table->ACPILevel.CcPwrDynRm = 0;
  2049. table->ACPILevel.CcPwrDynRm1 = 0;
  2050. table->ACPILevel.Flags = cpu_to_be32(table->ACPILevel.Flags);
  2051. table->ACPILevel.MinVddcPhases = cpu_to_be32(table->ACPILevel.MinVddcPhases);
  2052. table->ACPILevel.SclkFrequency = cpu_to_be32(table->ACPILevel.SclkFrequency);
  2053. table->ACPILevel.CgSpllFuncCntl = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl);
  2054. table->ACPILevel.CgSpllFuncCntl2 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl2);
  2055. table->ACPILevel.CgSpllFuncCntl3 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl3);
  2056. table->ACPILevel.CgSpllFuncCntl4 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl4);
  2057. table->ACPILevel.SpllSpreadSpectrum = cpu_to_be32(table->ACPILevel.SpllSpreadSpectrum);
  2058. table->ACPILevel.SpllSpreadSpectrum2 = cpu_to_be32(table->ACPILevel.SpllSpreadSpectrum2);
  2059. table->ACPILevel.CcPwrDynRm = cpu_to_be32(table->ACPILevel.CcPwrDynRm);
  2060. table->ACPILevel.CcPwrDynRm1 = cpu_to_be32(table->ACPILevel.CcPwrDynRm1);
  2061. table->MemoryACPILevel.MinVddc = table->ACPILevel.MinVddc;
  2062. table->MemoryACPILevel.MinVddcPhases = table->ACPILevel.MinVddcPhases;
  2063. if (pi->vddci_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
  2064. if (pi->acpi_vddci)
  2065. table->MemoryACPILevel.MinVddci =
  2066. cpu_to_be32(pi->acpi_vddci * VOLTAGE_SCALE);
  2067. else
  2068. table->MemoryACPILevel.MinVddci =
  2069. cpu_to_be32(pi->min_vddci_in_pp_table * VOLTAGE_SCALE);
  2070. }
  2071. if (ci_populate_mvdd_value(rdev, 0, &voltage_level))
  2072. table->MemoryACPILevel.MinMvdd = 0;
  2073. else
  2074. table->MemoryACPILevel.MinMvdd =
  2075. cpu_to_be32(voltage_level.Voltage * VOLTAGE_SCALE);
  2076. mclk_pwrmgt_cntl |= MRDCK0_RESET | MRDCK1_RESET;
  2077. mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
  2078. dll_cntl &= ~(MRDCK0_BYPASS | MRDCK1_BYPASS);
  2079. table->MemoryACPILevel.DllCntl = cpu_to_be32(dll_cntl);
  2080. table->MemoryACPILevel.MclkPwrmgtCntl = cpu_to_be32(mclk_pwrmgt_cntl);
  2081. table->MemoryACPILevel.MpllAdFuncCntl =
  2082. cpu_to_be32(pi->clock_registers.mpll_ad_func_cntl);
  2083. table->MemoryACPILevel.MpllDqFuncCntl =
  2084. cpu_to_be32(pi->clock_registers.mpll_dq_func_cntl);
  2085. table->MemoryACPILevel.MpllFuncCntl =
  2086. cpu_to_be32(pi->clock_registers.mpll_func_cntl);
  2087. table->MemoryACPILevel.MpllFuncCntl_1 =
  2088. cpu_to_be32(pi->clock_registers.mpll_func_cntl_1);
  2089. table->MemoryACPILevel.MpllFuncCntl_2 =
  2090. cpu_to_be32(pi->clock_registers.mpll_func_cntl_2);
  2091. table->MemoryACPILevel.MpllSs1 = cpu_to_be32(pi->clock_registers.mpll_ss1);
  2092. table->MemoryACPILevel.MpllSs2 = cpu_to_be32(pi->clock_registers.mpll_ss2);
  2093. table->MemoryACPILevel.EnabledForThrottle = 0;
  2094. table->MemoryACPILevel.EnabledForActivity = 0;
  2095. table->MemoryACPILevel.UpH = 0;
  2096. table->MemoryACPILevel.DownH = 100;
  2097. table->MemoryACPILevel.VoltageDownH = 0;
  2098. table->MemoryACPILevel.ActivityLevel =
  2099. cpu_to_be16((u16)pi->mclk_activity_target);
  2100. table->MemoryACPILevel.StutterEnable = false;
  2101. table->MemoryACPILevel.StrobeEnable = false;
  2102. table->MemoryACPILevel.EdcReadEnable = false;
  2103. table->MemoryACPILevel.EdcWriteEnable = false;
  2104. table->MemoryACPILevel.RttEnable = false;
  2105. return 0;
  2106. }
  2107. static int ci_enable_ulv(struct radeon_device *rdev, bool enable)
  2108. {
  2109. struct ci_power_info *pi = ci_get_pi(rdev);
  2110. struct ci_ulv_parm *ulv = &pi->ulv;
  2111. if (ulv->supported) {
  2112. if (enable)
  2113. return (ci_send_msg_to_smc(rdev, PPSMC_MSG_EnableULV) == PPSMC_Result_OK) ?
  2114. 0 : -EINVAL;
  2115. else
  2116. return (ci_send_msg_to_smc(rdev, PPSMC_MSG_DisableULV) == PPSMC_Result_OK) ?
  2117. 0 : -EINVAL;
  2118. }
  2119. return 0;
  2120. }
  2121. static int ci_populate_ulv_level(struct radeon_device *rdev,
  2122. SMU7_Discrete_Ulv *state)
  2123. {
  2124. struct ci_power_info *pi = ci_get_pi(rdev);
  2125. u16 ulv_voltage = rdev->pm.dpm.backbias_response_time;
  2126. state->CcPwrDynRm = 0;
  2127. state->CcPwrDynRm1 = 0;
  2128. if (ulv_voltage == 0) {
  2129. pi->ulv.supported = false;
  2130. return 0;
  2131. }
  2132. if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  2133. if (ulv_voltage > rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v)
  2134. state->VddcOffset = 0;
  2135. else
  2136. state->VddcOffset =
  2137. rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v - ulv_voltage;
  2138. } else {
  2139. if (ulv_voltage > rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v)
  2140. state->VddcOffsetVid = 0;
  2141. else
  2142. state->VddcOffsetVid = (u8)
  2143. ((rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v - ulv_voltage) *
  2144. VOLTAGE_VID_OFFSET_SCALE2 / VOLTAGE_VID_OFFSET_SCALE1);
  2145. }
  2146. state->VddcPhase = pi->vddc_phase_shed_control ? 0 : 1;
  2147. state->CcPwrDynRm = cpu_to_be32(state->CcPwrDynRm);
  2148. state->CcPwrDynRm1 = cpu_to_be32(state->CcPwrDynRm1);
  2149. state->VddcOffset = cpu_to_be16(state->VddcOffset);
  2150. return 0;
  2151. }
  2152. static int ci_calculate_sclk_params(struct radeon_device *rdev,
  2153. u32 engine_clock,
  2154. SMU7_Discrete_GraphicsLevel *sclk)
  2155. {
  2156. struct ci_power_info *pi = ci_get_pi(rdev);
  2157. struct atom_clock_dividers dividers;
  2158. u32 spll_func_cntl_3 = pi->clock_registers.cg_spll_func_cntl_3;
  2159. u32 spll_func_cntl_4 = pi->clock_registers.cg_spll_func_cntl_4;
  2160. u32 cg_spll_spread_spectrum = pi->clock_registers.cg_spll_spread_spectrum;
  2161. u32 cg_spll_spread_spectrum_2 = pi->clock_registers.cg_spll_spread_spectrum_2;
  2162. u32 reference_clock = rdev->clock.spll.reference_freq;
  2163. u32 reference_divider;
  2164. u32 fbdiv;
  2165. int ret;
  2166. ret = radeon_atom_get_clock_dividers(rdev,
  2167. COMPUTE_GPUCLK_INPUT_FLAG_SCLK,
  2168. engine_clock, false, &dividers);
  2169. if (ret)
  2170. return ret;
  2171. reference_divider = 1 + dividers.ref_div;
  2172. fbdiv = dividers.fb_div & 0x3FFFFFF;
  2173. spll_func_cntl_3 &= ~SPLL_FB_DIV_MASK;
  2174. spll_func_cntl_3 |= SPLL_FB_DIV(fbdiv);
  2175. spll_func_cntl_3 |= SPLL_DITHEN;
  2176. if (pi->caps_sclk_ss_support) {
  2177. struct radeon_atom_ss ss;
  2178. u32 vco_freq = engine_clock * dividers.post_div;
  2179. if (radeon_atombios_get_asic_ss_info(rdev, &ss,
  2180. ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
  2181. u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
  2182. u32 clk_v = 4 * ss.percentage * fbdiv / (clk_s * 10000);
  2183. cg_spll_spread_spectrum &= ~CLK_S_MASK;
  2184. cg_spll_spread_spectrum |= CLK_S(clk_s);
  2185. cg_spll_spread_spectrum |= SSEN;
  2186. cg_spll_spread_spectrum_2 &= ~CLK_V_MASK;
  2187. cg_spll_spread_spectrum_2 |= CLK_V(clk_v);
  2188. }
  2189. }
  2190. sclk->SclkFrequency = engine_clock;
  2191. sclk->CgSpllFuncCntl3 = spll_func_cntl_3;
  2192. sclk->CgSpllFuncCntl4 = spll_func_cntl_4;
  2193. sclk->SpllSpreadSpectrum = cg_spll_spread_spectrum;
  2194. sclk->SpllSpreadSpectrum2 = cg_spll_spread_spectrum_2;
  2195. sclk->SclkDid = (u8)dividers.post_divider;
  2196. return 0;
  2197. }
  2198. static int ci_populate_single_graphic_level(struct radeon_device *rdev,
  2199. u32 engine_clock,
  2200. u16 sclk_activity_level_t,
  2201. SMU7_Discrete_GraphicsLevel *graphic_level)
  2202. {
  2203. struct ci_power_info *pi = ci_get_pi(rdev);
  2204. int ret;
  2205. ret = ci_calculate_sclk_params(rdev, engine_clock, graphic_level);
  2206. if (ret)
  2207. return ret;
  2208. ret = ci_get_dependency_volt_by_clk(rdev,
  2209. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  2210. engine_clock, &graphic_level->MinVddc);
  2211. if (ret)
  2212. return ret;
  2213. graphic_level->SclkFrequency = engine_clock;
  2214. graphic_level->Flags = 0;
  2215. graphic_level->MinVddcPhases = 1;
  2216. if (pi->vddc_phase_shed_control)
  2217. ci_populate_phase_value_based_on_sclk(rdev,
  2218. &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
  2219. engine_clock,
  2220. &graphic_level->MinVddcPhases);
  2221. graphic_level->ActivityLevel = sclk_activity_level_t;
  2222. graphic_level->CcPwrDynRm = 0;
  2223. graphic_level->CcPwrDynRm1 = 0;
  2224. graphic_level->EnabledForActivity = 1;
  2225. graphic_level->EnabledForThrottle = 1;
  2226. graphic_level->UpH = 0;
  2227. graphic_level->DownH = 0;
  2228. graphic_level->VoltageDownH = 0;
  2229. graphic_level->PowerThrottle = 0;
  2230. if (pi->caps_sclk_ds)
  2231. graphic_level->DeepSleepDivId = ci_get_sleep_divider_id_from_clock(rdev,
  2232. engine_clock,
  2233. CISLAND_MINIMUM_ENGINE_CLOCK);
  2234. graphic_level->DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
  2235. graphic_level->Flags = cpu_to_be32(graphic_level->Flags);
  2236. graphic_level->MinVddc = cpu_to_be32(graphic_level->MinVddc * VOLTAGE_SCALE);
  2237. graphic_level->MinVddcPhases = cpu_to_be32(graphic_level->MinVddcPhases);
  2238. graphic_level->SclkFrequency = cpu_to_be32(graphic_level->SclkFrequency);
  2239. graphic_level->ActivityLevel = cpu_to_be16(graphic_level->ActivityLevel);
  2240. graphic_level->CgSpllFuncCntl3 = cpu_to_be32(graphic_level->CgSpllFuncCntl3);
  2241. graphic_level->CgSpllFuncCntl4 = cpu_to_be32(graphic_level->CgSpllFuncCntl4);
  2242. graphic_level->SpllSpreadSpectrum = cpu_to_be32(graphic_level->SpllSpreadSpectrum);
  2243. graphic_level->SpllSpreadSpectrum2 = cpu_to_be32(graphic_level->SpllSpreadSpectrum2);
  2244. graphic_level->CcPwrDynRm = cpu_to_be32(graphic_level->CcPwrDynRm);
  2245. graphic_level->CcPwrDynRm1 = cpu_to_be32(graphic_level->CcPwrDynRm1);
  2246. return 0;
  2247. }
  2248. static int ci_populate_all_graphic_levels(struct radeon_device *rdev)
  2249. {
  2250. struct ci_power_info *pi = ci_get_pi(rdev);
  2251. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  2252. u32 level_array_address = pi->dpm_table_start +
  2253. offsetof(SMU7_Discrete_DpmTable, GraphicsLevel);
  2254. u32 level_array_size = sizeof(SMU7_Discrete_GraphicsLevel) *
  2255. SMU7_MAX_LEVELS_GRAPHICS;
  2256. SMU7_Discrete_GraphicsLevel *levels = pi->smc_state_table.GraphicsLevel;
  2257. u32 i, ret;
  2258. memset(levels, 0, level_array_size);
  2259. for (i = 0; i < dpm_table->sclk_table.count; i++) {
  2260. ret = ci_populate_single_graphic_level(rdev,
  2261. dpm_table->sclk_table.dpm_levels[i].value,
  2262. (u16)pi->activity_target[i],
  2263. &pi->smc_state_table.GraphicsLevel[i]);
  2264. if (ret)
  2265. return ret;
  2266. if (i == (dpm_table->sclk_table.count - 1))
  2267. pi->smc_state_table.GraphicsLevel[i].DisplayWatermark =
  2268. PPSMC_DISPLAY_WATERMARK_HIGH;
  2269. }
  2270. pi->smc_state_table.GraphicsDpmLevelCount = (u8)dpm_table->sclk_table.count;
  2271. pi->dpm_level_enable_mask.sclk_dpm_enable_mask =
  2272. ci_get_dpm_level_enable_mask_value(&dpm_table->sclk_table);
  2273. ret = ci_copy_bytes_to_smc(rdev, level_array_address,
  2274. (u8 *)levels, level_array_size,
  2275. pi->sram_end);
  2276. if (ret)
  2277. return ret;
  2278. return 0;
  2279. }
  2280. static int ci_populate_ulv_state(struct radeon_device *rdev,
  2281. SMU7_Discrete_Ulv *ulv_level)
  2282. {
  2283. return ci_populate_ulv_level(rdev, ulv_level);
  2284. }
  2285. static int ci_populate_all_memory_levels(struct radeon_device *rdev)
  2286. {
  2287. struct ci_power_info *pi = ci_get_pi(rdev);
  2288. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  2289. u32 level_array_address = pi->dpm_table_start +
  2290. offsetof(SMU7_Discrete_DpmTable, MemoryLevel);
  2291. u32 level_array_size = sizeof(SMU7_Discrete_MemoryLevel) *
  2292. SMU7_MAX_LEVELS_MEMORY;
  2293. SMU7_Discrete_MemoryLevel *levels = pi->smc_state_table.MemoryLevel;
  2294. u32 i, ret;
  2295. memset(levels, 0, level_array_size);
  2296. for (i = 0; i < dpm_table->mclk_table.count; i++) {
  2297. if (dpm_table->mclk_table.dpm_levels[i].value == 0)
  2298. return -EINVAL;
  2299. ret = ci_populate_single_memory_level(rdev,
  2300. dpm_table->mclk_table.dpm_levels[i].value,
  2301. &pi->smc_state_table.MemoryLevel[i]);
  2302. if (ret)
  2303. return ret;
  2304. }
  2305. pi->smc_state_table.MemoryLevel[0].ActivityLevel = cpu_to_be16(0x1F);
  2306. pi->smc_state_table.MemoryDpmLevelCount = (u8)dpm_table->mclk_table.count;
  2307. pi->dpm_level_enable_mask.mclk_dpm_enable_mask =
  2308. ci_get_dpm_level_enable_mask_value(&dpm_table->mclk_table);
  2309. pi->smc_state_table.MemoryLevel[dpm_table->mclk_table.count - 1].DisplayWatermark =
  2310. PPSMC_DISPLAY_WATERMARK_HIGH;
  2311. ret = ci_copy_bytes_to_smc(rdev, level_array_address,
  2312. (u8 *)levels, level_array_size,
  2313. pi->sram_end);
  2314. if (ret)
  2315. return ret;
  2316. return 0;
  2317. }
  2318. static void ci_reset_single_dpm_table(struct radeon_device *rdev,
  2319. struct ci_single_dpm_table* dpm_table,
  2320. u32 count)
  2321. {
  2322. u32 i;
  2323. dpm_table->count = count;
  2324. for (i = 0; i < MAX_REGULAR_DPM_NUMBER; i++)
  2325. dpm_table->dpm_levels[i].enabled = false;
  2326. }
  2327. static void ci_setup_pcie_table_entry(struct ci_single_dpm_table* dpm_table,
  2328. u32 index, u32 pcie_gen, u32 pcie_lanes)
  2329. {
  2330. dpm_table->dpm_levels[index].value = pcie_gen;
  2331. dpm_table->dpm_levels[index].param1 = pcie_lanes;
  2332. dpm_table->dpm_levels[index].enabled = true;
  2333. }
  2334. static int ci_setup_default_pcie_tables(struct radeon_device *rdev)
  2335. {
  2336. struct ci_power_info *pi = ci_get_pi(rdev);
  2337. if (!pi->use_pcie_performance_levels && !pi->use_pcie_powersaving_levels)
  2338. return -EINVAL;
  2339. if (pi->use_pcie_performance_levels && !pi->use_pcie_powersaving_levels) {
  2340. pi->pcie_gen_powersaving = pi->pcie_gen_performance;
  2341. pi->pcie_lane_powersaving = pi->pcie_lane_performance;
  2342. } else if (!pi->use_pcie_performance_levels && pi->use_pcie_powersaving_levels) {
  2343. pi->pcie_gen_performance = pi->pcie_gen_powersaving;
  2344. pi->pcie_lane_performance = pi->pcie_lane_powersaving;
  2345. }
  2346. ci_reset_single_dpm_table(rdev,
  2347. &pi->dpm_table.pcie_speed_table,
  2348. SMU7_MAX_LEVELS_LINK);
  2349. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 0,
  2350. pi->pcie_gen_powersaving.min,
  2351. pi->pcie_lane_powersaving.min);
  2352. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 1,
  2353. pi->pcie_gen_performance.min,
  2354. pi->pcie_lane_performance.min);
  2355. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 2,
  2356. pi->pcie_gen_powersaving.min,
  2357. pi->pcie_lane_powersaving.max);
  2358. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 3,
  2359. pi->pcie_gen_performance.min,
  2360. pi->pcie_lane_performance.max);
  2361. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 4,
  2362. pi->pcie_gen_powersaving.max,
  2363. pi->pcie_lane_powersaving.max);
  2364. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 5,
  2365. pi->pcie_gen_performance.max,
  2366. pi->pcie_lane_performance.max);
  2367. pi->dpm_table.pcie_speed_table.count = 6;
  2368. return 0;
  2369. }
  2370. static int ci_setup_default_dpm_tables(struct radeon_device *rdev)
  2371. {
  2372. struct ci_power_info *pi = ci_get_pi(rdev);
  2373. struct radeon_clock_voltage_dependency_table *allowed_sclk_vddc_table =
  2374. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  2375. struct radeon_clock_voltage_dependency_table *allowed_mclk_table =
  2376. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk;
  2377. struct radeon_cac_leakage_table *std_voltage_table =
  2378. &rdev->pm.dpm.dyn_state.cac_leakage_table;
  2379. u32 i;
  2380. if (allowed_sclk_vddc_table == NULL)
  2381. return -EINVAL;
  2382. if (allowed_sclk_vddc_table->count < 1)
  2383. return -EINVAL;
  2384. if (allowed_mclk_table == NULL)
  2385. return -EINVAL;
  2386. if (allowed_mclk_table->count < 1)
  2387. return -EINVAL;
  2388. memset(&pi->dpm_table, 0, sizeof(struct ci_dpm_table));
  2389. ci_reset_single_dpm_table(rdev,
  2390. &pi->dpm_table.sclk_table,
  2391. SMU7_MAX_LEVELS_GRAPHICS);
  2392. ci_reset_single_dpm_table(rdev,
  2393. &pi->dpm_table.mclk_table,
  2394. SMU7_MAX_LEVELS_MEMORY);
  2395. ci_reset_single_dpm_table(rdev,
  2396. &pi->dpm_table.vddc_table,
  2397. SMU7_MAX_LEVELS_VDDC);
  2398. ci_reset_single_dpm_table(rdev,
  2399. &pi->dpm_table.vddci_table,
  2400. SMU7_MAX_LEVELS_VDDCI);
  2401. ci_reset_single_dpm_table(rdev,
  2402. &pi->dpm_table.mvdd_table,
  2403. SMU7_MAX_LEVELS_MVDD);
  2404. pi->dpm_table.sclk_table.count = 0;
  2405. for (i = 0; i < allowed_sclk_vddc_table->count; i++) {
  2406. if ((i == 0) ||
  2407. (pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count-1].value !=
  2408. allowed_sclk_vddc_table->entries[i].clk)) {
  2409. pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count].value =
  2410. allowed_sclk_vddc_table->entries[i].clk;
  2411. pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count].enabled = true;
  2412. pi->dpm_table.sclk_table.count++;
  2413. }
  2414. }
  2415. pi->dpm_table.mclk_table.count = 0;
  2416. for (i = 0; i < allowed_mclk_table->count; i++) {
  2417. if ((i==0) ||
  2418. (pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count-1].value !=
  2419. allowed_mclk_table->entries[i].clk)) {
  2420. pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count].value =
  2421. allowed_mclk_table->entries[i].clk;
  2422. pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count].enabled = true;
  2423. pi->dpm_table.mclk_table.count++;
  2424. }
  2425. }
  2426. for (i = 0; i < allowed_sclk_vddc_table->count; i++) {
  2427. pi->dpm_table.vddc_table.dpm_levels[i].value =
  2428. allowed_sclk_vddc_table->entries[i].v;
  2429. pi->dpm_table.vddc_table.dpm_levels[i].param1 =
  2430. std_voltage_table->entries[i].leakage;
  2431. pi->dpm_table.vddc_table.dpm_levels[i].enabled = true;
  2432. }
  2433. pi->dpm_table.vddc_table.count = allowed_sclk_vddc_table->count;
  2434. allowed_mclk_table = &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk;
  2435. if (allowed_mclk_table) {
  2436. for (i = 0; i < allowed_mclk_table->count; i++) {
  2437. pi->dpm_table.vddci_table.dpm_levels[i].value =
  2438. allowed_mclk_table->entries[i].v;
  2439. pi->dpm_table.vddci_table.dpm_levels[i].enabled = true;
  2440. }
  2441. pi->dpm_table.vddci_table.count = allowed_mclk_table->count;
  2442. }
  2443. allowed_mclk_table = &rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk;
  2444. if (allowed_mclk_table) {
  2445. for (i = 0; i < allowed_mclk_table->count; i++) {
  2446. pi->dpm_table.mvdd_table.dpm_levels[i].value =
  2447. allowed_mclk_table->entries[i].v;
  2448. pi->dpm_table.mvdd_table.dpm_levels[i].enabled = true;
  2449. }
  2450. pi->dpm_table.mvdd_table.count = allowed_mclk_table->count;
  2451. }
  2452. ci_setup_default_pcie_tables(rdev);
  2453. return 0;
  2454. }
  2455. static int ci_find_boot_level(struct ci_single_dpm_table *table,
  2456. u32 value, u32 *boot_level)
  2457. {
  2458. u32 i;
  2459. int ret = -EINVAL;
  2460. for(i = 0; i < table->count; i++) {
  2461. if (value == table->dpm_levels[i].value) {
  2462. *boot_level = i;
  2463. ret = 0;
  2464. }
  2465. }
  2466. return ret;
  2467. }
  2468. static int ci_init_smc_table(struct radeon_device *rdev)
  2469. {
  2470. struct ci_power_info *pi = ci_get_pi(rdev);
  2471. struct ci_ulv_parm *ulv = &pi->ulv;
  2472. struct radeon_ps *radeon_boot_state = rdev->pm.dpm.boot_ps;
  2473. SMU7_Discrete_DpmTable *table = &pi->smc_state_table;
  2474. int ret;
  2475. ret = ci_setup_default_dpm_tables(rdev);
  2476. if (ret)
  2477. return ret;
  2478. if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_NONE)
  2479. ci_populate_smc_voltage_tables(rdev, table);
  2480. ci_init_fps_limits(rdev);
  2481. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
  2482. table->SystemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
  2483. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
  2484. table->SystemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
  2485. if (pi->mem_gddr5)
  2486. table->SystemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
  2487. if (ulv->supported) {
  2488. ret = ci_populate_ulv_state(rdev, &pi->smc_state_table.Ulv);
  2489. if (ret)
  2490. return ret;
  2491. WREG32_SMC(CG_ULV_PARAMETER, ulv->cg_ulv_parameter);
  2492. }
  2493. ret = ci_populate_all_graphic_levels(rdev);
  2494. if (ret)
  2495. return ret;
  2496. ret = ci_populate_all_memory_levels(rdev);
  2497. if (ret)
  2498. return ret;
  2499. ci_populate_smc_link_level(rdev, table);
  2500. ret = ci_populate_smc_acpi_level(rdev, table);
  2501. if (ret)
  2502. return ret;
  2503. ret = ci_populate_smc_vce_level(rdev, table);
  2504. if (ret)
  2505. return ret;
  2506. ret = ci_populate_smc_acp_level(rdev, table);
  2507. if (ret)
  2508. return ret;
  2509. ret = ci_populate_smc_samu_level(rdev, table);
  2510. if (ret)
  2511. return ret;
  2512. ret = ci_do_program_memory_timing_parameters(rdev);
  2513. if (ret)
  2514. return ret;
  2515. ret = ci_populate_smc_uvd_level(rdev, table);
  2516. if (ret)
  2517. return ret;
  2518. table->UvdBootLevel = 0;
  2519. table->VceBootLevel = 0;
  2520. table->AcpBootLevel = 0;
  2521. table->SamuBootLevel = 0;
  2522. table->GraphicsBootLevel = 0;
  2523. table->MemoryBootLevel = 0;
  2524. ret = ci_find_boot_level(&pi->dpm_table.sclk_table,
  2525. pi->vbios_boot_state.sclk_bootup_value,
  2526. (u32 *)&pi->smc_state_table.GraphicsBootLevel);
  2527. ret = ci_find_boot_level(&pi->dpm_table.mclk_table,
  2528. pi->vbios_boot_state.mclk_bootup_value,
  2529. (u32 *)&pi->smc_state_table.MemoryBootLevel);
  2530. table->BootVddc = pi->vbios_boot_state.vddc_bootup_value;
  2531. table->BootVddci = pi->vbios_boot_state.vddci_bootup_value;
  2532. table->BootMVdd = pi->vbios_boot_state.mvdd_bootup_value;
  2533. ci_populate_smc_initial_state(rdev, radeon_boot_state);
  2534. ret = ci_populate_bapm_parameters_in_dpm_table(rdev);
  2535. if (ret)
  2536. return ret;
  2537. table->UVDInterval = 1;
  2538. table->VCEInterval = 1;
  2539. table->ACPInterval = 1;
  2540. table->SAMUInterval = 1;
  2541. table->GraphicsVoltageChangeEnable = 1;
  2542. table->GraphicsThermThrottleEnable = 1;
  2543. table->GraphicsInterval = 1;
  2544. table->VoltageInterval = 1;
  2545. table->ThermalInterval = 1;
  2546. table->TemperatureLimitHigh = (u16)((pi->thermal_temp_setting.temperature_high *
  2547. CISLANDS_Q88_FORMAT_CONVERSION_UNIT) / 1000);
  2548. table->TemperatureLimitLow = (u16)((pi->thermal_temp_setting.temperature_low *
  2549. CISLANDS_Q88_FORMAT_CONVERSION_UNIT) / 1000);
  2550. table->MemoryVoltageChangeEnable = 1;
  2551. table->MemoryInterval = 1;
  2552. table->VoltageResponseTime = 0;
  2553. table->VddcVddciDelta = 4000;
  2554. table->PhaseResponseTime = 0;
  2555. table->MemoryThermThrottleEnable = 1;
  2556. table->PCIeBootLinkLevel = 0;
  2557. table->PCIeGenInterval = 1;
  2558. if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2)
  2559. table->SVI2Enable = 1;
  2560. else
  2561. table->SVI2Enable = 0;
  2562. table->ThermGpio = 17;
  2563. table->SclkStepSize = 0x4000;
  2564. table->SystemFlags = cpu_to_be32(table->SystemFlags);
  2565. table->SmioMaskVddcVid = cpu_to_be32(table->SmioMaskVddcVid);
  2566. table->SmioMaskVddcPhase = cpu_to_be32(table->SmioMaskVddcPhase);
  2567. table->SmioMaskVddciVid = cpu_to_be32(table->SmioMaskVddciVid);
  2568. table->SmioMaskMvddVid = cpu_to_be32(table->SmioMaskMvddVid);
  2569. table->SclkStepSize = cpu_to_be32(table->SclkStepSize);
  2570. table->TemperatureLimitHigh = cpu_to_be16(table->TemperatureLimitHigh);
  2571. table->TemperatureLimitLow = cpu_to_be16(table->TemperatureLimitLow);
  2572. table->VddcVddciDelta = cpu_to_be16(table->VddcVddciDelta);
  2573. table->VoltageResponseTime = cpu_to_be16(table->VoltageResponseTime);
  2574. table->PhaseResponseTime = cpu_to_be16(table->PhaseResponseTime);
  2575. table->BootVddc = cpu_to_be16(table->BootVddc * VOLTAGE_SCALE);
  2576. table->BootVddci = cpu_to_be16(table->BootVddci * VOLTAGE_SCALE);
  2577. table->BootMVdd = cpu_to_be16(table->BootMVdd * VOLTAGE_SCALE);
  2578. ret = ci_copy_bytes_to_smc(rdev,
  2579. pi->dpm_table_start +
  2580. offsetof(SMU7_Discrete_DpmTable, SystemFlags),
  2581. (u8 *)&table->SystemFlags,
  2582. sizeof(SMU7_Discrete_DpmTable) - 3 * sizeof(SMU7_PIDController),
  2583. pi->sram_end);
  2584. if (ret)
  2585. return ret;
  2586. return 0;
  2587. }
  2588. static void ci_trim_single_dpm_states(struct radeon_device *rdev,
  2589. struct ci_single_dpm_table *dpm_table,
  2590. u32 low_limit, u32 high_limit)
  2591. {
  2592. u32 i;
  2593. for (i = 0; i < dpm_table->count; i++) {
  2594. if ((dpm_table->dpm_levels[i].value < low_limit) ||
  2595. (dpm_table->dpm_levels[i].value > high_limit))
  2596. dpm_table->dpm_levels[i].enabled = false;
  2597. else
  2598. dpm_table->dpm_levels[i].enabled = true;
  2599. }
  2600. }
  2601. static void ci_trim_pcie_dpm_states(struct radeon_device *rdev,
  2602. u32 speed_low, u32 lanes_low,
  2603. u32 speed_high, u32 lanes_high)
  2604. {
  2605. struct ci_power_info *pi = ci_get_pi(rdev);
  2606. struct ci_single_dpm_table *pcie_table = &pi->dpm_table.pcie_speed_table;
  2607. u32 i, j;
  2608. for (i = 0; i < pcie_table->count; i++) {
  2609. if ((pcie_table->dpm_levels[i].value < speed_low) ||
  2610. (pcie_table->dpm_levels[i].param1 < lanes_low) ||
  2611. (pcie_table->dpm_levels[i].value > speed_high) ||
  2612. (pcie_table->dpm_levels[i].param1 > lanes_high))
  2613. pcie_table->dpm_levels[i].enabled = false;
  2614. else
  2615. pcie_table->dpm_levels[i].enabled = true;
  2616. }
  2617. for (i = 0; i < pcie_table->count; i++) {
  2618. if (pcie_table->dpm_levels[i].enabled) {
  2619. for (j = i + 1; j < pcie_table->count; j++) {
  2620. if (pcie_table->dpm_levels[j].enabled) {
  2621. if ((pcie_table->dpm_levels[i].value == pcie_table->dpm_levels[j].value) &&
  2622. (pcie_table->dpm_levels[i].param1 == pcie_table->dpm_levels[j].param1))
  2623. pcie_table->dpm_levels[j].enabled = false;
  2624. }
  2625. }
  2626. }
  2627. }
  2628. }
  2629. static int ci_trim_dpm_states(struct radeon_device *rdev,
  2630. struct radeon_ps *radeon_state)
  2631. {
  2632. struct ci_ps *state = ci_get_ps(radeon_state);
  2633. struct ci_power_info *pi = ci_get_pi(rdev);
  2634. u32 high_limit_count;
  2635. if (state->performance_level_count < 1)
  2636. return -EINVAL;
  2637. if (state->performance_level_count == 1)
  2638. high_limit_count = 0;
  2639. else
  2640. high_limit_count = 1;
  2641. ci_trim_single_dpm_states(rdev,
  2642. &pi->dpm_table.sclk_table,
  2643. state->performance_levels[0].sclk,
  2644. state->performance_levels[high_limit_count].sclk);
  2645. ci_trim_single_dpm_states(rdev,
  2646. &pi->dpm_table.mclk_table,
  2647. state->performance_levels[0].mclk,
  2648. state->performance_levels[high_limit_count].mclk);
  2649. ci_trim_pcie_dpm_states(rdev,
  2650. state->performance_levels[0].pcie_gen,
  2651. state->performance_levels[0].pcie_lane,
  2652. state->performance_levels[high_limit_count].pcie_gen,
  2653. state->performance_levels[high_limit_count].pcie_lane);
  2654. return 0;
  2655. }
  2656. static int ci_apply_disp_minimum_voltage_request(struct radeon_device *rdev)
  2657. {
  2658. struct radeon_clock_voltage_dependency_table *disp_voltage_table =
  2659. &rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk;
  2660. struct radeon_clock_voltage_dependency_table *vddc_table =
  2661. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  2662. u32 requested_voltage = 0;
  2663. u32 i;
  2664. if (disp_voltage_table == NULL)
  2665. return -EINVAL;
  2666. if (!disp_voltage_table->count)
  2667. return -EINVAL;
  2668. for (i = 0; i < disp_voltage_table->count; i++) {
  2669. if (rdev->clock.current_dispclk == disp_voltage_table->entries[i].clk)
  2670. requested_voltage = disp_voltage_table->entries[i].v;
  2671. }
  2672. for (i = 0; i < vddc_table->count; i++) {
  2673. if (requested_voltage <= vddc_table->entries[i].v) {
  2674. requested_voltage = vddc_table->entries[i].v;
  2675. return (ci_send_msg_to_smc_with_parameter(rdev,
  2676. PPSMC_MSG_VddC_Request,
  2677. requested_voltage * VOLTAGE_SCALE) == PPSMC_Result_OK) ?
  2678. 0 : -EINVAL;
  2679. }
  2680. }
  2681. return -EINVAL;
  2682. }
  2683. static int ci_upload_dpm_level_enable_mask(struct radeon_device *rdev)
  2684. {
  2685. struct ci_power_info *pi = ci_get_pi(rdev);
  2686. PPSMC_Result result;
  2687. if (!pi->sclk_dpm_key_disabled) {
  2688. if (pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
  2689. result = ci_send_msg_to_smc_with_parameter(rdev,
  2690. PPSMC_MSG_SCLKDPM_SetEnabledMask,
  2691. pi->dpm_level_enable_mask.sclk_dpm_enable_mask);
  2692. if (result != PPSMC_Result_OK)
  2693. return -EINVAL;
  2694. }
  2695. }
  2696. if (!pi->mclk_dpm_key_disabled) {
  2697. if (pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
  2698. result = ci_send_msg_to_smc_with_parameter(rdev,
  2699. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  2700. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  2701. if (result != PPSMC_Result_OK)
  2702. return -EINVAL;
  2703. }
  2704. }
  2705. if (!pi->pcie_dpm_key_disabled) {
  2706. if (pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
  2707. result = ci_send_msg_to_smc_with_parameter(rdev,
  2708. PPSMC_MSG_PCIeDPM_SetEnabledMask,
  2709. pi->dpm_level_enable_mask.pcie_dpm_enable_mask);
  2710. if (result != PPSMC_Result_OK)
  2711. return -EINVAL;
  2712. }
  2713. }
  2714. ci_apply_disp_minimum_voltage_request(rdev);
  2715. return 0;
  2716. }
  2717. static void ci_find_dpm_states_clocks_in_dpm_table(struct radeon_device *rdev,
  2718. struct radeon_ps *radeon_state)
  2719. {
  2720. struct ci_power_info *pi = ci_get_pi(rdev);
  2721. struct ci_ps *state = ci_get_ps(radeon_state);
  2722. struct ci_single_dpm_table *sclk_table = &pi->dpm_table.sclk_table;
  2723. u32 sclk = state->performance_levels[state->performance_level_count-1].sclk;
  2724. struct ci_single_dpm_table *mclk_table = &pi->dpm_table.mclk_table;
  2725. u32 mclk = state->performance_levels[state->performance_level_count-1].mclk;
  2726. u32 i;
  2727. pi->need_update_smu7_dpm_table = 0;
  2728. for (i = 0; i < sclk_table->count; i++) {
  2729. if (sclk == sclk_table->dpm_levels[i].value)
  2730. break;
  2731. }
  2732. if (i >= sclk_table->count) {
  2733. pi->need_update_smu7_dpm_table |= DPMTABLE_OD_UPDATE_SCLK;
  2734. } else {
  2735. /* XXX check display min clock requirements */
  2736. if (0 != CISLAND_MINIMUM_ENGINE_CLOCK)
  2737. pi->need_update_smu7_dpm_table |= DPMTABLE_UPDATE_SCLK;
  2738. }
  2739. for (i = 0; i < mclk_table->count; i++) {
  2740. if (mclk == mclk_table->dpm_levels[i].value)
  2741. break;
  2742. }
  2743. if (i >= mclk_table->count)
  2744. pi->need_update_smu7_dpm_table |= DPMTABLE_OD_UPDATE_MCLK;
  2745. if (rdev->pm.dpm.current_active_crtc_count !=
  2746. rdev->pm.dpm.new_active_crtc_count)
  2747. pi->need_update_smu7_dpm_table |= DPMTABLE_UPDATE_MCLK;
  2748. }
  2749. static int ci_populate_and_upload_sclk_mclk_dpm_levels(struct radeon_device *rdev,
  2750. struct radeon_ps *radeon_state)
  2751. {
  2752. struct ci_power_info *pi = ci_get_pi(rdev);
  2753. struct ci_ps *state = ci_get_ps(radeon_state);
  2754. u32 sclk = state->performance_levels[state->performance_level_count-1].sclk;
  2755. u32 mclk = state->performance_levels[state->performance_level_count-1].mclk;
  2756. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  2757. int ret;
  2758. if (!pi->need_update_smu7_dpm_table)
  2759. return 0;
  2760. if (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_SCLK)
  2761. dpm_table->sclk_table.dpm_levels[dpm_table->sclk_table.count-1].value = sclk;
  2762. if (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)
  2763. dpm_table->mclk_table.dpm_levels[dpm_table->mclk_table.count-1].value = mclk;
  2764. if (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK)) {
  2765. ret = ci_populate_all_graphic_levels(rdev);
  2766. if (ret)
  2767. return ret;
  2768. }
  2769. if (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_MCLK | DPMTABLE_UPDATE_MCLK)) {
  2770. ret = ci_populate_all_memory_levels(rdev);
  2771. if (ret)
  2772. return ret;
  2773. }
  2774. return 0;
  2775. }
  2776. static int ci_enable_uvd_dpm(struct radeon_device *rdev, bool enable)
  2777. {
  2778. struct ci_power_info *pi = ci_get_pi(rdev);
  2779. const struct radeon_clock_and_voltage_limits *max_limits;
  2780. int i;
  2781. if (rdev->pm.dpm.ac_power)
  2782. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  2783. else
  2784. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  2785. if (enable) {
  2786. pi->dpm_level_enable_mask.uvd_dpm_enable_mask = 0;
  2787. for (i = rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  2788. if (rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  2789. pi->dpm_level_enable_mask.uvd_dpm_enable_mask |= 1 << i;
  2790. if (!pi->caps_uvd_dpm)
  2791. break;
  2792. }
  2793. }
  2794. ci_send_msg_to_smc_with_parameter(rdev,
  2795. PPSMC_MSG_UVDDPM_SetEnabledMask,
  2796. pi->dpm_level_enable_mask.uvd_dpm_enable_mask);
  2797. if (pi->last_mclk_dpm_enable_mask & 0x1) {
  2798. pi->uvd_enabled = true;
  2799. pi->dpm_level_enable_mask.mclk_dpm_enable_mask &= 0xFFFFFFFE;
  2800. ci_send_msg_to_smc_with_parameter(rdev,
  2801. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  2802. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  2803. }
  2804. } else {
  2805. if (pi->last_mclk_dpm_enable_mask & 0x1) {
  2806. pi->uvd_enabled = false;
  2807. pi->dpm_level_enable_mask.mclk_dpm_enable_mask |= 1;
  2808. ci_send_msg_to_smc_with_parameter(rdev,
  2809. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  2810. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  2811. }
  2812. }
  2813. return (ci_send_msg_to_smc(rdev, enable ?
  2814. PPSMC_MSG_UVDDPM_Enable : PPSMC_MSG_UVDDPM_Disable) == PPSMC_Result_OK) ?
  2815. 0 : -EINVAL;
  2816. }
  2817. #if 0
  2818. static int ci_enable_vce_dpm(struct radeon_device *rdev, bool enable)
  2819. {
  2820. struct ci_power_info *pi = ci_get_pi(rdev);
  2821. const struct radeon_clock_and_voltage_limits *max_limits;
  2822. int i;
  2823. if (rdev->pm.dpm.ac_power)
  2824. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  2825. else
  2826. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  2827. if (enable) {
  2828. pi->dpm_level_enable_mask.vce_dpm_enable_mask = 0;
  2829. for (i = rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  2830. if (rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  2831. pi->dpm_level_enable_mask.vce_dpm_enable_mask |= 1 << i;
  2832. if (!pi->caps_vce_dpm)
  2833. break;
  2834. }
  2835. }
  2836. ci_send_msg_to_smc_with_parameter(rdev,
  2837. PPSMC_MSG_VCEDPM_SetEnabledMask,
  2838. pi->dpm_level_enable_mask.vce_dpm_enable_mask);
  2839. }
  2840. return (ci_send_msg_to_smc(rdev, enable ?
  2841. PPSMC_MSG_VCEDPM_Enable : PPSMC_MSG_VCEDPM_Disable) == PPSMC_Result_OK) ?
  2842. 0 : -EINVAL;
  2843. }
  2844. static int ci_enable_samu_dpm(struct radeon_device *rdev, bool enable)
  2845. {
  2846. struct ci_power_info *pi = ci_get_pi(rdev);
  2847. const struct radeon_clock_and_voltage_limits *max_limits;
  2848. int i;
  2849. if (rdev->pm.dpm.ac_power)
  2850. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  2851. else
  2852. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  2853. if (enable) {
  2854. pi->dpm_level_enable_mask.samu_dpm_enable_mask = 0;
  2855. for (i = rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  2856. if (rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  2857. pi->dpm_level_enable_mask.samu_dpm_enable_mask |= 1 << i;
  2858. if (!pi->caps_samu_dpm)
  2859. break;
  2860. }
  2861. }
  2862. ci_send_msg_to_smc_with_parameter(rdev,
  2863. PPSMC_MSG_SAMUDPM_SetEnabledMask,
  2864. pi->dpm_level_enable_mask.samu_dpm_enable_mask);
  2865. }
  2866. return (ci_send_msg_to_smc(rdev, enable ?
  2867. PPSMC_MSG_SAMUDPM_Enable : PPSMC_MSG_SAMUDPM_Disable) == PPSMC_Result_OK) ?
  2868. 0 : -EINVAL;
  2869. }
  2870. static int ci_enable_acp_dpm(struct radeon_device *rdev, bool enable)
  2871. {
  2872. struct ci_power_info *pi = ci_get_pi(rdev);
  2873. const struct radeon_clock_and_voltage_limits *max_limits;
  2874. int i;
  2875. if (rdev->pm.dpm.ac_power)
  2876. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  2877. else
  2878. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  2879. if (enable) {
  2880. pi->dpm_level_enable_mask.acp_dpm_enable_mask = 0;
  2881. for (i = rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  2882. if (rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  2883. pi->dpm_level_enable_mask.acp_dpm_enable_mask |= 1 << i;
  2884. if (!pi->caps_acp_dpm)
  2885. break;
  2886. }
  2887. }
  2888. ci_send_msg_to_smc_with_parameter(rdev,
  2889. PPSMC_MSG_ACPDPM_SetEnabledMask,
  2890. pi->dpm_level_enable_mask.acp_dpm_enable_mask);
  2891. }
  2892. return (ci_send_msg_to_smc(rdev, enable ?
  2893. PPSMC_MSG_ACPDPM_Enable : PPSMC_MSG_ACPDPM_Disable) == PPSMC_Result_OK) ?
  2894. 0 : -EINVAL;
  2895. }
  2896. #endif
  2897. static int ci_update_uvd_dpm(struct radeon_device *rdev, bool gate)
  2898. {
  2899. struct ci_power_info *pi = ci_get_pi(rdev);
  2900. u32 tmp;
  2901. if (!gate) {
  2902. if (pi->caps_uvd_dpm ||
  2903. (rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count <= 0))
  2904. pi->smc_state_table.UvdBootLevel = 0;
  2905. else
  2906. pi->smc_state_table.UvdBootLevel =
  2907. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count - 1;
  2908. tmp = RREG32_SMC(DPM_TABLE_475);
  2909. tmp &= ~UvdBootLevel_MASK;
  2910. tmp |= UvdBootLevel(pi->smc_state_table.UvdBootLevel);
  2911. WREG32_SMC(DPM_TABLE_475, tmp);
  2912. }
  2913. return ci_enable_uvd_dpm(rdev, !gate);
  2914. }
  2915. #if 0
  2916. static u8 ci_get_vce_boot_level(struct radeon_device *rdev)
  2917. {
  2918. u8 i;
  2919. u32 min_evclk = 30000; /* ??? */
  2920. struct radeon_vce_clock_voltage_dependency_table *table =
  2921. &rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  2922. for (i = 0; i < table->count; i++) {
  2923. if (table->entries[i].evclk >= min_evclk)
  2924. return i;
  2925. }
  2926. return table->count - 1;
  2927. }
  2928. static int ci_update_vce_dpm(struct radeon_device *rdev,
  2929. struct radeon_ps *radeon_new_state,
  2930. struct radeon_ps *radeon_current_state)
  2931. {
  2932. struct ci_power_info *pi = ci_get_pi(rdev);
  2933. bool new_vce_clock_non_zero = (radeon_new_state->evclk != 0);
  2934. bool old_vce_clock_non_zero = (radeon_current_state->evclk != 0);
  2935. int ret = 0;
  2936. u32 tmp;
  2937. if (new_vce_clock_non_zero != old_vce_clock_non_zero) {
  2938. if (new_vce_clock_non_zero) {
  2939. pi->smc_state_table.VceBootLevel = ci_get_vce_boot_level(rdev);
  2940. tmp = RREG32_SMC(DPM_TABLE_475);
  2941. tmp &= ~VceBootLevel_MASK;
  2942. tmp |= VceBootLevel(pi->smc_state_table.VceBootLevel);
  2943. WREG32_SMC(DPM_TABLE_475, tmp);
  2944. ret = ci_enable_vce_dpm(rdev, true);
  2945. } else {
  2946. ret = ci_enable_vce_dpm(rdev, false);
  2947. }
  2948. }
  2949. return ret;
  2950. }
  2951. static int ci_update_samu_dpm(struct radeon_device *rdev, bool gate)
  2952. {
  2953. return ci_enable_samu_dpm(rdev, gate);
  2954. }
  2955. static int ci_update_acp_dpm(struct radeon_device *rdev, bool gate)
  2956. {
  2957. struct ci_power_info *pi = ci_get_pi(rdev);
  2958. u32 tmp;
  2959. if (!gate) {
  2960. pi->smc_state_table.AcpBootLevel = 0;
  2961. tmp = RREG32_SMC(DPM_TABLE_475);
  2962. tmp &= ~AcpBootLevel_MASK;
  2963. tmp |= AcpBootLevel(pi->smc_state_table.AcpBootLevel);
  2964. WREG32_SMC(DPM_TABLE_475, tmp);
  2965. }
  2966. return ci_enable_acp_dpm(rdev, !gate);
  2967. }
  2968. #endif
  2969. static int ci_generate_dpm_level_enable_mask(struct radeon_device *rdev,
  2970. struct radeon_ps *radeon_state)
  2971. {
  2972. struct ci_power_info *pi = ci_get_pi(rdev);
  2973. int ret;
  2974. ret = ci_trim_dpm_states(rdev, radeon_state);
  2975. if (ret)
  2976. return ret;
  2977. pi->dpm_level_enable_mask.sclk_dpm_enable_mask =
  2978. ci_get_dpm_level_enable_mask_value(&pi->dpm_table.sclk_table);
  2979. pi->dpm_level_enable_mask.mclk_dpm_enable_mask =
  2980. ci_get_dpm_level_enable_mask_value(&pi->dpm_table.mclk_table);
  2981. pi->last_mclk_dpm_enable_mask =
  2982. pi->dpm_level_enable_mask.mclk_dpm_enable_mask;
  2983. if (pi->uvd_enabled) {
  2984. if (pi->dpm_level_enable_mask.mclk_dpm_enable_mask & 1)
  2985. pi->dpm_level_enable_mask.mclk_dpm_enable_mask &= 0xFFFFFFFE;
  2986. }
  2987. pi->dpm_level_enable_mask.pcie_dpm_enable_mask =
  2988. ci_get_dpm_level_enable_mask_value(&pi->dpm_table.pcie_speed_table);
  2989. return 0;
  2990. }
  2991. static int ci_set_mc_special_registers(struct radeon_device *rdev,
  2992. struct ci_mc_reg_table *table)
  2993. {
  2994. struct ci_power_info *pi = ci_get_pi(rdev);
  2995. u8 i, j, k;
  2996. u32 temp_reg;
  2997. for (i = 0, j = table->last; i < table->last; i++) {
  2998. if (j >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  2999. return -EINVAL;
  3000. switch(table->mc_reg_address[i].s1 << 2) {
  3001. case MC_SEQ_MISC1:
  3002. temp_reg = RREG32(MC_PMG_CMD_EMRS);
  3003. table->mc_reg_address[j].s1 = MC_PMG_CMD_EMRS >> 2;
  3004. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
  3005. for (k = 0; k < table->num_entries; k++) {
  3006. table->mc_reg_table_entry[k].mc_data[j] =
  3007. ((temp_reg & 0xffff0000)) | ((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
  3008. }
  3009. j++;
  3010. if (j >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3011. return -EINVAL;
  3012. temp_reg = RREG32(MC_PMG_CMD_MRS);
  3013. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS >> 2;
  3014. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS_LP >> 2;
  3015. for (k = 0; k < table->num_entries; k++) {
  3016. table->mc_reg_table_entry[k].mc_data[j] =
  3017. (temp_reg & 0xffff0000) | (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  3018. if (!pi->mem_gddr5)
  3019. table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
  3020. }
  3021. j++;
  3022. if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3023. return -EINVAL;
  3024. if (!pi->mem_gddr5) {
  3025. table->mc_reg_address[j].s1 = MC_PMG_AUTO_CMD >> 2;
  3026. table->mc_reg_address[j].s0 = MC_PMG_AUTO_CMD >> 2;
  3027. for (k = 0; k < table->num_entries; k++) {
  3028. table->mc_reg_table_entry[k].mc_data[j] =
  3029. (table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16;
  3030. }
  3031. j++;
  3032. if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3033. return -EINVAL;
  3034. }
  3035. break;
  3036. case MC_SEQ_RESERVE_M:
  3037. temp_reg = RREG32(MC_PMG_CMD_MRS1);
  3038. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS1 >> 2;
  3039. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
  3040. for (k = 0; k < table->num_entries; k++) {
  3041. table->mc_reg_table_entry[k].mc_data[j] =
  3042. (temp_reg & 0xffff0000) | (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  3043. }
  3044. j++;
  3045. if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3046. return -EINVAL;
  3047. break;
  3048. default:
  3049. break;
  3050. }
  3051. }
  3052. table->last = j;
  3053. return 0;
  3054. }
  3055. static bool ci_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
  3056. {
  3057. bool result = true;
  3058. switch(in_reg) {
  3059. case MC_SEQ_RAS_TIMING >> 2:
  3060. *out_reg = MC_SEQ_RAS_TIMING_LP >> 2;
  3061. break;
  3062. case MC_SEQ_DLL_STBY >> 2:
  3063. *out_reg = MC_SEQ_DLL_STBY_LP >> 2;
  3064. break;
  3065. case MC_SEQ_G5PDX_CMD0 >> 2:
  3066. *out_reg = MC_SEQ_G5PDX_CMD0_LP >> 2;
  3067. break;
  3068. case MC_SEQ_G5PDX_CMD1 >> 2:
  3069. *out_reg = MC_SEQ_G5PDX_CMD1_LP >> 2;
  3070. break;
  3071. case MC_SEQ_G5PDX_CTRL >> 2:
  3072. *out_reg = MC_SEQ_G5PDX_CTRL_LP >> 2;
  3073. break;
  3074. case MC_SEQ_CAS_TIMING >> 2:
  3075. *out_reg = MC_SEQ_CAS_TIMING_LP >> 2;
  3076. break;
  3077. case MC_SEQ_MISC_TIMING >> 2:
  3078. *out_reg = MC_SEQ_MISC_TIMING_LP >> 2;
  3079. break;
  3080. case MC_SEQ_MISC_TIMING2 >> 2:
  3081. *out_reg = MC_SEQ_MISC_TIMING2_LP >> 2;
  3082. break;
  3083. case MC_SEQ_PMG_DVS_CMD >> 2:
  3084. *out_reg = MC_SEQ_PMG_DVS_CMD_LP >> 2;
  3085. break;
  3086. case MC_SEQ_PMG_DVS_CTL >> 2:
  3087. *out_reg = MC_SEQ_PMG_DVS_CTL_LP >> 2;
  3088. break;
  3089. case MC_SEQ_RD_CTL_D0 >> 2:
  3090. *out_reg = MC_SEQ_RD_CTL_D0_LP >> 2;
  3091. break;
  3092. case MC_SEQ_RD_CTL_D1 >> 2:
  3093. *out_reg = MC_SEQ_RD_CTL_D1_LP >> 2;
  3094. break;
  3095. case MC_SEQ_WR_CTL_D0 >> 2:
  3096. *out_reg = MC_SEQ_WR_CTL_D0_LP >> 2;
  3097. break;
  3098. case MC_SEQ_WR_CTL_D1 >> 2:
  3099. *out_reg = MC_SEQ_WR_CTL_D1_LP >> 2;
  3100. break;
  3101. case MC_PMG_CMD_EMRS >> 2:
  3102. *out_reg = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
  3103. break;
  3104. case MC_PMG_CMD_MRS >> 2:
  3105. *out_reg = MC_SEQ_PMG_CMD_MRS_LP >> 2;
  3106. break;
  3107. case MC_PMG_CMD_MRS1 >> 2:
  3108. *out_reg = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
  3109. break;
  3110. case MC_SEQ_PMG_TIMING >> 2:
  3111. *out_reg = MC_SEQ_PMG_TIMING_LP >> 2;
  3112. break;
  3113. case MC_PMG_CMD_MRS2 >> 2:
  3114. *out_reg = MC_SEQ_PMG_CMD_MRS2_LP >> 2;
  3115. break;
  3116. case MC_SEQ_WR_CTL_2 >> 2:
  3117. *out_reg = MC_SEQ_WR_CTL_2_LP >> 2;
  3118. break;
  3119. default:
  3120. result = false;
  3121. break;
  3122. }
  3123. return result;
  3124. }
  3125. static void ci_set_valid_flag(struct ci_mc_reg_table *table)
  3126. {
  3127. u8 i, j;
  3128. for (i = 0; i < table->last; i++) {
  3129. for (j = 1; j < table->num_entries; j++) {
  3130. if (table->mc_reg_table_entry[j-1].mc_data[i] !=
  3131. table->mc_reg_table_entry[j].mc_data[i]) {
  3132. table->valid_flag |= 1 << i;
  3133. break;
  3134. }
  3135. }
  3136. }
  3137. }
  3138. static void ci_set_s0_mc_reg_index(struct ci_mc_reg_table *table)
  3139. {
  3140. u32 i;
  3141. u16 address;
  3142. for (i = 0; i < table->last; i++) {
  3143. table->mc_reg_address[i].s0 =
  3144. ci_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
  3145. address : table->mc_reg_address[i].s1;
  3146. }
  3147. }
  3148. static int ci_copy_vbios_mc_reg_table(const struct atom_mc_reg_table *table,
  3149. struct ci_mc_reg_table *ci_table)
  3150. {
  3151. u8 i, j;
  3152. if (table->last > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3153. return -EINVAL;
  3154. if (table->num_entries > MAX_AC_TIMING_ENTRIES)
  3155. return -EINVAL;
  3156. for (i = 0; i < table->last; i++)
  3157. ci_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
  3158. ci_table->last = table->last;
  3159. for (i = 0; i < table->num_entries; i++) {
  3160. ci_table->mc_reg_table_entry[i].mclk_max =
  3161. table->mc_reg_table_entry[i].mclk_max;
  3162. for (j = 0; j < table->last; j++)
  3163. ci_table->mc_reg_table_entry[i].mc_data[j] =
  3164. table->mc_reg_table_entry[i].mc_data[j];
  3165. }
  3166. ci_table->num_entries = table->num_entries;
  3167. return 0;
  3168. }
  3169. static int ci_initialize_mc_reg_table(struct radeon_device *rdev)
  3170. {
  3171. struct ci_power_info *pi = ci_get_pi(rdev);
  3172. struct atom_mc_reg_table *table;
  3173. struct ci_mc_reg_table *ci_table = &pi->mc_reg_table;
  3174. u8 module_index = rv770_get_memory_module_index(rdev);
  3175. int ret;
  3176. table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
  3177. if (!table)
  3178. return -ENOMEM;
  3179. WREG32(MC_SEQ_RAS_TIMING_LP, RREG32(MC_SEQ_RAS_TIMING));
  3180. WREG32(MC_SEQ_CAS_TIMING_LP, RREG32(MC_SEQ_CAS_TIMING));
  3181. WREG32(MC_SEQ_DLL_STBY_LP, RREG32(MC_SEQ_DLL_STBY));
  3182. WREG32(MC_SEQ_G5PDX_CMD0_LP, RREG32(MC_SEQ_G5PDX_CMD0));
  3183. WREG32(MC_SEQ_G5PDX_CMD1_LP, RREG32(MC_SEQ_G5PDX_CMD1));
  3184. WREG32(MC_SEQ_G5PDX_CTRL_LP, RREG32(MC_SEQ_G5PDX_CTRL));
  3185. WREG32(MC_SEQ_PMG_DVS_CMD_LP, RREG32(MC_SEQ_PMG_DVS_CMD));
  3186. WREG32(MC_SEQ_PMG_DVS_CTL_LP, RREG32(MC_SEQ_PMG_DVS_CTL));
  3187. WREG32(MC_SEQ_MISC_TIMING_LP, RREG32(MC_SEQ_MISC_TIMING));
  3188. WREG32(MC_SEQ_MISC_TIMING2_LP, RREG32(MC_SEQ_MISC_TIMING2));
  3189. WREG32(MC_SEQ_PMG_CMD_EMRS_LP, RREG32(MC_PMG_CMD_EMRS));
  3190. WREG32(MC_SEQ_PMG_CMD_MRS_LP, RREG32(MC_PMG_CMD_MRS));
  3191. WREG32(MC_SEQ_PMG_CMD_MRS1_LP, RREG32(MC_PMG_CMD_MRS1));
  3192. WREG32(MC_SEQ_WR_CTL_D0_LP, RREG32(MC_SEQ_WR_CTL_D0));
  3193. WREG32(MC_SEQ_WR_CTL_D1_LP, RREG32(MC_SEQ_WR_CTL_D1));
  3194. WREG32(MC_SEQ_RD_CTL_D0_LP, RREG32(MC_SEQ_RD_CTL_D0));
  3195. WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1));
  3196. WREG32(MC_SEQ_PMG_TIMING_LP, RREG32(MC_SEQ_PMG_TIMING));
  3197. WREG32(MC_SEQ_PMG_CMD_MRS2_LP, RREG32(MC_PMG_CMD_MRS2));
  3198. WREG32(MC_SEQ_WR_CTL_2_LP, RREG32(MC_SEQ_WR_CTL_2));
  3199. ret = radeon_atom_init_mc_reg_table(rdev, module_index, table);
  3200. if (ret)
  3201. goto init_mc_done;
  3202. ret = ci_copy_vbios_mc_reg_table(table, ci_table);
  3203. if (ret)
  3204. goto init_mc_done;
  3205. ci_set_s0_mc_reg_index(ci_table);
  3206. ret = ci_set_mc_special_registers(rdev, ci_table);
  3207. if (ret)
  3208. goto init_mc_done;
  3209. ci_set_valid_flag(ci_table);
  3210. init_mc_done:
  3211. kfree(table);
  3212. return ret;
  3213. }
  3214. static int ci_populate_mc_reg_addresses(struct radeon_device *rdev,
  3215. SMU7_Discrete_MCRegisters *mc_reg_table)
  3216. {
  3217. struct ci_power_info *pi = ci_get_pi(rdev);
  3218. u32 i, j;
  3219. for (i = 0, j = 0; j < pi->mc_reg_table.last; j++) {
  3220. if (pi->mc_reg_table.valid_flag & (1 << j)) {
  3221. if (i >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3222. return -EINVAL;
  3223. mc_reg_table->address[i].s0 = cpu_to_be16(pi->mc_reg_table.mc_reg_address[j].s0);
  3224. mc_reg_table->address[i].s1 = cpu_to_be16(pi->mc_reg_table.mc_reg_address[j].s1);
  3225. i++;
  3226. }
  3227. }
  3228. mc_reg_table->last = (u8)i;
  3229. return 0;
  3230. }
  3231. static void ci_convert_mc_registers(const struct ci_mc_reg_entry *entry,
  3232. SMU7_Discrete_MCRegisterSet *data,
  3233. u32 num_entries, u32 valid_flag)
  3234. {
  3235. u32 i, j;
  3236. for (i = 0, j = 0; j < num_entries; j++) {
  3237. if (valid_flag & (1 << j)) {
  3238. data->value[i] = cpu_to_be32(entry->mc_data[j]);
  3239. i++;
  3240. }
  3241. }
  3242. }
  3243. static void ci_convert_mc_reg_table_entry_to_smc(struct radeon_device *rdev,
  3244. const u32 memory_clock,
  3245. SMU7_Discrete_MCRegisterSet *mc_reg_table_data)
  3246. {
  3247. struct ci_power_info *pi = ci_get_pi(rdev);
  3248. u32 i = 0;
  3249. for(i = 0; i < pi->mc_reg_table.num_entries; i++) {
  3250. if (memory_clock <= pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
  3251. break;
  3252. }
  3253. if ((i == pi->mc_reg_table.num_entries) && (i > 0))
  3254. --i;
  3255. ci_convert_mc_registers(&pi->mc_reg_table.mc_reg_table_entry[i],
  3256. mc_reg_table_data, pi->mc_reg_table.last,
  3257. pi->mc_reg_table.valid_flag);
  3258. }
  3259. static void ci_convert_mc_reg_table_to_smc(struct radeon_device *rdev,
  3260. SMU7_Discrete_MCRegisters *mc_reg_table)
  3261. {
  3262. struct ci_power_info *pi = ci_get_pi(rdev);
  3263. u32 i;
  3264. for (i = 0; i < pi->dpm_table.mclk_table.count; i++)
  3265. ci_convert_mc_reg_table_entry_to_smc(rdev,
  3266. pi->dpm_table.mclk_table.dpm_levels[i].value,
  3267. &mc_reg_table->data[i]);
  3268. }
  3269. static int ci_populate_initial_mc_reg_table(struct radeon_device *rdev)
  3270. {
  3271. struct ci_power_info *pi = ci_get_pi(rdev);
  3272. int ret;
  3273. memset(&pi->smc_mc_reg_table, 0, sizeof(SMU7_Discrete_MCRegisters));
  3274. ret = ci_populate_mc_reg_addresses(rdev, &pi->smc_mc_reg_table);
  3275. if (ret)
  3276. return ret;
  3277. ci_convert_mc_reg_table_to_smc(rdev, &pi->smc_mc_reg_table);
  3278. return ci_copy_bytes_to_smc(rdev,
  3279. pi->mc_reg_table_start,
  3280. (u8 *)&pi->smc_mc_reg_table,
  3281. sizeof(SMU7_Discrete_MCRegisters),
  3282. pi->sram_end);
  3283. }
  3284. static int ci_update_and_upload_mc_reg_table(struct radeon_device *rdev)
  3285. {
  3286. struct ci_power_info *pi = ci_get_pi(rdev);
  3287. if (!(pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK))
  3288. return 0;
  3289. memset(&pi->smc_mc_reg_table, 0, sizeof(SMU7_Discrete_MCRegisters));
  3290. ci_convert_mc_reg_table_to_smc(rdev, &pi->smc_mc_reg_table);
  3291. return ci_copy_bytes_to_smc(rdev,
  3292. pi->mc_reg_table_start +
  3293. offsetof(SMU7_Discrete_MCRegisters, data[0]),
  3294. (u8 *)&pi->smc_mc_reg_table.data[0],
  3295. sizeof(SMU7_Discrete_MCRegisterSet) *
  3296. pi->dpm_table.mclk_table.count,
  3297. pi->sram_end);
  3298. }
  3299. static void ci_enable_voltage_control(struct radeon_device *rdev)
  3300. {
  3301. u32 tmp = RREG32_SMC(GENERAL_PWRMGT);
  3302. tmp |= VOLT_PWRMGT_EN;
  3303. WREG32_SMC(GENERAL_PWRMGT, tmp);
  3304. }
  3305. static enum radeon_pcie_gen ci_get_maximum_link_speed(struct radeon_device *rdev,
  3306. struct radeon_ps *radeon_state)
  3307. {
  3308. struct ci_ps *state = ci_get_ps(radeon_state);
  3309. int i;
  3310. u16 pcie_speed, max_speed = 0;
  3311. for (i = 0; i < state->performance_level_count; i++) {
  3312. pcie_speed = state->performance_levels[i].pcie_gen;
  3313. if (max_speed < pcie_speed)
  3314. max_speed = pcie_speed;
  3315. }
  3316. return max_speed;
  3317. }
  3318. static u16 ci_get_current_pcie_speed(struct radeon_device *rdev)
  3319. {
  3320. u32 speed_cntl = 0;
  3321. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL) & LC_CURRENT_DATA_RATE_MASK;
  3322. speed_cntl >>= LC_CURRENT_DATA_RATE_SHIFT;
  3323. return (u16)speed_cntl;
  3324. }
  3325. static int ci_get_current_pcie_lane_number(struct radeon_device *rdev)
  3326. {
  3327. u32 link_width = 0;
  3328. link_width = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL) & LC_LINK_WIDTH_RD_MASK;
  3329. link_width >>= LC_LINK_WIDTH_RD_SHIFT;
  3330. switch (link_width) {
  3331. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  3332. return 1;
  3333. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  3334. return 2;
  3335. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  3336. return 4;
  3337. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  3338. return 8;
  3339. case RADEON_PCIE_LC_LINK_WIDTH_X12:
  3340. /* not actually supported */
  3341. return 12;
  3342. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  3343. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  3344. default:
  3345. return 16;
  3346. }
  3347. }
  3348. static void ci_request_link_speed_change_before_state_change(struct radeon_device *rdev,
  3349. struct radeon_ps *radeon_new_state,
  3350. struct radeon_ps *radeon_current_state)
  3351. {
  3352. struct ci_power_info *pi = ci_get_pi(rdev);
  3353. enum radeon_pcie_gen target_link_speed =
  3354. ci_get_maximum_link_speed(rdev, radeon_new_state);
  3355. enum radeon_pcie_gen current_link_speed;
  3356. if (pi->force_pcie_gen == RADEON_PCIE_GEN_INVALID)
  3357. current_link_speed = ci_get_maximum_link_speed(rdev, radeon_current_state);
  3358. else
  3359. current_link_speed = pi->force_pcie_gen;
  3360. pi->force_pcie_gen = RADEON_PCIE_GEN_INVALID;
  3361. pi->pspp_notify_required = false;
  3362. if (target_link_speed > current_link_speed) {
  3363. switch (target_link_speed) {
  3364. case RADEON_PCIE_GEN3:
  3365. if (radeon_acpi_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN3, false) == 0)
  3366. break;
  3367. pi->force_pcie_gen = RADEON_PCIE_GEN2;
  3368. if (current_link_speed == RADEON_PCIE_GEN2)
  3369. break;
  3370. case RADEON_PCIE_GEN2:
  3371. if (radeon_acpi_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN2, false) == 0)
  3372. break;
  3373. default:
  3374. pi->force_pcie_gen = ci_get_current_pcie_speed(rdev);
  3375. break;
  3376. }
  3377. } else {
  3378. if (target_link_speed < current_link_speed)
  3379. pi->pspp_notify_required = true;
  3380. }
  3381. }
  3382. static void ci_notify_link_speed_change_after_state_change(struct radeon_device *rdev,
  3383. struct radeon_ps *radeon_new_state,
  3384. struct radeon_ps *radeon_current_state)
  3385. {
  3386. struct ci_power_info *pi = ci_get_pi(rdev);
  3387. enum radeon_pcie_gen target_link_speed =
  3388. ci_get_maximum_link_speed(rdev, radeon_new_state);
  3389. u8 request;
  3390. if (pi->pspp_notify_required) {
  3391. if (target_link_speed == RADEON_PCIE_GEN3)
  3392. request = PCIE_PERF_REQ_PECI_GEN3;
  3393. else if (target_link_speed == RADEON_PCIE_GEN2)
  3394. request = PCIE_PERF_REQ_PECI_GEN2;
  3395. else
  3396. request = PCIE_PERF_REQ_PECI_GEN1;
  3397. if ((request == PCIE_PERF_REQ_PECI_GEN1) &&
  3398. (ci_get_current_pcie_speed(rdev) > 0))
  3399. return;
  3400. radeon_acpi_pcie_performance_request(rdev, request, false);
  3401. }
  3402. }
  3403. static int ci_set_private_data_variables_based_on_pptable(struct radeon_device *rdev)
  3404. {
  3405. struct ci_power_info *pi = ci_get_pi(rdev);
  3406. struct radeon_clock_voltage_dependency_table *allowed_sclk_vddc_table =
  3407. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  3408. struct radeon_clock_voltage_dependency_table *allowed_mclk_vddc_table =
  3409. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk;
  3410. struct radeon_clock_voltage_dependency_table *allowed_mclk_vddci_table =
  3411. &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk;
  3412. if (allowed_sclk_vddc_table == NULL)
  3413. return -EINVAL;
  3414. if (allowed_sclk_vddc_table->count < 1)
  3415. return -EINVAL;
  3416. if (allowed_mclk_vddc_table == NULL)
  3417. return -EINVAL;
  3418. if (allowed_mclk_vddc_table->count < 1)
  3419. return -EINVAL;
  3420. if (allowed_mclk_vddci_table == NULL)
  3421. return -EINVAL;
  3422. if (allowed_mclk_vddci_table->count < 1)
  3423. return -EINVAL;
  3424. pi->min_vddc_in_pp_table = allowed_sclk_vddc_table->entries[0].v;
  3425. pi->max_vddc_in_pp_table =
  3426. allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].v;
  3427. pi->min_vddci_in_pp_table = allowed_mclk_vddci_table->entries[0].v;
  3428. pi->max_vddci_in_pp_table =
  3429. allowed_mclk_vddci_table->entries[allowed_mclk_vddci_table->count - 1].v;
  3430. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk =
  3431. allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].clk;
  3432. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk =
  3433. allowed_mclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].clk;
  3434. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddc =
  3435. allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].v;
  3436. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddci =
  3437. allowed_mclk_vddci_table->entries[allowed_mclk_vddci_table->count - 1].v;
  3438. return 0;
  3439. }
  3440. static void ci_patch_with_vddc_leakage(struct radeon_device *rdev, u16 *vddc)
  3441. {
  3442. struct ci_power_info *pi = ci_get_pi(rdev);
  3443. struct ci_leakage_voltage *leakage_table = &pi->vddc_leakage;
  3444. u32 leakage_index;
  3445. for (leakage_index = 0; leakage_index < leakage_table->count; leakage_index++) {
  3446. if (leakage_table->leakage_id[leakage_index] == *vddc) {
  3447. *vddc = leakage_table->actual_voltage[leakage_index];
  3448. break;
  3449. }
  3450. }
  3451. }
  3452. static void ci_patch_with_vddci_leakage(struct radeon_device *rdev, u16 *vddci)
  3453. {
  3454. struct ci_power_info *pi = ci_get_pi(rdev);
  3455. struct ci_leakage_voltage *leakage_table = &pi->vddci_leakage;
  3456. u32 leakage_index;
  3457. for (leakage_index = 0; leakage_index < leakage_table->count; leakage_index++) {
  3458. if (leakage_table->leakage_id[leakage_index] == *vddci) {
  3459. *vddci = leakage_table->actual_voltage[leakage_index];
  3460. break;
  3461. }
  3462. }
  3463. }
  3464. static void ci_patch_clock_voltage_dependency_table_with_vddc_leakage(struct radeon_device *rdev,
  3465. struct radeon_clock_voltage_dependency_table *table)
  3466. {
  3467. u32 i;
  3468. if (table) {
  3469. for (i = 0; i < table->count; i++)
  3470. ci_patch_with_vddc_leakage(rdev, &table->entries[i].v);
  3471. }
  3472. }
  3473. static void ci_patch_clock_voltage_dependency_table_with_vddci_leakage(struct radeon_device *rdev,
  3474. struct radeon_clock_voltage_dependency_table *table)
  3475. {
  3476. u32 i;
  3477. if (table) {
  3478. for (i = 0; i < table->count; i++)
  3479. ci_patch_with_vddci_leakage(rdev, &table->entries[i].v);
  3480. }
  3481. }
  3482. static void ci_patch_vce_clock_voltage_dependency_table_with_vddc_leakage(struct radeon_device *rdev,
  3483. struct radeon_vce_clock_voltage_dependency_table *table)
  3484. {
  3485. u32 i;
  3486. if (table) {
  3487. for (i = 0; i < table->count; i++)
  3488. ci_patch_with_vddc_leakage(rdev, &table->entries[i].v);
  3489. }
  3490. }
  3491. static void ci_patch_uvd_clock_voltage_dependency_table_with_vddc_leakage(struct radeon_device *rdev,
  3492. struct radeon_uvd_clock_voltage_dependency_table *table)
  3493. {
  3494. u32 i;
  3495. if (table) {
  3496. for (i = 0; i < table->count; i++)
  3497. ci_patch_with_vddc_leakage(rdev, &table->entries[i].v);
  3498. }
  3499. }
  3500. static void ci_patch_vddc_phase_shed_limit_table_with_vddc_leakage(struct radeon_device *rdev,
  3501. struct radeon_phase_shedding_limits_table *table)
  3502. {
  3503. u32 i;
  3504. if (table) {
  3505. for (i = 0; i < table->count; i++)
  3506. ci_patch_with_vddc_leakage(rdev, &table->entries[i].voltage);
  3507. }
  3508. }
  3509. static void ci_patch_clock_voltage_limits_with_vddc_leakage(struct radeon_device *rdev,
  3510. struct radeon_clock_and_voltage_limits *table)
  3511. {
  3512. if (table) {
  3513. ci_patch_with_vddc_leakage(rdev, (u16 *)&table->vddc);
  3514. ci_patch_with_vddci_leakage(rdev, (u16 *)&table->vddci);
  3515. }
  3516. }
  3517. static void ci_patch_cac_leakage_table_with_vddc_leakage(struct radeon_device *rdev,
  3518. struct radeon_cac_leakage_table *table)
  3519. {
  3520. u32 i;
  3521. if (table) {
  3522. for (i = 0; i < table->count; i++)
  3523. ci_patch_with_vddc_leakage(rdev, &table->entries[i].vddc);
  3524. }
  3525. }
  3526. static void ci_patch_dependency_tables_with_leakage(struct radeon_device *rdev)
  3527. {
  3528. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  3529. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk);
  3530. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  3531. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk);
  3532. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  3533. &rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk);
  3534. ci_patch_clock_voltage_dependency_table_with_vddci_leakage(rdev,
  3535. &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk);
  3536. ci_patch_vce_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  3537. &rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table);
  3538. ci_patch_uvd_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  3539. &rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table);
  3540. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  3541. &rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table);
  3542. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  3543. &rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table);
  3544. ci_patch_vddc_phase_shed_limit_table_with_vddc_leakage(rdev,
  3545. &rdev->pm.dpm.dyn_state.phase_shedding_limits_table);
  3546. ci_patch_clock_voltage_limits_with_vddc_leakage(rdev,
  3547. &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac);
  3548. ci_patch_clock_voltage_limits_with_vddc_leakage(rdev,
  3549. &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc);
  3550. ci_patch_cac_leakage_table_with_vddc_leakage(rdev,
  3551. &rdev->pm.dpm.dyn_state.cac_leakage_table);
  3552. }
  3553. static void ci_get_memory_type(struct radeon_device *rdev)
  3554. {
  3555. struct ci_power_info *pi = ci_get_pi(rdev);
  3556. u32 tmp;
  3557. tmp = RREG32(MC_SEQ_MISC0);
  3558. if (((tmp & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT) ==
  3559. MC_SEQ_MISC0_GDDR5_VALUE)
  3560. pi->mem_gddr5 = true;
  3561. else
  3562. pi->mem_gddr5 = false;
  3563. }
  3564. void ci_update_current_ps(struct radeon_device *rdev,
  3565. struct radeon_ps *rps)
  3566. {
  3567. struct ci_ps *new_ps = ci_get_ps(rps);
  3568. struct ci_power_info *pi = ci_get_pi(rdev);
  3569. pi->current_rps = *rps;
  3570. pi->current_ps = *new_ps;
  3571. pi->current_rps.ps_priv = &pi->current_ps;
  3572. }
  3573. void ci_update_requested_ps(struct radeon_device *rdev,
  3574. struct radeon_ps *rps)
  3575. {
  3576. struct ci_ps *new_ps = ci_get_ps(rps);
  3577. struct ci_power_info *pi = ci_get_pi(rdev);
  3578. pi->requested_rps = *rps;
  3579. pi->requested_ps = *new_ps;
  3580. pi->requested_rps.ps_priv = &pi->requested_ps;
  3581. }
  3582. int ci_dpm_pre_set_power_state(struct radeon_device *rdev)
  3583. {
  3584. struct ci_power_info *pi = ci_get_pi(rdev);
  3585. struct radeon_ps requested_ps = *rdev->pm.dpm.requested_ps;
  3586. struct radeon_ps *new_ps = &requested_ps;
  3587. ci_update_requested_ps(rdev, new_ps);
  3588. ci_apply_state_adjust_rules(rdev, &pi->requested_rps);
  3589. return 0;
  3590. }
  3591. void ci_dpm_post_set_power_state(struct radeon_device *rdev)
  3592. {
  3593. struct ci_power_info *pi = ci_get_pi(rdev);
  3594. struct radeon_ps *new_ps = &pi->requested_rps;
  3595. ci_update_current_ps(rdev, new_ps);
  3596. }
  3597. void ci_dpm_setup_asic(struct radeon_device *rdev)
  3598. {
  3599. ci_read_clock_registers(rdev);
  3600. ci_get_memory_type(rdev);
  3601. ci_enable_acpi_power_management(rdev);
  3602. ci_init_sclk_t(rdev);
  3603. }
  3604. int ci_dpm_enable(struct radeon_device *rdev)
  3605. {
  3606. struct ci_power_info *pi = ci_get_pi(rdev);
  3607. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  3608. int ret;
  3609. if (ci_is_smc_running(rdev))
  3610. return -EINVAL;
  3611. if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
  3612. ci_enable_voltage_control(rdev);
  3613. ret = ci_construct_voltage_tables(rdev);
  3614. if (ret) {
  3615. DRM_ERROR("ci_construct_voltage_tables failed\n");
  3616. return ret;
  3617. }
  3618. }
  3619. if (pi->caps_dynamic_ac_timing) {
  3620. ret = ci_initialize_mc_reg_table(rdev);
  3621. if (ret)
  3622. pi->caps_dynamic_ac_timing = false;
  3623. }
  3624. if (pi->dynamic_ss)
  3625. ci_enable_spread_spectrum(rdev, true);
  3626. if (pi->thermal_protection)
  3627. ci_enable_thermal_protection(rdev, true);
  3628. ci_program_sstp(rdev);
  3629. ci_enable_display_gap(rdev);
  3630. ci_program_vc(rdev);
  3631. ret = ci_upload_firmware(rdev);
  3632. if (ret) {
  3633. DRM_ERROR("ci_upload_firmware failed\n");
  3634. return ret;
  3635. }
  3636. ret = ci_process_firmware_header(rdev);
  3637. if (ret) {
  3638. DRM_ERROR("ci_process_firmware_header failed\n");
  3639. return ret;
  3640. }
  3641. ret = ci_initial_switch_from_arb_f0_to_f1(rdev);
  3642. if (ret) {
  3643. DRM_ERROR("ci_initial_switch_from_arb_f0_to_f1 failed\n");
  3644. return ret;
  3645. }
  3646. ret = ci_init_smc_table(rdev);
  3647. if (ret) {
  3648. DRM_ERROR("ci_init_smc_table failed\n");
  3649. return ret;
  3650. }
  3651. ret = ci_init_arb_table_index(rdev);
  3652. if (ret) {
  3653. DRM_ERROR("ci_init_arb_table_index failed\n");
  3654. return ret;
  3655. }
  3656. if (pi->caps_dynamic_ac_timing) {
  3657. ret = ci_populate_initial_mc_reg_table(rdev);
  3658. if (ret) {
  3659. DRM_ERROR("ci_populate_initial_mc_reg_table failed\n");
  3660. return ret;
  3661. }
  3662. }
  3663. ret = ci_populate_pm_base(rdev);
  3664. if (ret) {
  3665. DRM_ERROR("ci_populate_pm_base failed\n");
  3666. return ret;
  3667. }
  3668. ci_dpm_start_smc(rdev);
  3669. ci_enable_vr_hot_gpio_interrupt(rdev);
  3670. ret = ci_notify_smc_display_change(rdev, false);
  3671. if (ret) {
  3672. DRM_ERROR("ci_notify_smc_display_change failed\n");
  3673. return ret;
  3674. }
  3675. ci_enable_sclk_control(rdev, true);
  3676. ret = ci_enable_ulv(rdev, true);
  3677. if (ret) {
  3678. DRM_ERROR("ci_enable_ulv failed\n");
  3679. return ret;
  3680. }
  3681. ret = ci_enable_ds_master_switch(rdev, true);
  3682. if (ret) {
  3683. DRM_ERROR("ci_enable_ds_master_switch failed\n");
  3684. return ret;
  3685. }
  3686. ret = ci_start_dpm(rdev);
  3687. if (ret) {
  3688. DRM_ERROR("ci_start_dpm failed\n");
  3689. return ret;
  3690. }
  3691. ret = ci_enable_didt(rdev, true);
  3692. if (ret) {
  3693. DRM_ERROR("ci_enable_didt failed\n");
  3694. return ret;
  3695. }
  3696. ret = ci_enable_smc_cac(rdev, true);
  3697. if (ret) {
  3698. DRM_ERROR("ci_enable_smc_cac failed\n");
  3699. return ret;
  3700. }
  3701. ret = ci_enable_power_containment(rdev, true);
  3702. if (ret) {
  3703. DRM_ERROR("ci_enable_power_containment failed\n");
  3704. return ret;
  3705. }
  3706. if (rdev->irq.installed &&
  3707. r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
  3708. #if 0
  3709. PPSMC_Result result;
  3710. #endif
  3711. ret = ci_set_thermal_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
  3712. if (ret) {
  3713. DRM_ERROR("ci_set_thermal_temperature_range failed\n");
  3714. return ret;
  3715. }
  3716. rdev->irq.dpm_thermal = true;
  3717. radeon_irq_set(rdev);
  3718. #if 0
  3719. result = ci_send_msg_to_smc(rdev, PPSMC_MSG_EnableThermalInterrupt);
  3720. if (result != PPSMC_Result_OK)
  3721. DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
  3722. #endif
  3723. }
  3724. ci_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
  3725. ci_update_current_ps(rdev, boot_ps);
  3726. return 0;
  3727. }
  3728. void ci_dpm_disable(struct radeon_device *rdev)
  3729. {
  3730. struct ci_power_info *pi = ci_get_pi(rdev);
  3731. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  3732. if (!ci_is_smc_running(rdev))
  3733. return;
  3734. if (pi->thermal_protection)
  3735. ci_enable_thermal_protection(rdev, false);
  3736. ci_enable_power_containment(rdev, false);
  3737. ci_enable_smc_cac(rdev, false);
  3738. ci_enable_didt(rdev, false);
  3739. ci_enable_spread_spectrum(rdev, false);
  3740. ci_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, false);
  3741. ci_stop_dpm(rdev);
  3742. ci_enable_ds_master_switch(rdev, true);
  3743. ci_enable_ulv(rdev, false);
  3744. ci_clear_vc(rdev);
  3745. ci_reset_to_default(rdev);
  3746. ci_dpm_stop_smc(rdev);
  3747. ci_force_switch_to_arb_f0(rdev);
  3748. ci_update_current_ps(rdev, boot_ps);
  3749. }
  3750. int ci_dpm_set_power_state(struct radeon_device *rdev)
  3751. {
  3752. struct ci_power_info *pi = ci_get_pi(rdev);
  3753. struct radeon_ps *new_ps = &pi->requested_rps;
  3754. struct radeon_ps *old_ps = &pi->current_rps;
  3755. int ret;
  3756. ci_find_dpm_states_clocks_in_dpm_table(rdev, new_ps);
  3757. if (pi->pcie_performance_request)
  3758. ci_request_link_speed_change_before_state_change(rdev, new_ps, old_ps);
  3759. ret = ci_freeze_sclk_mclk_dpm(rdev);
  3760. if (ret) {
  3761. DRM_ERROR("ci_freeze_sclk_mclk_dpm failed\n");
  3762. return ret;
  3763. }
  3764. ret = ci_populate_and_upload_sclk_mclk_dpm_levels(rdev, new_ps);
  3765. if (ret) {
  3766. DRM_ERROR("ci_populate_and_upload_sclk_mclk_dpm_levels failed\n");
  3767. return ret;
  3768. }
  3769. ret = ci_generate_dpm_level_enable_mask(rdev, new_ps);
  3770. if (ret) {
  3771. DRM_ERROR("ci_generate_dpm_level_enable_mask failed\n");
  3772. return ret;
  3773. }
  3774. #if 0
  3775. ret = ci_update_vce_dpm(rdev, new_ps, old_ps);
  3776. if (ret) {
  3777. DRM_ERROR("ci_update_vce_dpm failed\n");
  3778. return ret;
  3779. }
  3780. #endif
  3781. ret = ci_update_uvd_dpm(rdev, false);
  3782. if (ret) {
  3783. DRM_ERROR("ci_update_uvd_dpm failed\n");
  3784. return ret;
  3785. }
  3786. ret = ci_update_sclk_t(rdev);
  3787. if (ret) {
  3788. DRM_ERROR("ci_update_sclk_t failed\n");
  3789. return ret;
  3790. }
  3791. if (pi->caps_dynamic_ac_timing) {
  3792. ret = ci_update_and_upload_mc_reg_table(rdev);
  3793. if (ret) {
  3794. DRM_ERROR("ci_update_and_upload_mc_reg_table failed\n");
  3795. return ret;
  3796. }
  3797. }
  3798. ret = ci_program_memory_timing_parameters(rdev);
  3799. if (ret) {
  3800. DRM_ERROR("ci_program_memory_timing_parameters failed\n");
  3801. return ret;
  3802. }
  3803. ret = ci_unfreeze_sclk_mclk_dpm(rdev);
  3804. if (ret) {
  3805. DRM_ERROR("ci_unfreeze_sclk_mclk_dpm failed\n");
  3806. return ret;
  3807. }
  3808. ret = ci_upload_dpm_level_enable_mask(rdev);
  3809. if (ret) {
  3810. DRM_ERROR("ci_upload_dpm_level_enable_mask failed\n");
  3811. return ret;
  3812. }
  3813. if (pi->pcie_performance_request)
  3814. ci_notify_link_speed_change_after_state_change(rdev, new_ps, old_ps);
  3815. return 0;
  3816. }
  3817. int ci_dpm_power_control_set_level(struct radeon_device *rdev)
  3818. {
  3819. return ci_power_control_set_level(rdev);
  3820. }
  3821. void ci_dpm_reset_asic(struct radeon_device *rdev)
  3822. {
  3823. ci_set_boot_state(rdev);
  3824. }
  3825. void ci_dpm_display_configuration_changed(struct radeon_device *rdev)
  3826. {
  3827. ci_program_display_gap(rdev);
  3828. }
  3829. union power_info {
  3830. struct _ATOM_POWERPLAY_INFO info;
  3831. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  3832. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  3833. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  3834. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  3835. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  3836. };
  3837. union pplib_clock_info {
  3838. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  3839. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  3840. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  3841. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  3842. struct _ATOM_PPLIB_SI_CLOCK_INFO si;
  3843. struct _ATOM_PPLIB_CI_CLOCK_INFO ci;
  3844. };
  3845. union pplib_power_state {
  3846. struct _ATOM_PPLIB_STATE v1;
  3847. struct _ATOM_PPLIB_STATE_V2 v2;
  3848. };
  3849. static void ci_parse_pplib_non_clock_info(struct radeon_device *rdev,
  3850. struct radeon_ps *rps,
  3851. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  3852. u8 table_rev)
  3853. {
  3854. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  3855. rps->class = le16_to_cpu(non_clock_info->usClassification);
  3856. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  3857. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  3858. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  3859. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  3860. } else {
  3861. rps->vclk = 0;
  3862. rps->dclk = 0;
  3863. }
  3864. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
  3865. rdev->pm.dpm.boot_ps = rps;
  3866. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  3867. rdev->pm.dpm.uvd_ps = rps;
  3868. }
  3869. static void ci_parse_pplib_clock_info(struct radeon_device *rdev,
  3870. struct radeon_ps *rps, int index,
  3871. union pplib_clock_info *clock_info)
  3872. {
  3873. struct ci_power_info *pi = ci_get_pi(rdev);
  3874. struct ci_ps *ps = ci_get_ps(rps);
  3875. struct ci_pl *pl = &ps->performance_levels[index];
  3876. ps->performance_level_count = index + 1;
  3877. pl->sclk = le16_to_cpu(clock_info->ci.usEngineClockLow);
  3878. pl->sclk |= clock_info->ci.ucEngineClockHigh << 16;
  3879. pl->mclk = le16_to_cpu(clock_info->ci.usMemoryClockLow);
  3880. pl->mclk |= clock_info->ci.ucMemoryClockHigh << 16;
  3881. pl->pcie_gen = r600_get_pcie_gen_support(rdev,
  3882. pi->sys_pcie_mask,
  3883. pi->vbios_boot_state.pcie_gen_bootup_value,
  3884. clock_info->ci.ucPCIEGen);
  3885. pl->pcie_lane = r600_get_pcie_lane_support(rdev,
  3886. pi->vbios_boot_state.pcie_lane_bootup_value,
  3887. le16_to_cpu(clock_info->ci.usPCIELane));
  3888. if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) {
  3889. pi->acpi_pcie_gen = pl->pcie_gen;
  3890. }
  3891. if (rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) {
  3892. pi->ulv.supported = true;
  3893. pi->ulv.pl = *pl;
  3894. pi->ulv.cg_ulv_parameter = CISLANDS_CGULVPARAMETER_DFLT;
  3895. }
  3896. /* patch up boot state */
  3897. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  3898. pl->mclk = pi->vbios_boot_state.mclk_bootup_value;
  3899. pl->sclk = pi->vbios_boot_state.sclk_bootup_value;
  3900. pl->pcie_gen = pi->vbios_boot_state.pcie_gen_bootup_value;
  3901. pl->pcie_lane = pi->vbios_boot_state.pcie_lane_bootup_value;
  3902. }
  3903. switch (rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) {
  3904. case ATOM_PPLIB_CLASSIFICATION_UI_BATTERY:
  3905. pi->use_pcie_powersaving_levels = true;
  3906. if (pi->pcie_gen_powersaving.max < pl->pcie_gen)
  3907. pi->pcie_gen_powersaving.max = pl->pcie_gen;
  3908. if (pi->pcie_gen_powersaving.min > pl->pcie_gen)
  3909. pi->pcie_gen_powersaving.min = pl->pcie_gen;
  3910. if (pi->pcie_lane_powersaving.max < pl->pcie_lane)
  3911. pi->pcie_lane_powersaving.max = pl->pcie_lane;
  3912. if (pi->pcie_lane_powersaving.min > pl->pcie_lane)
  3913. pi->pcie_lane_powersaving.min = pl->pcie_lane;
  3914. break;
  3915. case ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE:
  3916. pi->use_pcie_performance_levels = true;
  3917. if (pi->pcie_gen_performance.max < pl->pcie_gen)
  3918. pi->pcie_gen_performance.max = pl->pcie_gen;
  3919. if (pi->pcie_gen_performance.min > pl->pcie_gen)
  3920. pi->pcie_gen_performance.min = pl->pcie_gen;
  3921. if (pi->pcie_lane_performance.max < pl->pcie_lane)
  3922. pi->pcie_lane_performance.max = pl->pcie_lane;
  3923. if (pi->pcie_lane_performance.min > pl->pcie_lane)
  3924. pi->pcie_lane_performance.min = pl->pcie_lane;
  3925. break;
  3926. default:
  3927. break;
  3928. }
  3929. }
  3930. static int ci_parse_power_table(struct radeon_device *rdev)
  3931. {
  3932. struct radeon_mode_info *mode_info = &rdev->mode_info;
  3933. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  3934. union pplib_power_state *power_state;
  3935. int i, j, k, non_clock_array_index, clock_array_index;
  3936. union pplib_clock_info *clock_info;
  3937. struct _StateArray *state_array;
  3938. struct _ClockInfoArray *clock_info_array;
  3939. struct _NonClockInfoArray *non_clock_info_array;
  3940. union power_info *power_info;
  3941. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  3942. u16 data_offset;
  3943. u8 frev, crev;
  3944. u8 *power_state_offset;
  3945. struct ci_ps *ps;
  3946. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  3947. &frev, &crev, &data_offset))
  3948. return -EINVAL;
  3949. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  3950. state_array = (struct _StateArray *)
  3951. (mode_info->atom_context->bios + data_offset +
  3952. le16_to_cpu(power_info->pplib.usStateArrayOffset));
  3953. clock_info_array = (struct _ClockInfoArray *)
  3954. (mode_info->atom_context->bios + data_offset +
  3955. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
  3956. non_clock_info_array = (struct _NonClockInfoArray *)
  3957. (mode_info->atom_context->bios + data_offset +
  3958. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
  3959. rdev->pm.dpm.ps = kzalloc(sizeof(struct radeon_ps) *
  3960. state_array->ucNumEntries, GFP_KERNEL);
  3961. if (!rdev->pm.dpm.ps)
  3962. return -ENOMEM;
  3963. power_state_offset = (u8 *)state_array->states;
  3964. rdev->pm.dpm.platform_caps = le32_to_cpu(power_info->pplib.ulPlatformCaps);
  3965. rdev->pm.dpm.backbias_response_time = le16_to_cpu(power_info->pplib.usBackbiasTime);
  3966. rdev->pm.dpm.voltage_response_time = le16_to_cpu(power_info->pplib.usVoltageTime);
  3967. for (i = 0; i < state_array->ucNumEntries; i++) {
  3968. power_state = (union pplib_power_state *)power_state_offset;
  3969. non_clock_array_index = power_state->v2.nonClockInfoIndex;
  3970. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  3971. &non_clock_info_array->nonClockInfo[non_clock_array_index];
  3972. if (!rdev->pm.power_state[i].clock_info)
  3973. return -EINVAL;
  3974. ps = kzalloc(sizeof(struct ci_ps), GFP_KERNEL);
  3975. if (ps == NULL) {
  3976. kfree(rdev->pm.dpm.ps);
  3977. return -ENOMEM;
  3978. }
  3979. rdev->pm.dpm.ps[i].ps_priv = ps;
  3980. ci_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
  3981. non_clock_info,
  3982. non_clock_info_array->ucEntrySize);
  3983. k = 0;
  3984. for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
  3985. clock_array_index = power_state->v2.clockInfoIndex[j];
  3986. if (clock_array_index >= clock_info_array->ucNumEntries)
  3987. continue;
  3988. if (k >= CISLANDS_MAX_HARDWARE_POWERLEVELS)
  3989. break;
  3990. clock_info = (union pplib_clock_info *)
  3991. &clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
  3992. ci_parse_pplib_clock_info(rdev,
  3993. &rdev->pm.dpm.ps[i], k,
  3994. clock_info);
  3995. k++;
  3996. }
  3997. power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
  3998. }
  3999. rdev->pm.dpm.num_ps = state_array->ucNumEntries;
  4000. return 0;
  4001. }
  4002. int ci_get_vbios_boot_values(struct radeon_device *rdev,
  4003. struct ci_vbios_boot_state *boot_state)
  4004. {
  4005. struct radeon_mode_info *mode_info = &rdev->mode_info;
  4006. int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
  4007. ATOM_FIRMWARE_INFO_V2_2 *firmware_info;
  4008. u8 frev, crev;
  4009. u16 data_offset;
  4010. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  4011. &frev, &crev, &data_offset)) {
  4012. firmware_info =
  4013. (ATOM_FIRMWARE_INFO_V2_2 *)(mode_info->atom_context->bios +
  4014. data_offset);
  4015. boot_state->mvdd_bootup_value = le16_to_cpu(firmware_info->usBootUpMVDDCVoltage);
  4016. boot_state->vddc_bootup_value = le16_to_cpu(firmware_info->usBootUpVDDCVoltage);
  4017. boot_state->vddci_bootup_value = le16_to_cpu(firmware_info->usBootUpVDDCIVoltage);
  4018. boot_state->pcie_gen_bootup_value = ci_get_current_pcie_speed(rdev);
  4019. boot_state->pcie_lane_bootup_value = ci_get_current_pcie_lane_number(rdev);
  4020. boot_state->sclk_bootup_value = le32_to_cpu(firmware_info->ulDefaultEngineClock);
  4021. boot_state->mclk_bootup_value = le32_to_cpu(firmware_info->ulDefaultMemoryClock);
  4022. return 0;
  4023. }
  4024. return -EINVAL;
  4025. }
  4026. void ci_dpm_fini(struct radeon_device *rdev)
  4027. {
  4028. int i;
  4029. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  4030. kfree(rdev->pm.dpm.ps[i].ps_priv);
  4031. }
  4032. kfree(rdev->pm.dpm.ps);
  4033. kfree(rdev->pm.dpm.priv);
  4034. kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries);
  4035. r600_free_extended_power_table(rdev);
  4036. }
  4037. int ci_dpm_init(struct radeon_device *rdev)
  4038. {
  4039. int index = GetIndexIntoMasterTable(DATA, ASIC_InternalSS_Info);
  4040. u16 data_offset, size;
  4041. u8 frev, crev;
  4042. struct ci_power_info *pi;
  4043. int ret;
  4044. u32 mask;
  4045. pi = kzalloc(sizeof(struct ci_power_info), GFP_KERNEL);
  4046. if (pi == NULL)
  4047. return -ENOMEM;
  4048. rdev->pm.dpm.priv = pi;
  4049. ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
  4050. if (ret)
  4051. pi->sys_pcie_mask = 0;
  4052. else
  4053. pi->sys_pcie_mask = mask;
  4054. pi->force_pcie_gen = RADEON_PCIE_GEN_INVALID;
  4055. pi->pcie_gen_performance.max = RADEON_PCIE_GEN1;
  4056. pi->pcie_gen_performance.min = RADEON_PCIE_GEN3;
  4057. pi->pcie_gen_powersaving.max = RADEON_PCIE_GEN1;
  4058. pi->pcie_gen_powersaving.min = RADEON_PCIE_GEN3;
  4059. pi->pcie_lane_performance.max = 0;
  4060. pi->pcie_lane_performance.min = 16;
  4061. pi->pcie_lane_powersaving.max = 0;
  4062. pi->pcie_lane_powersaving.min = 16;
  4063. ret = ci_get_vbios_boot_values(rdev, &pi->vbios_boot_state);
  4064. if (ret) {
  4065. ci_dpm_fini(rdev);
  4066. return ret;
  4067. }
  4068. ret = ci_parse_power_table(rdev);
  4069. if (ret) {
  4070. ci_dpm_fini(rdev);
  4071. return ret;
  4072. }
  4073. ret = r600_parse_extended_power_table(rdev);
  4074. if (ret) {
  4075. ci_dpm_fini(rdev);
  4076. return ret;
  4077. }
  4078. pi->dll_default_on = false;
  4079. pi->sram_end = SMC_RAM_END;
  4080. pi->activity_target[0] = CISLAND_TARGETACTIVITY_DFLT;
  4081. pi->activity_target[1] = CISLAND_TARGETACTIVITY_DFLT;
  4082. pi->activity_target[2] = CISLAND_TARGETACTIVITY_DFLT;
  4083. pi->activity_target[3] = CISLAND_TARGETACTIVITY_DFLT;
  4084. pi->activity_target[4] = CISLAND_TARGETACTIVITY_DFLT;
  4085. pi->activity_target[5] = CISLAND_TARGETACTIVITY_DFLT;
  4086. pi->activity_target[6] = CISLAND_TARGETACTIVITY_DFLT;
  4087. pi->activity_target[7] = CISLAND_TARGETACTIVITY_DFLT;
  4088. pi->mclk_activity_target = CISLAND_MCLK_TARGETACTIVITY_DFLT;
  4089. pi->sclk_dpm_key_disabled = 0;
  4090. pi->mclk_dpm_key_disabled = 0;
  4091. pi->pcie_dpm_key_disabled = 0;
  4092. pi->caps_sclk_ds = true;
  4093. pi->mclk_strobe_mode_threshold = 40000;
  4094. pi->mclk_stutter_mode_threshold = 40000;
  4095. pi->mclk_edc_enable_threshold = 40000;
  4096. pi->mclk_edc_wr_enable_threshold = 40000;
  4097. ci_initialize_powertune_defaults(rdev);
  4098. pi->caps_fps = false;
  4099. pi->caps_sclk_throttle_low_notification = false;
  4100. ci_get_leakage_voltages(rdev);
  4101. ci_patch_dependency_tables_with_leakage(rdev);
  4102. ci_set_private_data_variables_based_on_pptable(rdev);
  4103. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries =
  4104. kzalloc(4 * sizeof(struct radeon_clock_voltage_dependency_entry), GFP_KERNEL);
  4105. if (!rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries) {
  4106. ci_dpm_fini(rdev);
  4107. return -ENOMEM;
  4108. }
  4109. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count = 4;
  4110. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].clk = 0;
  4111. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].v = 0;
  4112. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].clk = 36000;
  4113. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].v = 720;
  4114. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].clk = 54000;
  4115. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].v = 810;
  4116. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].clk = 72000;
  4117. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].v = 900;
  4118. rdev->pm.dpm.dyn_state.mclk_sclk_ratio = 4;
  4119. rdev->pm.dpm.dyn_state.sclk_mclk_delta = 15000;
  4120. rdev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
  4121. rdev->pm.dpm.dyn_state.valid_sclk_values.count = 0;
  4122. rdev->pm.dpm.dyn_state.valid_sclk_values.values = NULL;
  4123. rdev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
  4124. rdev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
  4125. pi->thermal_temp_setting.temperature_low = 99500;
  4126. pi->thermal_temp_setting.temperature_high = 100000;
  4127. pi->thermal_temp_setting.temperature_shutdown = 104000;
  4128. pi->uvd_enabled = false;
  4129. pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_NONE;
  4130. pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_NONE;
  4131. pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_NONE;
  4132. if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_VDDC, VOLTAGE_OBJ_GPIO_LUT))
  4133. pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
  4134. else if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_VDDC, VOLTAGE_OBJ_SVID2))
  4135. pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
  4136. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_VDDCI_CONTROL) {
  4137. if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_VDDCI, VOLTAGE_OBJ_GPIO_LUT))
  4138. pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
  4139. else if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_VDDCI, VOLTAGE_OBJ_SVID2))
  4140. pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
  4141. else
  4142. rdev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_VDDCI_CONTROL;
  4143. }
  4144. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_MVDDCONTROL) {
  4145. if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_MVDDC, VOLTAGE_OBJ_GPIO_LUT))
  4146. pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
  4147. else if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_MVDDC, VOLTAGE_OBJ_SVID2))
  4148. pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
  4149. else
  4150. rdev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_MVDDCONTROL;
  4151. }
  4152. pi->vddc_phase_shed_control = true;
  4153. #if defined(CONFIG_ACPI)
  4154. pi->pcie_performance_request =
  4155. radeon_acpi_is_pcie_performance_request_supported(rdev);
  4156. #else
  4157. pi->pcie_performance_request = false;
  4158. #endif
  4159. if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
  4160. &frev, &crev, &data_offset)) {
  4161. pi->caps_sclk_ss_support = true;
  4162. pi->caps_mclk_ss_support = true;
  4163. pi->dynamic_ss = true;
  4164. } else {
  4165. pi->caps_sclk_ss_support = false;
  4166. pi->caps_mclk_ss_support = false;
  4167. pi->dynamic_ss = true;
  4168. }
  4169. if (rdev->pm.int_thermal_type != THERMAL_TYPE_NONE)
  4170. pi->thermal_protection = true;
  4171. else
  4172. pi->thermal_protection = false;
  4173. pi->caps_dynamic_ac_timing = true;
  4174. return 0;
  4175. }
  4176. void ci_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
  4177. struct seq_file *m)
  4178. {
  4179. u32 sclk = ci_get_average_sclk_freq(rdev);
  4180. u32 mclk = ci_get_average_mclk_freq(rdev);
  4181. seq_printf(m, "power level avg sclk: %u mclk: %u\n",
  4182. sclk, mclk);
  4183. }
  4184. void ci_dpm_print_power_state(struct radeon_device *rdev,
  4185. struct radeon_ps *rps)
  4186. {
  4187. struct ci_ps *ps = ci_get_ps(rps);
  4188. struct ci_pl *pl;
  4189. int i;
  4190. r600_dpm_print_class_info(rps->class, rps->class2);
  4191. r600_dpm_print_cap_info(rps->caps);
  4192. printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  4193. for (i = 0; i < ps->performance_level_count; i++) {
  4194. pl = &ps->performance_levels[i];
  4195. printk("\t\tpower level %d sclk: %u mclk: %u pcie gen: %u pcie lanes: %u\n",
  4196. i, pl->sclk, pl->mclk, pl->pcie_gen + 1, pl->pcie_lane);
  4197. }
  4198. r600_dpm_print_ps_status(rdev, rps);
  4199. }
  4200. u32 ci_dpm_get_sclk(struct radeon_device *rdev, bool low)
  4201. {
  4202. struct ci_power_info *pi = ci_get_pi(rdev);
  4203. struct ci_ps *requested_state = ci_get_ps(&pi->requested_rps);
  4204. if (low)
  4205. return requested_state->performance_levels[0].sclk;
  4206. else
  4207. return requested_state->performance_levels[requested_state->performance_level_count - 1].sclk;
  4208. }
  4209. u32 ci_dpm_get_mclk(struct radeon_device *rdev, bool low)
  4210. {
  4211. struct ci_power_info *pi = ci_get_pi(rdev);
  4212. struct ci_ps *requested_state = ci_get_ps(&pi->requested_rps);
  4213. if (low)
  4214. return requested_state->performance_levels[0].mclk;
  4215. else
  4216. return requested_state->performance_levels[requested_state->performance_level_count - 1].mclk;
  4217. }