paravirt.h 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554
  1. #ifndef __ASM_PARAVIRT_H
  2. #define __ASM_PARAVIRT_H
  3. /* Various instructions on x86 need to be replaced for
  4. * para-virtualization: those hooks are defined here. */
  5. #ifdef CONFIG_PARAVIRT
  6. #include <asm/page.h>
  7. #include <asm/asm.h>
  8. /* Bitmask of what can be clobbered: usually at least eax. */
  9. #define CLBR_NONE 0
  10. #define CLBR_EAX (1 << 0)
  11. #define CLBR_ECX (1 << 1)
  12. #define CLBR_EDX (1 << 2)
  13. #ifdef CONFIG_X86_64
  14. #define CLBR_RSI (1 << 3)
  15. #define CLBR_RDI (1 << 4)
  16. #define CLBR_R8 (1 << 5)
  17. #define CLBR_R9 (1 << 6)
  18. #define CLBR_R10 (1 << 7)
  19. #define CLBR_R11 (1 << 8)
  20. #define CLBR_ANY ((1 << 9) - 1)
  21. #include <asm/desc_defs.h>
  22. #else
  23. /* CLBR_ANY should match all regs platform has. For i386, that's just it */
  24. #define CLBR_ANY ((1 << 3) - 1)
  25. #endif /* X86_64 */
  26. #ifndef __ASSEMBLY__
  27. #include <linux/types.h>
  28. #include <linux/cpumask.h>
  29. #include <asm/kmap_types.h>
  30. #include <asm/desc_defs.h>
  31. struct page;
  32. struct thread_struct;
  33. struct desc_ptr;
  34. struct tss_struct;
  35. struct mm_struct;
  36. struct desc_struct;
  37. /* general info */
  38. struct pv_info {
  39. unsigned int kernel_rpl;
  40. int shared_kernel_pmd;
  41. int paravirt_enabled;
  42. const char *name;
  43. };
  44. struct pv_init_ops {
  45. /*
  46. * Patch may replace one of the defined code sequences with
  47. * arbitrary code, subject to the same register constraints.
  48. * This generally means the code is not free to clobber any
  49. * registers other than EAX. The patch function should return
  50. * the number of bytes of code generated, as we nop pad the
  51. * rest in generic code.
  52. */
  53. unsigned (*patch)(u8 type, u16 clobber, void *insnbuf,
  54. unsigned long addr, unsigned len);
  55. /* Basic arch-specific setup */
  56. void (*arch_setup)(void);
  57. char *(*memory_setup)(void);
  58. void (*post_allocator_init)(void);
  59. /* Print a banner to identify the environment */
  60. void (*banner)(void);
  61. };
  62. struct pv_lazy_ops {
  63. /* Set deferred update mode, used for batching operations. */
  64. void (*enter)(void);
  65. void (*leave)(void);
  66. };
  67. struct pv_time_ops {
  68. void (*time_init)(void);
  69. /* Set and set time of day */
  70. unsigned long (*get_wallclock)(void);
  71. int (*set_wallclock)(unsigned long);
  72. unsigned long long (*sched_clock)(void);
  73. unsigned long (*get_tsc_khz)(void);
  74. };
  75. struct pv_cpu_ops {
  76. /* hooks for various privileged instructions */
  77. unsigned long (*get_debugreg)(int regno);
  78. void (*set_debugreg)(int regno, unsigned long value);
  79. void (*clts)(void);
  80. unsigned long (*read_cr0)(void);
  81. void (*write_cr0)(unsigned long);
  82. unsigned long (*read_cr4_safe)(void);
  83. unsigned long (*read_cr4)(void);
  84. void (*write_cr4)(unsigned long);
  85. #ifdef CONFIG_X86_64
  86. unsigned long (*read_cr8)(void);
  87. void (*write_cr8)(unsigned long);
  88. #endif
  89. /* Segment descriptor handling */
  90. void (*load_tr_desc)(void);
  91. void (*load_gdt)(const struct desc_ptr *);
  92. void (*load_idt)(const struct desc_ptr *);
  93. void (*store_gdt)(struct desc_ptr *);
  94. void (*store_idt)(struct desc_ptr *);
  95. void (*set_ldt)(const void *desc, unsigned entries);
  96. unsigned long (*store_tr)(void);
  97. void (*load_tls)(struct thread_struct *t, unsigned int cpu);
  98. #ifdef CONFIG_X86_64
  99. void (*load_gs_index)(unsigned int idx);
  100. #endif
  101. void (*write_ldt_entry)(struct desc_struct *ldt, int entrynum,
  102. const void *desc);
  103. void (*write_gdt_entry)(struct desc_struct *,
  104. int entrynum, const void *desc, int size);
  105. void (*write_idt_entry)(gate_desc *,
  106. int entrynum, const gate_desc *gate);
  107. void (*load_sp0)(struct tss_struct *tss, struct thread_struct *t);
  108. void (*set_iopl_mask)(unsigned mask);
  109. void (*wbinvd)(void);
  110. void (*io_delay)(void);
  111. /* cpuid emulation, mostly so that caps bits can be disabled */
  112. void (*cpuid)(unsigned int *eax, unsigned int *ebx,
  113. unsigned int *ecx, unsigned int *edx);
  114. /* MSR, PMC and TSR operations.
  115. err = 0/-EFAULT. wrmsr returns 0/-EFAULT. */
  116. u64 (*read_msr)(unsigned int msr, int *err);
  117. int (*write_msr)(unsigned int msr, unsigned low, unsigned high);
  118. u64 (*read_tsc)(void);
  119. u64 (*read_pmc)(int counter);
  120. unsigned long long (*read_tscp)(unsigned int *aux);
  121. /*
  122. * Atomically enable interrupts and return to userspace. This
  123. * is only ever used to return to 32-bit processes; in a
  124. * 64-bit kernel, it's used for 32-on-64 compat processes, but
  125. * never native 64-bit processes. (Jump, not call.)
  126. */
  127. void (*irq_enable_sysexit)(void);
  128. /*
  129. * Switch to usermode gs and return to 64-bit usermode using
  130. * sysret. Only used in 64-bit kernels to return to 64-bit
  131. * processes. Usermode register state, including %rsp, must
  132. * already be restored.
  133. */
  134. void (*usergs_sysret64)(void);
  135. /*
  136. * Switch to usermode gs and return to 32-bit usermode using
  137. * sysret. Used to return to 32-on-64 compat processes.
  138. * Other usermode register state, including %esp, must already
  139. * be restored.
  140. */
  141. void (*usergs_sysret32)(void);
  142. /* Normal iret. Jump to this with the standard iret stack
  143. frame set up. */
  144. void (*iret)(void);
  145. void (*swapgs)(void);
  146. struct pv_lazy_ops lazy_mode;
  147. };
  148. struct pv_irq_ops {
  149. void (*init_IRQ)(void);
  150. /*
  151. * Get/set interrupt state. save_fl and restore_fl are only
  152. * expected to use X86_EFLAGS_IF; all other bits
  153. * returned from save_fl are undefined, and may be ignored by
  154. * restore_fl.
  155. */
  156. unsigned long (*save_fl)(void);
  157. void (*restore_fl)(unsigned long);
  158. void (*irq_disable)(void);
  159. void (*irq_enable)(void);
  160. void (*safe_halt)(void);
  161. void (*halt)(void);
  162. #ifdef CONFIG_X86_64
  163. void (*adjust_exception_frame)(void);
  164. #endif
  165. };
  166. struct pv_apic_ops {
  167. #ifdef CONFIG_X86_LOCAL_APIC
  168. void (*setup_boot_clock)(void);
  169. void (*setup_secondary_clock)(void);
  170. void (*startup_ipi_hook)(int phys_apicid,
  171. unsigned long start_eip,
  172. unsigned long start_esp);
  173. #endif
  174. };
  175. struct pv_mmu_ops {
  176. /*
  177. * Called before/after init_mm pagetable setup. setup_start
  178. * may reset %cr3, and may pre-install parts of the pagetable;
  179. * pagetable setup is expected to preserve any existing
  180. * mapping.
  181. */
  182. void (*pagetable_setup_start)(pgd_t *pgd_base);
  183. void (*pagetable_setup_done)(pgd_t *pgd_base);
  184. unsigned long (*read_cr2)(void);
  185. void (*write_cr2)(unsigned long);
  186. unsigned long (*read_cr3)(void);
  187. void (*write_cr3)(unsigned long);
  188. /*
  189. * Hooks for intercepting the creation/use/destruction of an
  190. * mm_struct.
  191. */
  192. void (*activate_mm)(struct mm_struct *prev,
  193. struct mm_struct *next);
  194. void (*dup_mmap)(struct mm_struct *oldmm,
  195. struct mm_struct *mm);
  196. void (*exit_mmap)(struct mm_struct *mm);
  197. /* TLB operations */
  198. void (*flush_tlb_user)(void);
  199. void (*flush_tlb_kernel)(void);
  200. void (*flush_tlb_single)(unsigned long addr);
  201. void (*flush_tlb_others)(const cpumask_t *cpus, struct mm_struct *mm,
  202. unsigned long va);
  203. /* Hooks for allocating and freeing a pagetable top-level */
  204. int (*pgd_alloc)(struct mm_struct *mm);
  205. void (*pgd_free)(struct mm_struct *mm, pgd_t *pgd);
  206. /*
  207. * Hooks for allocating/releasing pagetable pages when they're
  208. * attached to a pagetable
  209. */
  210. void (*alloc_pte)(struct mm_struct *mm, u32 pfn);
  211. void (*alloc_pmd)(struct mm_struct *mm, u32 pfn);
  212. void (*alloc_pmd_clone)(u32 pfn, u32 clonepfn, u32 start, u32 count);
  213. void (*alloc_pud)(struct mm_struct *mm, u32 pfn);
  214. void (*release_pte)(u32 pfn);
  215. void (*release_pmd)(u32 pfn);
  216. void (*release_pud)(u32 pfn);
  217. /* Pagetable manipulation functions */
  218. void (*set_pte)(pte_t *ptep, pte_t pteval);
  219. void (*set_pte_at)(struct mm_struct *mm, unsigned long addr,
  220. pte_t *ptep, pte_t pteval);
  221. void (*set_pmd)(pmd_t *pmdp, pmd_t pmdval);
  222. void (*pte_update)(struct mm_struct *mm, unsigned long addr,
  223. pte_t *ptep);
  224. void (*pte_update_defer)(struct mm_struct *mm,
  225. unsigned long addr, pte_t *ptep);
  226. pte_t (*ptep_modify_prot_start)(struct mm_struct *mm, unsigned long addr,
  227. pte_t *ptep);
  228. void (*ptep_modify_prot_commit)(struct mm_struct *mm, unsigned long addr,
  229. pte_t *ptep, pte_t pte);
  230. pteval_t (*pte_val)(pte_t);
  231. pteval_t (*pte_flags)(pte_t);
  232. pte_t (*make_pte)(pteval_t pte);
  233. pgdval_t (*pgd_val)(pgd_t);
  234. pgd_t (*make_pgd)(pgdval_t pgd);
  235. #if PAGETABLE_LEVELS >= 3
  236. #ifdef CONFIG_X86_PAE
  237. void (*set_pte_atomic)(pte_t *ptep, pte_t pteval);
  238. void (*set_pte_present)(struct mm_struct *mm, unsigned long addr,
  239. pte_t *ptep, pte_t pte);
  240. void (*pte_clear)(struct mm_struct *mm, unsigned long addr,
  241. pte_t *ptep);
  242. void (*pmd_clear)(pmd_t *pmdp);
  243. #endif /* CONFIG_X86_PAE */
  244. void (*set_pud)(pud_t *pudp, pud_t pudval);
  245. pmdval_t (*pmd_val)(pmd_t);
  246. pmd_t (*make_pmd)(pmdval_t pmd);
  247. #if PAGETABLE_LEVELS == 4
  248. pudval_t (*pud_val)(pud_t);
  249. pud_t (*make_pud)(pudval_t pud);
  250. void (*set_pgd)(pgd_t *pudp, pgd_t pgdval);
  251. #endif /* PAGETABLE_LEVELS == 4 */
  252. #endif /* PAGETABLE_LEVELS >= 3 */
  253. #ifdef CONFIG_HIGHPTE
  254. void *(*kmap_atomic_pte)(struct page *page, enum km_type type);
  255. #endif
  256. struct pv_lazy_ops lazy_mode;
  257. /* dom0 ops */
  258. /* Sometimes the physical address is a pfn, and sometimes its
  259. an mfn. We can tell which is which from the index. */
  260. void (*set_fixmap)(unsigned /* enum fixed_addresses */ idx,
  261. unsigned long phys, pgprot_t flags);
  262. };
  263. /* This contains all the paravirt structures: we get a convenient
  264. * number for each function using the offset which we use to indicate
  265. * what to patch. */
  266. struct paravirt_patch_template {
  267. struct pv_init_ops pv_init_ops;
  268. struct pv_time_ops pv_time_ops;
  269. struct pv_cpu_ops pv_cpu_ops;
  270. struct pv_irq_ops pv_irq_ops;
  271. struct pv_apic_ops pv_apic_ops;
  272. struct pv_mmu_ops pv_mmu_ops;
  273. };
  274. extern struct pv_info pv_info;
  275. extern struct pv_init_ops pv_init_ops;
  276. extern struct pv_time_ops pv_time_ops;
  277. extern struct pv_cpu_ops pv_cpu_ops;
  278. extern struct pv_irq_ops pv_irq_ops;
  279. extern struct pv_apic_ops pv_apic_ops;
  280. extern struct pv_mmu_ops pv_mmu_ops;
  281. #define PARAVIRT_PATCH(x) \
  282. (offsetof(struct paravirt_patch_template, x) / sizeof(void *))
  283. #define paravirt_type(op) \
  284. [paravirt_typenum] "i" (PARAVIRT_PATCH(op)), \
  285. [paravirt_opptr] "m" (op)
  286. #define paravirt_clobber(clobber) \
  287. [paravirt_clobber] "i" (clobber)
  288. /*
  289. * Generate some code, and mark it as patchable by the
  290. * apply_paravirt() alternate instruction patcher.
  291. */
  292. #define _paravirt_alt(insn_string, type, clobber) \
  293. "771:\n\t" insn_string "\n" "772:\n" \
  294. ".pushsection .parainstructions,\"a\"\n" \
  295. _ASM_ALIGN "\n" \
  296. _ASM_PTR " 771b\n" \
  297. " .byte " type "\n" \
  298. " .byte 772b-771b\n" \
  299. " .short " clobber "\n" \
  300. ".popsection\n"
  301. /* Generate patchable code, with the default asm parameters. */
  302. #define paravirt_alt(insn_string) \
  303. _paravirt_alt(insn_string, "%c[paravirt_typenum]", "%c[paravirt_clobber]")
  304. /* Simple instruction patching code. */
  305. #define DEF_NATIVE(ops, name, code) \
  306. extern const char start_##ops##_##name[], end_##ops##_##name[]; \
  307. asm("start_" #ops "_" #name ": " code "; end_" #ops "_" #name ":")
  308. unsigned paravirt_patch_nop(void);
  309. unsigned paravirt_patch_ignore(unsigned len);
  310. unsigned paravirt_patch_call(void *insnbuf,
  311. const void *target, u16 tgt_clobbers,
  312. unsigned long addr, u16 site_clobbers,
  313. unsigned len);
  314. unsigned paravirt_patch_jmp(void *insnbuf, const void *target,
  315. unsigned long addr, unsigned len);
  316. unsigned paravirt_patch_default(u8 type, u16 clobbers, void *insnbuf,
  317. unsigned long addr, unsigned len);
  318. unsigned paravirt_patch_insns(void *insnbuf, unsigned len,
  319. const char *start, const char *end);
  320. unsigned native_patch(u8 type, u16 clobbers, void *ibuf,
  321. unsigned long addr, unsigned len);
  322. int paravirt_disable_iospace(void);
  323. /*
  324. * This generates an indirect call based on the operation type number.
  325. * The type number, computed in PARAVIRT_PATCH, is derived from the
  326. * offset into the paravirt_patch_template structure, and can therefore be
  327. * freely converted back into a structure offset.
  328. */
  329. #define PARAVIRT_CALL "call *%[paravirt_opptr];"
  330. /*
  331. * These macros are intended to wrap calls through one of the paravirt
  332. * ops structs, so that they can be later identified and patched at
  333. * runtime.
  334. *
  335. * Normally, a call to a pv_op function is a simple indirect call:
  336. * (pv_op_struct.operations)(args...).
  337. *
  338. * Unfortunately, this is a relatively slow operation for modern CPUs,
  339. * because it cannot necessarily determine what the destination
  340. * address is. In this case, the address is a runtime constant, so at
  341. * the very least we can patch the call to e a simple direct call, or
  342. * ideally, patch an inline implementation into the callsite. (Direct
  343. * calls are essentially free, because the call and return addresses
  344. * are completely predictable.)
  345. *
  346. * For i386, these macros rely on the standard gcc "regparm(3)" calling
  347. * convention, in which the first three arguments are placed in %eax,
  348. * %edx, %ecx (in that order), and the remaining arguments are placed
  349. * on the stack. All caller-save registers (eax,edx,ecx) are expected
  350. * to be modified (either clobbered or used for return values).
  351. * X86_64, on the other hand, already specifies a register-based calling
  352. * conventions, returning at %rax, with parameteres going on %rdi, %rsi,
  353. * %rdx, and %rcx. Note that for this reason, x86_64 does not need any
  354. * special handling for dealing with 4 arguments, unlike i386.
  355. * However, x86_64 also have to clobber all caller saved registers, which
  356. * unfortunately, are quite a bit (r8 - r11)
  357. *
  358. * The call instruction itself is marked by placing its start address
  359. * and size into the .parainstructions section, so that
  360. * apply_paravirt() in arch/i386/kernel/alternative.c can do the
  361. * appropriate patching under the control of the backend pv_init_ops
  362. * implementation.
  363. *
  364. * Unfortunately there's no way to get gcc to generate the args setup
  365. * for the call, and then allow the call itself to be generated by an
  366. * inline asm. Because of this, we must do the complete arg setup and
  367. * return value handling from within these macros. This is fairly
  368. * cumbersome.
  369. *
  370. * There are 5 sets of PVOP_* macros for dealing with 0-4 arguments.
  371. * It could be extended to more arguments, but there would be little
  372. * to be gained from that. For each number of arguments, there are
  373. * the two VCALL and CALL variants for void and non-void functions.
  374. *
  375. * When there is a return value, the invoker of the macro must specify
  376. * the return type. The macro then uses sizeof() on that type to
  377. * determine whether its a 32 or 64 bit value, and places the return
  378. * in the right register(s) (just %eax for 32-bit, and %edx:%eax for
  379. * 64-bit). For x86_64 machines, it just returns at %rax regardless of
  380. * the return value size.
  381. *
  382. * 64-bit arguments are passed as a pair of adjacent 32-bit arguments
  383. * i386 also passes 64-bit arguments as a pair of adjacent 32-bit arguments
  384. * in low,high order
  385. *
  386. * Small structures are passed and returned in registers. The macro
  387. * calling convention can't directly deal with this, so the wrapper
  388. * functions must do this.
  389. *
  390. * These PVOP_* macros are only defined within this header. This
  391. * means that all uses must be wrapped in inline functions. This also
  392. * makes sure the incoming and outgoing types are always correct.
  393. */
  394. #ifdef CONFIG_X86_32
  395. #define PVOP_VCALL_ARGS unsigned long __eax, __edx, __ecx
  396. #define PVOP_CALL_ARGS PVOP_VCALL_ARGS
  397. #define PVOP_VCALL_CLOBBERS "=a" (__eax), "=d" (__edx), \
  398. "=c" (__ecx)
  399. #define PVOP_CALL_CLOBBERS PVOP_VCALL_CLOBBERS
  400. #define EXTRA_CLOBBERS
  401. #define VEXTRA_CLOBBERS
  402. #else
  403. #define PVOP_VCALL_ARGS unsigned long __edi, __esi, __edx, __ecx
  404. #define PVOP_CALL_ARGS PVOP_VCALL_ARGS, __eax
  405. #define PVOP_VCALL_CLOBBERS "=D" (__edi), \
  406. "=S" (__esi), "=d" (__edx), \
  407. "=c" (__ecx)
  408. #define PVOP_CALL_CLOBBERS PVOP_VCALL_CLOBBERS, "=a" (__eax)
  409. #define EXTRA_CLOBBERS , "r8", "r9", "r10", "r11"
  410. #define VEXTRA_CLOBBERS , "rax", "r8", "r9", "r10", "r11"
  411. #endif
  412. #ifdef CONFIG_PARAVIRT_DEBUG
  413. #define PVOP_TEST_NULL(op) BUG_ON(op == NULL)
  414. #else
  415. #define PVOP_TEST_NULL(op) ((void)op)
  416. #endif
  417. #define __PVOP_CALL(rettype, op, pre, post, ...) \
  418. ({ \
  419. rettype __ret; \
  420. PVOP_CALL_ARGS; \
  421. PVOP_TEST_NULL(op); \
  422. /* This is 32-bit specific, but is okay in 64-bit */ \
  423. /* since this condition will never hold */ \
  424. if (sizeof(rettype) > sizeof(unsigned long)) { \
  425. asm volatile(pre \
  426. paravirt_alt(PARAVIRT_CALL) \
  427. post \
  428. : PVOP_CALL_CLOBBERS \
  429. : paravirt_type(op), \
  430. paravirt_clobber(CLBR_ANY), \
  431. ##__VA_ARGS__ \
  432. : "memory", "cc" EXTRA_CLOBBERS); \
  433. __ret = (rettype)((((u64)__edx) << 32) | __eax); \
  434. } else { \
  435. asm volatile(pre \
  436. paravirt_alt(PARAVIRT_CALL) \
  437. post \
  438. : PVOP_CALL_CLOBBERS \
  439. : paravirt_type(op), \
  440. paravirt_clobber(CLBR_ANY), \
  441. ##__VA_ARGS__ \
  442. : "memory", "cc" EXTRA_CLOBBERS); \
  443. __ret = (rettype)__eax; \
  444. } \
  445. __ret; \
  446. })
  447. #define __PVOP_VCALL(op, pre, post, ...) \
  448. ({ \
  449. PVOP_VCALL_ARGS; \
  450. PVOP_TEST_NULL(op); \
  451. asm volatile(pre \
  452. paravirt_alt(PARAVIRT_CALL) \
  453. post \
  454. : PVOP_VCALL_CLOBBERS \
  455. : paravirt_type(op), \
  456. paravirt_clobber(CLBR_ANY), \
  457. ##__VA_ARGS__ \
  458. : "memory", "cc" VEXTRA_CLOBBERS); \
  459. })
  460. #define PVOP_CALL0(rettype, op) \
  461. __PVOP_CALL(rettype, op, "", "")
  462. #define PVOP_VCALL0(op) \
  463. __PVOP_VCALL(op, "", "")
  464. #define PVOP_CALL1(rettype, op, arg1) \
  465. __PVOP_CALL(rettype, op, "", "", "0" ((unsigned long)(arg1)))
  466. #define PVOP_VCALL1(op, arg1) \
  467. __PVOP_VCALL(op, "", "", "0" ((unsigned long)(arg1)))
  468. #define PVOP_CALL2(rettype, op, arg1, arg2) \
  469. __PVOP_CALL(rettype, op, "", "", "0" ((unsigned long)(arg1)), \
  470. "1" ((unsigned long)(arg2)))
  471. #define PVOP_VCALL2(op, arg1, arg2) \
  472. __PVOP_VCALL(op, "", "", "0" ((unsigned long)(arg1)), \
  473. "1" ((unsigned long)(arg2)))
  474. #define PVOP_CALL3(rettype, op, arg1, arg2, arg3) \
  475. __PVOP_CALL(rettype, op, "", "", "0" ((unsigned long)(arg1)), \
  476. "1"((unsigned long)(arg2)), "2"((unsigned long)(arg3)))
  477. #define PVOP_VCALL3(op, arg1, arg2, arg3) \
  478. __PVOP_VCALL(op, "", "", "0" ((unsigned long)(arg1)), \
  479. "1"((unsigned long)(arg2)), "2"((unsigned long)(arg3)))
  480. /* This is the only difference in x86_64. We can make it much simpler */
  481. #ifdef CONFIG_X86_32
  482. #define PVOP_CALL4(rettype, op, arg1, arg2, arg3, arg4) \
  483. __PVOP_CALL(rettype, op, \
  484. "push %[_arg4];", "lea 4(%%esp),%%esp;", \
  485. "0" ((u32)(arg1)), "1" ((u32)(arg2)), \
  486. "2" ((u32)(arg3)), [_arg4] "mr" ((u32)(arg4)))
  487. #define PVOP_VCALL4(op, arg1, arg2, arg3, arg4) \
  488. __PVOP_VCALL(op, \
  489. "push %[_arg4];", "lea 4(%%esp),%%esp;", \
  490. "0" ((u32)(arg1)), "1" ((u32)(arg2)), \
  491. "2" ((u32)(arg3)), [_arg4] "mr" ((u32)(arg4)))
  492. #else
  493. #define PVOP_CALL4(rettype, op, arg1, arg2, arg3, arg4) \
  494. __PVOP_CALL(rettype, op, "", "", "0" ((unsigned long)(arg1)), \
  495. "1"((unsigned long)(arg2)), "2"((unsigned long)(arg3)), \
  496. "3"((unsigned long)(arg4)))
  497. #define PVOP_VCALL4(op, arg1, arg2, arg3, arg4) \
  498. __PVOP_VCALL(op, "", "", "0" ((unsigned long)(arg1)), \
  499. "1"((unsigned long)(arg2)), "2"((unsigned long)(arg3)), \
  500. "3"((unsigned long)(arg4)))
  501. #endif
  502. static inline int paravirt_enabled(void)
  503. {
  504. return pv_info.paravirt_enabled;
  505. }
  506. static inline void load_sp0(struct tss_struct *tss,
  507. struct thread_struct *thread)
  508. {
  509. PVOP_VCALL2(pv_cpu_ops.load_sp0, tss, thread);
  510. }
  511. #define ARCH_SETUP pv_init_ops.arch_setup();
  512. static inline unsigned long get_wallclock(void)
  513. {
  514. return PVOP_CALL0(unsigned long, pv_time_ops.get_wallclock);
  515. }
  516. static inline int set_wallclock(unsigned long nowtime)
  517. {
  518. return PVOP_CALL1(int, pv_time_ops.set_wallclock, nowtime);
  519. }
  520. static inline void (*choose_time_init(void))(void)
  521. {
  522. return pv_time_ops.time_init;
  523. }
  524. /* The paravirtualized CPUID instruction. */
  525. static inline void __cpuid(unsigned int *eax, unsigned int *ebx,
  526. unsigned int *ecx, unsigned int *edx)
  527. {
  528. PVOP_VCALL4(pv_cpu_ops.cpuid, eax, ebx, ecx, edx);
  529. }
  530. /*
  531. * These special macros can be used to get or set a debugging register
  532. */
  533. static inline unsigned long paravirt_get_debugreg(int reg)
  534. {
  535. return PVOP_CALL1(unsigned long, pv_cpu_ops.get_debugreg, reg);
  536. }
  537. #define get_debugreg(var, reg) var = paravirt_get_debugreg(reg)
  538. static inline void set_debugreg(unsigned long val, int reg)
  539. {
  540. PVOP_VCALL2(pv_cpu_ops.set_debugreg, reg, val);
  541. }
  542. static inline void clts(void)
  543. {
  544. PVOP_VCALL0(pv_cpu_ops.clts);
  545. }
  546. static inline unsigned long read_cr0(void)
  547. {
  548. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr0);
  549. }
  550. static inline void write_cr0(unsigned long x)
  551. {
  552. PVOP_VCALL1(pv_cpu_ops.write_cr0, x);
  553. }
  554. static inline unsigned long read_cr2(void)
  555. {
  556. return PVOP_CALL0(unsigned long, pv_mmu_ops.read_cr2);
  557. }
  558. static inline void write_cr2(unsigned long x)
  559. {
  560. PVOP_VCALL1(pv_mmu_ops.write_cr2, x);
  561. }
  562. static inline unsigned long read_cr3(void)
  563. {
  564. return PVOP_CALL0(unsigned long, pv_mmu_ops.read_cr3);
  565. }
  566. static inline void write_cr3(unsigned long x)
  567. {
  568. PVOP_VCALL1(pv_mmu_ops.write_cr3, x);
  569. }
  570. static inline unsigned long read_cr4(void)
  571. {
  572. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr4);
  573. }
  574. static inline unsigned long read_cr4_safe(void)
  575. {
  576. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr4_safe);
  577. }
  578. static inline void write_cr4(unsigned long x)
  579. {
  580. PVOP_VCALL1(pv_cpu_ops.write_cr4, x);
  581. }
  582. #ifdef CONFIG_X86_64
  583. static inline unsigned long read_cr8(void)
  584. {
  585. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr8);
  586. }
  587. static inline void write_cr8(unsigned long x)
  588. {
  589. PVOP_VCALL1(pv_cpu_ops.write_cr8, x);
  590. }
  591. #endif
  592. static inline void raw_safe_halt(void)
  593. {
  594. PVOP_VCALL0(pv_irq_ops.safe_halt);
  595. }
  596. static inline void halt(void)
  597. {
  598. PVOP_VCALL0(pv_irq_ops.safe_halt);
  599. }
  600. static inline void wbinvd(void)
  601. {
  602. PVOP_VCALL0(pv_cpu_ops.wbinvd);
  603. }
  604. #define get_kernel_rpl() (pv_info.kernel_rpl)
  605. static inline u64 paravirt_read_msr(unsigned msr, int *err)
  606. {
  607. return PVOP_CALL2(u64, pv_cpu_ops.read_msr, msr, err);
  608. }
  609. static inline int paravirt_write_msr(unsigned msr, unsigned low, unsigned high)
  610. {
  611. return PVOP_CALL3(int, pv_cpu_ops.write_msr, msr, low, high);
  612. }
  613. /* These should all do BUG_ON(_err), but our headers are too tangled. */
  614. #define rdmsr(msr, val1, val2) \
  615. do { \
  616. int _err; \
  617. u64 _l = paravirt_read_msr(msr, &_err); \
  618. val1 = (u32)_l; \
  619. val2 = _l >> 32; \
  620. } while (0)
  621. #define wrmsr(msr, val1, val2) \
  622. do { \
  623. paravirt_write_msr(msr, val1, val2); \
  624. } while (0)
  625. #define rdmsrl(msr, val) \
  626. do { \
  627. int _err; \
  628. val = paravirt_read_msr(msr, &_err); \
  629. } while (0)
  630. #define wrmsrl(msr, val) wrmsr(msr, (u32)((u64)(val)), ((u64)(val))>>32)
  631. #define wrmsr_safe(msr, a, b) paravirt_write_msr(msr, a, b)
  632. /* rdmsr with exception handling */
  633. #define rdmsr_safe(msr, a, b) \
  634. ({ \
  635. int _err; \
  636. u64 _l = paravirt_read_msr(msr, &_err); \
  637. (*a) = (u32)_l; \
  638. (*b) = _l >> 32; \
  639. _err; \
  640. })
  641. static inline int rdmsrl_safe(unsigned msr, unsigned long long *p)
  642. {
  643. int err;
  644. *p = paravirt_read_msr(msr, &err);
  645. return err;
  646. }
  647. static inline u64 paravirt_read_tsc(void)
  648. {
  649. return PVOP_CALL0(u64, pv_cpu_ops.read_tsc);
  650. }
  651. #define rdtscl(low) \
  652. do { \
  653. u64 _l = paravirt_read_tsc(); \
  654. low = (int)_l; \
  655. } while (0)
  656. #define rdtscll(val) (val = paravirt_read_tsc())
  657. static inline unsigned long long paravirt_sched_clock(void)
  658. {
  659. return PVOP_CALL0(unsigned long long, pv_time_ops.sched_clock);
  660. }
  661. #define calibrate_tsc() (pv_time_ops.get_tsc_khz())
  662. static inline unsigned long long paravirt_read_pmc(int counter)
  663. {
  664. return PVOP_CALL1(u64, pv_cpu_ops.read_pmc, counter);
  665. }
  666. #define rdpmc(counter, low, high) \
  667. do { \
  668. u64 _l = paravirt_read_pmc(counter); \
  669. low = (u32)_l; \
  670. high = _l >> 32; \
  671. } while (0)
  672. static inline unsigned long long paravirt_rdtscp(unsigned int *aux)
  673. {
  674. return PVOP_CALL1(u64, pv_cpu_ops.read_tscp, aux);
  675. }
  676. #define rdtscp(low, high, aux) \
  677. do { \
  678. int __aux; \
  679. unsigned long __val = paravirt_rdtscp(&__aux); \
  680. (low) = (u32)__val; \
  681. (high) = (u32)(__val >> 32); \
  682. (aux) = __aux; \
  683. } while (0)
  684. #define rdtscpll(val, aux) \
  685. do { \
  686. unsigned long __aux; \
  687. val = paravirt_rdtscp(&__aux); \
  688. (aux) = __aux; \
  689. } while (0)
  690. static inline void load_TR_desc(void)
  691. {
  692. PVOP_VCALL0(pv_cpu_ops.load_tr_desc);
  693. }
  694. static inline void load_gdt(const struct desc_ptr *dtr)
  695. {
  696. PVOP_VCALL1(pv_cpu_ops.load_gdt, dtr);
  697. }
  698. static inline void load_idt(const struct desc_ptr *dtr)
  699. {
  700. PVOP_VCALL1(pv_cpu_ops.load_idt, dtr);
  701. }
  702. static inline void set_ldt(const void *addr, unsigned entries)
  703. {
  704. PVOP_VCALL2(pv_cpu_ops.set_ldt, addr, entries);
  705. }
  706. static inline void store_gdt(struct desc_ptr *dtr)
  707. {
  708. PVOP_VCALL1(pv_cpu_ops.store_gdt, dtr);
  709. }
  710. static inline void store_idt(struct desc_ptr *dtr)
  711. {
  712. PVOP_VCALL1(pv_cpu_ops.store_idt, dtr);
  713. }
  714. static inline unsigned long paravirt_store_tr(void)
  715. {
  716. return PVOP_CALL0(unsigned long, pv_cpu_ops.store_tr);
  717. }
  718. #define store_tr(tr) ((tr) = paravirt_store_tr())
  719. static inline void load_TLS(struct thread_struct *t, unsigned cpu)
  720. {
  721. PVOP_VCALL2(pv_cpu_ops.load_tls, t, cpu);
  722. }
  723. #ifdef CONFIG_X86_64
  724. static inline void load_gs_index(unsigned int gs)
  725. {
  726. PVOP_VCALL1(pv_cpu_ops.load_gs_index, gs);
  727. }
  728. #endif
  729. static inline void write_ldt_entry(struct desc_struct *dt, int entry,
  730. const void *desc)
  731. {
  732. PVOP_VCALL3(pv_cpu_ops.write_ldt_entry, dt, entry, desc);
  733. }
  734. static inline void write_gdt_entry(struct desc_struct *dt, int entry,
  735. void *desc, int type)
  736. {
  737. PVOP_VCALL4(pv_cpu_ops.write_gdt_entry, dt, entry, desc, type);
  738. }
  739. static inline void write_idt_entry(gate_desc *dt, int entry, const gate_desc *g)
  740. {
  741. PVOP_VCALL3(pv_cpu_ops.write_idt_entry, dt, entry, g);
  742. }
  743. static inline void set_iopl_mask(unsigned mask)
  744. {
  745. PVOP_VCALL1(pv_cpu_ops.set_iopl_mask, mask);
  746. }
  747. /* The paravirtualized I/O functions */
  748. static inline void slow_down_io(void)
  749. {
  750. pv_cpu_ops.io_delay();
  751. #ifdef REALLY_SLOW_IO
  752. pv_cpu_ops.io_delay();
  753. pv_cpu_ops.io_delay();
  754. pv_cpu_ops.io_delay();
  755. #endif
  756. }
  757. #ifdef CONFIG_X86_LOCAL_APIC
  758. static inline void setup_boot_clock(void)
  759. {
  760. PVOP_VCALL0(pv_apic_ops.setup_boot_clock);
  761. }
  762. static inline void setup_secondary_clock(void)
  763. {
  764. PVOP_VCALL0(pv_apic_ops.setup_secondary_clock);
  765. }
  766. #endif
  767. static inline void paravirt_post_allocator_init(void)
  768. {
  769. if (pv_init_ops.post_allocator_init)
  770. (*pv_init_ops.post_allocator_init)();
  771. }
  772. static inline void paravirt_pagetable_setup_start(pgd_t *base)
  773. {
  774. (*pv_mmu_ops.pagetable_setup_start)(base);
  775. }
  776. static inline void paravirt_pagetable_setup_done(pgd_t *base)
  777. {
  778. (*pv_mmu_ops.pagetable_setup_done)(base);
  779. }
  780. #ifdef CONFIG_SMP
  781. static inline void startup_ipi_hook(int phys_apicid, unsigned long start_eip,
  782. unsigned long start_esp)
  783. {
  784. PVOP_VCALL3(pv_apic_ops.startup_ipi_hook,
  785. phys_apicid, start_eip, start_esp);
  786. }
  787. #endif
  788. static inline void paravirt_activate_mm(struct mm_struct *prev,
  789. struct mm_struct *next)
  790. {
  791. PVOP_VCALL2(pv_mmu_ops.activate_mm, prev, next);
  792. }
  793. static inline void arch_dup_mmap(struct mm_struct *oldmm,
  794. struct mm_struct *mm)
  795. {
  796. PVOP_VCALL2(pv_mmu_ops.dup_mmap, oldmm, mm);
  797. }
  798. static inline void arch_exit_mmap(struct mm_struct *mm)
  799. {
  800. PVOP_VCALL1(pv_mmu_ops.exit_mmap, mm);
  801. }
  802. static inline void __flush_tlb(void)
  803. {
  804. PVOP_VCALL0(pv_mmu_ops.flush_tlb_user);
  805. }
  806. static inline void __flush_tlb_global(void)
  807. {
  808. PVOP_VCALL0(pv_mmu_ops.flush_tlb_kernel);
  809. }
  810. static inline void __flush_tlb_single(unsigned long addr)
  811. {
  812. PVOP_VCALL1(pv_mmu_ops.flush_tlb_single, addr);
  813. }
  814. static inline void flush_tlb_others(cpumask_t cpumask, struct mm_struct *mm,
  815. unsigned long va)
  816. {
  817. PVOP_VCALL3(pv_mmu_ops.flush_tlb_others, &cpumask, mm, va);
  818. }
  819. static inline int paravirt_pgd_alloc(struct mm_struct *mm)
  820. {
  821. return PVOP_CALL1(int, pv_mmu_ops.pgd_alloc, mm);
  822. }
  823. static inline void paravirt_pgd_free(struct mm_struct *mm, pgd_t *pgd)
  824. {
  825. PVOP_VCALL2(pv_mmu_ops.pgd_free, mm, pgd);
  826. }
  827. static inline void paravirt_alloc_pte(struct mm_struct *mm, unsigned pfn)
  828. {
  829. PVOP_VCALL2(pv_mmu_ops.alloc_pte, mm, pfn);
  830. }
  831. static inline void paravirt_release_pte(unsigned pfn)
  832. {
  833. PVOP_VCALL1(pv_mmu_ops.release_pte, pfn);
  834. }
  835. static inline void paravirt_alloc_pmd(struct mm_struct *mm, unsigned pfn)
  836. {
  837. PVOP_VCALL2(pv_mmu_ops.alloc_pmd, mm, pfn);
  838. }
  839. static inline void paravirt_alloc_pmd_clone(unsigned pfn, unsigned clonepfn,
  840. unsigned start, unsigned count)
  841. {
  842. PVOP_VCALL4(pv_mmu_ops.alloc_pmd_clone, pfn, clonepfn, start, count);
  843. }
  844. static inline void paravirt_release_pmd(unsigned pfn)
  845. {
  846. PVOP_VCALL1(pv_mmu_ops.release_pmd, pfn);
  847. }
  848. static inline void paravirt_alloc_pud(struct mm_struct *mm, unsigned pfn)
  849. {
  850. PVOP_VCALL2(pv_mmu_ops.alloc_pud, mm, pfn);
  851. }
  852. static inline void paravirt_release_pud(unsigned pfn)
  853. {
  854. PVOP_VCALL1(pv_mmu_ops.release_pud, pfn);
  855. }
  856. #ifdef CONFIG_HIGHPTE
  857. static inline void *kmap_atomic_pte(struct page *page, enum km_type type)
  858. {
  859. unsigned long ret;
  860. ret = PVOP_CALL2(unsigned long, pv_mmu_ops.kmap_atomic_pte, page, type);
  861. return (void *)ret;
  862. }
  863. #endif
  864. static inline void pte_update(struct mm_struct *mm, unsigned long addr,
  865. pte_t *ptep)
  866. {
  867. PVOP_VCALL3(pv_mmu_ops.pte_update, mm, addr, ptep);
  868. }
  869. static inline void pte_update_defer(struct mm_struct *mm, unsigned long addr,
  870. pte_t *ptep)
  871. {
  872. PVOP_VCALL3(pv_mmu_ops.pte_update_defer, mm, addr, ptep);
  873. }
  874. static inline pte_t __pte(pteval_t val)
  875. {
  876. pteval_t ret;
  877. if (sizeof(pteval_t) > sizeof(long))
  878. ret = PVOP_CALL2(pteval_t,
  879. pv_mmu_ops.make_pte,
  880. val, (u64)val >> 32);
  881. else
  882. ret = PVOP_CALL1(pteval_t,
  883. pv_mmu_ops.make_pte,
  884. val);
  885. return (pte_t) { .pte = ret };
  886. }
  887. static inline pteval_t pte_val(pte_t pte)
  888. {
  889. pteval_t ret;
  890. if (sizeof(pteval_t) > sizeof(long))
  891. ret = PVOP_CALL2(pteval_t, pv_mmu_ops.pte_val,
  892. pte.pte, (u64)pte.pte >> 32);
  893. else
  894. ret = PVOP_CALL1(pteval_t, pv_mmu_ops.pte_val,
  895. pte.pte);
  896. return ret;
  897. }
  898. static inline pteval_t pte_flags(pte_t pte)
  899. {
  900. pteval_t ret;
  901. if (sizeof(pteval_t) > sizeof(long))
  902. ret = PVOP_CALL2(pteval_t, pv_mmu_ops.pte_flags,
  903. pte.pte, (u64)pte.pte >> 32);
  904. else
  905. ret = PVOP_CALL1(pteval_t, pv_mmu_ops.pte_flags,
  906. pte.pte);
  907. return ret;
  908. }
  909. static inline pgd_t __pgd(pgdval_t val)
  910. {
  911. pgdval_t ret;
  912. if (sizeof(pgdval_t) > sizeof(long))
  913. ret = PVOP_CALL2(pgdval_t, pv_mmu_ops.make_pgd,
  914. val, (u64)val >> 32);
  915. else
  916. ret = PVOP_CALL1(pgdval_t, pv_mmu_ops.make_pgd,
  917. val);
  918. return (pgd_t) { ret };
  919. }
  920. static inline pgdval_t pgd_val(pgd_t pgd)
  921. {
  922. pgdval_t ret;
  923. if (sizeof(pgdval_t) > sizeof(long))
  924. ret = PVOP_CALL2(pgdval_t, pv_mmu_ops.pgd_val,
  925. pgd.pgd, (u64)pgd.pgd >> 32);
  926. else
  927. ret = PVOP_CALL1(pgdval_t, pv_mmu_ops.pgd_val,
  928. pgd.pgd);
  929. return ret;
  930. }
  931. #define __HAVE_ARCH_PTEP_MODIFY_PROT_TRANSACTION
  932. static inline pte_t ptep_modify_prot_start(struct mm_struct *mm, unsigned long addr,
  933. pte_t *ptep)
  934. {
  935. pteval_t ret;
  936. ret = PVOP_CALL3(pteval_t, pv_mmu_ops.ptep_modify_prot_start,
  937. mm, addr, ptep);
  938. return (pte_t) { .pte = ret };
  939. }
  940. static inline void ptep_modify_prot_commit(struct mm_struct *mm, unsigned long addr,
  941. pte_t *ptep, pte_t pte)
  942. {
  943. if (sizeof(pteval_t) > sizeof(long))
  944. /* 5 arg words */
  945. pv_mmu_ops.ptep_modify_prot_commit(mm, addr, ptep, pte);
  946. else
  947. PVOP_VCALL4(pv_mmu_ops.ptep_modify_prot_commit,
  948. mm, addr, ptep, pte.pte);
  949. }
  950. static inline void set_pte(pte_t *ptep, pte_t pte)
  951. {
  952. if (sizeof(pteval_t) > sizeof(long))
  953. PVOP_VCALL3(pv_mmu_ops.set_pte, ptep,
  954. pte.pte, (u64)pte.pte >> 32);
  955. else
  956. PVOP_VCALL2(pv_mmu_ops.set_pte, ptep,
  957. pte.pte);
  958. }
  959. static inline void set_pte_at(struct mm_struct *mm, unsigned long addr,
  960. pte_t *ptep, pte_t pte)
  961. {
  962. if (sizeof(pteval_t) > sizeof(long))
  963. /* 5 arg words */
  964. pv_mmu_ops.set_pte_at(mm, addr, ptep, pte);
  965. else
  966. PVOP_VCALL4(pv_mmu_ops.set_pte_at, mm, addr, ptep, pte.pte);
  967. }
  968. static inline void set_pmd(pmd_t *pmdp, pmd_t pmd)
  969. {
  970. pmdval_t val = native_pmd_val(pmd);
  971. if (sizeof(pmdval_t) > sizeof(long))
  972. PVOP_VCALL3(pv_mmu_ops.set_pmd, pmdp, val, (u64)val >> 32);
  973. else
  974. PVOP_VCALL2(pv_mmu_ops.set_pmd, pmdp, val);
  975. }
  976. #if PAGETABLE_LEVELS >= 3
  977. static inline pmd_t __pmd(pmdval_t val)
  978. {
  979. pmdval_t ret;
  980. if (sizeof(pmdval_t) > sizeof(long))
  981. ret = PVOP_CALL2(pmdval_t, pv_mmu_ops.make_pmd,
  982. val, (u64)val >> 32);
  983. else
  984. ret = PVOP_CALL1(pmdval_t, pv_mmu_ops.make_pmd,
  985. val);
  986. return (pmd_t) { ret };
  987. }
  988. static inline pmdval_t pmd_val(pmd_t pmd)
  989. {
  990. pmdval_t ret;
  991. if (sizeof(pmdval_t) > sizeof(long))
  992. ret = PVOP_CALL2(pmdval_t, pv_mmu_ops.pmd_val,
  993. pmd.pmd, (u64)pmd.pmd >> 32);
  994. else
  995. ret = PVOP_CALL1(pmdval_t, pv_mmu_ops.pmd_val,
  996. pmd.pmd);
  997. return ret;
  998. }
  999. static inline void set_pud(pud_t *pudp, pud_t pud)
  1000. {
  1001. pudval_t val = native_pud_val(pud);
  1002. if (sizeof(pudval_t) > sizeof(long))
  1003. PVOP_VCALL3(pv_mmu_ops.set_pud, pudp,
  1004. val, (u64)val >> 32);
  1005. else
  1006. PVOP_VCALL2(pv_mmu_ops.set_pud, pudp,
  1007. val);
  1008. }
  1009. #if PAGETABLE_LEVELS == 4
  1010. static inline pud_t __pud(pudval_t val)
  1011. {
  1012. pudval_t ret;
  1013. if (sizeof(pudval_t) > sizeof(long))
  1014. ret = PVOP_CALL2(pudval_t, pv_mmu_ops.make_pud,
  1015. val, (u64)val >> 32);
  1016. else
  1017. ret = PVOP_CALL1(pudval_t, pv_mmu_ops.make_pud,
  1018. val);
  1019. return (pud_t) { ret };
  1020. }
  1021. static inline pudval_t pud_val(pud_t pud)
  1022. {
  1023. pudval_t ret;
  1024. if (sizeof(pudval_t) > sizeof(long))
  1025. ret = PVOP_CALL2(pudval_t, pv_mmu_ops.pud_val,
  1026. pud.pud, (u64)pud.pud >> 32);
  1027. else
  1028. ret = PVOP_CALL1(pudval_t, pv_mmu_ops.pud_val,
  1029. pud.pud);
  1030. return ret;
  1031. }
  1032. static inline void set_pgd(pgd_t *pgdp, pgd_t pgd)
  1033. {
  1034. pgdval_t val = native_pgd_val(pgd);
  1035. if (sizeof(pgdval_t) > sizeof(long))
  1036. PVOP_VCALL3(pv_mmu_ops.set_pgd, pgdp,
  1037. val, (u64)val >> 32);
  1038. else
  1039. PVOP_VCALL2(pv_mmu_ops.set_pgd, pgdp,
  1040. val);
  1041. }
  1042. static inline void pgd_clear(pgd_t *pgdp)
  1043. {
  1044. set_pgd(pgdp, __pgd(0));
  1045. }
  1046. static inline void pud_clear(pud_t *pudp)
  1047. {
  1048. set_pud(pudp, __pud(0));
  1049. }
  1050. #endif /* PAGETABLE_LEVELS == 4 */
  1051. #endif /* PAGETABLE_LEVELS >= 3 */
  1052. #ifdef CONFIG_X86_PAE
  1053. /* Special-case pte-setting operations for PAE, which can't update a
  1054. 64-bit pte atomically */
  1055. static inline void set_pte_atomic(pte_t *ptep, pte_t pte)
  1056. {
  1057. PVOP_VCALL3(pv_mmu_ops.set_pte_atomic, ptep,
  1058. pte.pte, pte.pte >> 32);
  1059. }
  1060. static inline void set_pte_present(struct mm_struct *mm, unsigned long addr,
  1061. pte_t *ptep, pte_t pte)
  1062. {
  1063. /* 5 arg words */
  1064. pv_mmu_ops.set_pte_present(mm, addr, ptep, pte);
  1065. }
  1066. static inline void pte_clear(struct mm_struct *mm, unsigned long addr,
  1067. pte_t *ptep)
  1068. {
  1069. PVOP_VCALL3(pv_mmu_ops.pte_clear, mm, addr, ptep);
  1070. }
  1071. static inline void pmd_clear(pmd_t *pmdp)
  1072. {
  1073. PVOP_VCALL1(pv_mmu_ops.pmd_clear, pmdp);
  1074. }
  1075. #else /* !CONFIG_X86_PAE */
  1076. static inline void set_pte_atomic(pte_t *ptep, pte_t pte)
  1077. {
  1078. set_pte(ptep, pte);
  1079. }
  1080. static inline void set_pte_present(struct mm_struct *mm, unsigned long addr,
  1081. pte_t *ptep, pte_t pte)
  1082. {
  1083. set_pte(ptep, pte);
  1084. }
  1085. static inline void pte_clear(struct mm_struct *mm, unsigned long addr,
  1086. pte_t *ptep)
  1087. {
  1088. set_pte_at(mm, addr, ptep, __pte(0));
  1089. }
  1090. static inline void pmd_clear(pmd_t *pmdp)
  1091. {
  1092. set_pmd(pmdp, __pmd(0));
  1093. }
  1094. #endif /* CONFIG_X86_PAE */
  1095. /* Lazy mode for batching updates / context switch */
  1096. enum paravirt_lazy_mode {
  1097. PARAVIRT_LAZY_NONE,
  1098. PARAVIRT_LAZY_MMU,
  1099. PARAVIRT_LAZY_CPU,
  1100. };
  1101. enum paravirt_lazy_mode paravirt_get_lazy_mode(void);
  1102. void paravirt_enter_lazy_cpu(void);
  1103. void paravirt_leave_lazy_cpu(void);
  1104. void paravirt_enter_lazy_mmu(void);
  1105. void paravirt_leave_lazy_mmu(void);
  1106. void paravirt_leave_lazy(enum paravirt_lazy_mode mode);
  1107. #define __HAVE_ARCH_ENTER_LAZY_CPU_MODE
  1108. static inline void arch_enter_lazy_cpu_mode(void)
  1109. {
  1110. PVOP_VCALL0(pv_cpu_ops.lazy_mode.enter);
  1111. }
  1112. static inline void arch_leave_lazy_cpu_mode(void)
  1113. {
  1114. PVOP_VCALL0(pv_cpu_ops.lazy_mode.leave);
  1115. }
  1116. static inline void arch_flush_lazy_cpu_mode(void)
  1117. {
  1118. if (unlikely(paravirt_get_lazy_mode() == PARAVIRT_LAZY_CPU)) {
  1119. arch_leave_lazy_cpu_mode();
  1120. arch_enter_lazy_cpu_mode();
  1121. }
  1122. }
  1123. #define __HAVE_ARCH_ENTER_LAZY_MMU_MODE
  1124. static inline void arch_enter_lazy_mmu_mode(void)
  1125. {
  1126. PVOP_VCALL0(pv_mmu_ops.lazy_mode.enter);
  1127. }
  1128. static inline void arch_leave_lazy_mmu_mode(void)
  1129. {
  1130. PVOP_VCALL0(pv_mmu_ops.lazy_mode.leave);
  1131. }
  1132. static inline void arch_flush_lazy_mmu_mode(void)
  1133. {
  1134. if (unlikely(paravirt_get_lazy_mode() == PARAVIRT_LAZY_MMU)) {
  1135. arch_leave_lazy_mmu_mode();
  1136. arch_enter_lazy_mmu_mode();
  1137. }
  1138. }
  1139. static inline void __set_fixmap(unsigned /* enum fixed_addresses */ idx,
  1140. unsigned long phys, pgprot_t flags)
  1141. {
  1142. pv_mmu_ops.set_fixmap(idx, phys, flags);
  1143. }
  1144. void _paravirt_nop(void);
  1145. #define paravirt_nop ((void *)_paravirt_nop)
  1146. /* These all sit in the .parainstructions section to tell us what to patch. */
  1147. struct paravirt_patch_site {
  1148. u8 *instr; /* original instructions */
  1149. u8 instrtype; /* type of this instruction */
  1150. u8 len; /* length of original instruction */
  1151. u16 clobbers; /* what registers you may clobber */
  1152. };
  1153. extern struct paravirt_patch_site __parainstructions[],
  1154. __parainstructions_end[];
  1155. #ifdef CONFIG_X86_32
  1156. #define PV_SAVE_REGS "pushl %%ecx; pushl %%edx;"
  1157. #define PV_RESTORE_REGS "popl %%edx; popl %%ecx"
  1158. #define PV_FLAGS_ARG "0"
  1159. #define PV_EXTRA_CLOBBERS
  1160. #define PV_VEXTRA_CLOBBERS
  1161. #else
  1162. /* We save some registers, but all of them, that's too much. We clobber all
  1163. * caller saved registers but the argument parameter */
  1164. #define PV_SAVE_REGS "pushq %%rdi;"
  1165. #define PV_RESTORE_REGS "popq %%rdi;"
  1166. #define PV_EXTRA_CLOBBERS EXTRA_CLOBBERS, "rcx" , "rdx"
  1167. #define PV_VEXTRA_CLOBBERS EXTRA_CLOBBERS, "rdi", "rcx" , "rdx"
  1168. #define PV_FLAGS_ARG "D"
  1169. #endif
  1170. static inline unsigned long __raw_local_save_flags(void)
  1171. {
  1172. unsigned long f;
  1173. asm volatile(paravirt_alt(PV_SAVE_REGS
  1174. PARAVIRT_CALL
  1175. PV_RESTORE_REGS)
  1176. : "=a"(f)
  1177. : paravirt_type(pv_irq_ops.save_fl),
  1178. paravirt_clobber(CLBR_EAX)
  1179. : "memory", "cc" PV_VEXTRA_CLOBBERS);
  1180. return f;
  1181. }
  1182. static inline void raw_local_irq_restore(unsigned long f)
  1183. {
  1184. asm volatile(paravirt_alt(PV_SAVE_REGS
  1185. PARAVIRT_CALL
  1186. PV_RESTORE_REGS)
  1187. : "=a"(f)
  1188. : PV_FLAGS_ARG(f),
  1189. paravirt_type(pv_irq_ops.restore_fl),
  1190. paravirt_clobber(CLBR_EAX)
  1191. : "memory", "cc" PV_EXTRA_CLOBBERS);
  1192. }
  1193. static inline void raw_local_irq_disable(void)
  1194. {
  1195. asm volatile(paravirt_alt(PV_SAVE_REGS
  1196. PARAVIRT_CALL
  1197. PV_RESTORE_REGS)
  1198. :
  1199. : paravirt_type(pv_irq_ops.irq_disable),
  1200. paravirt_clobber(CLBR_EAX)
  1201. : "memory", "eax", "cc" PV_EXTRA_CLOBBERS);
  1202. }
  1203. static inline void raw_local_irq_enable(void)
  1204. {
  1205. asm volatile(paravirt_alt(PV_SAVE_REGS
  1206. PARAVIRT_CALL
  1207. PV_RESTORE_REGS)
  1208. :
  1209. : paravirt_type(pv_irq_ops.irq_enable),
  1210. paravirt_clobber(CLBR_EAX)
  1211. : "memory", "eax", "cc" PV_EXTRA_CLOBBERS);
  1212. }
  1213. static inline unsigned long __raw_local_irq_save(void)
  1214. {
  1215. unsigned long f;
  1216. f = __raw_local_save_flags();
  1217. raw_local_irq_disable();
  1218. return f;
  1219. }
  1220. /* Make sure as little as possible of this mess escapes. */
  1221. #undef PARAVIRT_CALL
  1222. #undef __PVOP_CALL
  1223. #undef __PVOP_VCALL
  1224. #undef PVOP_VCALL0
  1225. #undef PVOP_CALL0
  1226. #undef PVOP_VCALL1
  1227. #undef PVOP_CALL1
  1228. #undef PVOP_VCALL2
  1229. #undef PVOP_CALL2
  1230. #undef PVOP_VCALL3
  1231. #undef PVOP_CALL3
  1232. #undef PVOP_VCALL4
  1233. #undef PVOP_CALL4
  1234. #else /* __ASSEMBLY__ */
  1235. #define _PVSITE(ptype, clobbers, ops, word, algn) \
  1236. 771:; \
  1237. ops; \
  1238. 772:; \
  1239. .pushsection .parainstructions,"a"; \
  1240. .align algn; \
  1241. word 771b; \
  1242. .byte ptype; \
  1243. .byte 772b-771b; \
  1244. .short clobbers; \
  1245. .popsection
  1246. #ifdef CONFIG_X86_64
  1247. #define PV_SAVE_REGS pushq %rax; pushq %rdi; pushq %rcx; pushq %rdx
  1248. #define PV_RESTORE_REGS popq %rdx; popq %rcx; popq %rdi; popq %rax
  1249. #define PARA_PATCH(struct, off) ((PARAVIRT_PATCH_##struct + (off)) / 8)
  1250. #define PARA_SITE(ptype, clobbers, ops) _PVSITE(ptype, clobbers, ops, .quad, 8)
  1251. #define PARA_INDIRECT(addr) *addr(%rip)
  1252. #else
  1253. #define PV_SAVE_REGS pushl %eax; pushl %edi; pushl %ecx; pushl %edx
  1254. #define PV_RESTORE_REGS popl %edx; popl %ecx; popl %edi; popl %eax
  1255. #define PARA_PATCH(struct, off) ((PARAVIRT_PATCH_##struct + (off)) / 4)
  1256. #define PARA_SITE(ptype, clobbers, ops) _PVSITE(ptype, clobbers, ops, .long, 4)
  1257. #define PARA_INDIRECT(addr) *%cs:addr
  1258. #endif
  1259. #define INTERRUPT_RETURN \
  1260. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_iret), CLBR_NONE, \
  1261. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_iret))
  1262. #define DISABLE_INTERRUPTS(clobbers) \
  1263. PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_irq_disable), clobbers, \
  1264. PV_SAVE_REGS; \
  1265. call PARA_INDIRECT(pv_irq_ops+PV_IRQ_irq_disable); \
  1266. PV_RESTORE_REGS;) \
  1267. #define ENABLE_INTERRUPTS(clobbers) \
  1268. PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_irq_enable), clobbers, \
  1269. PV_SAVE_REGS; \
  1270. call PARA_INDIRECT(pv_irq_ops+PV_IRQ_irq_enable); \
  1271. PV_RESTORE_REGS;)
  1272. #define USERGS_SYSRET32 \
  1273. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_usergs_sysret32), \
  1274. CLBR_NONE, \
  1275. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_usergs_sysret32))
  1276. #ifdef CONFIG_X86_32
  1277. #define GET_CR0_INTO_EAX \
  1278. push %ecx; push %edx; \
  1279. call PARA_INDIRECT(pv_cpu_ops+PV_CPU_read_cr0); \
  1280. pop %edx; pop %ecx
  1281. #define ENABLE_INTERRUPTS_SYSEXIT \
  1282. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_irq_enable_sysexit), \
  1283. CLBR_NONE, \
  1284. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_irq_enable_sysexit))
  1285. #else /* !CONFIG_X86_32 */
  1286. /*
  1287. * If swapgs is used while the userspace stack is still current,
  1288. * there's no way to call a pvop. The PV replacement *must* be
  1289. * inlined, or the swapgs instruction must be trapped and emulated.
  1290. */
  1291. #define SWAPGS_UNSAFE_STACK \
  1292. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_swapgs), CLBR_NONE, \
  1293. swapgs)
  1294. #define SWAPGS \
  1295. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_swapgs), CLBR_NONE, \
  1296. PV_SAVE_REGS; \
  1297. call PARA_INDIRECT(pv_cpu_ops+PV_CPU_swapgs); \
  1298. PV_RESTORE_REGS \
  1299. )
  1300. #define GET_CR2_INTO_RCX \
  1301. call PARA_INDIRECT(pv_mmu_ops+PV_MMU_read_cr2); \
  1302. movq %rax, %rcx; \
  1303. xorq %rax, %rax;
  1304. #define PARAVIRT_ADJUST_EXCEPTION_FRAME \
  1305. PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_adjust_exception_frame), \
  1306. CLBR_NONE, \
  1307. call PARA_INDIRECT(pv_irq_ops+PV_IRQ_adjust_exception_frame))
  1308. #define USERGS_SYSRET64 \
  1309. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_usergs_sysret64), \
  1310. CLBR_NONE, \
  1311. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_usergs_sysret64))
  1312. #define ENABLE_INTERRUPTS_SYSEXIT32 \
  1313. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_irq_enable_sysexit), \
  1314. CLBR_NONE, \
  1315. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_irq_enable_sysexit))
  1316. #endif /* CONFIG_X86_32 */
  1317. #endif /* __ASSEMBLY__ */
  1318. #endif /* CONFIG_PARAVIRT */
  1319. #endif /* __ASM_PARAVIRT_H */