radeon_asic.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_ASIC_H__
  29. #define __RADEON_ASIC_H__
  30. /*
  31. * common functions
  32. */
  33. uint32_t radeon_legacy_get_engine_clock(struct radeon_device *rdev);
  34. void radeon_legacy_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
  35. uint32_t radeon_legacy_get_memory_clock(struct radeon_device *rdev);
  36. void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  37. uint32_t radeon_atom_get_engine_clock(struct radeon_device *rdev);
  38. void radeon_atom_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
  39. uint32_t radeon_atom_get_memory_clock(struct radeon_device *rdev);
  40. void radeon_atom_set_memory_clock(struct radeon_device *rdev, uint32_t mem_clock);
  41. void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  42. /*
  43. * r100,rv100,rs100,rv200,rs200
  44. */
  45. extern int r100_init(struct radeon_device *rdev);
  46. extern void r100_fini(struct radeon_device *rdev);
  47. extern int r100_suspend(struct radeon_device *rdev);
  48. extern int r100_resume(struct radeon_device *rdev);
  49. uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
  50. void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  51. void r100_vga_set_state(struct radeon_device *rdev, bool state);
  52. int r100_gpu_reset(struct radeon_device *rdev);
  53. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc);
  54. void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
  55. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  56. void r100_cp_commit(struct radeon_device *rdev);
  57. void r100_ring_start(struct radeon_device *rdev);
  58. int r100_irq_set(struct radeon_device *rdev);
  59. int r100_irq_process(struct radeon_device *rdev);
  60. void r100_fence_ring_emit(struct radeon_device *rdev,
  61. struct radeon_fence *fence);
  62. int r100_cs_parse(struct radeon_cs_parser *p);
  63. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  64. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg);
  65. int r100_copy_blit(struct radeon_device *rdev,
  66. uint64_t src_offset,
  67. uint64_t dst_offset,
  68. unsigned num_pages,
  69. struct radeon_fence *fence);
  70. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  71. uint32_t tiling_flags, uint32_t pitch,
  72. uint32_t offset, uint32_t obj_size);
  73. void r100_clear_surface_reg(struct radeon_device *rdev, int reg);
  74. void r100_bandwidth_update(struct radeon_device *rdev);
  75. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
  76. int r100_ring_test(struct radeon_device *rdev);
  77. void r100_hpd_init(struct radeon_device *rdev);
  78. void r100_hpd_fini(struct radeon_device *rdev);
  79. bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  80. void r100_hpd_set_polarity(struct radeon_device *rdev,
  81. enum radeon_hpd_id hpd);
  82. /*
  83. * r200,rv250,rs300,rv280
  84. */
  85. extern int r200_copy_dma(struct radeon_device *rdev,
  86. uint64_t src_offset,
  87. uint64_t dst_offset,
  88. unsigned num_pages,
  89. struct radeon_fence *fence);
  90. /*
  91. * r300,r350,rv350,rv380
  92. */
  93. extern int r300_init(struct radeon_device *rdev);
  94. extern void r300_fini(struct radeon_device *rdev);
  95. extern int r300_suspend(struct radeon_device *rdev);
  96. extern int r300_resume(struct radeon_device *rdev);
  97. extern int r300_gpu_reset(struct radeon_device *rdev);
  98. extern void r300_ring_start(struct radeon_device *rdev);
  99. extern void r300_fence_ring_emit(struct radeon_device *rdev,
  100. struct radeon_fence *fence);
  101. extern int r300_cs_parse(struct radeon_cs_parser *p);
  102. extern void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev);
  103. extern int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  104. extern uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
  105. extern void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  106. extern void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes);
  107. extern int rv370_get_pcie_lanes(struct radeon_device *rdev);
  108. /*
  109. * r420,r423,rv410
  110. */
  111. extern int r420_init(struct radeon_device *rdev);
  112. extern void r420_fini(struct radeon_device *rdev);
  113. extern int r420_suspend(struct radeon_device *rdev);
  114. extern int r420_resume(struct radeon_device *rdev);
  115. /*
  116. * rs400,rs480
  117. */
  118. extern int rs400_init(struct radeon_device *rdev);
  119. extern void rs400_fini(struct radeon_device *rdev);
  120. extern int rs400_suspend(struct radeon_device *rdev);
  121. extern int rs400_resume(struct radeon_device *rdev);
  122. void rs400_gart_tlb_flush(struct radeon_device *rdev);
  123. int rs400_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  124. uint32_t rs400_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  125. void rs400_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  126. /*
  127. * rs600.
  128. */
  129. extern int rs600_init(struct radeon_device *rdev);
  130. extern void rs600_fini(struct radeon_device *rdev);
  131. extern int rs600_suspend(struct radeon_device *rdev);
  132. extern int rs600_resume(struct radeon_device *rdev);
  133. int rs600_irq_set(struct radeon_device *rdev);
  134. int rs600_irq_process(struct radeon_device *rdev);
  135. u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc);
  136. void rs600_gart_tlb_flush(struct radeon_device *rdev);
  137. int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  138. uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  139. void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  140. void rs600_bandwidth_update(struct radeon_device *rdev);
  141. void rs600_hpd_init(struct radeon_device *rdev);
  142. void rs600_hpd_fini(struct radeon_device *rdev);
  143. bool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  144. void rs600_hpd_set_polarity(struct radeon_device *rdev,
  145. enum radeon_hpd_id hpd);
  146. /*
  147. * rs690,rs740
  148. */
  149. int rs690_init(struct radeon_device *rdev);
  150. void rs690_fini(struct radeon_device *rdev);
  151. int rs690_resume(struct radeon_device *rdev);
  152. int rs690_suspend(struct radeon_device *rdev);
  153. uint32_t rs690_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  154. void rs690_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  155. void rs690_bandwidth_update(struct radeon_device *rdev);
  156. /*
  157. * rv515
  158. */
  159. int rv515_init(struct radeon_device *rdev);
  160. void rv515_fini(struct radeon_device *rdev);
  161. int rv515_gpu_reset(struct radeon_device *rdev);
  162. uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  163. void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  164. void rv515_ring_start(struct radeon_device *rdev);
  165. uint32_t rv515_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
  166. void rv515_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  167. void rv515_bandwidth_update(struct radeon_device *rdev);
  168. int rv515_resume(struct radeon_device *rdev);
  169. int rv515_suspend(struct radeon_device *rdev);
  170. /*
  171. * r520,rv530,rv560,rv570,r580
  172. */
  173. int r520_init(struct radeon_device *rdev);
  174. int r520_resume(struct radeon_device *rdev);
  175. /*
  176. * r600,rv610,rv630,rv620,rv635,rv670,rs780,rs880
  177. */
  178. int r600_init(struct radeon_device *rdev);
  179. void r600_fini(struct radeon_device *rdev);
  180. int r600_suspend(struct radeon_device *rdev);
  181. int r600_resume(struct radeon_device *rdev);
  182. void r600_vga_set_state(struct radeon_device *rdev, bool state);
  183. int r600_wb_init(struct radeon_device *rdev);
  184. void r600_wb_fini(struct radeon_device *rdev);
  185. void r600_cp_commit(struct radeon_device *rdev);
  186. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
  187. uint32_t r600_pciep_rreg(struct radeon_device *rdev, uint32_t reg);
  188. void r600_pciep_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  189. int r600_cs_parse(struct radeon_cs_parser *p);
  190. void r600_fence_ring_emit(struct radeon_device *rdev,
  191. struct radeon_fence *fence);
  192. int r600_copy_dma(struct radeon_device *rdev,
  193. uint64_t src_offset,
  194. uint64_t dst_offset,
  195. unsigned num_pages,
  196. struct radeon_fence *fence);
  197. int r600_irq_process(struct radeon_device *rdev);
  198. int r600_irq_set(struct radeon_device *rdev);
  199. int r600_gpu_reset(struct radeon_device *rdev);
  200. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  201. uint32_t tiling_flags, uint32_t pitch,
  202. uint32_t offset, uint32_t obj_size);
  203. void r600_clear_surface_reg(struct radeon_device *rdev, int reg);
  204. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
  205. int r600_ring_test(struct radeon_device *rdev);
  206. int r600_copy_blit(struct radeon_device *rdev,
  207. uint64_t src_offset, uint64_t dst_offset,
  208. unsigned num_pages, struct radeon_fence *fence);
  209. void r600_hpd_init(struct radeon_device *rdev);
  210. void r600_hpd_fini(struct radeon_device *rdev);
  211. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  212. void r600_hpd_set_polarity(struct radeon_device *rdev,
  213. enum radeon_hpd_id hpd);
  214. extern void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo);
  215. /*
  216. * rv770,rv730,rv710,rv740
  217. */
  218. int rv770_init(struct radeon_device *rdev);
  219. void rv770_fini(struct radeon_device *rdev);
  220. int rv770_suspend(struct radeon_device *rdev);
  221. int rv770_resume(struct radeon_device *rdev);
  222. int rv770_gpu_reset(struct radeon_device *rdev);
  223. /*
  224. * evergreen
  225. */
  226. int evergreen_init(struct radeon_device *rdev);
  227. void evergreen_fini(struct radeon_device *rdev);
  228. int evergreen_suspend(struct radeon_device *rdev);
  229. int evergreen_resume(struct radeon_device *rdev);
  230. int evergreen_gpu_reset(struct radeon_device *rdev);
  231. void evergreen_bandwidth_update(struct radeon_device *rdev);
  232. void evergreen_hpd_init(struct radeon_device *rdev);
  233. void evergreen_hpd_fini(struct radeon_device *rdev);
  234. bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  235. void evergreen_hpd_set_polarity(struct radeon_device *rdev,
  236. enum radeon_hpd_id hpd);
  237. #endif