radeon.h 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_H__
  29. #define __RADEON_H__
  30. /* TODO: Here are things that needs to be done :
  31. * - surface allocator & initializer : (bit like scratch reg) should
  32. * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
  33. * related to surface
  34. * - WB : write back stuff (do it bit like scratch reg things)
  35. * - Vblank : look at Jesse's rework and what we should do
  36. * - r600/r700: gart & cp
  37. * - cs : clean cs ioctl use bitmap & things like that.
  38. * - power management stuff
  39. * - Barrier in gart code
  40. * - Unmappabled vram ?
  41. * - TESTING, TESTING, TESTING
  42. */
  43. /* Initialization path:
  44. * We expect that acceleration initialization might fail for various
  45. * reasons even thought we work hard to make it works on most
  46. * configurations. In order to still have a working userspace in such
  47. * situation the init path must succeed up to the memory controller
  48. * initialization point. Failure before this point are considered as
  49. * fatal error. Here is the init callchain :
  50. * radeon_device_init perform common structure, mutex initialization
  51. * asic_init setup the GPU memory layout and perform all
  52. * one time initialization (failure in this
  53. * function are considered fatal)
  54. * asic_startup setup the GPU acceleration, in order to
  55. * follow guideline the first thing this
  56. * function should do is setting the GPU
  57. * memory controller (only MC setup failure
  58. * are considered as fatal)
  59. */
  60. #include <asm/atomic.h>
  61. #include <linux/wait.h>
  62. #include <linux/list.h>
  63. #include <linux/kref.h>
  64. #include <ttm/ttm_bo_api.h>
  65. #include <ttm/ttm_bo_driver.h>
  66. #include <ttm/ttm_placement.h>
  67. #include <ttm/ttm_module.h>
  68. #include "radeon_family.h"
  69. #include "radeon_mode.h"
  70. #include "radeon_reg.h"
  71. /*
  72. * Modules parameters.
  73. */
  74. extern int radeon_no_wb;
  75. extern int radeon_modeset;
  76. extern int radeon_dynclks;
  77. extern int radeon_r4xx_atom;
  78. extern int radeon_agpmode;
  79. extern int radeon_vram_limit;
  80. extern int radeon_gart_size;
  81. extern int radeon_benchmarking;
  82. extern int radeon_testing;
  83. extern int radeon_connector_table;
  84. extern int radeon_tv;
  85. extern int radeon_new_pll;
  86. extern int radeon_dynpm;
  87. extern int radeon_audio;
  88. /*
  89. * Copy from radeon_drv.h so we don't have to include both and have conflicting
  90. * symbol;
  91. */
  92. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  93. /* RADEON_IB_POOL_SIZE must be a power of 2 */
  94. #define RADEON_IB_POOL_SIZE 16
  95. #define RADEON_DEBUGFS_MAX_NUM_FILES 32
  96. #define RADEONFB_CONN_LIMIT 4
  97. #define RADEON_BIOS_NUM_SCRATCH 8
  98. /*
  99. * Errata workarounds.
  100. */
  101. enum radeon_pll_errata {
  102. CHIP_ERRATA_R300_CG = 0x00000001,
  103. CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
  104. CHIP_ERRATA_PLL_DELAY = 0x00000004
  105. };
  106. struct radeon_device;
  107. /*
  108. * BIOS.
  109. */
  110. #define ATRM_BIOS_PAGE 4096
  111. #if defined(CONFIG_VGA_SWITCHEROO)
  112. bool radeon_atrm_supported(struct pci_dev *pdev);
  113. int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
  114. #else
  115. static inline bool radeon_atrm_supported(struct pci_dev *pdev)
  116. {
  117. return false;
  118. }
  119. static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
  120. return -EINVAL;
  121. }
  122. #endif
  123. bool radeon_get_bios(struct radeon_device *rdev);
  124. /*
  125. * Dummy page
  126. */
  127. struct radeon_dummy_page {
  128. struct page *page;
  129. dma_addr_t addr;
  130. };
  131. int radeon_dummy_page_init(struct radeon_device *rdev);
  132. void radeon_dummy_page_fini(struct radeon_device *rdev);
  133. /*
  134. * Clocks
  135. */
  136. struct radeon_clock {
  137. struct radeon_pll p1pll;
  138. struct radeon_pll p2pll;
  139. struct radeon_pll dcpll;
  140. struct radeon_pll spll;
  141. struct radeon_pll mpll;
  142. /* 10 Khz units */
  143. uint32_t default_mclk;
  144. uint32_t default_sclk;
  145. uint32_t default_dispclk;
  146. uint32_t dp_extclk;
  147. };
  148. /*
  149. * Power management
  150. */
  151. int radeon_pm_init(struct radeon_device *rdev);
  152. void radeon_pm_compute_clocks(struct radeon_device *rdev);
  153. void radeon_combios_get_power_modes(struct radeon_device *rdev);
  154. void radeon_atombios_get_power_modes(struct radeon_device *rdev);
  155. /*
  156. * Fences.
  157. */
  158. struct radeon_fence_driver {
  159. uint32_t scratch_reg;
  160. atomic_t seq;
  161. uint32_t last_seq;
  162. unsigned long count_timeout;
  163. wait_queue_head_t queue;
  164. rwlock_t lock;
  165. struct list_head created;
  166. struct list_head emited;
  167. struct list_head signaled;
  168. bool initialized;
  169. };
  170. struct radeon_fence {
  171. struct radeon_device *rdev;
  172. struct kref kref;
  173. struct list_head list;
  174. /* protected by radeon_fence.lock */
  175. uint32_t seq;
  176. unsigned long timeout;
  177. bool emited;
  178. bool signaled;
  179. };
  180. int radeon_fence_driver_init(struct radeon_device *rdev);
  181. void radeon_fence_driver_fini(struct radeon_device *rdev);
  182. int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
  183. int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
  184. void radeon_fence_process(struct radeon_device *rdev);
  185. bool radeon_fence_signaled(struct radeon_fence *fence);
  186. int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
  187. int radeon_fence_wait_next(struct radeon_device *rdev);
  188. int radeon_fence_wait_last(struct radeon_device *rdev);
  189. struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
  190. void radeon_fence_unref(struct radeon_fence **fence);
  191. /*
  192. * Tiling registers
  193. */
  194. struct radeon_surface_reg {
  195. struct radeon_bo *bo;
  196. };
  197. #define RADEON_GEM_MAX_SURFACES 8
  198. /*
  199. * TTM.
  200. */
  201. struct radeon_mman {
  202. struct ttm_bo_global_ref bo_global_ref;
  203. struct ttm_global_reference mem_global_ref;
  204. struct ttm_bo_device bdev;
  205. bool mem_global_referenced;
  206. bool initialized;
  207. };
  208. struct radeon_bo {
  209. /* Protected by gem.mutex */
  210. struct list_head list;
  211. /* Protected by tbo.reserved */
  212. u32 placements[3];
  213. struct ttm_placement placement;
  214. struct ttm_buffer_object tbo;
  215. struct ttm_bo_kmap_obj kmap;
  216. unsigned pin_count;
  217. void *kptr;
  218. u32 tiling_flags;
  219. u32 pitch;
  220. int surface_reg;
  221. /* Constant after initialization */
  222. struct radeon_device *rdev;
  223. struct drm_gem_object *gobj;
  224. };
  225. struct radeon_bo_list {
  226. struct list_head list;
  227. struct radeon_bo *bo;
  228. uint64_t gpu_offset;
  229. unsigned rdomain;
  230. unsigned wdomain;
  231. u32 tiling_flags;
  232. };
  233. /*
  234. * GEM objects.
  235. */
  236. struct radeon_gem {
  237. struct mutex mutex;
  238. struct list_head objects;
  239. };
  240. int radeon_gem_init(struct radeon_device *rdev);
  241. void radeon_gem_fini(struct radeon_device *rdev);
  242. int radeon_gem_object_create(struct radeon_device *rdev, int size,
  243. int alignment, int initial_domain,
  244. bool discardable, bool kernel,
  245. struct drm_gem_object **obj);
  246. int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
  247. uint64_t *gpu_addr);
  248. void radeon_gem_object_unpin(struct drm_gem_object *obj);
  249. /*
  250. * GART structures, functions & helpers
  251. */
  252. struct radeon_mc;
  253. struct radeon_gart_table_ram {
  254. volatile uint32_t *ptr;
  255. };
  256. struct radeon_gart_table_vram {
  257. struct radeon_bo *robj;
  258. volatile uint32_t *ptr;
  259. };
  260. union radeon_gart_table {
  261. struct radeon_gart_table_ram ram;
  262. struct radeon_gart_table_vram vram;
  263. };
  264. #define RADEON_GPU_PAGE_SIZE 4096
  265. #define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
  266. struct radeon_gart {
  267. dma_addr_t table_addr;
  268. unsigned num_gpu_pages;
  269. unsigned num_cpu_pages;
  270. unsigned table_size;
  271. union radeon_gart_table table;
  272. struct page **pages;
  273. dma_addr_t *pages_addr;
  274. bool ready;
  275. };
  276. int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
  277. void radeon_gart_table_ram_free(struct radeon_device *rdev);
  278. int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
  279. void radeon_gart_table_vram_free(struct radeon_device *rdev);
  280. int radeon_gart_init(struct radeon_device *rdev);
  281. void radeon_gart_fini(struct radeon_device *rdev);
  282. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  283. int pages);
  284. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  285. int pages, struct page **pagelist);
  286. /*
  287. * GPU MC structures, functions & helpers
  288. */
  289. struct radeon_mc {
  290. resource_size_t aper_size;
  291. resource_size_t aper_base;
  292. resource_size_t agp_base;
  293. /* for some chips with <= 32MB we need to lie
  294. * about vram size near mc fb location */
  295. u64 mc_vram_size;
  296. u64 visible_vram_size;
  297. u64 gtt_size;
  298. u64 gtt_start;
  299. u64 gtt_end;
  300. u64 vram_start;
  301. u64 vram_end;
  302. unsigned vram_width;
  303. u64 real_vram_size;
  304. int vram_mtrr;
  305. bool vram_is_ddr;
  306. bool igp_sideport_enabled;
  307. };
  308. bool radeon_combios_sideport_present(struct radeon_device *rdev);
  309. bool radeon_atombios_sideport_present(struct radeon_device *rdev);
  310. /*
  311. * GPU scratch registers structures, functions & helpers
  312. */
  313. struct radeon_scratch {
  314. unsigned num_reg;
  315. bool free[32];
  316. uint32_t reg[32];
  317. };
  318. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
  319. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
  320. /*
  321. * IRQS.
  322. */
  323. struct radeon_irq {
  324. bool installed;
  325. bool sw_int;
  326. /* FIXME: use a define max crtc rather than hardcode it */
  327. bool crtc_vblank_int[2];
  328. wait_queue_head_t vblank_queue;
  329. /* FIXME: use defines for max hpd/dacs */
  330. bool hpd[6];
  331. spinlock_t sw_lock;
  332. int sw_refcount;
  333. };
  334. int radeon_irq_kms_init(struct radeon_device *rdev);
  335. void radeon_irq_kms_fini(struct radeon_device *rdev);
  336. void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
  337. void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
  338. /*
  339. * CP & ring.
  340. */
  341. struct radeon_ib {
  342. struct list_head list;
  343. unsigned idx;
  344. uint64_t gpu_addr;
  345. struct radeon_fence *fence;
  346. uint32_t *ptr;
  347. uint32_t length_dw;
  348. bool free;
  349. };
  350. /*
  351. * locking -
  352. * mutex protects scheduled_ibs, ready, alloc_bm
  353. */
  354. struct radeon_ib_pool {
  355. struct mutex mutex;
  356. struct radeon_bo *robj;
  357. struct list_head bogus_ib;
  358. struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
  359. bool ready;
  360. unsigned head_id;
  361. };
  362. struct radeon_cp {
  363. struct radeon_bo *ring_obj;
  364. volatile uint32_t *ring;
  365. unsigned rptr;
  366. unsigned wptr;
  367. unsigned wptr_old;
  368. unsigned ring_size;
  369. unsigned ring_free_dw;
  370. int count_dw;
  371. uint64_t gpu_addr;
  372. uint32_t align_mask;
  373. uint32_t ptr_mask;
  374. struct mutex mutex;
  375. bool ready;
  376. };
  377. /*
  378. * R6xx+ IH ring
  379. */
  380. struct r600_ih {
  381. struct radeon_bo *ring_obj;
  382. volatile uint32_t *ring;
  383. unsigned rptr;
  384. unsigned wptr;
  385. unsigned wptr_old;
  386. unsigned ring_size;
  387. uint64_t gpu_addr;
  388. uint32_t ptr_mask;
  389. spinlock_t lock;
  390. bool enabled;
  391. };
  392. struct r600_blit {
  393. struct mutex mutex;
  394. struct radeon_bo *shader_obj;
  395. u64 shader_gpu_addr;
  396. u32 vs_offset, ps_offset;
  397. u32 state_offset;
  398. u32 state_len;
  399. u32 vb_used, vb_total;
  400. struct radeon_ib *vb_ib;
  401. };
  402. int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
  403. void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
  404. int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
  405. int radeon_ib_pool_init(struct radeon_device *rdev);
  406. void radeon_ib_pool_fini(struct radeon_device *rdev);
  407. int radeon_ib_test(struct radeon_device *rdev);
  408. extern void radeon_ib_bogus_add(struct radeon_device *rdev, struct radeon_ib *ib);
  409. /* Ring access between begin & end cannot sleep */
  410. void radeon_ring_free_size(struct radeon_device *rdev);
  411. int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
  412. void radeon_ring_unlock_commit(struct radeon_device *rdev);
  413. void radeon_ring_unlock_undo(struct radeon_device *rdev);
  414. int radeon_ring_test(struct radeon_device *rdev);
  415. int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
  416. void radeon_ring_fini(struct radeon_device *rdev);
  417. /*
  418. * CS.
  419. */
  420. struct radeon_cs_reloc {
  421. struct drm_gem_object *gobj;
  422. struct radeon_bo *robj;
  423. struct radeon_bo_list lobj;
  424. uint32_t handle;
  425. uint32_t flags;
  426. };
  427. struct radeon_cs_chunk {
  428. uint32_t chunk_id;
  429. uint32_t length_dw;
  430. int kpage_idx[2];
  431. uint32_t *kpage[2];
  432. uint32_t *kdata;
  433. void __user *user_ptr;
  434. int last_copied_page;
  435. int last_page_index;
  436. };
  437. struct radeon_cs_parser {
  438. struct device *dev;
  439. struct radeon_device *rdev;
  440. struct drm_file *filp;
  441. /* chunks */
  442. unsigned nchunks;
  443. struct radeon_cs_chunk *chunks;
  444. uint64_t *chunks_array;
  445. /* IB */
  446. unsigned idx;
  447. /* relocations */
  448. unsigned nrelocs;
  449. struct radeon_cs_reloc *relocs;
  450. struct radeon_cs_reloc **relocs_ptr;
  451. struct list_head validated;
  452. /* indices of various chunks */
  453. int chunk_ib_idx;
  454. int chunk_relocs_idx;
  455. struct radeon_ib *ib;
  456. void *track;
  457. unsigned family;
  458. int parser_error;
  459. };
  460. extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
  461. extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
  462. static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
  463. {
  464. struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
  465. u32 pg_idx, pg_offset;
  466. u32 idx_value = 0;
  467. int new_page;
  468. pg_idx = (idx * 4) / PAGE_SIZE;
  469. pg_offset = (idx * 4) % PAGE_SIZE;
  470. if (ibc->kpage_idx[0] == pg_idx)
  471. return ibc->kpage[0][pg_offset/4];
  472. if (ibc->kpage_idx[1] == pg_idx)
  473. return ibc->kpage[1][pg_offset/4];
  474. new_page = radeon_cs_update_pages(p, pg_idx);
  475. if (new_page < 0) {
  476. p->parser_error = new_page;
  477. return 0;
  478. }
  479. idx_value = ibc->kpage[new_page][pg_offset/4];
  480. return idx_value;
  481. }
  482. struct radeon_cs_packet {
  483. unsigned idx;
  484. unsigned type;
  485. unsigned reg;
  486. unsigned opcode;
  487. int count;
  488. unsigned one_reg_wr;
  489. };
  490. typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
  491. struct radeon_cs_packet *pkt,
  492. unsigned idx, unsigned reg);
  493. typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
  494. struct radeon_cs_packet *pkt);
  495. /*
  496. * AGP
  497. */
  498. int radeon_agp_init(struct radeon_device *rdev);
  499. void radeon_agp_resume(struct radeon_device *rdev);
  500. void radeon_agp_fini(struct radeon_device *rdev);
  501. /*
  502. * Writeback
  503. */
  504. struct radeon_wb {
  505. struct radeon_bo *wb_obj;
  506. volatile uint32_t *wb;
  507. uint64_t gpu_addr;
  508. };
  509. /**
  510. * struct radeon_pm - power management datas
  511. * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
  512. * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
  513. * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
  514. * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
  515. * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
  516. * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
  517. * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
  518. * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
  519. * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
  520. * @sclk: GPU clock Mhz (core bandwith depends of this clock)
  521. * @needed_bandwidth: current bandwidth needs
  522. *
  523. * It keeps track of various data needed to take powermanagement decision.
  524. * Bandwith need is used to determine minimun clock of the GPU and memory.
  525. * Equation between gpu/memory clock and available bandwidth is hw dependent
  526. * (type of memory, bus size, efficiency, ...)
  527. */
  528. enum radeon_pm_state {
  529. PM_STATE_DISABLED,
  530. PM_STATE_MINIMUM,
  531. PM_STATE_PAUSED,
  532. PM_STATE_ACTIVE
  533. };
  534. enum radeon_pm_action {
  535. PM_ACTION_NONE,
  536. PM_ACTION_MINIMUM,
  537. PM_ACTION_DOWNCLOCK,
  538. PM_ACTION_UPCLOCK
  539. };
  540. enum radeon_voltage_type {
  541. VOLTAGE_NONE = 0,
  542. VOLTAGE_GPIO,
  543. VOLTAGE_VDDC,
  544. VOLTAGE_SW
  545. };
  546. enum radeon_pm_state_type {
  547. POWER_STATE_TYPE_DEFAULT,
  548. POWER_STATE_TYPE_POWERSAVE,
  549. POWER_STATE_TYPE_BATTERY,
  550. POWER_STATE_TYPE_BALANCED,
  551. POWER_STATE_TYPE_PERFORMANCE,
  552. };
  553. enum radeon_pm_clock_mode_type {
  554. POWER_MODE_TYPE_DEFAULT,
  555. POWER_MODE_TYPE_LOW,
  556. POWER_MODE_TYPE_MID,
  557. POWER_MODE_TYPE_HIGH,
  558. };
  559. struct radeon_voltage {
  560. enum radeon_voltage_type type;
  561. /* gpio voltage */
  562. struct radeon_gpio_rec gpio;
  563. u32 delay; /* delay in usec from voltage drop to sclk change */
  564. bool active_high; /* voltage drop is active when bit is high */
  565. /* VDDC voltage */
  566. u8 vddc_id; /* index into vddc voltage table */
  567. u8 vddci_id; /* index into vddci voltage table */
  568. bool vddci_enabled;
  569. /* r6xx+ sw */
  570. u32 voltage;
  571. };
  572. struct radeon_pm_non_clock_info {
  573. /* pcie lanes */
  574. int pcie_lanes;
  575. /* standardized non-clock flags */
  576. u32 flags;
  577. };
  578. struct radeon_pm_clock_info {
  579. /* memory clock */
  580. u32 mclk;
  581. /* engine clock */
  582. u32 sclk;
  583. /* voltage info */
  584. struct radeon_voltage voltage;
  585. /* standardized clock flags - not sure we'll need these */
  586. u32 flags;
  587. };
  588. struct radeon_power_state {
  589. enum radeon_pm_state_type type;
  590. /* XXX: use a define for num clock modes */
  591. struct radeon_pm_clock_info clock_info[8];
  592. /* number of valid clock modes in this power state */
  593. int num_clock_modes;
  594. struct radeon_pm_clock_info *default_clock_mode;
  595. /* non clock info about this state */
  596. struct radeon_pm_non_clock_info non_clock_info;
  597. bool voltage_drop_active;
  598. };
  599. /*
  600. * Some modes are overclocked by very low value, accept them
  601. */
  602. #define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
  603. struct radeon_pm {
  604. struct mutex mutex;
  605. struct delayed_work idle_work;
  606. enum radeon_pm_state state;
  607. enum radeon_pm_action planned_action;
  608. unsigned long action_timeout;
  609. bool downclocked;
  610. int active_crtcs;
  611. int req_vblank;
  612. bool vblank_sync;
  613. fixed20_12 max_bandwidth;
  614. fixed20_12 igp_sideport_mclk;
  615. fixed20_12 igp_system_mclk;
  616. fixed20_12 igp_ht_link_clk;
  617. fixed20_12 igp_ht_link_width;
  618. fixed20_12 k8_bandwidth;
  619. fixed20_12 sideport_bandwidth;
  620. fixed20_12 ht_bandwidth;
  621. fixed20_12 core_bandwidth;
  622. fixed20_12 sclk;
  623. fixed20_12 needed_bandwidth;
  624. /* XXX: use a define for num power modes */
  625. struct radeon_power_state power_state[8];
  626. /* number of valid power states */
  627. int num_power_states;
  628. struct radeon_power_state *current_power_state;
  629. struct radeon_pm_clock_info *current_clock_mode;
  630. struct radeon_power_state *requested_power_state;
  631. struct radeon_pm_clock_info *requested_clock_mode;
  632. struct radeon_power_state *default_power_state;
  633. };
  634. /*
  635. * Benchmarking
  636. */
  637. void radeon_benchmark(struct radeon_device *rdev);
  638. /*
  639. * Testing
  640. */
  641. void radeon_test_moves(struct radeon_device *rdev);
  642. /*
  643. * Debugfs
  644. */
  645. int radeon_debugfs_add_files(struct radeon_device *rdev,
  646. struct drm_info_list *files,
  647. unsigned nfiles);
  648. int radeon_debugfs_fence_init(struct radeon_device *rdev);
  649. int r100_debugfs_rbbm_init(struct radeon_device *rdev);
  650. int r100_debugfs_cp_init(struct radeon_device *rdev);
  651. /*
  652. * ASIC specific functions.
  653. */
  654. struct radeon_asic {
  655. int (*init)(struct radeon_device *rdev);
  656. void (*fini)(struct radeon_device *rdev);
  657. int (*resume)(struct radeon_device *rdev);
  658. int (*suspend)(struct radeon_device *rdev);
  659. void (*vga_set_state)(struct radeon_device *rdev, bool state);
  660. int (*gpu_reset)(struct radeon_device *rdev);
  661. void (*gart_tlb_flush)(struct radeon_device *rdev);
  662. int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
  663. int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
  664. void (*cp_fini)(struct radeon_device *rdev);
  665. void (*cp_disable)(struct radeon_device *rdev);
  666. void (*cp_commit)(struct radeon_device *rdev);
  667. void (*ring_start)(struct radeon_device *rdev);
  668. int (*ring_test)(struct radeon_device *rdev);
  669. void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
  670. int (*irq_set)(struct radeon_device *rdev);
  671. int (*irq_process)(struct radeon_device *rdev);
  672. u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
  673. void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
  674. int (*cs_parse)(struct radeon_cs_parser *p);
  675. int (*copy_blit)(struct radeon_device *rdev,
  676. uint64_t src_offset,
  677. uint64_t dst_offset,
  678. unsigned num_pages,
  679. struct radeon_fence *fence);
  680. int (*copy_dma)(struct radeon_device *rdev,
  681. uint64_t src_offset,
  682. uint64_t dst_offset,
  683. unsigned num_pages,
  684. struct radeon_fence *fence);
  685. int (*copy)(struct radeon_device *rdev,
  686. uint64_t src_offset,
  687. uint64_t dst_offset,
  688. unsigned num_pages,
  689. struct radeon_fence *fence);
  690. uint32_t (*get_engine_clock)(struct radeon_device *rdev);
  691. void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
  692. uint32_t (*get_memory_clock)(struct radeon_device *rdev);
  693. void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
  694. int (*get_pcie_lanes)(struct radeon_device *rdev);
  695. void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
  696. void (*set_clock_gating)(struct radeon_device *rdev, int enable);
  697. int (*set_surface_reg)(struct radeon_device *rdev, int reg,
  698. uint32_t tiling_flags, uint32_t pitch,
  699. uint32_t offset, uint32_t obj_size);
  700. void (*clear_surface_reg)(struct radeon_device *rdev, int reg);
  701. void (*bandwidth_update)(struct radeon_device *rdev);
  702. void (*hpd_init)(struct radeon_device *rdev);
  703. void (*hpd_fini)(struct radeon_device *rdev);
  704. bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  705. void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  706. /* ioctl hw specific callback. Some hw might want to perform special
  707. * operation on specific ioctl. For instance on wait idle some hw
  708. * might want to perform and HDP flush through MMIO as it seems that
  709. * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
  710. * through ring.
  711. */
  712. void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
  713. };
  714. /*
  715. * Asic structures
  716. */
  717. struct r100_asic {
  718. const unsigned *reg_safe_bm;
  719. unsigned reg_safe_bm_size;
  720. u32 hdp_cntl;
  721. };
  722. struct r300_asic {
  723. const unsigned *reg_safe_bm;
  724. unsigned reg_safe_bm_size;
  725. u32 resync_scratch;
  726. u32 hdp_cntl;
  727. };
  728. struct r600_asic {
  729. unsigned max_pipes;
  730. unsigned max_tile_pipes;
  731. unsigned max_simds;
  732. unsigned max_backends;
  733. unsigned max_gprs;
  734. unsigned max_threads;
  735. unsigned max_stack_entries;
  736. unsigned max_hw_contexts;
  737. unsigned max_gs_threads;
  738. unsigned sx_max_export_size;
  739. unsigned sx_max_export_pos_size;
  740. unsigned sx_max_export_smx_size;
  741. unsigned sq_num_cf_insts;
  742. unsigned tiling_nbanks;
  743. unsigned tiling_npipes;
  744. unsigned tiling_group_size;
  745. };
  746. struct rv770_asic {
  747. unsigned max_pipes;
  748. unsigned max_tile_pipes;
  749. unsigned max_simds;
  750. unsigned max_backends;
  751. unsigned max_gprs;
  752. unsigned max_threads;
  753. unsigned max_stack_entries;
  754. unsigned max_hw_contexts;
  755. unsigned max_gs_threads;
  756. unsigned sx_max_export_size;
  757. unsigned sx_max_export_pos_size;
  758. unsigned sx_max_export_smx_size;
  759. unsigned sq_num_cf_insts;
  760. unsigned sx_num_of_sets;
  761. unsigned sc_prim_fifo_size;
  762. unsigned sc_hiz_tile_fifo_size;
  763. unsigned sc_earlyz_tile_fifo_fize;
  764. unsigned tiling_nbanks;
  765. unsigned tiling_npipes;
  766. unsigned tiling_group_size;
  767. };
  768. union radeon_asic_config {
  769. struct r300_asic r300;
  770. struct r100_asic r100;
  771. struct r600_asic r600;
  772. struct rv770_asic rv770;
  773. };
  774. /*
  775. * asic initizalization from radeon_asic.c
  776. */
  777. void radeon_agp_disable(struct radeon_device *rdev);
  778. int radeon_asic_init(struct radeon_device *rdev);
  779. /*
  780. * IOCTL.
  781. */
  782. int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
  783. struct drm_file *filp);
  784. int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
  785. struct drm_file *filp);
  786. int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
  787. struct drm_file *file_priv);
  788. int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
  789. struct drm_file *file_priv);
  790. int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  791. struct drm_file *file_priv);
  792. int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
  793. struct drm_file *file_priv);
  794. int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  795. struct drm_file *filp);
  796. int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
  797. struct drm_file *filp);
  798. int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
  799. struct drm_file *filp);
  800. int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  801. struct drm_file *filp);
  802. int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  803. int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
  804. struct drm_file *filp);
  805. int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
  806. struct drm_file *filp);
  807. /*
  808. * Core structure, functions and helpers.
  809. */
  810. typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
  811. typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
  812. struct radeon_device {
  813. struct device *dev;
  814. struct drm_device *ddev;
  815. struct pci_dev *pdev;
  816. /* ASIC */
  817. union radeon_asic_config config;
  818. enum radeon_family family;
  819. unsigned long flags;
  820. int usec_timeout;
  821. enum radeon_pll_errata pll_errata;
  822. int num_gb_pipes;
  823. int num_z_pipes;
  824. int disp_priority;
  825. /* BIOS */
  826. uint8_t *bios;
  827. bool is_atom_bios;
  828. uint16_t bios_header_start;
  829. struct radeon_bo *stollen_vga_memory;
  830. struct fb_info *fbdev_info;
  831. struct radeon_bo *fbdev_rbo;
  832. struct radeon_framebuffer *fbdev_rfb;
  833. /* Register mmio */
  834. resource_size_t rmmio_base;
  835. resource_size_t rmmio_size;
  836. void *rmmio;
  837. radeon_rreg_t mc_rreg;
  838. radeon_wreg_t mc_wreg;
  839. radeon_rreg_t pll_rreg;
  840. radeon_wreg_t pll_wreg;
  841. uint32_t pcie_reg_mask;
  842. radeon_rreg_t pciep_rreg;
  843. radeon_wreg_t pciep_wreg;
  844. struct radeon_clock clock;
  845. struct radeon_mc mc;
  846. struct radeon_gart gart;
  847. struct radeon_mode_info mode_info;
  848. struct radeon_scratch scratch;
  849. struct radeon_mman mman;
  850. struct radeon_fence_driver fence_drv;
  851. struct radeon_cp cp;
  852. struct radeon_ib_pool ib_pool;
  853. struct radeon_irq irq;
  854. struct radeon_asic *asic;
  855. struct radeon_gem gem;
  856. struct radeon_pm pm;
  857. uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
  858. struct mutex cs_mutex;
  859. struct radeon_wb wb;
  860. struct radeon_dummy_page dummy_page;
  861. bool gpu_lockup;
  862. bool shutdown;
  863. bool suspend;
  864. bool need_dma32;
  865. bool accel_working;
  866. struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
  867. const struct firmware *me_fw; /* all family ME firmware */
  868. const struct firmware *pfp_fw; /* r6/700 PFP firmware */
  869. const struct firmware *rlc_fw; /* r6/700 RLC firmware */
  870. struct r600_blit r600_blit;
  871. int msi_enabled; /* msi enabled */
  872. struct r600_ih ih; /* r6/700 interrupt ring */
  873. struct workqueue_struct *wq;
  874. struct work_struct hotplug_work;
  875. int num_crtc; /* number of crtcs */
  876. struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
  877. /* audio stuff */
  878. struct timer_list audio_timer;
  879. int audio_channels;
  880. int audio_rate;
  881. int audio_bits_per_sample;
  882. uint8_t audio_status_bits;
  883. uint8_t audio_category_code;
  884. bool powered_down;
  885. };
  886. int radeon_device_init(struct radeon_device *rdev,
  887. struct drm_device *ddev,
  888. struct pci_dev *pdev,
  889. uint32_t flags);
  890. void radeon_device_fini(struct radeon_device *rdev);
  891. int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
  892. /* r600 blit */
  893. int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
  894. void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
  895. void r600_kms_blit_copy(struct radeon_device *rdev,
  896. u64 src_gpu_addr, u64 dst_gpu_addr,
  897. int size_bytes);
  898. static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
  899. {
  900. if (reg < rdev->rmmio_size)
  901. return readl(((void __iomem *)rdev->rmmio) + reg);
  902. else {
  903. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  904. return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  905. }
  906. }
  907. static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  908. {
  909. if (reg < rdev->rmmio_size)
  910. writel(v, ((void __iomem *)rdev->rmmio) + reg);
  911. else {
  912. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  913. writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  914. }
  915. }
  916. /*
  917. * Cast helper
  918. */
  919. #define to_radeon_fence(p) ((struct radeon_fence *)(p))
  920. /*
  921. * Registers read & write functions.
  922. */
  923. #define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
  924. #define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
  925. #define RREG32(reg) r100_mm_rreg(rdev, (reg))
  926. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
  927. #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
  928. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  929. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  930. #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
  931. #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
  932. #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
  933. #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
  934. #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
  935. #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
  936. #define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
  937. #define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
  938. #define WREG32_P(reg, val, mask) \
  939. do { \
  940. uint32_t tmp_ = RREG32(reg); \
  941. tmp_ &= (mask); \
  942. tmp_ |= ((val) & ~(mask)); \
  943. WREG32(reg, tmp_); \
  944. } while (0)
  945. #define WREG32_PLL_P(reg, val, mask) \
  946. do { \
  947. uint32_t tmp_ = RREG32_PLL(reg); \
  948. tmp_ &= (mask); \
  949. tmp_ |= ((val) & ~(mask)); \
  950. WREG32_PLL(reg, tmp_); \
  951. } while (0)
  952. #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
  953. /*
  954. * Indirect registers accessor
  955. */
  956. static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
  957. {
  958. uint32_t r;
  959. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  960. r = RREG32(RADEON_PCIE_DATA);
  961. return r;
  962. }
  963. static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  964. {
  965. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  966. WREG32(RADEON_PCIE_DATA, (v));
  967. }
  968. void r100_pll_errata_after_index(struct radeon_device *rdev);
  969. /*
  970. * ASICs helpers.
  971. */
  972. #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
  973. (rdev->pdev->device == 0x5969))
  974. #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
  975. (rdev->family == CHIP_RV200) || \
  976. (rdev->family == CHIP_RS100) || \
  977. (rdev->family == CHIP_RS200) || \
  978. (rdev->family == CHIP_RV250) || \
  979. (rdev->family == CHIP_RV280) || \
  980. (rdev->family == CHIP_RS300))
  981. #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
  982. (rdev->family == CHIP_RV350) || \
  983. (rdev->family == CHIP_R350) || \
  984. (rdev->family == CHIP_RV380) || \
  985. (rdev->family == CHIP_R420) || \
  986. (rdev->family == CHIP_R423) || \
  987. (rdev->family == CHIP_RV410) || \
  988. (rdev->family == CHIP_RS400) || \
  989. (rdev->family == CHIP_RS480))
  990. #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
  991. #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
  992. #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
  993. #define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
  994. /*
  995. * BIOS helpers.
  996. */
  997. #define RBIOS8(i) (rdev->bios[i])
  998. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  999. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1000. int radeon_combios_init(struct radeon_device *rdev);
  1001. void radeon_combios_fini(struct radeon_device *rdev);
  1002. int radeon_atombios_init(struct radeon_device *rdev);
  1003. void radeon_atombios_fini(struct radeon_device *rdev);
  1004. /*
  1005. * RING helpers.
  1006. */
  1007. static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
  1008. {
  1009. #if DRM_DEBUG_CODE
  1010. if (rdev->cp.count_dw <= 0) {
  1011. DRM_ERROR("radeon: writting more dword to ring than expected !\n");
  1012. }
  1013. #endif
  1014. rdev->cp.ring[rdev->cp.wptr++] = v;
  1015. rdev->cp.wptr &= rdev->cp.ptr_mask;
  1016. rdev->cp.count_dw--;
  1017. rdev->cp.ring_free_dw--;
  1018. }
  1019. /*
  1020. * ASICs macro.
  1021. */
  1022. #define radeon_init(rdev) (rdev)->asic->init((rdev))
  1023. #define radeon_fini(rdev) (rdev)->asic->fini((rdev))
  1024. #define radeon_resume(rdev) (rdev)->asic->resume((rdev))
  1025. #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
  1026. #define radeon_cs_parse(p) rdev->asic->cs_parse((p))
  1027. #define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
  1028. #define radeon_gpu_reset(rdev) (rdev)->asic->gpu_reset((rdev))
  1029. #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
  1030. #define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
  1031. #define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
  1032. #define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
  1033. #define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
  1034. #define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
  1035. #define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
  1036. #define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
  1037. #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
  1038. #define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
  1039. #define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
  1040. #define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
  1041. #define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
  1042. #define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
  1043. #define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
  1044. #define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
  1045. #define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
  1046. #define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
  1047. #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
  1048. #define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
  1049. #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
  1050. #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
  1051. #define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
  1052. #define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
  1053. #define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
  1054. #define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
  1055. #define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
  1056. /* Common functions */
  1057. /* AGP */
  1058. extern void radeon_agp_disable(struct radeon_device *rdev);
  1059. extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
  1060. extern void radeon_gart_restore(struct radeon_device *rdev);
  1061. extern int radeon_modeset_init(struct radeon_device *rdev);
  1062. extern void radeon_modeset_fini(struct radeon_device *rdev);
  1063. extern bool radeon_card_posted(struct radeon_device *rdev);
  1064. extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
  1065. extern int radeon_clocks_init(struct radeon_device *rdev);
  1066. extern void radeon_clocks_fini(struct radeon_device *rdev);
  1067. extern void radeon_scratch_init(struct radeon_device *rdev);
  1068. extern void radeon_surface_init(struct radeon_device *rdev);
  1069. extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
  1070. extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  1071. extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  1072. extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
  1073. extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
  1074. extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
  1075. extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  1076. extern int radeon_resume_kms(struct drm_device *dev);
  1077. extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
  1078. /* r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 */
  1079. struct r100_mc_save {
  1080. u32 GENMO_WT;
  1081. u32 CRTC_EXT_CNTL;
  1082. u32 CRTC_GEN_CNTL;
  1083. u32 CRTC2_GEN_CNTL;
  1084. u32 CUR_OFFSET;
  1085. u32 CUR2_OFFSET;
  1086. };
  1087. extern void r100_cp_disable(struct radeon_device *rdev);
  1088. extern int r100_cp_init(struct radeon_device *rdev, unsigned ring_size);
  1089. extern void r100_cp_fini(struct radeon_device *rdev);
  1090. extern void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
  1091. extern int r100_pci_gart_init(struct radeon_device *rdev);
  1092. extern void r100_pci_gart_fini(struct radeon_device *rdev);
  1093. extern int r100_pci_gart_enable(struct radeon_device *rdev);
  1094. extern void r100_pci_gart_disable(struct radeon_device *rdev);
  1095. extern int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  1096. extern int r100_debugfs_mc_info_init(struct radeon_device *rdev);
  1097. extern int r100_gui_wait_for_idle(struct radeon_device *rdev);
  1098. extern void r100_ib_fini(struct radeon_device *rdev);
  1099. extern int r100_ib_init(struct radeon_device *rdev);
  1100. extern void r100_irq_disable(struct radeon_device *rdev);
  1101. extern int r100_irq_set(struct radeon_device *rdev);
  1102. extern void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save);
  1103. extern void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save);
  1104. extern void r100_vram_init_sizes(struct radeon_device *rdev);
  1105. extern void r100_wb_disable(struct radeon_device *rdev);
  1106. extern void r100_wb_fini(struct radeon_device *rdev);
  1107. extern int r100_wb_init(struct radeon_device *rdev);
  1108. extern void r100_hdp_reset(struct radeon_device *rdev);
  1109. extern int r100_rb2d_reset(struct radeon_device *rdev);
  1110. extern int r100_cp_reset(struct radeon_device *rdev);
  1111. extern void r100_vga_render_disable(struct radeon_device *rdev);
  1112. extern int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1113. struct radeon_cs_packet *pkt,
  1114. struct radeon_bo *robj);
  1115. extern int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  1116. struct radeon_cs_packet *pkt,
  1117. const unsigned *auth, unsigned n,
  1118. radeon_packet0_check_t check);
  1119. extern int r100_cs_packet_parse(struct radeon_cs_parser *p,
  1120. struct radeon_cs_packet *pkt,
  1121. unsigned idx);
  1122. extern void r100_enable_bm(struct radeon_device *rdev);
  1123. extern void r100_set_common_regs(struct radeon_device *rdev);
  1124. /* rv200,rv250,rv280 */
  1125. extern void r200_set_safe_registers(struct radeon_device *rdev);
  1126. /* r300,r350,rv350,rv370,rv380 */
  1127. extern void r300_set_reg_safe(struct radeon_device *rdev);
  1128. extern void r300_mc_program(struct radeon_device *rdev);
  1129. extern void r300_mc_init(struct radeon_device *rdev);
  1130. extern void r300_clock_startup(struct radeon_device *rdev);
  1131. extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
  1132. extern int rv370_pcie_gart_init(struct radeon_device *rdev);
  1133. extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
  1134. extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
  1135. extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
  1136. /* r420,r423,rv410 */
  1137. extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
  1138. extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  1139. extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
  1140. extern void r420_pipes_init(struct radeon_device *rdev);
  1141. /* rv515 */
  1142. struct rv515_mc_save {
  1143. u32 d1vga_control;
  1144. u32 d2vga_control;
  1145. u32 vga_render_control;
  1146. u32 vga_hdp_control;
  1147. u32 d1crtc_control;
  1148. u32 d2crtc_control;
  1149. };
  1150. extern void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
  1151. extern void rv515_vga_render_disable(struct radeon_device *rdev);
  1152. extern void rv515_set_safe_registers(struct radeon_device *rdev);
  1153. extern void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
  1154. extern void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
  1155. extern void rv515_clock_startup(struct radeon_device *rdev);
  1156. extern void rv515_debugfs(struct radeon_device *rdev);
  1157. extern int rv515_suspend(struct radeon_device *rdev);
  1158. /* rs400 */
  1159. extern int rs400_gart_init(struct radeon_device *rdev);
  1160. extern int rs400_gart_enable(struct radeon_device *rdev);
  1161. extern void rs400_gart_adjust_size(struct radeon_device *rdev);
  1162. extern void rs400_gart_disable(struct radeon_device *rdev);
  1163. extern void rs400_gart_fini(struct radeon_device *rdev);
  1164. /* rs600 */
  1165. extern void rs600_set_safe_registers(struct radeon_device *rdev);
  1166. extern int rs600_irq_set(struct radeon_device *rdev);
  1167. extern void rs600_irq_disable(struct radeon_device *rdev);
  1168. /* rs690, rs740 */
  1169. extern void rs690_line_buffer_adjust(struct radeon_device *rdev,
  1170. struct drm_display_mode *mode1,
  1171. struct drm_display_mode *mode2);
  1172. /* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
  1173. extern void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  1174. extern bool r600_card_posted(struct radeon_device *rdev);
  1175. extern void r600_cp_stop(struct radeon_device *rdev);
  1176. extern void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
  1177. extern int r600_cp_resume(struct radeon_device *rdev);
  1178. extern void r600_cp_fini(struct radeon_device *rdev);
  1179. extern int r600_count_pipe_bits(uint32_t val);
  1180. extern int r600_mc_wait_for_idle(struct radeon_device *rdev);
  1181. extern int r600_pcie_gart_init(struct radeon_device *rdev);
  1182. extern void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
  1183. extern int r600_ib_test(struct radeon_device *rdev);
  1184. extern int r600_ring_test(struct radeon_device *rdev);
  1185. extern void r600_wb_fini(struct radeon_device *rdev);
  1186. extern int r600_wb_enable(struct radeon_device *rdev);
  1187. extern void r600_wb_disable(struct radeon_device *rdev);
  1188. extern void r600_scratch_init(struct radeon_device *rdev);
  1189. extern int r600_blit_init(struct radeon_device *rdev);
  1190. extern void r600_blit_fini(struct radeon_device *rdev);
  1191. extern int r600_init_microcode(struct radeon_device *rdev);
  1192. extern int r600_gpu_reset(struct radeon_device *rdev);
  1193. /* r600 irq */
  1194. extern int r600_irq_init(struct radeon_device *rdev);
  1195. extern void r600_irq_fini(struct radeon_device *rdev);
  1196. extern void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
  1197. extern int r600_irq_set(struct radeon_device *rdev);
  1198. extern void r600_irq_suspend(struct radeon_device *rdev);
  1199. /* r600 audio */
  1200. extern int r600_audio_init(struct radeon_device *rdev);
  1201. extern int r600_audio_tmds_index(struct drm_encoder *encoder);
  1202. extern void r600_audio_set_clock(struct drm_encoder *encoder, int clock);
  1203. extern void r600_audio_fini(struct radeon_device *rdev);
  1204. extern void r600_hdmi_init(struct drm_encoder *encoder);
  1205. extern void r600_hdmi_enable(struct drm_encoder *encoder);
  1206. extern void r600_hdmi_disable(struct drm_encoder *encoder);
  1207. extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
  1208. extern int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
  1209. extern void r600_hdmi_update_audio_settings(struct drm_encoder *encoder,
  1210. int channels,
  1211. int rate,
  1212. int bps,
  1213. uint8_t status_bits,
  1214. uint8_t category_code);
  1215. /* evergreen */
  1216. struct evergreen_mc_save {
  1217. u32 vga_control[6];
  1218. u32 vga_render_control;
  1219. u32 vga_hdp_control;
  1220. u32 crtc_control[6];
  1221. };
  1222. #include "radeon_object.h"
  1223. #endif