emulate.c 65 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. *
  13. * Avi Kivity <avi@qumranet.com>
  14. * Yaniv Kamay <yaniv@qumranet.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  20. */
  21. #ifndef __KERNEL__
  22. #include <stdio.h>
  23. #include <stdint.h>
  24. #include <public/xen.h>
  25. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  26. #else
  27. #include <linux/kvm_host.h>
  28. #include "kvm_cache_regs.h"
  29. #define DPRINTF(x...) do {} while (0)
  30. #endif
  31. #include <linux/module.h>
  32. #include <asm/kvm_emulate.h>
  33. #include "mmu.h" /* for is_long_mode() */
  34. /*
  35. * Opcode effective-address decode tables.
  36. * Note that we only emulate instructions that have at least one memory
  37. * operand (excluding implicit stack references). We assume that stack
  38. * references and instruction fetches will never occur in special memory
  39. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  40. * not be handled.
  41. */
  42. /* Operand sizes: 8-bit operands or specified/overridden size. */
  43. #define ByteOp (1<<0) /* 8-bit operands. */
  44. /* Destination operand type. */
  45. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  46. #define DstReg (2<<1) /* Register operand. */
  47. #define DstMem (3<<1) /* Memory operand. */
  48. #define DstAcc (4<<1) /* Destination Accumulator */
  49. #define DstMask (7<<1)
  50. /* Source operand type. */
  51. #define SrcNone (0<<4) /* No source operand. */
  52. #define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
  53. #define SrcReg (1<<4) /* Register operand. */
  54. #define SrcMem (2<<4) /* Memory operand. */
  55. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  56. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  57. #define SrcImm (5<<4) /* Immediate operand. */
  58. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  59. #define SrcOne (7<<4) /* Implied '1' */
  60. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  61. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  62. #define SrcMask (0xf<<4)
  63. /* Generic ModRM decode. */
  64. #define ModRM (1<<8)
  65. /* Destination is only written; never read. */
  66. #define Mov (1<<9)
  67. #define BitOp (1<<10)
  68. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  69. #define String (1<<12) /* String instruction (rep capable) */
  70. #define Stack (1<<13) /* Stack instruction (push/pop) */
  71. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  72. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  73. #define GroupMask 0xff /* Group number stored in bits 0:7 */
  74. /* Misc flags */
  75. #define No64 (1<<28)
  76. /* Source 2 operand type */
  77. #define Src2None (0<<29)
  78. #define Src2CL (1<<29)
  79. #define Src2ImmByte (2<<29)
  80. #define Src2One (3<<29)
  81. #define Src2Imm16 (4<<29)
  82. #define Src2Mask (7<<29)
  83. enum {
  84. Group1_80, Group1_81, Group1_82, Group1_83,
  85. Group1A, Group3_Byte, Group3, Group4, Group5, Group7,
  86. };
  87. static u32 opcode_table[256] = {
  88. /* 0x00 - 0x07 */
  89. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  90. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  91. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  92. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  93. /* 0x08 - 0x0F */
  94. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  95. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  96. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  97. ImplicitOps | Stack | No64, 0,
  98. /* 0x10 - 0x17 */
  99. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  100. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  101. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  102. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  103. /* 0x18 - 0x1F */
  104. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  105. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  106. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  107. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  108. /* 0x20 - 0x27 */
  109. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  110. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  111. DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
  112. /* 0x28 - 0x2F */
  113. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  114. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  115. 0, 0, 0, 0,
  116. /* 0x30 - 0x37 */
  117. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  118. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  119. 0, 0, 0, 0,
  120. /* 0x38 - 0x3F */
  121. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  122. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  123. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  124. 0, 0,
  125. /* 0x40 - 0x47 */
  126. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  127. /* 0x48 - 0x4F */
  128. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  129. /* 0x50 - 0x57 */
  130. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  131. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  132. /* 0x58 - 0x5F */
  133. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  134. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  135. /* 0x60 - 0x67 */
  136. 0, 0, 0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
  137. 0, 0, 0, 0,
  138. /* 0x68 - 0x6F */
  139. SrcImm | Mov | Stack, 0, SrcImmByte | Mov | Stack, 0,
  140. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* insb, insw/insd */
  141. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* outsb, outsw/outsd */
  142. /* 0x70 - 0x77 */
  143. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  144. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  145. /* 0x78 - 0x7F */
  146. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  147. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  148. /* 0x80 - 0x87 */
  149. Group | Group1_80, Group | Group1_81,
  150. Group | Group1_82, Group | Group1_83,
  151. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  152. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  153. /* 0x88 - 0x8F */
  154. ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
  155. ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  156. DstMem | SrcReg | ModRM | Mov, ModRM | DstReg,
  157. DstReg | SrcMem | ModRM | Mov, Group | Group1A,
  158. /* 0x90 - 0x97 */
  159. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  160. /* 0x98 - 0x9F */
  161. 0, 0, SrcImm | Src2Imm16 | No64, 0,
  162. ImplicitOps | Stack, ImplicitOps | Stack, 0, 0,
  163. /* 0xA0 - 0xA7 */
  164. ByteOp | DstReg | SrcMem | Mov | MemAbs, DstReg | SrcMem | Mov | MemAbs,
  165. ByteOp | DstMem | SrcReg | Mov | MemAbs, DstMem | SrcReg | Mov | MemAbs,
  166. ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  167. ByteOp | ImplicitOps | String, ImplicitOps | String,
  168. /* 0xA8 - 0xAF */
  169. 0, 0, ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  170. ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  171. ByteOp | ImplicitOps | String, ImplicitOps | String,
  172. /* 0xB0 - 0xB7 */
  173. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  174. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  175. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  176. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  177. /* 0xB8 - 0xBF */
  178. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  179. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  180. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  181. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  182. /* 0xC0 - 0xC7 */
  183. ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
  184. 0, ImplicitOps | Stack, 0, 0,
  185. ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
  186. /* 0xC8 - 0xCF */
  187. 0, 0, 0, ImplicitOps | Stack,
  188. ImplicitOps, SrcImmByte, ImplicitOps | No64, ImplicitOps,
  189. /* 0xD0 - 0xD7 */
  190. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  191. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  192. 0, 0, 0, 0,
  193. /* 0xD8 - 0xDF */
  194. 0, 0, 0, 0, 0, 0, 0, 0,
  195. /* 0xE0 - 0xE7 */
  196. 0, 0, 0, 0,
  197. ByteOp | SrcImmUByte, SrcImmUByte,
  198. ByteOp | SrcImmUByte, SrcImmUByte,
  199. /* 0xE8 - 0xEF */
  200. SrcImm | Stack, SrcImm | ImplicitOps,
  201. SrcImmU | Src2Imm16 | No64, SrcImmByte | ImplicitOps,
  202. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps,
  203. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps,
  204. /* 0xF0 - 0xF7 */
  205. 0, 0, 0, 0,
  206. ImplicitOps, ImplicitOps, Group | Group3_Byte, Group | Group3,
  207. /* 0xF8 - 0xFF */
  208. ImplicitOps, 0, ImplicitOps, ImplicitOps,
  209. ImplicitOps, ImplicitOps, Group | Group4, Group | Group5,
  210. };
  211. static u32 twobyte_table[256] = {
  212. /* 0x00 - 0x0F */
  213. 0, Group | GroupDual | Group7, 0, 0, 0, ImplicitOps, ImplicitOps, 0,
  214. ImplicitOps, ImplicitOps, 0, 0, 0, ImplicitOps | ModRM, 0, 0,
  215. /* 0x10 - 0x1F */
  216. 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
  217. /* 0x20 - 0x2F */
  218. ModRM | ImplicitOps, ModRM, ModRM | ImplicitOps, ModRM, 0, 0, 0, 0,
  219. 0, 0, 0, 0, 0, 0, 0, 0,
  220. /* 0x30 - 0x3F */
  221. ImplicitOps, 0, ImplicitOps, 0,
  222. ImplicitOps, ImplicitOps, 0, 0,
  223. 0, 0, 0, 0, 0, 0, 0, 0,
  224. /* 0x40 - 0x47 */
  225. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  226. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  227. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  228. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  229. /* 0x48 - 0x4F */
  230. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  231. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  232. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  233. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  234. /* 0x50 - 0x5F */
  235. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  236. /* 0x60 - 0x6F */
  237. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  238. /* 0x70 - 0x7F */
  239. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  240. /* 0x80 - 0x8F */
  241. SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
  242. SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
  243. /* 0x90 - 0x9F */
  244. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  245. /* 0xA0 - 0xA7 */
  246. ImplicitOps | Stack, ImplicitOps | Stack,
  247. 0, DstMem | SrcReg | ModRM | BitOp,
  248. DstMem | SrcReg | Src2ImmByte | ModRM,
  249. DstMem | SrcReg | Src2CL | ModRM, 0, 0,
  250. /* 0xA8 - 0xAF */
  251. ImplicitOps | Stack, ImplicitOps | Stack,
  252. 0, DstMem | SrcReg | ModRM | BitOp,
  253. DstMem | SrcReg | Src2ImmByte | ModRM,
  254. DstMem | SrcReg | Src2CL | ModRM,
  255. ModRM, 0,
  256. /* 0xB0 - 0xB7 */
  257. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM, 0,
  258. DstMem | SrcReg | ModRM | BitOp,
  259. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  260. DstReg | SrcMem16 | ModRM | Mov,
  261. /* 0xB8 - 0xBF */
  262. 0, 0, DstMem | SrcImmByte | ModRM, DstMem | SrcReg | ModRM | BitOp,
  263. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  264. DstReg | SrcMem16 | ModRM | Mov,
  265. /* 0xC0 - 0xCF */
  266. 0, 0, 0, DstMem | SrcReg | ModRM | Mov, 0, 0, 0, ImplicitOps | ModRM,
  267. 0, 0, 0, 0, 0, 0, 0, 0,
  268. /* 0xD0 - 0xDF */
  269. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  270. /* 0xE0 - 0xEF */
  271. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  272. /* 0xF0 - 0xFF */
  273. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
  274. };
  275. static u32 group_table[] = {
  276. [Group1_80*8] =
  277. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  278. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  279. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  280. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  281. [Group1_81*8] =
  282. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  283. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  284. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  285. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  286. [Group1_82*8] =
  287. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  288. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  289. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  290. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  291. [Group1_83*8] =
  292. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  293. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  294. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  295. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  296. [Group1A*8] =
  297. DstMem | SrcNone | ModRM | Mov | Stack, 0, 0, 0, 0, 0, 0, 0,
  298. [Group3_Byte*8] =
  299. ByteOp | SrcImm | DstMem | ModRM, 0,
  300. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  301. 0, 0, 0, 0,
  302. [Group3*8] =
  303. DstMem | SrcImm | ModRM, 0,
  304. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  305. 0, 0, 0, 0,
  306. [Group4*8] =
  307. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  308. 0, 0, 0, 0, 0, 0,
  309. [Group5*8] =
  310. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  311. SrcMem | ModRM | Stack, 0,
  312. SrcMem | ModRM | Stack, 0, SrcMem | ModRM | Stack, 0,
  313. [Group7*8] =
  314. 0, 0, ModRM | SrcMem, ModRM | SrcMem,
  315. SrcNone | ModRM | DstMem | Mov, 0,
  316. SrcMem16 | ModRM | Mov, SrcMem | ModRM | ByteOp,
  317. };
  318. static u32 group2_table[] = {
  319. [Group7*8] =
  320. SrcNone | ModRM, 0, 0, SrcNone | ModRM,
  321. SrcNone | ModRM | DstMem | Mov, 0,
  322. SrcMem16 | ModRM | Mov, 0,
  323. };
  324. /* EFLAGS bit definitions. */
  325. #define EFLG_VM (1<<17)
  326. #define EFLG_RF (1<<16)
  327. #define EFLG_OF (1<<11)
  328. #define EFLG_DF (1<<10)
  329. #define EFLG_IF (1<<9)
  330. #define EFLG_SF (1<<7)
  331. #define EFLG_ZF (1<<6)
  332. #define EFLG_AF (1<<4)
  333. #define EFLG_PF (1<<2)
  334. #define EFLG_CF (1<<0)
  335. /*
  336. * Instruction emulation:
  337. * Most instructions are emulated directly via a fragment of inline assembly
  338. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  339. * any modified flags.
  340. */
  341. #if defined(CONFIG_X86_64)
  342. #define _LO32 "k" /* force 32-bit operand */
  343. #define _STK "%%rsp" /* stack pointer */
  344. #elif defined(__i386__)
  345. #define _LO32 "" /* force 32-bit operand */
  346. #define _STK "%%esp" /* stack pointer */
  347. #endif
  348. /*
  349. * These EFLAGS bits are restored from saved value during emulation, and
  350. * any changes are written back to the saved value after emulation.
  351. */
  352. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  353. /* Before executing instruction: restore necessary bits in EFLAGS. */
  354. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  355. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  356. "movl %"_sav",%"_LO32 _tmp"; " \
  357. "push %"_tmp"; " \
  358. "push %"_tmp"; " \
  359. "movl %"_msk",%"_LO32 _tmp"; " \
  360. "andl %"_LO32 _tmp",("_STK"); " \
  361. "pushf; " \
  362. "notl %"_LO32 _tmp"; " \
  363. "andl %"_LO32 _tmp",("_STK"); " \
  364. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  365. "pop %"_tmp"; " \
  366. "orl %"_LO32 _tmp",("_STK"); " \
  367. "popf; " \
  368. "pop %"_sav"; "
  369. /* After executing instruction: write-back necessary bits in EFLAGS. */
  370. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  371. /* _sav |= EFLAGS & _msk; */ \
  372. "pushf; " \
  373. "pop %"_tmp"; " \
  374. "andl %"_msk",%"_LO32 _tmp"; " \
  375. "orl %"_LO32 _tmp",%"_sav"; "
  376. #ifdef CONFIG_X86_64
  377. #define ON64(x) x
  378. #else
  379. #define ON64(x)
  380. #endif
  381. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
  382. do { \
  383. __asm__ __volatile__ ( \
  384. _PRE_EFLAGS("0", "4", "2") \
  385. _op _suffix " %"_x"3,%1; " \
  386. _POST_EFLAGS("0", "4", "2") \
  387. : "=m" (_eflags), "=m" ((_dst).val), \
  388. "=&r" (_tmp) \
  389. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  390. } while (0)
  391. /* Raw emulation: instruction has two explicit operands. */
  392. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  393. do { \
  394. unsigned long _tmp; \
  395. \
  396. switch ((_dst).bytes) { \
  397. case 2: \
  398. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
  399. break; \
  400. case 4: \
  401. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
  402. break; \
  403. case 8: \
  404. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
  405. break; \
  406. } \
  407. } while (0)
  408. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  409. do { \
  410. unsigned long _tmp; \
  411. switch ((_dst).bytes) { \
  412. case 1: \
  413. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
  414. break; \
  415. default: \
  416. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  417. _wx, _wy, _lx, _ly, _qx, _qy); \
  418. break; \
  419. } \
  420. } while (0)
  421. /* Source operand is byte-sized and may be restricted to just %cl. */
  422. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  423. __emulate_2op(_op, _src, _dst, _eflags, \
  424. "b", "c", "b", "c", "b", "c", "b", "c")
  425. /* Source operand is byte, word, long or quad sized. */
  426. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  427. __emulate_2op(_op, _src, _dst, _eflags, \
  428. "b", "q", "w", "r", _LO32, "r", "", "r")
  429. /* Source operand is word, long or quad sized. */
  430. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  431. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  432. "w", "r", _LO32, "r", "", "r")
  433. /* Instruction has three operands and one operand is stored in ECX register */
  434. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  435. do { \
  436. unsigned long _tmp; \
  437. _type _clv = (_cl).val; \
  438. _type _srcv = (_src).val; \
  439. _type _dstv = (_dst).val; \
  440. \
  441. __asm__ __volatile__ ( \
  442. _PRE_EFLAGS("0", "5", "2") \
  443. _op _suffix " %4,%1 \n" \
  444. _POST_EFLAGS("0", "5", "2") \
  445. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  446. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  447. ); \
  448. \
  449. (_cl).val = (unsigned long) _clv; \
  450. (_src).val = (unsigned long) _srcv; \
  451. (_dst).val = (unsigned long) _dstv; \
  452. } while (0)
  453. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  454. do { \
  455. switch ((_dst).bytes) { \
  456. case 2: \
  457. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  458. "w", unsigned short); \
  459. break; \
  460. case 4: \
  461. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  462. "l", unsigned int); \
  463. break; \
  464. case 8: \
  465. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  466. "q", unsigned long)); \
  467. break; \
  468. } \
  469. } while (0)
  470. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  471. do { \
  472. unsigned long _tmp; \
  473. \
  474. __asm__ __volatile__ ( \
  475. _PRE_EFLAGS("0", "3", "2") \
  476. _op _suffix " %1; " \
  477. _POST_EFLAGS("0", "3", "2") \
  478. : "=m" (_eflags), "+m" ((_dst).val), \
  479. "=&r" (_tmp) \
  480. : "i" (EFLAGS_MASK)); \
  481. } while (0)
  482. /* Instruction has only one explicit operand (no source operand). */
  483. #define emulate_1op(_op, _dst, _eflags) \
  484. do { \
  485. switch ((_dst).bytes) { \
  486. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  487. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  488. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  489. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  490. } \
  491. } while (0)
  492. /* Fetch next part of the instruction being emulated. */
  493. #define insn_fetch(_type, _size, _eip) \
  494. ({ unsigned long _x; \
  495. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  496. if (rc != 0) \
  497. goto done; \
  498. (_eip) += (_size); \
  499. (_type)_x; \
  500. })
  501. static inline unsigned long ad_mask(struct decode_cache *c)
  502. {
  503. return (1UL << (c->ad_bytes << 3)) - 1;
  504. }
  505. /* Access/update address held in a register, based on addressing mode. */
  506. static inline unsigned long
  507. address_mask(struct decode_cache *c, unsigned long reg)
  508. {
  509. if (c->ad_bytes == sizeof(unsigned long))
  510. return reg;
  511. else
  512. return reg & ad_mask(c);
  513. }
  514. static inline unsigned long
  515. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  516. {
  517. return base + address_mask(c, reg);
  518. }
  519. static inline void
  520. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  521. {
  522. if (c->ad_bytes == sizeof(unsigned long))
  523. *reg += inc;
  524. else
  525. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  526. }
  527. static inline void jmp_rel(struct decode_cache *c, int rel)
  528. {
  529. register_address_increment(c, &c->eip, rel);
  530. }
  531. static void set_seg_override(struct decode_cache *c, int seg)
  532. {
  533. c->has_seg_override = true;
  534. c->seg_override = seg;
  535. }
  536. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  537. {
  538. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  539. return 0;
  540. return kvm_x86_ops->get_segment_base(ctxt->vcpu, seg);
  541. }
  542. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  543. struct decode_cache *c)
  544. {
  545. if (!c->has_seg_override)
  546. return 0;
  547. return seg_base(ctxt, c->seg_override);
  548. }
  549. static unsigned long es_base(struct x86_emulate_ctxt *ctxt)
  550. {
  551. return seg_base(ctxt, VCPU_SREG_ES);
  552. }
  553. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt)
  554. {
  555. return seg_base(ctxt, VCPU_SREG_SS);
  556. }
  557. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  558. struct x86_emulate_ops *ops,
  559. unsigned long linear, u8 *dest)
  560. {
  561. struct fetch_cache *fc = &ctxt->decode.fetch;
  562. int rc;
  563. int size;
  564. if (linear < fc->start || linear >= fc->end) {
  565. size = min(15UL, PAGE_SIZE - offset_in_page(linear));
  566. rc = ops->read_std(linear, fc->data, size, ctxt->vcpu);
  567. if (rc)
  568. return rc;
  569. fc->start = linear;
  570. fc->end = linear + size;
  571. }
  572. *dest = fc->data[linear - fc->start];
  573. return 0;
  574. }
  575. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  576. struct x86_emulate_ops *ops,
  577. unsigned long eip, void *dest, unsigned size)
  578. {
  579. int rc = 0;
  580. eip += ctxt->cs_base;
  581. while (size--) {
  582. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  583. if (rc)
  584. return rc;
  585. }
  586. return 0;
  587. }
  588. /*
  589. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  590. * pointer into the block that addresses the relevant register.
  591. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  592. */
  593. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  594. int highbyte_regs)
  595. {
  596. void *p;
  597. p = &regs[modrm_reg];
  598. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  599. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  600. return p;
  601. }
  602. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  603. struct x86_emulate_ops *ops,
  604. void *ptr,
  605. u16 *size, unsigned long *address, int op_bytes)
  606. {
  607. int rc;
  608. if (op_bytes == 2)
  609. op_bytes = 3;
  610. *address = 0;
  611. rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
  612. ctxt->vcpu);
  613. if (rc)
  614. return rc;
  615. rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
  616. ctxt->vcpu);
  617. return rc;
  618. }
  619. static int test_cc(unsigned int condition, unsigned int flags)
  620. {
  621. int rc = 0;
  622. switch ((condition & 15) >> 1) {
  623. case 0: /* o */
  624. rc |= (flags & EFLG_OF);
  625. break;
  626. case 1: /* b/c/nae */
  627. rc |= (flags & EFLG_CF);
  628. break;
  629. case 2: /* z/e */
  630. rc |= (flags & EFLG_ZF);
  631. break;
  632. case 3: /* be/na */
  633. rc |= (flags & (EFLG_CF|EFLG_ZF));
  634. break;
  635. case 4: /* s */
  636. rc |= (flags & EFLG_SF);
  637. break;
  638. case 5: /* p/pe */
  639. rc |= (flags & EFLG_PF);
  640. break;
  641. case 7: /* le/ng */
  642. rc |= (flags & EFLG_ZF);
  643. /* fall through */
  644. case 6: /* l/nge */
  645. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  646. break;
  647. }
  648. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  649. return (!!rc ^ (condition & 1));
  650. }
  651. static void decode_register_operand(struct operand *op,
  652. struct decode_cache *c,
  653. int inhibit_bytereg)
  654. {
  655. unsigned reg = c->modrm_reg;
  656. int highbyte_regs = c->rex_prefix == 0;
  657. if (!(c->d & ModRM))
  658. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  659. op->type = OP_REG;
  660. if ((c->d & ByteOp) && !inhibit_bytereg) {
  661. op->ptr = decode_register(reg, c->regs, highbyte_regs);
  662. op->val = *(u8 *)op->ptr;
  663. op->bytes = 1;
  664. } else {
  665. op->ptr = decode_register(reg, c->regs, 0);
  666. op->bytes = c->op_bytes;
  667. switch (op->bytes) {
  668. case 2:
  669. op->val = *(u16 *)op->ptr;
  670. break;
  671. case 4:
  672. op->val = *(u32 *)op->ptr;
  673. break;
  674. case 8:
  675. op->val = *(u64 *) op->ptr;
  676. break;
  677. }
  678. }
  679. op->orig_val = op->val;
  680. }
  681. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  682. struct x86_emulate_ops *ops)
  683. {
  684. struct decode_cache *c = &ctxt->decode;
  685. u8 sib;
  686. int index_reg = 0, base_reg = 0, scale;
  687. int rc = 0;
  688. if (c->rex_prefix) {
  689. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  690. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  691. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  692. }
  693. c->modrm = insn_fetch(u8, 1, c->eip);
  694. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  695. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  696. c->modrm_rm |= (c->modrm & 0x07);
  697. c->modrm_ea = 0;
  698. c->use_modrm_ea = 1;
  699. if (c->modrm_mod == 3) {
  700. c->modrm_ptr = decode_register(c->modrm_rm,
  701. c->regs, c->d & ByteOp);
  702. c->modrm_val = *(unsigned long *)c->modrm_ptr;
  703. return rc;
  704. }
  705. if (c->ad_bytes == 2) {
  706. unsigned bx = c->regs[VCPU_REGS_RBX];
  707. unsigned bp = c->regs[VCPU_REGS_RBP];
  708. unsigned si = c->regs[VCPU_REGS_RSI];
  709. unsigned di = c->regs[VCPU_REGS_RDI];
  710. /* 16-bit ModR/M decode. */
  711. switch (c->modrm_mod) {
  712. case 0:
  713. if (c->modrm_rm == 6)
  714. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  715. break;
  716. case 1:
  717. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  718. break;
  719. case 2:
  720. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  721. break;
  722. }
  723. switch (c->modrm_rm) {
  724. case 0:
  725. c->modrm_ea += bx + si;
  726. break;
  727. case 1:
  728. c->modrm_ea += bx + di;
  729. break;
  730. case 2:
  731. c->modrm_ea += bp + si;
  732. break;
  733. case 3:
  734. c->modrm_ea += bp + di;
  735. break;
  736. case 4:
  737. c->modrm_ea += si;
  738. break;
  739. case 5:
  740. c->modrm_ea += di;
  741. break;
  742. case 6:
  743. if (c->modrm_mod != 0)
  744. c->modrm_ea += bp;
  745. break;
  746. case 7:
  747. c->modrm_ea += bx;
  748. break;
  749. }
  750. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  751. (c->modrm_rm == 6 && c->modrm_mod != 0))
  752. if (!c->has_seg_override)
  753. set_seg_override(c, VCPU_SREG_SS);
  754. c->modrm_ea = (u16)c->modrm_ea;
  755. } else {
  756. /* 32/64-bit ModR/M decode. */
  757. if ((c->modrm_rm & 7) == 4) {
  758. sib = insn_fetch(u8, 1, c->eip);
  759. index_reg |= (sib >> 3) & 7;
  760. base_reg |= sib & 7;
  761. scale = sib >> 6;
  762. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  763. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  764. else
  765. c->modrm_ea += c->regs[base_reg];
  766. if (index_reg != 4)
  767. c->modrm_ea += c->regs[index_reg] << scale;
  768. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  769. if (ctxt->mode == X86EMUL_MODE_PROT64)
  770. c->rip_relative = 1;
  771. } else
  772. c->modrm_ea += c->regs[c->modrm_rm];
  773. switch (c->modrm_mod) {
  774. case 0:
  775. if (c->modrm_rm == 5)
  776. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  777. break;
  778. case 1:
  779. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  780. break;
  781. case 2:
  782. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  783. break;
  784. }
  785. }
  786. done:
  787. return rc;
  788. }
  789. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  790. struct x86_emulate_ops *ops)
  791. {
  792. struct decode_cache *c = &ctxt->decode;
  793. int rc = 0;
  794. switch (c->ad_bytes) {
  795. case 2:
  796. c->modrm_ea = insn_fetch(u16, 2, c->eip);
  797. break;
  798. case 4:
  799. c->modrm_ea = insn_fetch(u32, 4, c->eip);
  800. break;
  801. case 8:
  802. c->modrm_ea = insn_fetch(u64, 8, c->eip);
  803. break;
  804. }
  805. done:
  806. return rc;
  807. }
  808. int
  809. x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  810. {
  811. struct decode_cache *c = &ctxt->decode;
  812. int rc = 0;
  813. int mode = ctxt->mode;
  814. int def_op_bytes, def_ad_bytes, group;
  815. /* Shadow copy of register state. Committed on successful emulation. */
  816. memset(c, 0, sizeof(struct decode_cache));
  817. c->eip = kvm_rip_read(ctxt->vcpu);
  818. ctxt->cs_base = seg_base(ctxt, VCPU_SREG_CS);
  819. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  820. switch (mode) {
  821. case X86EMUL_MODE_REAL:
  822. case X86EMUL_MODE_PROT16:
  823. def_op_bytes = def_ad_bytes = 2;
  824. break;
  825. case X86EMUL_MODE_PROT32:
  826. def_op_bytes = def_ad_bytes = 4;
  827. break;
  828. #ifdef CONFIG_X86_64
  829. case X86EMUL_MODE_PROT64:
  830. def_op_bytes = 4;
  831. def_ad_bytes = 8;
  832. break;
  833. #endif
  834. default:
  835. return -1;
  836. }
  837. c->op_bytes = def_op_bytes;
  838. c->ad_bytes = def_ad_bytes;
  839. /* Legacy prefixes. */
  840. for (;;) {
  841. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  842. case 0x66: /* operand-size override */
  843. /* switch between 2/4 bytes */
  844. c->op_bytes = def_op_bytes ^ 6;
  845. break;
  846. case 0x67: /* address-size override */
  847. if (mode == X86EMUL_MODE_PROT64)
  848. /* switch between 4/8 bytes */
  849. c->ad_bytes = def_ad_bytes ^ 12;
  850. else
  851. /* switch between 2/4 bytes */
  852. c->ad_bytes = def_ad_bytes ^ 6;
  853. break;
  854. case 0x26: /* ES override */
  855. case 0x2e: /* CS override */
  856. case 0x36: /* SS override */
  857. case 0x3e: /* DS override */
  858. set_seg_override(c, (c->b >> 3) & 3);
  859. break;
  860. case 0x64: /* FS override */
  861. case 0x65: /* GS override */
  862. set_seg_override(c, c->b & 7);
  863. break;
  864. case 0x40 ... 0x4f: /* REX */
  865. if (mode != X86EMUL_MODE_PROT64)
  866. goto done_prefixes;
  867. c->rex_prefix = c->b;
  868. continue;
  869. case 0xf0: /* LOCK */
  870. c->lock_prefix = 1;
  871. break;
  872. case 0xf2: /* REPNE/REPNZ */
  873. c->rep_prefix = REPNE_PREFIX;
  874. break;
  875. case 0xf3: /* REP/REPE/REPZ */
  876. c->rep_prefix = REPE_PREFIX;
  877. break;
  878. default:
  879. goto done_prefixes;
  880. }
  881. /* Any legacy prefix after a REX prefix nullifies its effect. */
  882. c->rex_prefix = 0;
  883. }
  884. done_prefixes:
  885. /* REX prefix. */
  886. if (c->rex_prefix)
  887. if (c->rex_prefix & 8)
  888. c->op_bytes = 8; /* REX.W */
  889. /* Opcode byte(s). */
  890. c->d = opcode_table[c->b];
  891. if (c->d == 0) {
  892. /* Two-byte opcode? */
  893. if (c->b == 0x0f) {
  894. c->twobyte = 1;
  895. c->b = insn_fetch(u8, 1, c->eip);
  896. c->d = twobyte_table[c->b];
  897. }
  898. }
  899. if (mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  900. kvm_report_emulation_failure(ctxt->vcpu, "invalid x86/64 instruction");;
  901. return -1;
  902. }
  903. if (c->d & Group) {
  904. group = c->d & GroupMask;
  905. c->modrm = insn_fetch(u8, 1, c->eip);
  906. --c->eip;
  907. group = (group << 3) + ((c->modrm >> 3) & 7);
  908. if ((c->d & GroupDual) && (c->modrm >> 6) == 3)
  909. c->d = group2_table[group];
  910. else
  911. c->d = group_table[group];
  912. }
  913. /* Unrecognised? */
  914. if (c->d == 0) {
  915. DPRINTF("Cannot emulate %02x\n", c->b);
  916. return -1;
  917. }
  918. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  919. c->op_bytes = 8;
  920. /* ModRM and SIB bytes. */
  921. if (c->d & ModRM)
  922. rc = decode_modrm(ctxt, ops);
  923. else if (c->d & MemAbs)
  924. rc = decode_abs(ctxt, ops);
  925. if (rc)
  926. goto done;
  927. if (!c->has_seg_override)
  928. set_seg_override(c, VCPU_SREG_DS);
  929. if (!(!c->twobyte && c->b == 0x8d))
  930. c->modrm_ea += seg_override_base(ctxt, c);
  931. if (c->ad_bytes != 8)
  932. c->modrm_ea = (u32)c->modrm_ea;
  933. /*
  934. * Decode and fetch the source operand: register, memory
  935. * or immediate.
  936. */
  937. switch (c->d & SrcMask) {
  938. case SrcNone:
  939. break;
  940. case SrcReg:
  941. decode_register_operand(&c->src, c, 0);
  942. break;
  943. case SrcMem16:
  944. c->src.bytes = 2;
  945. goto srcmem_common;
  946. case SrcMem32:
  947. c->src.bytes = 4;
  948. goto srcmem_common;
  949. case SrcMem:
  950. c->src.bytes = (c->d & ByteOp) ? 1 :
  951. c->op_bytes;
  952. /* Don't fetch the address for invlpg: it could be unmapped. */
  953. if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
  954. break;
  955. srcmem_common:
  956. /*
  957. * For instructions with a ModR/M byte, switch to register
  958. * access if Mod = 3.
  959. */
  960. if ((c->d & ModRM) && c->modrm_mod == 3) {
  961. c->src.type = OP_REG;
  962. c->src.val = c->modrm_val;
  963. c->src.ptr = c->modrm_ptr;
  964. break;
  965. }
  966. c->src.type = OP_MEM;
  967. break;
  968. case SrcImm:
  969. case SrcImmU:
  970. c->src.type = OP_IMM;
  971. c->src.ptr = (unsigned long *)c->eip;
  972. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  973. if (c->src.bytes == 8)
  974. c->src.bytes = 4;
  975. /* NB. Immediates are sign-extended as necessary. */
  976. switch (c->src.bytes) {
  977. case 1:
  978. c->src.val = insn_fetch(s8, 1, c->eip);
  979. break;
  980. case 2:
  981. c->src.val = insn_fetch(s16, 2, c->eip);
  982. break;
  983. case 4:
  984. c->src.val = insn_fetch(s32, 4, c->eip);
  985. break;
  986. }
  987. if ((c->d & SrcMask) == SrcImmU) {
  988. switch (c->src.bytes) {
  989. case 1:
  990. c->src.val &= 0xff;
  991. break;
  992. case 2:
  993. c->src.val &= 0xffff;
  994. break;
  995. case 4:
  996. c->src.val &= 0xffffffff;
  997. break;
  998. }
  999. }
  1000. break;
  1001. case SrcImmByte:
  1002. case SrcImmUByte:
  1003. c->src.type = OP_IMM;
  1004. c->src.ptr = (unsigned long *)c->eip;
  1005. c->src.bytes = 1;
  1006. if ((c->d & SrcMask) == SrcImmByte)
  1007. c->src.val = insn_fetch(s8, 1, c->eip);
  1008. else
  1009. c->src.val = insn_fetch(u8, 1, c->eip);
  1010. break;
  1011. case SrcOne:
  1012. c->src.bytes = 1;
  1013. c->src.val = 1;
  1014. break;
  1015. }
  1016. /*
  1017. * Decode and fetch the second source operand: register, memory
  1018. * or immediate.
  1019. */
  1020. switch (c->d & Src2Mask) {
  1021. case Src2None:
  1022. break;
  1023. case Src2CL:
  1024. c->src2.bytes = 1;
  1025. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  1026. break;
  1027. case Src2ImmByte:
  1028. c->src2.type = OP_IMM;
  1029. c->src2.ptr = (unsigned long *)c->eip;
  1030. c->src2.bytes = 1;
  1031. c->src2.val = insn_fetch(u8, 1, c->eip);
  1032. break;
  1033. case Src2Imm16:
  1034. c->src2.type = OP_IMM;
  1035. c->src2.ptr = (unsigned long *)c->eip;
  1036. c->src2.bytes = 2;
  1037. c->src2.val = insn_fetch(u16, 2, c->eip);
  1038. break;
  1039. case Src2One:
  1040. c->src2.bytes = 1;
  1041. c->src2.val = 1;
  1042. break;
  1043. }
  1044. /* Decode and fetch the destination operand: register or memory. */
  1045. switch (c->d & DstMask) {
  1046. case ImplicitOps:
  1047. /* Special instructions do their own operand decoding. */
  1048. return 0;
  1049. case DstReg:
  1050. decode_register_operand(&c->dst, c,
  1051. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  1052. break;
  1053. case DstMem:
  1054. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1055. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1056. c->dst.type = OP_REG;
  1057. c->dst.val = c->dst.orig_val = c->modrm_val;
  1058. c->dst.ptr = c->modrm_ptr;
  1059. break;
  1060. }
  1061. c->dst.type = OP_MEM;
  1062. break;
  1063. case DstAcc:
  1064. c->dst.type = OP_REG;
  1065. c->dst.bytes = c->op_bytes;
  1066. c->dst.ptr = &c->regs[VCPU_REGS_RAX];
  1067. switch (c->op_bytes) {
  1068. case 1:
  1069. c->dst.val = *(u8 *)c->dst.ptr;
  1070. break;
  1071. case 2:
  1072. c->dst.val = *(u16 *)c->dst.ptr;
  1073. break;
  1074. case 4:
  1075. c->dst.val = *(u32 *)c->dst.ptr;
  1076. break;
  1077. }
  1078. c->dst.orig_val = c->dst.val;
  1079. break;
  1080. }
  1081. if (c->rip_relative)
  1082. c->modrm_ea += c->eip;
  1083. done:
  1084. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1085. }
  1086. static inline void emulate_push(struct x86_emulate_ctxt *ctxt)
  1087. {
  1088. struct decode_cache *c = &ctxt->decode;
  1089. c->dst.type = OP_MEM;
  1090. c->dst.bytes = c->op_bytes;
  1091. c->dst.val = c->src.val;
  1092. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1093. c->dst.ptr = (void *) register_address(c, ss_base(ctxt),
  1094. c->regs[VCPU_REGS_RSP]);
  1095. }
  1096. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1097. struct x86_emulate_ops *ops,
  1098. void *dest, int len)
  1099. {
  1100. struct decode_cache *c = &ctxt->decode;
  1101. int rc;
  1102. rc = ops->read_emulated(register_address(c, ss_base(ctxt),
  1103. c->regs[VCPU_REGS_RSP]),
  1104. dest, len, ctxt->vcpu);
  1105. if (rc != 0)
  1106. return rc;
  1107. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1108. return rc;
  1109. }
  1110. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt, int seg)
  1111. {
  1112. struct decode_cache *c = &ctxt->decode;
  1113. struct kvm_segment segment;
  1114. kvm_x86_ops->get_segment(ctxt->vcpu, &segment, seg);
  1115. c->src.val = segment.selector;
  1116. emulate_push(ctxt);
  1117. }
  1118. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1119. struct x86_emulate_ops *ops, int seg)
  1120. {
  1121. struct decode_cache *c = &ctxt->decode;
  1122. unsigned long selector;
  1123. int rc;
  1124. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1125. if (rc != 0)
  1126. return rc;
  1127. rc = kvm_load_segment_descriptor(ctxt->vcpu, (u16)selector, 1, seg);
  1128. return rc;
  1129. }
  1130. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1131. struct x86_emulate_ops *ops)
  1132. {
  1133. struct decode_cache *c = &ctxt->decode;
  1134. int rc;
  1135. rc = emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1136. if (rc != 0)
  1137. return rc;
  1138. return 0;
  1139. }
  1140. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1141. {
  1142. struct decode_cache *c = &ctxt->decode;
  1143. switch (c->modrm_reg) {
  1144. case 0: /* rol */
  1145. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1146. break;
  1147. case 1: /* ror */
  1148. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1149. break;
  1150. case 2: /* rcl */
  1151. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1152. break;
  1153. case 3: /* rcr */
  1154. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1155. break;
  1156. case 4: /* sal/shl */
  1157. case 6: /* sal/shl */
  1158. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1159. break;
  1160. case 5: /* shr */
  1161. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1162. break;
  1163. case 7: /* sar */
  1164. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1165. break;
  1166. }
  1167. }
  1168. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1169. struct x86_emulate_ops *ops)
  1170. {
  1171. struct decode_cache *c = &ctxt->decode;
  1172. int rc = 0;
  1173. switch (c->modrm_reg) {
  1174. case 0 ... 1: /* test */
  1175. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1176. break;
  1177. case 2: /* not */
  1178. c->dst.val = ~c->dst.val;
  1179. break;
  1180. case 3: /* neg */
  1181. emulate_1op("neg", c->dst, ctxt->eflags);
  1182. break;
  1183. default:
  1184. DPRINTF("Cannot emulate %02x\n", c->b);
  1185. rc = X86EMUL_UNHANDLEABLE;
  1186. break;
  1187. }
  1188. return rc;
  1189. }
  1190. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1191. struct x86_emulate_ops *ops)
  1192. {
  1193. struct decode_cache *c = &ctxt->decode;
  1194. switch (c->modrm_reg) {
  1195. case 0: /* inc */
  1196. emulate_1op("inc", c->dst, ctxt->eflags);
  1197. break;
  1198. case 1: /* dec */
  1199. emulate_1op("dec", c->dst, ctxt->eflags);
  1200. break;
  1201. case 2: /* call near abs */ {
  1202. long int old_eip;
  1203. old_eip = c->eip;
  1204. c->eip = c->src.val;
  1205. c->src.val = old_eip;
  1206. emulate_push(ctxt);
  1207. break;
  1208. }
  1209. case 4: /* jmp abs */
  1210. c->eip = c->src.val;
  1211. break;
  1212. case 6: /* push */
  1213. emulate_push(ctxt);
  1214. break;
  1215. }
  1216. return 0;
  1217. }
  1218. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1219. struct x86_emulate_ops *ops,
  1220. unsigned long memop)
  1221. {
  1222. struct decode_cache *c = &ctxt->decode;
  1223. u64 old, new;
  1224. int rc;
  1225. rc = ops->read_emulated(memop, &old, 8, ctxt->vcpu);
  1226. if (rc != 0)
  1227. return rc;
  1228. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1229. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1230. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1231. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1232. ctxt->eflags &= ~EFLG_ZF;
  1233. } else {
  1234. new = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1235. (u32) c->regs[VCPU_REGS_RBX];
  1236. rc = ops->cmpxchg_emulated(memop, &old, &new, 8, ctxt->vcpu);
  1237. if (rc != 0)
  1238. return rc;
  1239. ctxt->eflags |= EFLG_ZF;
  1240. }
  1241. return 0;
  1242. }
  1243. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1244. struct x86_emulate_ops *ops)
  1245. {
  1246. struct decode_cache *c = &ctxt->decode;
  1247. int rc;
  1248. unsigned long cs;
  1249. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1250. if (rc)
  1251. return rc;
  1252. if (c->op_bytes == 4)
  1253. c->eip = (u32)c->eip;
  1254. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1255. if (rc)
  1256. return rc;
  1257. rc = kvm_load_segment_descriptor(ctxt->vcpu, (u16)cs, 1, VCPU_SREG_CS);
  1258. return rc;
  1259. }
  1260. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  1261. struct x86_emulate_ops *ops)
  1262. {
  1263. int rc;
  1264. struct decode_cache *c = &ctxt->decode;
  1265. switch (c->dst.type) {
  1266. case OP_REG:
  1267. /* The 4-byte case *is* correct:
  1268. * in 64-bit mode we zero-extend.
  1269. */
  1270. switch (c->dst.bytes) {
  1271. case 1:
  1272. *(u8 *)c->dst.ptr = (u8)c->dst.val;
  1273. break;
  1274. case 2:
  1275. *(u16 *)c->dst.ptr = (u16)c->dst.val;
  1276. break;
  1277. case 4:
  1278. *c->dst.ptr = (u32)c->dst.val;
  1279. break; /* 64b: zero-ext */
  1280. case 8:
  1281. *c->dst.ptr = c->dst.val;
  1282. break;
  1283. }
  1284. break;
  1285. case OP_MEM:
  1286. if (c->lock_prefix)
  1287. rc = ops->cmpxchg_emulated(
  1288. (unsigned long)c->dst.ptr,
  1289. &c->dst.orig_val,
  1290. &c->dst.val,
  1291. c->dst.bytes,
  1292. ctxt->vcpu);
  1293. else
  1294. rc = ops->write_emulated(
  1295. (unsigned long)c->dst.ptr,
  1296. &c->dst.val,
  1297. c->dst.bytes,
  1298. ctxt->vcpu);
  1299. if (rc != 0)
  1300. return rc;
  1301. break;
  1302. case OP_NONE:
  1303. /* no writeback */
  1304. break;
  1305. default:
  1306. break;
  1307. }
  1308. return 0;
  1309. }
  1310. static void toggle_interruptibility(struct x86_emulate_ctxt *ctxt, u32 mask)
  1311. {
  1312. u32 int_shadow = kvm_x86_ops->get_interrupt_shadow(ctxt->vcpu, mask);
  1313. /*
  1314. * an sti; sti; sequence only disable interrupts for the first
  1315. * instruction. So, if the last instruction, be it emulated or
  1316. * not, left the system with the INT_STI flag enabled, it
  1317. * means that the last instruction is an sti. We should not
  1318. * leave the flag on in this case. The same goes for mov ss
  1319. */
  1320. if (!(int_shadow & mask))
  1321. ctxt->interruptibility = mask;
  1322. }
  1323. static inline void
  1324. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1325. struct kvm_segment *cs, struct kvm_segment *ss)
  1326. {
  1327. memset(cs, 0, sizeof(struct kvm_segment));
  1328. kvm_x86_ops->get_segment(ctxt->vcpu, cs, VCPU_SREG_CS);
  1329. memset(ss, 0, sizeof(struct kvm_segment));
  1330. cs->l = 0; /* will be adjusted later */
  1331. cs->base = 0; /* flat segment */
  1332. cs->g = 1; /* 4kb granularity */
  1333. cs->limit = 0xffffffff; /* 4GB limit */
  1334. cs->type = 0x0b; /* Read, Execute, Accessed */
  1335. cs->s = 1;
  1336. cs->dpl = 0; /* will be adjusted later */
  1337. cs->present = 1;
  1338. cs->db = 1;
  1339. ss->unusable = 0;
  1340. ss->base = 0; /* flat segment */
  1341. ss->limit = 0xffffffff; /* 4GB limit */
  1342. ss->g = 1; /* 4kb granularity */
  1343. ss->s = 1;
  1344. ss->type = 0x03; /* Read/Write, Accessed */
  1345. ss->db = 1; /* 32bit stack segment */
  1346. ss->dpl = 0;
  1347. ss->present = 1;
  1348. }
  1349. static int
  1350. emulate_syscall(struct x86_emulate_ctxt *ctxt)
  1351. {
  1352. struct decode_cache *c = &ctxt->decode;
  1353. struct kvm_segment cs, ss;
  1354. u64 msr_data;
  1355. /* syscall is not available in real mode */
  1356. if (c->lock_prefix || ctxt->mode == X86EMUL_MODE_REAL
  1357. || !(ctxt->vcpu->arch.cr0 & X86_CR0_PE))
  1358. return -1;
  1359. setup_syscalls_segments(ctxt, &cs, &ss);
  1360. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1361. msr_data >>= 32;
  1362. cs.selector = (u16)(msr_data & 0xfffc);
  1363. ss.selector = (u16)(msr_data + 8);
  1364. if (is_long_mode(ctxt->vcpu)) {
  1365. cs.db = 0;
  1366. cs.l = 1;
  1367. }
  1368. kvm_x86_ops->set_segment(ctxt->vcpu, &cs, VCPU_SREG_CS);
  1369. kvm_x86_ops->set_segment(ctxt->vcpu, &ss, VCPU_SREG_SS);
  1370. c->regs[VCPU_REGS_RCX] = c->eip;
  1371. if (is_long_mode(ctxt->vcpu)) {
  1372. #ifdef CONFIG_X86_64
  1373. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1374. kvm_x86_ops->get_msr(ctxt->vcpu,
  1375. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1376. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1377. c->eip = msr_data;
  1378. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1379. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1380. #endif
  1381. } else {
  1382. /* legacy mode */
  1383. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1384. c->eip = (u32)msr_data;
  1385. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1386. }
  1387. return 0;
  1388. }
  1389. static int
  1390. emulate_sysenter(struct x86_emulate_ctxt *ctxt)
  1391. {
  1392. struct decode_cache *c = &ctxt->decode;
  1393. struct kvm_segment cs, ss;
  1394. u64 msr_data;
  1395. /* inject #UD if LOCK prefix is used */
  1396. if (c->lock_prefix)
  1397. return -1;
  1398. /* inject #GP if in real mode or paging is disabled */
  1399. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1400. !(ctxt->vcpu->arch.cr0 & X86_CR0_PE)) {
  1401. kvm_inject_gp(ctxt->vcpu, 0);
  1402. return -1;
  1403. }
  1404. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1405. * Therefore, we inject an #UD.
  1406. */
  1407. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1408. return -1;
  1409. setup_syscalls_segments(ctxt, &cs, &ss);
  1410. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1411. switch (ctxt->mode) {
  1412. case X86EMUL_MODE_PROT32:
  1413. if ((msr_data & 0xfffc) == 0x0) {
  1414. kvm_inject_gp(ctxt->vcpu, 0);
  1415. return -1;
  1416. }
  1417. break;
  1418. case X86EMUL_MODE_PROT64:
  1419. if (msr_data == 0x0) {
  1420. kvm_inject_gp(ctxt->vcpu, 0);
  1421. return -1;
  1422. }
  1423. break;
  1424. }
  1425. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1426. cs.selector = (u16)msr_data;
  1427. cs.selector &= ~SELECTOR_RPL_MASK;
  1428. ss.selector = cs.selector + 8;
  1429. ss.selector &= ~SELECTOR_RPL_MASK;
  1430. if (ctxt->mode == X86EMUL_MODE_PROT64
  1431. || is_long_mode(ctxt->vcpu)) {
  1432. cs.db = 0;
  1433. cs.l = 1;
  1434. }
  1435. kvm_x86_ops->set_segment(ctxt->vcpu, &cs, VCPU_SREG_CS);
  1436. kvm_x86_ops->set_segment(ctxt->vcpu, &ss, VCPU_SREG_SS);
  1437. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1438. c->eip = msr_data;
  1439. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1440. c->regs[VCPU_REGS_RSP] = msr_data;
  1441. return 0;
  1442. }
  1443. static int
  1444. emulate_sysexit(struct x86_emulate_ctxt *ctxt)
  1445. {
  1446. struct decode_cache *c = &ctxt->decode;
  1447. struct kvm_segment cs, ss;
  1448. u64 msr_data;
  1449. int usermode;
  1450. /* inject #UD if LOCK prefix is used */
  1451. if (c->lock_prefix)
  1452. return -1;
  1453. /* inject #GP if in real mode or paging is disabled */
  1454. if (ctxt->mode == X86EMUL_MODE_REAL
  1455. || !(ctxt->vcpu->arch.cr0 & X86_CR0_PE)) {
  1456. kvm_inject_gp(ctxt->vcpu, 0);
  1457. return -1;
  1458. }
  1459. /* sysexit must be called from CPL 0 */
  1460. if (kvm_x86_ops->get_cpl(ctxt->vcpu) != 0) {
  1461. kvm_inject_gp(ctxt->vcpu, 0);
  1462. return -1;
  1463. }
  1464. setup_syscalls_segments(ctxt, &cs, &ss);
  1465. if ((c->rex_prefix & 0x8) != 0x0)
  1466. usermode = X86EMUL_MODE_PROT64;
  1467. else
  1468. usermode = X86EMUL_MODE_PROT32;
  1469. cs.dpl = 3;
  1470. ss.dpl = 3;
  1471. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1472. switch (usermode) {
  1473. case X86EMUL_MODE_PROT32:
  1474. cs.selector = (u16)(msr_data + 16);
  1475. if ((msr_data & 0xfffc) == 0x0) {
  1476. kvm_inject_gp(ctxt->vcpu, 0);
  1477. return -1;
  1478. }
  1479. ss.selector = (u16)(msr_data + 24);
  1480. break;
  1481. case X86EMUL_MODE_PROT64:
  1482. cs.selector = (u16)(msr_data + 32);
  1483. if (msr_data == 0x0) {
  1484. kvm_inject_gp(ctxt->vcpu, 0);
  1485. return -1;
  1486. }
  1487. ss.selector = cs.selector + 8;
  1488. cs.db = 0;
  1489. cs.l = 1;
  1490. break;
  1491. }
  1492. cs.selector |= SELECTOR_RPL_MASK;
  1493. ss.selector |= SELECTOR_RPL_MASK;
  1494. kvm_x86_ops->set_segment(ctxt->vcpu, &cs, VCPU_SREG_CS);
  1495. kvm_x86_ops->set_segment(ctxt->vcpu, &ss, VCPU_SREG_SS);
  1496. c->eip = ctxt->vcpu->arch.regs[VCPU_REGS_RDX];
  1497. c->regs[VCPU_REGS_RSP] = ctxt->vcpu->arch.regs[VCPU_REGS_RCX];
  1498. return 0;
  1499. }
  1500. int
  1501. x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1502. {
  1503. unsigned long memop = 0;
  1504. u64 msr_data;
  1505. unsigned long saved_eip = 0;
  1506. struct decode_cache *c = &ctxt->decode;
  1507. unsigned int port;
  1508. int io_dir_in;
  1509. int rc = 0;
  1510. ctxt->interruptibility = 0;
  1511. /* Shadow copy of register state. Committed on successful emulation.
  1512. * NOTE: we can copy them from vcpu as x86_decode_insn() doesn't
  1513. * modify them.
  1514. */
  1515. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  1516. saved_eip = c->eip;
  1517. if (((c->d & ModRM) && (c->modrm_mod != 3)) || (c->d & MemAbs))
  1518. memop = c->modrm_ea;
  1519. if (c->rep_prefix && (c->d & String)) {
  1520. /* All REP prefixes have the same first termination condition */
  1521. if (c->regs[VCPU_REGS_RCX] == 0) {
  1522. kvm_rip_write(ctxt->vcpu, c->eip);
  1523. goto done;
  1524. }
  1525. /* The second termination condition only applies for REPE
  1526. * and REPNE. Test if the repeat string operation prefix is
  1527. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  1528. * corresponding termination condition according to:
  1529. * - if REPE/REPZ and ZF = 0 then done
  1530. * - if REPNE/REPNZ and ZF = 1 then done
  1531. */
  1532. if ((c->b == 0xa6) || (c->b == 0xa7) ||
  1533. (c->b == 0xae) || (c->b == 0xaf)) {
  1534. if ((c->rep_prefix == REPE_PREFIX) &&
  1535. ((ctxt->eflags & EFLG_ZF) == 0)) {
  1536. kvm_rip_write(ctxt->vcpu, c->eip);
  1537. goto done;
  1538. }
  1539. if ((c->rep_prefix == REPNE_PREFIX) &&
  1540. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF)) {
  1541. kvm_rip_write(ctxt->vcpu, c->eip);
  1542. goto done;
  1543. }
  1544. }
  1545. c->regs[VCPU_REGS_RCX]--;
  1546. c->eip = kvm_rip_read(ctxt->vcpu);
  1547. }
  1548. if (c->src.type == OP_MEM) {
  1549. c->src.ptr = (unsigned long *)memop;
  1550. c->src.val = 0;
  1551. rc = ops->read_emulated((unsigned long)c->src.ptr,
  1552. &c->src.val,
  1553. c->src.bytes,
  1554. ctxt->vcpu);
  1555. if (rc != 0)
  1556. goto done;
  1557. c->src.orig_val = c->src.val;
  1558. }
  1559. if ((c->d & DstMask) == ImplicitOps)
  1560. goto special_insn;
  1561. if (c->dst.type == OP_MEM) {
  1562. c->dst.ptr = (unsigned long *)memop;
  1563. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1564. c->dst.val = 0;
  1565. if (c->d & BitOp) {
  1566. unsigned long mask = ~(c->dst.bytes * 8 - 1);
  1567. c->dst.ptr = (void *)c->dst.ptr +
  1568. (c->src.val & mask) / 8;
  1569. }
  1570. if (!(c->d & Mov) &&
  1571. /* optimisation - avoid slow emulated read */
  1572. ((rc = ops->read_emulated((unsigned long)c->dst.ptr,
  1573. &c->dst.val,
  1574. c->dst.bytes, ctxt->vcpu)) != 0))
  1575. goto done;
  1576. }
  1577. c->dst.orig_val = c->dst.val;
  1578. special_insn:
  1579. if (c->twobyte)
  1580. goto twobyte_insn;
  1581. switch (c->b) {
  1582. case 0x00 ... 0x05:
  1583. add: /* add */
  1584. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  1585. break;
  1586. case 0x06: /* push es */
  1587. emulate_push_sreg(ctxt, VCPU_SREG_ES);
  1588. break;
  1589. case 0x07: /* pop es */
  1590. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  1591. if (rc != 0)
  1592. goto done;
  1593. break;
  1594. case 0x08 ... 0x0d:
  1595. or: /* or */
  1596. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  1597. break;
  1598. case 0x0e: /* push cs */
  1599. emulate_push_sreg(ctxt, VCPU_SREG_CS);
  1600. break;
  1601. case 0x10 ... 0x15:
  1602. adc: /* adc */
  1603. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  1604. break;
  1605. case 0x16: /* push ss */
  1606. emulate_push_sreg(ctxt, VCPU_SREG_SS);
  1607. break;
  1608. case 0x17: /* pop ss */
  1609. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  1610. if (rc != 0)
  1611. goto done;
  1612. break;
  1613. case 0x18 ... 0x1d:
  1614. sbb: /* sbb */
  1615. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  1616. break;
  1617. case 0x1e: /* push ds */
  1618. emulate_push_sreg(ctxt, VCPU_SREG_DS);
  1619. break;
  1620. case 0x1f: /* pop ds */
  1621. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  1622. if (rc != 0)
  1623. goto done;
  1624. break;
  1625. case 0x20 ... 0x25:
  1626. and: /* and */
  1627. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  1628. break;
  1629. case 0x28 ... 0x2d:
  1630. sub: /* sub */
  1631. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  1632. break;
  1633. case 0x30 ... 0x35:
  1634. xor: /* xor */
  1635. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  1636. break;
  1637. case 0x38 ... 0x3d:
  1638. cmp: /* cmp */
  1639. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  1640. break;
  1641. case 0x40 ... 0x47: /* inc r16/r32 */
  1642. emulate_1op("inc", c->dst, ctxt->eflags);
  1643. break;
  1644. case 0x48 ... 0x4f: /* dec r16/r32 */
  1645. emulate_1op("dec", c->dst, ctxt->eflags);
  1646. break;
  1647. case 0x50 ... 0x57: /* push reg */
  1648. emulate_push(ctxt);
  1649. break;
  1650. case 0x58 ... 0x5f: /* pop reg */
  1651. pop_instruction:
  1652. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  1653. if (rc != 0)
  1654. goto done;
  1655. break;
  1656. case 0x63: /* movsxd */
  1657. if (ctxt->mode != X86EMUL_MODE_PROT64)
  1658. goto cannot_emulate;
  1659. c->dst.val = (s32) c->src.val;
  1660. break;
  1661. case 0x68: /* push imm */
  1662. case 0x6a: /* push imm8 */
  1663. emulate_push(ctxt);
  1664. break;
  1665. case 0x6c: /* insb */
  1666. case 0x6d: /* insw/insd */
  1667. if (kvm_emulate_pio_string(ctxt->vcpu,
  1668. 1,
  1669. (c->d & ByteOp) ? 1 : c->op_bytes,
  1670. c->rep_prefix ?
  1671. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1,
  1672. (ctxt->eflags & EFLG_DF),
  1673. register_address(c, es_base(ctxt),
  1674. c->regs[VCPU_REGS_RDI]),
  1675. c->rep_prefix,
  1676. c->regs[VCPU_REGS_RDX]) == 0) {
  1677. c->eip = saved_eip;
  1678. return -1;
  1679. }
  1680. return 0;
  1681. case 0x6e: /* outsb */
  1682. case 0x6f: /* outsw/outsd */
  1683. if (kvm_emulate_pio_string(ctxt->vcpu,
  1684. 0,
  1685. (c->d & ByteOp) ? 1 : c->op_bytes,
  1686. c->rep_prefix ?
  1687. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1,
  1688. (ctxt->eflags & EFLG_DF),
  1689. register_address(c,
  1690. seg_override_base(ctxt, c),
  1691. c->regs[VCPU_REGS_RSI]),
  1692. c->rep_prefix,
  1693. c->regs[VCPU_REGS_RDX]) == 0) {
  1694. c->eip = saved_eip;
  1695. return -1;
  1696. }
  1697. return 0;
  1698. case 0x70 ... 0x7f: /* jcc (short) */
  1699. if (test_cc(c->b, ctxt->eflags))
  1700. jmp_rel(c, c->src.val);
  1701. break;
  1702. case 0x80 ... 0x83: /* Grp1 */
  1703. switch (c->modrm_reg) {
  1704. case 0:
  1705. goto add;
  1706. case 1:
  1707. goto or;
  1708. case 2:
  1709. goto adc;
  1710. case 3:
  1711. goto sbb;
  1712. case 4:
  1713. goto and;
  1714. case 5:
  1715. goto sub;
  1716. case 6:
  1717. goto xor;
  1718. case 7:
  1719. goto cmp;
  1720. }
  1721. break;
  1722. case 0x84 ... 0x85:
  1723. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1724. break;
  1725. case 0x86 ... 0x87: /* xchg */
  1726. xchg:
  1727. /* Write back the register source. */
  1728. switch (c->dst.bytes) {
  1729. case 1:
  1730. *(u8 *) c->src.ptr = (u8) c->dst.val;
  1731. break;
  1732. case 2:
  1733. *(u16 *) c->src.ptr = (u16) c->dst.val;
  1734. break;
  1735. case 4:
  1736. *c->src.ptr = (u32) c->dst.val;
  1737. break; /* 64b reg: zero-extend */
  1738. case 8:
  1739. *c->src.ptr = c->dst.val;
  1740. break;
  1741. }
  1742. /*
  1743. * Write back the memory destination with implicit LOCK
  1744. * prefix.
  1745. */
  1746. c->dst.val = c->src.val;
  1747. c->lock_prefix = 1;
  1748. break;
  1749. case 0x88 ... 0x8b: /* mov */
  1750. goto mov;
  1751. case 0x8c: { /* mov r/m, sreg */
  1752. struct kvm_segment segreg;
  1753. if (c->modrm_reg <= 5)
  1754. kvm_get_segment(ctxt->vcpu, &segreg, c->modrm_reg);
  1755. else {
  1756. printk(KERN_INFO "0x8c: Invalid segreg in modrm byte 0x%02x\n",
  1757. c->modrm);
  1758. goto cannot_emulate;
  1759. }
  1760. c->dst.val = segreg.selector;
  1761. break;
  1762. }
  1763. case 0x8d: /* lea r16/r32, m */
  1764. c->dst.val = c->modrm_ea;
  1765. break;
  1766. case 0x8e: { /* mov seg, r/m16 */
  1767. uint16_t sel;
  1768. int type_bits;
  1769. int err;
  1770. sel = c->src.val;
  1771. if (c->modrm_reg == VCPU_SREG_SS)
  1772. toggle_interruptibility(ctxt, X86_SHADOW_INT_MOV_SS);
  1773. if (c->modrm_reg <= 5) {
  1774. type_bits = (c->modrm_reg == 1) ? 9 : 1;
  1775. err = kvm_load_segment_descriptor(ctxt->vcpu, sel,
  1776. type_bits, c->modrm_reg);
  1777. } else {
  1778. printk(KERN_INFO "Invalid segreg in modrm byte 0x%02x\n",
  1779. c->modrm);
  1780. goto cannot_emulate;
  1781. }
  1782. if (err < 0)
  1783. goto cannot_emulate;
  1784. c->dst.type = OP_NONE; /* Disable writeback. */
  1785. break;
  1786. }
  1787. case 0x8f: /* pop (sole member of Grp1a) */
  1788. rc = emulate_grp1a(ctxt, ops);
  1789. if (rc != 0)
  1790. goto done;
  1791. break;
  1792. case 0x90: /* nop / xchg r8,rax */
  1793. if (!(c->rex_prefix & 1)) { /* nop */
  1794. c->dst.type = OP_NONE;
  1795. break;
  1796. }
  1797. case 0x91 ... 0x97: /* xchg reg,rax */
  1798. c->src.type = c->dst.type = OP_REG;
  1799. c->src.bytes = c->dst.bytes = c->op_bytes;
  1800. c->src.ptr = (unsigned long *) &c->regs[VCPU_REGS_RAX];
  1801. c->src.val = *(c->src.ptr);
  1802. goto xchg;
  1803. case 0x9c: /* pushf */
  1804. c->src.val = (unsigned long) ctxt->eflags;
  1805. emulate_push(ctxt);
  1806. break;
  1807. case 0x9d: /* popf */
  1808. c->dst.type = OP_REG;
  1809. c->dst.ptr = (unsigned long *) &ctxt->eflags;
  1810. c->dst.bytes = c->op_bytes;
  1811. goto pop_instruction;
  1812. case 0xa0 ... 0xa1: /* mov */
  1813. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  1814. c->dst.val = c->src.val;
  1815. break;
  1816. case 0xa2 ... 0xa3: /* mov */
  1817. c->dst.val = (unsigned long)c->regs[VCPU_REGS_RAX];
  1818. break;
  1819. case 0xa4 ... 0xa5: /* movs */
  1820. c->dst.type = OP_MEM;
  1821. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1822. c->dst.ptr = (unsigned long *)register_address(c,
  1823. es_base(ctxt),
  1824. c->regs[VCPU_REGS_RDI]);
  1825. if ((rc = ops->read_emulated(register_address(c,
  1826. seg_override_base(ctxt, c),
  1827. c->regs[VCPU_REGS_RSI]),
  1828. &c->dst.val,
  1829. c->dst.bytes, ctxt->vcpu)) != 0)
  1830. goto done;
  1831. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  1832. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1833. : c->dst.bytes);
  1834. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  1835. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1836. : c->dst.bytes);
  1837. break;
  1838. case 0xa6 ... 0xa7: /* cmps */
  1839. c->src.type = OP_NONE; /* Disable writeback. */
  1840. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1841. c->src.ptr = (unsigned long *)register_address(c,
  1842. seg_override_base(ctxt, c),
  1843. c->regs[VCPU_REGS_RSI]);
  1844. if ((rc = ops->read_emulated((unsigned long)c->src.ptr,
  1845. &c->src.val,
  1846. c->src.bytes,
  1847. ctxt->vcpu)) != 0)
  1848. goto done;
  1849. c->dst.type = OP_NONE; /* Disable writeback. */
  1850. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1851. c->dst.ptr = (unsigned long *)register_address(c,
  1852. es_base(ctxt),
  1853. c->regs[VCPU_REGS_RDI]);
  1854. if ((rc = ops->read_emulated((unsigned long)c->dst.ptr,
  1855. &c->dst.val,
  1856. c->dst.bytes,
  1857. ctxt->vcpu)) != 0)
  1858. goto done;
  1859. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
  1860. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  1861. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  1862. (ctxt->eflags & EFLG_DF) ? -c->src.bytes
  1863. : c->src.bytes);
  1864. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  1865. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1866. : c->dst.bytes);
  1867. break;
  1868. case 0xaa ... 0xab: /* stos */
  1869. c->dst.type = OP_MEM;
  1870. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1871. c->dst.ptr = (unsigned long *)register_address(c,
  1872. es_base(ctxt),
  1873. c->regs[VCPU_REGS_RDI]);
  1874. c->dst.val = c->regs[VCPU_REGS_RAX];
  1875. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  1876. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1877. : c->dst.bytes);
  1878. break;
  1879. case 0xac ... 0xad: /* lods */
  1880. c->dst.type = OP_REG;
  1881. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1882. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  1883. if ((rc = ops->read_emulated(register_address(c,
  1884. seg_override_base(ctxt, c),
  1885. c->regs[VCPU_REGS_RSI]),
  1886. &c->dst.val,
  1887. c->dst.bytes,
  1888. ctxt->vcpu)) != 0)
  1889. goto done;
  1890. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  1891. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1892. : c->dst.bytes);
  1893. break;
  1894. case 0xae ... 0xaf: /* scas */
  1895. DPRINTF("Urk! I don't handle SCAS.\n");
  1896. goto cannot_emulate;
  1897. case 0xb0 ... 0xbf: /* mov r, imm */
  1898. goto mov;
  1899. case 0xc0 ... 0xc1:
  1900. emulate_grp2(ctxt);
  1901. break;
  1902. case 0xc3: /* ret */
  1903. c->dst.type = OP_REG;
  1904. c->dst.ptr = &c->eip;
  1905. c->dst.bytes = c->op_bytes;
  1906. goto pop_instruction;
  1907. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  1908. mov:
  1909. c->dst.val = c->src.val;
  1910. break;
  1911. case 0xcb: /* ret far */
  1912. rc = emulate_ret_far(ctxt, ops);
  1913. if (rc)
  1914. goto done;
  1915. break;
  1916. case 0xd0 ... 0xd1: /* Grp2 */
  1917. c->src.val = 1;
  1918. emulate_grp2(ctxt);
  1919. break;
  1920. case 0xd2 ... 0xd3: /* Grp2 */
  1921. c->src.val = c->regs[VCPU_REGS_RCX];
  1922. emulate_grp2(ctxt);
  1923. break;
  1924. case 0xe4: /* inb */
  1925. case 0xe5: /* in */
  1926. port = c->src.val;
  1927. io_dir_in = 1;
  1928. goto do_io;
  1929. case 0xe6: /* outb */
  1930. case 0xe7: /* out */
  1931. port = c->src.val;
  1932. io_dir_in = 0;
  1933. goto do_io;
  1934. case 0xe8: /* call (near) */ {
  1935. long int rel = c->src.val;
  1936. c->src.val = (unsigned long) c->eip;
  1937. jmp_rel(c, rel);
  1938. emulate_push(ctxt);
  1939. break;
  1940. }
  1941. case 0xe9: /* jmp rel */
  1942. goto jmp;
  1943. case 0xea: /* jmp far */
  1944. if (kvm_load_segment_descriptor(ctxt->vcpu, c->src2.val, 9,
  1945. VCPU_SREG_CS) < 0) {
  1946. DPRINTF("jmp far: Failed to load CS descriptor\n");
  1947. goto cannot_emulate;
  1948. }
  1949. c->eip = c->src.val;
  1950. break;
  1951. case 0xeb:
  1952. jmp: /* jmp rel short */
  1953. jmp_rel(c, c->src.val);
  1954. c->dst.type = OP_NONE; /* Disable writeback. */
  1955. break;
  1956. case 0xec: /* in al,dx */
  1957. case 0xed: /* in (e/r)ax,dx */
  1958. port = c->regs[VCPU_REGS_RDX];
  1959. io_dir_in = 1;
  1960. goto do_io;
  1961. case 0xee: /* out al,dx */
  1962. case 0xef: /* out (e/r)ax,dx */
  1963. port = c->regs[VCPU_REGS_RDX];
  1964. io_dir_in = 0;
  1965. do_io: if (kvm_emulate_pio(ctxt->vcpu, io_dir_in,
  1966. (c->d & ByteOp) ? 1 : c->op_bytes,
  1967. port) != 0) {
  1968. c->eip = saved_eip;
  1969. goto cannot_emulate;
  1970. }
  1971. break;
  1972. case 0xf4: /* hlt */
  1973. ctxt->vcpu->arch.halt_request = 1;
  1974. break;
  1975. case 0xf5: /* cmc */
  1976. /* complement carry flag from eflags reg */
  1977. ctxt->eflags ^= EFLG_CF;
  1978. c->dst.type = OP_NONE; /* Disable writeback. */
  1979. break;
  1980. case 0xf6 ... 0xf7: /* Grp3 */
  1981. rc = emulate_grp3(ctxt, ops);
  1982. if (rc != 0)
  1983. goto done;
  1984. break;
  1985. case 0xf8: /* clc */
  1986. ctxt->eflags &= ~EFLG_CF;
  1987. c->dst.type = OP_NONE; /* Disable writeback. */
  1988. break;
  1989. case 0xfa: /* cli */
  1990. ctxt->eflags &= ~X86_EFLAGS_IF;
  1991. c->dst.type = OP_NONE; /* Disable writeback. */
  1992. break;
  1993. case 0xfb: /* sti */
  1994. toggle_interruptibility(ctxt, X86_SHADOW_INT_STI);
  1995. ctxt->eflags |= X86_EFLAGS_IF;
  1996. c->dst.type = OP_NONE; /* Disable writeback. */
  1997. break;
  1998. case 0xfc: /* cld */
  1999. ctxt->eflags &= ~EFLG_DF;
  2000. c->dst.type = OP_NONE; /* Disable writeback. */
  2001. break;
  2002. case 0xfd: /* std */
  2003. ctxt->eflags |= EFLG_DF;
  2004. c->dst.type = OP_NONE; /* Disable writeback. */
  2005. break;
  2006. case 0xfe ... 0xff: /* Grp4/Grp5 */
  2007. rc = emulate_grp45(ctxt, ops);
  2008. if (rc != 0)
  2009. goto done;
  2010. break;
  2011. }
  2012. writeback:
  2013. rc = writeback(ctxt, ops);
  2014. if (rc != 0)
  2015. goto done;
  2016. /* Commit shadow register state. */
  2017. memcpy(ctxt->vcpu->arch.regs, c->regs, sizeof c->regs);
  2018. kvm_rip_write(ctxt->vcpu, c->eip);
  2019. done:
  2020. if (rc == X86EMUL_UNHANDLEABLE) {
  2021. c->eip = saved_eip;
  2022. return -1;
  2023. }
  2024. return 0;
  2025. twobyte_insn:
  2026. switch (c->b) {
  2027. case 0x01: /* lgdt, lidt, lmsw */
  2028. switch (c->modrm_reg) {
  2029. u16 size;
  2030. unsigned long address;
  2031. case 0: /* vmcall */
  2032. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  2033. goto cannot_emulate;
  2034. rc = kvm_fix_hypercall(ctxt->vcpu);
  2035. if (rc)
  2036. goto done;
  2037. /* Let the processor re-execute the fixed hypercall */
  2038. c->eip = kvm_rip_read(ctxt->vcpu);
  2039. /* Disable writeback. */
  2040. c->dst.type = OP_NONE;
  2041. break;
  2042. case 2: /* lgdt */
  2043. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2044. &size, &address, c->op_bytes);
  2045. if (rc)
  2046. goto done;
  2047. realmode_lgdt(ctxt->vcpu, size, address);
  2048. /* Disable writeback. */
  2049. c->dst.type = OP_NONE;
  2050. break;
  2051. case 3: /* lidt/vmmcall */
  2052. if (c->modrm_mod == 3) {
  2053. switch (c->modrm_rm) {
  2054. case 1:
  2055. rc = kvm_fix_hypercall(ctxt->vcpu);
  2056. if (rc)
  2057. goto done;
  2058. break;
  2059. default:
  2060. goto cannot_emulate;
  2061. }
  2062. } else {
  2063. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2064. &size, &address,
  2065. c->op_bytes);
  2066. if (rc)
  2067. goto done;
  2068. realmode_lidt(ctxt->vcpu, size, address);
  2069. }
  2070. /* Disable writeback. */
  2071. c->dst.type = OP_NONE;
  2072. break;
  2073. case 4: /* smsw */
  2074. c->dst.bytes = 2;
  2075. c->dst.val = realmode_get_cr(ctxt->vcpu, 0);
  2076. break;
  2077. case 6: /* lmsw */
  2078. realmode_lmsw(ctxt->vcpu, (u16)c->src.val,
  2079. &ctxt->eflags);
  2080. c->dst.type = OP_NONE;
  2081. break;
  2082. case 7: /* invlpg*/
  2083. emulate_invlpg(ctxt->vcpu, memop);
  2084. /* Disable writeback. */
  2085. c->dst.type = OP_NONE;
  2086. break;
  2087. default:
  2088. goto cannot_emulate;
  2089. }
  2090. break;
  2091. case 0x05: /* syscall */
  2092. if (emulate_syscall(ctxt) == -1)
  2093. goto cannot_emulate;
  2094. else
  2095. goto writeback;
  2096. break;
  2097. case 0x06:
  2098. emulate_clts(ctxt->vcpu);
  2099. c->dst.type = OP_NONE;
  2100. break;
  2101. case 0x08: /* invd */
  2102. case 0x09: /* wbinvd */
  2103. case 0x0d: /* GrpP (prefetch) */
  2104. case 0x18: /* Grp16 (prefetch/nop) */
  2105. c->dst.type = OP_NONE;
  2106. break;
  2107. case 0x20: /* mov cr, reg */
  2108. if (c->modrm_mod != 3)
  2109. goto cannot_emulate;
  2110. c->regs[c->modrm_rm] =
  2111. realmode_get_cr(ctxt->vcpu, c->modrm_reg);
  2112. c->dst.type = OP_NONE; /* no writeback */
  2113. break;
  2114. case 0x21: /* mov from dr to reg */
  2115. if (c->modrm_mod != 3)
  2116. goto cannot_emulate;
  2117. rc = emulator_get_dr(ctxt, c->modrm_reg, &c->regs[c->modrm_rm]);
  2118. if (rc)
  2119. goto cannot_emulate;
  2120. c->dst.type = OP_NONE; /* no writeback */
  2121. break;
  2122. case 0x22: /* mov reg, cr */
  2123. if (c->modrm_mod != 3)
  2124. goto cannot_emulate;
  2125. realmode_set_cr(ctxt->vcpu,
  2126. c->modrm_reg, c->modrm_val, &ctxt->eflags);
  2127. c->dst.type = OP_NONE;
  2128. break;
  2129. case 0x23: /* mov from reg to dr */
  2130. if (c->modrm_mod != 3)
  2131. goto cannot_emulate;
  2132. rc = emulator_set_dr(ctxt, c->modrm_reg,
  2133. c->regs[c->modrm_rm]);
  2134. if (rc)
  2135. goto cannot_emulate;
  2136. c->dst.type = OP_NONE; /* no writeback */
  2137. break;
  2138. case 0x30:
  2139. /* wrmsr */
  2140. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  2141. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  2142. rc = kvm_set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data);
  2143. if (rc) {
  2144. kvm_inject_gp(ctxt->vcpu, 0);
  2145. c->eip = kvm_rip_read(ctxt->vcpu);
  2146. }
  2147. rc = X86EMUL_CONTINUE;
  2148. c->dst.type = OP_NONE;
  2149. break;
  2150. case 0x32:
  2151. /* rdmsr */
  2152. rc = kvm_get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data);
  2153. if (rc) {
  2154. kvm_inject_gp(ctxt->vcpu, 0);
  2155. c->eip = kvm_rip_read(ctxt->vcpu);
  2156. } else {
  2157. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  2158. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  2159. }
  2160. rc = X86EMUL_CONTINUE;
  2161. c->dst.type = OP_NONE;
  2162. break;
  2163. case 0x34: /* sysenter */
  2164. if (emulate_sysenter(ctxt) == -1)
  2165. goto cannot_emulate;
  2166. else
  2167. goto writeback;
  2168. break;
  2169. case 0x35: /* sysexit */
  2170. if (emulate_sysexit(ctxt) == -1)
  2171. goto cannot_emulate;
  2172. else
  2173. goto writeback;
  2174. break;
  2175. case 0x40 ... 0x4f: /* cmov */
  2176. c->dst.val = c->dst.orig_val = c->src.val;
  2177. if (!test_cc(c->b, ctxt->eflags))
  2178. c->dst.type = OP_NONE; /* no writeback */
  2179. break;
  2180. case 0x80 ... 0x8f: /* jnz rel, etc*/
  2181. if (test_cc(c->b, ctxt->eflags))
  2182. jmp_rel(c, c->src.val);
  2183. c->dst.type = OP_NONE;
  2184. break;
  2185. case 0xa0: /* push fs */
  2186. emulate_push_sreg(ctxt, VCPU_SREG_FS);
  2187. break;
  2188. case 0xa1: /* pop fs */
  2189. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  2190. if (rc != 0)
  2191. goto done;
  2192. break;
  2193. case 0xa3:
  2194. bt: /* bt */
  2195. c->dst.type = OP_NONE;
  2196. /* only subword offset */
  2197. c->src.val &= (c->dst.bytes << 3) - 1;
  2198. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  2199. break;
  2200. case 0xa4: /* shld imm8, r, r/m */
  2201. case 0xa5: /* shld cl, r, r/m */
  2202. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  2203. break;
  2204. case 0xa8: /* push gs */
  2205. emulate_push_sreg(ctxt, VCPU_SREG_GS);
  2206. break;
  2207. case 0xa9: /* pop gs */
  2208. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  2209. if (rc != 0)
  2210. goto done;
  2211. break;
  2212. case 0xab:
  2213. bts: /* bts */
  2214. /* only subword offset */
  2215. c->src.val &= (c->dst.bytes << 3) - 1;
  2216. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  2217. break;
  2218. case 0xac: /* shrd imm8, r, r/m */
  2219. case 0xad: /* shrd cl, r, r/m */
  2220. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  2221. break;
  2222. case 0xae: /* clflush */
  2223. break;
  2224. case 0xb0 ... 0xb1: /* cmpxchg */
  2225. /*
  2226. * Save real source value, then compare EAX against
  2227. * destination.
  2228. */
  2229. c->src.orig_val = c->src.val;
  2230. c->src.val = c->regs[VCPU_REGS_RAX];
  2231. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2232. if (ctxt->eflags & EFLG_ZF) {
  2233. /* Success: write back to memory. */
  2234. c->dst.val = c->src.orig_val;
  2235. } else {
  2236. /* Failure: write the value we saw to EAX. */
  2237. c->dst.type = OP_REG;
  2238. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  2239. }
  2240. break;
  2241. case 0xb3:
  2242. btr: /* btr */
  2243. /* only subword offset */
  2244. c->src.val &= (c->dst.bytes << 3) - 1;
  2245. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  2246. break;
  2247. case 0xb6 ... 0xb7: /* movzx */
  2248. c->dst.bytes = c->op_bytes;
  2249. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  2250. : (u16) c->src.val;
  2251. break;
  2252. case 0xba: /* Grp8 */
  2253. switch (c->modrm_reg & 3) {
  2254. case 0:
  2255. goto bt;
  2256. case 1:
  2257. goto bts;
  2258. case 2:
  2259. goto btr;
  2260. case 3:
  2261. goto btc;
  2262. }
  2263. break;
  2264. case 0xbb:
  2265. btc: /* btc */
  2266. /* only subword offset */
  2267. c->src.val &= (c->dst.bytes << 3) - 1;
  2268. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  2269. break;
  2270. case 0xbe ... 0xbf: /* movsx */
  2271. c->dst.bytes = c->op_bytes;
  2272. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  2273. (s16) c->src.val;
  2274. break;
  2275. case 0xc3: /* movnti */
  2276. c->dst.bytes = c->op_bytes;
  2277. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  2278. (u64) c->src.val;
  2279. break;
  2280. case 0xc7: /* Grp9 (cmpxchg8b) */
  2281. rc = emulate_grp9(ctxt, ops, memop);
  2282. if (rc != 0)
  2283. goto done;
  2284. c->dst.type = OP_NONE;
  2285. break;
  2286. }
  2287. goto writeback;
  2288. cannot_emulate:
  2289. DPRINTF("Cannot emulate %02x\n", c->b);
  2290. c->eip = saved_eip;
  2291. return -1;
  2292. }