genx2apic_uv_x.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * SGI UV APIC functions (note: not an Intel compatible APIC)
  7. *
  8. * Copyright (C) 2007-2008 Silicon Graphics, Inc. All rights reserved.
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/threads.h>
  12. #include <linux/cpumask.h>
  13. #include <linux/string.h>
  14. #include <linux/ctype.h>
  15. #include <linux/init.h>
  16. #include <linux/sched.h>
  17. #include <linux/module.h>
  18. #include <linux/hardirq.h>
  19. #include <asm/smp.h>
  20. #include <asm/ipi.h>
  21. #include <asm/genapic.h>
  22. #include <asm/pgtable.h>
  23. #include <asm/uv/uv_mmrs.h>
  24. #include <asm/uv/uv_hub.h>
  25. #include <asm/uv/bios.h>
  26. DEFINE_PER_CPU(int, x2apic_extra_bits);
  27. static enum uv_system_type uv_system_type;
  28. static int uv_acpi_madt_oem_check(char *oem_id, char *oem_table_id)
  29. {
  30. if (!strcmp(oem_id, "SGI")) {
  31. if (!strcmp(oem_table_id, "UVL"))
  32. uv_system_type = UV_LEGACY_APIC;
  33. else if (!strcmp(oem_table_id, "UVX"))
  34. uv_system_type = UV_X2APIC;
  35. else if (!strcmp(oem_table_id, "UVH")) {
  36. uv_system_type = UV_NON_UNIQUE_APIC;
  37. return 1;
  38. }
  39. }
  40. return 0;
  41. }
  42. enum uv_system_type get_uv_system_type(void)
  43. {
  44. return uv_system_type;
  45. }
  46. int is_uv_system(void)
  47. {
  48. return uv_system_type != UV_NONE;
  49. }
  50. EXPORT_SYMBOL_GPL(is_uv_system);
  51. DEFINE_PER_CPU(struct uv_hub_info_s, __uv_hub_info);
  52. EXPORT_PER_CPU_SYMBOL_GPL(__uv_hub_info);
  53. struct uv_blade_info *uv_blade_info;
  54. EXPORT_SYMBOL_GPL(uv_blade_info);
  55. short *uv_node_to_blade;
  56. EXPORT_SYMBOL_GPL(uv_node_to_blade);
  57. short *uv_cpu_to_blade;
  58. EXPORT_SYMBOL_GPL(uv_cpu_to_blade);
  59. short uv_possible_blades;
  60. EXPORT_SYMBOL_GPL(uv_possible_blades);
  61. unsigned long sn_rtc_cycles_per_second;
  62. EXPORT_SYMBOL(sn_rtc_cycles_per_second);
  63. /* Start with all IRQs pointing to boot CPU. IRQ balancing will shift them. */
  64. static const struct cpumask *uv_target_cpus(void)
  65. {
  66. return cpumask_of(0);
  67. }
  68. static void uv_vector_allocation_domain(int cpu, struct cpumask *retmask)
  69. {
  70. cpumask_clear(retmask);
  71. cpumask_set_cpu(cpu, retmask);
  72. }
  73. int uv_wakeup_secondary(int phys_apicid, unsigned int start_rip)
  74. {
  75. unsigned long val;
  76. int pnode;
  77. pnode = uv_apicid_to_pnode(phys_apicid);
  78. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  79. (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  80. (((long)start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
  81. APIC_DM_INIT;
  82. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  83. mdelay(10);
  84. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  85. (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  86. (((long)start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
  87. APIC_DM_STARTUP;
  88. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  89. return 0;
  90. }
  91. static void uv_send_IPI_one(int cpu, int vector)
  92. {
  93. unsigned long val, apicid, lapicid;
  94. int pnode;
  95. apicid = per_cpu(x86_cpu_to_apicid, cpu);
  96. lapicid = apicid & 0x3f; /* ZZZ macro needed */
  97. pnode = uv_apicid_to_pnode(apicid);
  98. val =
  99. (1UL << UVH_IPI_INT_SEND_SHFT) | (lapicid <<
  100. UVH_IPI_INT_APIC_ID_SHFT) |
  101. (vector << UVH_IPI_INT_VECTOR_SHFT);
  102. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  103. }
  104. static void uv_send_IPI_mask(const struct cpumask *mask, int vector)
  105. {
  106. unsigned int cpu;
  107. for_each_cpu(cpu, mask)
  108. uv_send_IPI_one(cpu, vector);
  109. }
  110. static void uv_send_IPI_mask_allbutself(const struct cpumask *mask, int vector)
  111. {
  112. unsigned int cpu;
  113. unsigned int this_cpu = smp_processor_id();
  114. for_each_cpu(cpu, mask)
  115. if (cpu != this_cpu)
  116. uv_send_IPI_one(cpu, vector);
  117. }
  118. static void uv_send_IPI_allbutself(int vector)
  119. {
  120. unsigned int cpu;
  121. unsigned int this_cpu = smp_processor_id();
  122. for_each_online_cpu(cpu)
  123. if (cpu != this_cpu)
  124. uv_send_IPI_one(cpu, vector);
  125. }
  126. static void uv_send_IPI_all(int vector)
  127. {
  128. uv_send_IPI_mask(cpu_online_mask, vector);
  129. }
  130. static int uv_apic_id_registered(void)
  131. {
  132. return 1;
  133. }
  134. static void uv_init_apic_ldr(void)
  135. {
  136. }
  137. static unsigned int uv_cpu_mask_to_apicid(const struct cpumask *cpumask)
  138. {
  139. int cpu;
  140. /*
  141. * We're using fixed IRQ delivery, can only return one phys APIC ID.
  142. * May as well be the first.
  143. */
  144. cpu = cpumask_first(cpumask);
  145. if ((unsigned)cpu < nr_cpu_ids)
  146. return per_cpu(x86_cpu_to_apicid, cpu);
  147. else
  148. return BAD_APICID;
  149. }
  150. static unsigned int uv_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
  151. const struct cpumask *andmask)
  152. {
  153. int cpu;
  154. /*
  155. * We're using fixed IRQ delivery, can only return one phys APIC ID.
  156. * May as well be the first.
  157. */
  158. cpu = cpumask_any_and(cpumask, andmask);
  159. if (cpu < nr_cpu_ids)
  160. return per_cpu(x86_cpu_to_apicid, cpu);
  161. return BAD_APICID;
  162. }
  163. static unsigned int get_apic_id(unsigned long x)
  164. {
  165. unsigned int id;
  166. WARN_ON(preemptible() && num_online_cpus() > 1);
  167. id = x | __get_cpu_var(x2apic_extra_bits);
  168. return id;
  169. }
  170. static unsigned long set_apic_id(unsigned int id)
  171. {
  172. unsigned long x;
  173. /* maskout x2apic_extra_bits ? */
  174. x = id;
  175. return x;
  176. }
  177. static unsigned int uv_read_apic_id(void)
  178. {
  179. return get_apic_id(apic_read(APIC_ID));
  180. }
  181. static unsigned int phys_pkg_id(int index_msb)
  182. {
  183. return uv_read_apic_id() >> index_msb;
  184. }
  185. static void uv_send_IPI_self(int vector)
  186. {
  187. apic_write(APIC_SELF_IPI, vector);
  188. }
  189. struct genapic apic_x2apic_uv_x = {
  190. .name = "UV large system",
  191. .acpi_madt_oem_check = uv_acpi_madt_oem_check,
  192. .int_delivery_mode = dest_Fixed,
  193. .int_dest_mode = (APIC_DEST_PHYSICAL != 0),
  194. .target_cpus = uv_target_cpus,
  195. .vector_allocation_domain = uv_vector_allocation_domain,
  196. .apic_id_registered = uv_apic_id_registered,
  197. .init_apic_ldr = uv_init_apic_ldr,
  198. .send_IPI_all = uv_send_IPI_all,
  199. .send_IPI_allbutself = uv_send_IPI_allbutself,
  200. .send_IPI_mask = uv_send_IPI_mask,
  201. .send_IPI_mask_allbutself = uv_send_IPI_mask_allbutself,
  202. .send_IPI_self = uv_send_IPI_self,
  203. .cpu_mask_to_apicid = uv_cpu_mask_to_apicid,
  204. .cpu_mask_to_apicid_and = uv_cpu_mask_to_apicid_and,
  205. .phys_pkg_id = phys_pkg_id,
  206. .get_apic_id = get_apic_id,
  207. .set_apic_id = set_apic_id,
  208. .apic_id_mask = (0xFFFFFFFFu),
  209. };
  210. static __cpuinit void set_x2apic_extra_bits(int pnode)
  211. {
  212. __get_cpu_var(x2apic_extra_bits) = (pnode << 6);
  213. }
  214. /*
  215. * Called on boot cpu.
  216. */
  217. static __init int boot_pnode_to_blade(int pnode)
  218. {
  219. int blade;
  220. for (blade = 0; blade < uv_num_possible_blades(); blade++)
  221. if (pnode == uv_blade_info[blade].pnode)
  222. return blade;
  223. BUG();
  224. }
  225. struct redir_addr {
  226. unsigned long redirect;
  227. unsigned long alias;
  228. };
  229. #define DEST_SHIFT UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR_DEST_BASE_SHFT
  230. static __initdata struct redir_addr redir_addrs[] = {
  231. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR, UVH_SI_ALIAS0_OVERLAY_CONFIG},
  232. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR, UVH_SI_ALIAS1_OVERLAY_CONFIG},
  233. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR, UVH_SI_ALIAS2_OVERLAY_CONFIG},
  234. };
  235. static __init void get_lowmem_redirect(unsigned long *base, unsigned long *size)
  236. {
  237. union uvh_si_alias0_overlay_config_u alias;
  238. union uvh_rh_gam_alias210_redirect_config_2_mmr_u redirect;
  239. int i;
  240. for (i = 0; i < ARRAY_SIZE(redir_addrs); i++) {
  241. alias.v = uv_read_local_mmr(redir_addrs[i].alias);
  242. if (alias.s.base == 0) {
  243. *size = (1UL << alias.s.m_alias);
  244. redirect.v = uv_read_local_mmr(redir_addrs[i].redirect);
  245. *base = (unsigned long)redirect.s.dest_base << DEST_SHIFT;
  246. return;
  247. }
  248. }
  249. BUG();
  250. }
  251. static __init void map_low_mmrs(void)
  252. {
  253. init_extra_mapping_uc(UV_GLOBAL_MMR32_BASE, UV_GLOBAL_MMR32_SIZE);
  254. init_extra_mapping_uc(UV_LOCAL_MMR_BASE, UV_LOCAL_MMR_SIZE);
  255. }
  256. enum map_type {map_wb, map_uc};
  257. static __init void map_high(char *id, unsigned long base, int shift,
  258. int max_pnode, enum map_type map_type)
  259. {
  260. unsigned long bytes, paddr;
  261. paddr = base << shift;
  262. bytes = (1UL << shift) * (max_pnode + 1);
  263. printk(KERN_INFO "UV: Map %s_HI 0x%lx - 0x%lx\n", id, paddr,
  264. paddr + bytes);
  265. if (map_type == map_uc)
  266. init_extra_mapping_uc(paddr, bytes);
  267. else
  268. init_extra_mapping_wb(paddr, bytes);
  269. }
  270. static __init void map_gru_high(int max_pnode)
  271. {
  272. union uvh_rh_gam_gru_overlay_config_mmr_u gru;
  273. int shift = UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT;
  274. gru.v = uv_read_local_mmr(UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR);
  275. if (gru.s.enable)
  276. map_high("GRU", gru.s.base, shift, max_pnode, map_wb);
  277. }
  278. static __init void map_config_high(int max_pnode)
  279. {
  280. union uvh_rh_gam_cfg_overlay_config_mmr_u cfg;
  281. int shift = UVH_RH_GAM_CFG_OVERLAY_CONFIG_MMR_BASE_SHFT;
  282. cfg.v = uv_read_local_mmr(UVH_RH_GAM_CFG_OVERLAY_CONFIG_MMR);
  283. if (cfg.s.enable)
  284. map_high("CONFIG", cfg.s.base, shift, max_pnode, map_uc);
  285. }
  286. static __init void map_mmr_high(int max_pnode)
  287. {
  288. union uvh_rh_gam_mmr_overlay_config_mmr_u mmr;
  289. int shift = UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT;
  290. mmr.v = uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR);
  291. if (mmr.s.enable)
  292. map_high("MMR", mmr.s.base, shift, max_pnode, map_uc);
  293. }
  294. static __init void map_mmioh_high(int max_pnode)
  295. {
  296. union uvh_rh_gam_mmioh_overlay_config_mmr_u mmioh;
  297. int shift = UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT;
  298. mmioh.v = uv_read_local_mmr(UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR);
  299. if (mmioh.s.enable)
  300. map_high("MMIOH", mmioh.s.base, shift, max_pnode, map_uc);
  301. }
  302. static __init void uv_rtc_init(void)
  303. {
  304. long status;
  305. u64 ticks_per_sec;
  306. status = uv_bios_freq_base(BIOS_FREQ_BASE_REALTIME_CLOCK,
  307. &ticks_per_sec);
  308. if (status != BIOS_STATUS_SUCCESS || ticks_per_sec < 100000) {
  309. printk(KERN_WARNING
  310. "unable to determine platform RTC clock frequency, "
  311. "guessing.\n");
  312. /* BIOS gives wrong value for clock freq. so guess */
  313. sn_rtc_cycles_per_second = 1000000000000UL / 30000UL;
  314. } else
  315. sn_rtc_cycles_per_second = ticks_per_sec;
  316. }
  317. /*
  318. * Called on each cpu to initialize the per_cpu UV data area.
  319. * ZZZ hotplug not supported yet
  320. */
  321. void __cpuinit uv_cpu_init(void)
  322. {
  323. /* CPU 0 initilization will be done via uv_system_init. */
  324. if (!uv_blade_info)
  325. return;
  326. uv_blade_info[uv_numa_blade_id()].nr_online_cpus++;
  327. if (get_uv_system_type() == UV_NON_UNIQUE_APIC)
  328. set_x2apic_extra_bits(uv_hub_info->pnode);
  329. }
  330. void __init uv_system_init(void)
  331. {
  332. union uvh_si_addr_map_config_u m_n_config;
  333. union uvh_node_id_u node_id;
  334. unsigned long gnode_upper, lowmem_redir_base, lowmem_redir_size;
  335. int bytes, nid, cpu, lcpu, pnode, blade, i, j, m_val, n_val;
  336. int max_pnode = 0;
  337. unsigned long mmr_base, present;
  338. map_low_mmrs();
  339. m_n_config.v = uv_read_local_mmr(UVH_SI_ADDR_MAP_CONFIG);
  340. m_val = m_n_config.s.m_skt;
  341. n_val = m_n_config.s.n_skt;
  342. mmr_base =
  343. uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR) &
  344. ~UV_MMR_ENABLE;
  345. printk(KERN_DEBUG "UV: global MMR base 0x%lx\n", mmr_base);
  346. for(i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++)
  347. uv_possible_blades +=
  348. hweight64(uv_read_local_mmr( UVH_NODE_PRESENT_TABLE + i * 8));
  349. printk(KERN_DEBUG "UV: Found %d blades\n", uv_num_possible_blades());
  350. bytes = sizeof(struct uv_blade_info) * uv_num_possible_blades();
  351. uv_blade_info = kmalloc(bytes, GFP_KERNEL);
  352. get_lowmem_redirect(&lowmem_redir_base, &lowmem_redir_size);
  353. bytes = sizeof(uv_node_to_blade[0]) * num_possible_nodes();
  354. uv_node_to_blade = kmalloc(bytes, GFP_KERNEL);
  355. memset(uv_node_to_blade, 255, bytes);
  356. bytes = sizeof(uv_cpu_to_blade[0]) * num_possible_cpus();
  357. uv_cpu_to_blade = kmalloc(bytes, GFP_KERNEL);
  358. memset(uv_cpu_to_blade, 255, bytes);
  359. blade = 0;
  360. for (i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++) {
  361. present = uv_read_local_mmr(UVH_NODE_PRESENT_TABLE + i * 8);
  362. for (j = 0; j < 64; j++) {
  363. if (!test_bit(j, &present))
  364. continue;
  365. uv_blade_info[blade].pnode = (i * 64 + j);
  366. uv_blade_info[blade].nr_possible_cpus = 0;
  367. uv_blade_info[blade].nr_online_cpus = 0;
  368. blade++;
  369. }
  370. }
  371. node_id.v = uv_read_local_mmr(UVH_NODE_ID);
  372. gnode_upper = (((unsigned long)node_id.s.node_id) &
  373. ~((1 << n_val) - 1)) << m_val;
  374. uv_bios_init();
  375. uv_bios_get_sn_info(0, &uv_type, &sn_partition_id,
  376. &uv_coherency_id, &uv_region_size);
  377. uv_rtc_init();
  378. for_each_present_cpu(cpu) {
  379. nid = cpu_to_node(cpu);
  380. pnode = uv_apicid_to_pnode(per_cpu(x86_cpu_to_apicid, cpu));
  381. blade = boot_pnode_to_blade(pnode);
  382. lcpu = uv_blade_info[blade].nr_possible_cpus;
  383. uv_blade_info[blade].nr_possible_cpus++;
  384. uv_cpu_hub_info(cpu)->lowmem_remap_base = lowmem_redir_base;
  385. uv_cpu_hub_info(cpu)->lowmem_remap_top =
  386. lowmem_redir_base + lowmem_redir_size;
  387. uv_cpu_hub_info(cpu)->m_val = m_val;
  388. uv_cpu_hub_info(cpu)->n_val = m_val;
  389. uv_cpu_hub_info(cpu)->numa_blade_id = blade;
  390. uv_cpu_hub_info(cpu)->blade_processor_id = lcpu;
  391. uv_cpu_hub_info(cpu)->pnode = pnode;
  392. uv_cpu_hub_info(cpu)->pnode_mask = (1 << n_val) - 1;
  393. uv_cpu_hub_info(cpu)->gpa_mask = (1 << (m_val + n_val)) - 1;
  394. uv_cpu_hub_info(cpu)->gnode_upper = gnode_upper;
  395. uv_cpu_hub_info(cpu)->global_mmr_base = mmr_base;
  396. uv_cpu_hub_info(cpu)->coherency_domain_number = uv_coherency_id;
  397. uv_node_to_blade[nid] = blade;
  398. uv_cpu_to_blade[cpu] = blade;
  399. max_pnode = max(pnode, max_pnode);
  400. printk(KERN_DEBUG "UV: cpu %d, apicid 0x%x, pnode %d, nid %d, "
  401. "lcpu %d, blade %d\n",
  402. cpu, per_cpu(x86_cpu_to_apicid, cpu), pnode, nid,
  403. lcpu, blade);
  404. }
  405. map_gru_high(max_pnode);
  406. map_mmr_high(max_pnode);
  407. map_config_high(max_pnode);
  408. map_mmioh_high(max_pnode);
  409. uv_cpu_init();
  410. }