asic3.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839
  1. /*
  2. * driver/mfd/asic3.c
  3. *
  4. * Compaq ASIC3 support.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * Copyright 2001 Compaq Computer Corporation.
  11. * Copyright 2004-2005 Phil Blundell
  12. * Copyright 2007-2008 OpenedHand Ltd.
  13. *
  14. * Authors: Phil Blundell <pb@handhelds.org>,
  15. * Samuel Ortiz <sameo@openedhand.com>
  16. *
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/delay.h>
  20. #include <linux/irq.h>
  21. #include <linux/gpio.h>
  22. #include <linux/io.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/mfd/asic3.h>
  26. #include <linux/mfd/core.h>
  27. #include <linux/mfd/ds1wm.h>
  28. enum {
  29. ASIC3_CLOCK_SPI,
  30. ASIC3_CLOCK_OWM,
  31. ASIC3_CLOCK_PWM0,
  32. ASIC3_CLOCK_PWM1,
  33. ASIC3_CLOCK_LED0,
  34. ASIC3_CLOCK_LED1,
  35. ASIC3_CLOCK_LED2,
  36. ASIC3_CLOCK_SD_HOST,
  37. ASIC3_CLOCK_SD_BUS,
  38. ASIC3_CLOCK_SMBUS,
  39. ASIC3_CLOCK_EX0,
  40. ASIC3_CLOCK_EX1,
  41. };
  42. struct asic3_clk {
  43. int enabled;
  44. unsigned int cdex;
  45. unsigned long rate;
  46. };
  47. #define INIT_CDEX(_name, _rate) \
  48. [ASIC3_CLOCK_##_name] = { \
  49. .cdex = CLOCK_CDEX_##_name, \
  50. .rate = _rate, \
  51. }
  52. struct asic3_clk asic3_clk_init[] __initdata = {
  53. INIT_CDEX(SPI, 0),
  54. INIT_CDEX(OWM, 5000000),
  55. INIT_CDEX(PWM0, 0),
  56. INIT_CDEX(PWM1, 0),
  57. INIT_CDEX(LED0, 0),
  58. INIT_CDEX(LED1, 0),
  59. INIT_CDEX(LED2, 0),
  60. INIT_CDEX(SD_HOST, 24576000),
  61. INIT_CDEX(SD_BUS, 12288000),
  62. INIT_CDEX(SMBUS, 0),
  63. INIT_CDEX(EX0, 32768),
  64. INIT_CDEX(EX1, 24576000),
  65. };
  66. struct asic3 {
  67. void __iomem *mapping;
  68. unsigned int bus_shift;
  69. unsigned int irq_nr;
  70. unsigned int irq_base;
  71. spinlock_t lock;
  72. u16 irq_bothedge[4];
  73. struct gpio_chip gpio;
  74. struct device *dev;
  75. struct asic3_clk clocks[ARRAY_SIZE(asic3_clk_init)];
  76. };
  77. static int asic3_gpio_get(struct gpio_chip *chip, unsigned offset);
  78. static inline void asic3_write_register(struct asic3 *asic,
  79. unsigned int reg, u32 value)
  80. {
  81. iowrite16(value, asic->mapping +
  82. (reg >> asic->bus_shift));
  83. }
  84. static inline u32 asic3_read_register(struct asic3 *asic,
  85. unsigned int reg)
  86. {
  87. return ioread16(asic->mapping +
  88. (reg >> asic->bus_shift));
  89. }
  90. void asic3_set_register(struct asic3 *asic, u32 reg, u32 bits, bool set)
  91. {
  92. unsigned long flags;
  93. u32 val;
  94. spin_lock_irqsave(&asic->lock, flags);
  95. val = asic3_read_register(asic, reg);
  96. if (set)
  97. val |= bits;
  98. else
  99. val &= ~bits;
  100. asic3_write_register(asic, reg, val);
  101. spin_unlock_irqrestore(&asic->lock, flags);
  102. }
  103. /* IRQs */
  104. #define MAX_ASIC_ISR_LOOPS 20
  105. #define ASIC3_GPIO_BASE_INCR \
  106. (ASIC3_GPIO_B_BASE - ASIC3_GPIO_A_BASE)
  107. static void asic3_irq_flip_edge(struct asic3 *asic,
  108. u32 base, int bit)
  109. {
  110. u16 edge;
  111. unsigned long flags;
  112. spin_lock_irqsave(&asic->lock, flags);
  113. edge = asic3_read_register(asic,
  114. base + ASIC3_GPIO_EDGE_TRIGGER);
  115. edge ^= bit;
  116. asic3_write_register(asic,
  117. base + ASIC3_GPIO_EDGE_TRIGGER, edge);
  118. spin_unlock_irqrestore(&asic->lock, flags);
  119. }
  120. static void asic3_irq_demux(unsigned int irq, struct irq_desc *desc)
  121. {
  122. int iter, i;
  123. unsigned long flags;
  124. struct asic3 *asic;
  125. desc->chip->ack(irq);
  126. asic = desc->handler_data;
  127. for (iter = 0 ; iter < MAX_ASIC_ISR_LOOPS; iter++) {
  128. u32 status;
  129. int bank;
  130. spin_lock_irqsave(&asic->lock, flags);
  131. status = asic3_read_register(asic,
  132. ASIC3_OFFSET(INTR, P_INT_STAT));
  133. spin_unlock_irqrestore(&asic->lock, flags);
  134. /* Check all ten register bits */
  135. if ((status & 0x3ff) == 0)
  136. break;
  137. /* Handle GPIO IRQs */
  138. for (bank = 0; bank < ASIC3_NUM_GPIO_BANKS; bank++) {
  139. if (status & (1 << bank)) {
  140. unsigned long base, istat;
  141. base = ASIC3_GPIO_A_BASE
  142. + bank * ASIC3_GPIO_BASE_INCR;
  143. spin_lock_irqsave(&asic->lock, flags);
  144. istat = asic3_read_register(asic,
  145. base +
  146. ASIC3_GPIO_INT_STATUS);
  147. /* Clearing IntStatus */
  148. asic3_write_register(asic,
  149. base +
  150. ASIC3_GPIO_INT_STATUS, 0);
  151. spin_unlock_irqrestore(&asic->lock, flags);
  152. for (i = 0; i < ASIC3_GPIOS_PER_BANK; i++) {
  153. int bit = (1 << i);
  154. unsigned int irqnr;
  155. if (!(istat & bit))
  156. continue;
  157. irqnr = asic->irq_base +
  158. (ASIC3_GPIOS_PER_BANK * bank)
  159. + i;
  160. desc = irq_to_desc(irqnr);
  161. desc->handle_irq(irqnr, desc);
  162. if (asic->irq_bothedge[bank] & bit)
  163. asic3_irq_flip_edge(asic, base,
  164. bit);
  165. }
  166. }
  167. }
  168. /* Handle remaining IRQs in the status register */
  169. for (i = ASIC3_NUM_GPIOS; i < ASIC3_NR_IRQS; i++) {
  170. /* They start at bit 4 and go up */
  171. if (status & (1 << (i - ASIC3_NUM_GPIOS + 4))) {
  172. desc = irq_to_desc(asic->irq_base + i);
  173. desc->handle_irq(asic->irq_base + i,
  174. desc);
  175. }
  176. }
  177. }
  178. if (iter >= MAX_ASIC_ISR_LOOPS)
  179. dev_err(asic->dev, "interrupt processing overrun\n");
  180. }
  181. static inline int asic3_irq_to_bank(struct asic3 *asic, int irq)
  182. {
  183. int n;
  184. n = (irq - asic->irq_base) >> 4;
  185. return (n * (ASIC3_GPIO_B_BASE - ASIC3_GPIO_A_BASE));
  186. }
  187. static inline int asic3_irq_to_index(struct asic3 *asic, int irq)
  188. {
  189. return (irq - asic->irq_base) & 0xf;
  190. }
  191. static void asic3_mask_gpio_irq(unsigned int irq)
  192. {
  193. struct asic3 *asic = get_irq_chip_data(irq);
  194. u32 val, bank, index;
  195. unsigned long flags;
  196. bank = asic3_irq_to_bank(asic, irq);
  197. index = asic3_irq_to_index(asic, irq);
  198. spin_lock_irqsave(&asic->lock, flags);
  199. val = asic3_read_register(asic, bank + ASIC3_GPIO_MASK);
  200. val |= 1 << index;
  201. asic3_write_register(asic, bank + ASIC3_GPIO_MASK, val);
  202. spin_unlock_irqrestore(&asic->lock, flags);
  203. }
  204. static void asic3_mask_irq(unsigned int irq)
  205. {
  206. struct asic3 *asic = get_irq_chip_data(irq);
  207. int regval;
  208. unsigned long flags;
  209. spin_lock_irqsave(&asic->lock, flags);
  210. regval = asic3_read_register(asic,
  211. ASIC3_INTR_BASE +
  212. ASIC3_INTR_INT_MASK);
  213. regval &= ~(ASIC3_INTMASK_MASK0 <<
  214. (irq - (asic->irq_base + ASIC3_NUM_GPIOS)));
  215. asic3_write_register(asic,
  216. ASIC3_INTR_BASE +
  217. ASIC3_INTR_INT_MASK,
  218. regval);
  219. spin_unlock_irqrestore(&asic->lock, flags);
  220. }
  221. static void asic3_unmask_gpio_irq(unsigned int irq)
  222. {
  223. struct asic3 *asic = get_irq_chip_data(irq);
  224. u32 val, bank, index;
  225. unsigned long flags;
  226. bank = asic3_irq_to_bank(asic, irq);
  227. index = asic3_irq_to_index(asic, irq);
  228. spin_lock_irqsave(&asic->lock, flags);
  229. val = asic3_read_register(asic, bank + ASIC3_GPIO_MASK);
  230. val &= ~(1 << index);
  231. asic3_write_register(asic, bank + ASIC3_GPIO_MASK, val);
  232. spin_unlock_irqrestore(&asic->lock, flags);
  233. }
  234. static void asic3_unmask_irq(unsigned int irq)
  235. {
  236. struct asic3 *asic = get_irq_chip_data(irq);
  237. int regval;
  238. unsigned long flags;
  239. spin_lock_irqsave(&asic->lock, flags);
  240. regval = asic3_read_register(asic,
  241. ASIC3_INTR_BASE +
  242. ASIC3_INTR_INT_MASK);
  243. regval |= (ASIC3_INTMASK_MASK0 <<
  244. (irq - (asic->irq_base + ASIC3_NUM_GPIOS)));
  245. asic3_write_register(asic,
  246. ASIC3_INTR_BASE +
  247. ASIC3_INTR_INT_MASK,
  248. regval);
  249. spin_unlock_irqrestore(&asic->lock, flags);
  250. }
  251. static int asic3_gpio_irq_type(unsigned int irq, unsigned int type)
  252. {
  253. struct asic3 *asic = get_irq_chip_data(irq);
  254. u32 bank, index;
  255. u16 trigger, level, edge, bit;
  256. unsigned long flags;
  257. bank = asic3_irq_to_bank(asic, irq);
  258. index = asic3_irq_to_index(asic, irq);
  259. bit = 1<<index;
  260. spin_lock_irqsave(&asic->lock, flags);
  261. level = asic3_read_register(asic,
  262. bank + ASIC3_GPIO_LEVEL_TRIGGER);
  263. edge = asic3_read_register(asic,
  264. bank + ASIC3_GPIO_EDGE_TRIGGER);
  265. trigger = asic3_read_register(asic,
  266. bank + ASIC3_GPIO_TRIGGER_TYPE);
  267. asic->irq_bothedge[(irq - asic->irq_base) >> 4] &= ~bit;
  268. if (type == IRQ_TYPE_EDGE_RISING) {
  269. trigger |= bit;
  270. edge |= bit;
  271. } else if (type == IRQ_TYPE_EDGE_FALLING) {
  272. trigger |= bit;
  273. edge &= ~bit;
  274. } else if (type == IRQ_TYPE_EDGE_BOTH) {
  275. trigger |= bit;
  276. if (asic3_gpio_get(&asic->gpio, irq - asic->irq_base))
  277. edge &= ~bit;
  278. else
  279. edge |= bit;
  280. asic->irq_bothedge[(irq - asic->irq_base) >> 4] |= bit;
  281. } else if (type == IRQ_TYPE_LEVEL_LOW) {
  282. trigger &= ~bit;
  283. level &= ~bit;
  284. } else if (type == IRQ_TYPE_LEVEL_HIGH) {
  285. trigger &= ~bit;
  286. level |= bit;
  287. } else {
  288. /*
  289. * if type == IRQ_TYPE_NONE, we should mask interrupts, but
  290. * be careful to not unmask them if mask was also called.
  291. * Probably need internal state for mask.
  292. */
  293. dev_notice(asic->dev, "irq type not changed\n");
  294. }
  295. asic3_write_register(asic, bank + ASIC3_GPIO_LEVEL_TRIGGER,
  296. level);
  297. asic3_write_register(asic, bank + ASIC3_GPIO_EDGE_TRIGGER,
  298. edge);
  299. asic3_write_register(asic, bank + ASIC3_GPIO_TRIGGER_TYPE,
  300. trigger);
  301. spin_unlock_irqrestore(&asic->lock, flags);
  302. return 0;
  303. }
  304. static struct irq_chip asic3_gpio_irq_chip = {
  305. .name = "ASIC3-GPIO",
  306. .ack = asic3_mask_gpio_irq,
  307. .mask = asic3_mask_gpio_irq,
  308. .unmask = asic3_unmask_gpio_irq,
  309. .set_type = asic3_gpio_irq_type,
  310. };
  311. static struct irq_chip asic3_irq_chip = {
  312. .name = "ASIC3",
  313. .ack = asic3_mask_irq,
  314. .mask = asic3_mask_irq,
  315. .unmask = asic3_unmask_irq,
  316. };
  317. static int __init asic3_irq_probe(struct platform_device *pdev)
  318. {
  319. struct asic3 *asic = platform_get_drvdata(pdev);
  320. unsigned long clksel = 0;
  321. unsigned int irq, irq_base;
  322. int ret;
  323. ret = platform_get_irq(pdev, 0);
  324. if (ret < 0)
  325. return ret;
  326. asic->irq_nr = ret;
  327. /* turn on clock to IRQ controller */
  328. clksel |= CLOCK_SEL_CX;
  329. asic3_write_register(asic, ASIC3_OFFSET(CLOCK, SEL),
  330. clksel);
  331. irq_base = asic->irq_base;
  332. for (irq = irq_base; irq < irq_base + ASIC3_NR_IRQS; irq++) {
  333. if (irq < asic->irq_base + ASIC3_NUM_GPIOS)
  334. set_irq_chip(irq, &asic3_gpio_irq_chip);
  335. else
  336. set_irq_chip(irq, &asic3_irq_chip);
  337. set_irq_chip_data(irq, asic);
  338. set_irq_handler(irq, handle_level_irq);
  339. set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
  340. }
  341. asic3_write_register(asic, ASIC3_OFFSET(INTR, INT_MASK),
  342. ASIC3_INTMASK_GINTMASK);
  343. set_irq_chained_handler(asic->irq_nr, asic3_irq_demux);
  344. set_irq_type(asic->irq_nr, IRQ_TYPE_EDGE_RISING);
  345. set_irq_data(asic->irq_nr, asic);
  346. return 0;
  347. }
  348. static void asic3_irq_remove(struct platform_device *pdev)
  349. {
  350. struct asic3 *asic = platform_get_drvdata(pdev);
  351. unsigned int irq, irq_base;
  352. irq_base = asic->irq_base;
  353. for (irq = irq_base; irq < irq_base + ASIC3_NR_IRQS; irq++) {
  354. set_irq_flags(irq, 0);
  355. set_irq_handler(irq, NULL);
  356. set_irq_chip(irq, NULL);
  357. set_irq_chip_data(irq, NULL);
  358. }
  359. set_irq_chained_handler(asic->irq_nr, NULL);
  360. }
  361. /* GPIOs */
  362. static int asic3_gpio_direction(struct gpio_chip *chip,
  363. unsigned offset, int out)
  364. {
  365. u32 mask = ASIC3_GPIO_TO_MASK(offset), out_reg;
  366. unsigned int gpio_base;
  367. unsigned long flags;
  368. struct asic3 *asic;
  369. asic = container_of(chip, struct asic3, gpio);
  370. gpio_base = ASIC3_GPIO_TO_BASE(offset);
  371. if (gpio_base > ASIC3_GPIO_D_BASE) {
  372. dev_err(asic->dev, "Invalid base (0x%x) for gpio %d\n",
  373. gpio_base, offset);
  374. return -EINVAL;
  375. }
  376. spin_lock_irqsave(&asic->lock, flags);
  377. out_reg = asic3_read_register(asic, gpio_base + ASIC3_GPIO_DIRECTION);
  378. /* Input is 0, Output is 1 */
  379. if (out)
  380. out_reg |= mask;
  381. else
  382. out_reg &= ~mask;
  383. asic3_write_register(asic, gpio_base + ASIC3_GPIO_DIRECTION, out_reg);
  384. spin_unlock_irqrestore(&asic->lock, flags);
  385. return 0;
  386. }
  387. static int asic3_gpio_direction_input(struct gpio_chip *chip,
  388. unsigned offset)
  389. {
  390. return asic3_gpio_direction(chip, offset, 0);
  391. }
  392. static int asic3_gpio_direction_output(struct gpio_chip *chip,
  393. unsigned offset, int value)
  394. {
  395. return asic3_gpio_direction(chip, offset, 1);
  396. }
  397. static int asic3_gpio_get(struct gpio_chip *chip,
  398. unsigned offset)
  399. {
  400. unsigned int gpio_base;
  401. u32 mask = ASIC3_GPIO_TO_MASK(offset);
  402. struct asic3 *asic;
  403. asic = container_of(chip, struct asic3, gpio);
  404. gpio_base = ASIC3_GPIO_TO_BASE(offset);
  405. if (gpio_base > ASIC3_GPIO_D_BASE) {
  406. dev_err(asic->dev, "Invalid base (0x%x) for gpio %d\n",
  407. gpio_base, offset);
  408. return -EINVAL;
  409. }
  410. return asic3_read_register(asic, gpio_base + ASIC3_GPIO_STATUS) & mask;
  411. }
  412. static void asic3_gpio_set(struct gpio_chip *chip,
  413. unsigned offset, int value)
  414. {
  415. u32 mask, out_reg;
  416. unsigned int gpio_base;
  417. unsigned long flags;
  418. struct asic3 *asic;
  419. asic = container_of(chip, struct asic3, gpio);
  420. gpio_base = ASIC3_GPIO_TO_BASE(offset);
  421. if (gpio_base > ASIC3_GPIO_D_BASE) {
  422. dev_err(asic->dev, "Invalid base (0x%x) for gpio %d\n",
  423. gpio_base, offset);
  424. return;
  425. }
  426. mask = ASIC3_GPIO_TO_MASK(offset);
  427. spin_lock_irqsave(&asic->lock, flags);
  428. out_reg = asic3_read_register(asic, gpio_base + ASIC3_GPIO_OUT);
  429. if (value)
  430. out_reg |= mask;
  431. else
  432. out_reg &= ~mask;
  433. asic3_write_register(asic, gpio_base + ASIC3_GPIO_OUT, out_reg);
  434. spin_unlock_irqrestore(&asic->lock, flags);
  435. return;
  436. }
  437. static __init int asic3_gpio_probe(struct platform_device *pdev,
  438. u16 *gpio_config, int num)
  439. {
  440. struct asic3 *asic = platform_get_drvdata(pdev);
  441. u16 alt_reg[ASIC3_NUM_GPIO_BANKS];
  442. u16 out_reg[ASIC3_NUM_GPIO_BANKS];
  443. u16 dir_reg[ASIC3_NUM_GPIO_BANKS];
  444. int i;
  445. memset(alt_reg, 0, ASIC3_NUM_GPIO_BANKS * sizeof(u16));
  446. memset(out_reg, 0, ASIC3_NUM_GPIO_BANKS * sizeof(u16));
  447. memset(dir_reg, 0, ASIC3_NUM_GPIO_BANKS * sizeof(u16));
  448. /* Enable all GPIOs */
  449. asic3_write_register(asic, ASIC3_GPIO_OFFSET(A, MASK), 0xffff);
  450. asic3_write_register(asic, ASIC3_GPIO_OFFSET(B, MASK), 0xffff);
  451. asic3_write_register(asic, ASIC3_GPIO_OFFSET(C, MASK), 0xffff);
  452. asic3_write_register(asic, ASIC3_GPIO_OFFSET(D, MASK), 0xffff);
  453. for (i = 0; i < num; i++) {
  454. u8 alt, pin, dir, init, bank_num, bit_num;
  455. u16 config = gpio_config[i];
  456. pin = ASIC3_CONFIG_GPIO_PIN(config);
  457. alt = ASIC3_CONFIG_GPIO_ALT(config);
  458. dir = ASIC3_CONFIG_GPIO_DIR(config);
  459. init = ASIC3_CONFIG_GPIO_INIT(config);
  460. bank_num = ASIC3_GPIO_TO_BANK(pin);
  461. bit_num = ASIC3_GPIO_TO_BIT(pin);
  462. alt_reg[bank_num] |= (alt << bit_num);
  463. out_reg[bank_num] |= (init << bit_num);
  464. dir_reg[bank_num] |= (dir << bit_num);
  465. }
  466. for (i = 0; i < ASIC3_NUM_GPIO_BANKS; i++) {
  467. asic3_write_register(asic,
  468. ASIC3_BANK_TO_BASE(i) +
  469. ASIC3_GPIO_DIRECTION,
  470. dir_reg[i]);
  471. asic3_write_register(asic,
  472. ASIC3_BANK_TO_BASE(i) + ASIC3_GPIO_OUT,
  473. out_reg[i]);
  474. asic3_write_register(asic,
  475. ASIC3_BANK_TO_BASE(i) +
  476. ASIC3_GPIO_ALT_FUNCTION,
  477. alt_reg[i]);
  478. }
  479. return gpiochip_add(&asic->gpio);
  480. }
  481. static int asic3_gpio_remove(struct platform_device *pdev)
  482. {
  483. struct asic3 *asic = platform_get_drvdata(pdev);
  484. return gpiochip_remove(&asic->gpio);
  485. }
  486. static int asic3_clk_enable(struct asic3 *asic, struct asic3_clk *clk)
  487. {
  488. unsigned long flags;
  489. u32 cdex;
  490. spin_lock_irqsave(&asic->lock, flags);
  491. if (clk->enabled++ == 0) {
  492. cdex = asic3_read_register(asic, ASIC3_OFFSET(CLOCK, CDEX));
  493. cdex |= clk->cdex;
  494. asic3_write_register(asic, ASIC3_OFFSET(CLOCK, CDEX), cdex);
  495. }
  496. spin_unlock_irqrestore(&asic->lock, flags);
  497. return 0;
  498. }
  499. static void asic3_clk_disable(struct asic3 *asic, struct asic3_clk *clk)
  500. {
  501. unsigned long flags;
  502. u32 cdex;
  503. WARN_ON(clk->enabled == 0);
  504. spin_lock_irqsave(&asic->lock, flags);
  505. if (--clk->enabled == 0) {
  506. cdex = asic3_read_register(asic, ASIC3_OFFSET(CLOCK, CDEX));
  507. cdex &= ~clk->cdex;
  508. asic3_write_register(asic, ASIC3_OFFSET(CLOCK, CDEX), cdex);
  509. }
  510. spin_unlock_irqrestore(&asic->lock, flags);
  511. }
  512. /* MFD cells (SPI, PWM, LED, DS1WM, MMC) */
  513. static struct ds1wm_driver_data ds1wm_pdata = {
  514. .active_high = 1,
  515. };
  516. static struct resource ds1wm_resources[] = {
  517. {
  518. .start = ASIC3_OWM_BASE,
  519. .end = ASIC3_OWM_BASE + 0x13,
  520. .flags = IORESOURCE_MEM,
  521. },
  522. {
  523. .start = ASIC3_IRQ_OWM,
  524. .start = ASIC3_IRQ_OWM,
  525. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_HIGHEDGE,
  526. },
  527. };
  528. static int ds1wm_enable(struct platform_device *pdev)
  529. {
  530. struct asic3 *asic = dev_get_drvdata(pdev->dev.parent);
  531. /* Turn on external clocks and the OWM clock */
  532. asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_EX0]);
  533. asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_EX1]);
  534. asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_OWM]);
  535. msleep(1);
  536. /* Reset and enable DS1WM */
  537. asic3_set_register(asic, ASIC3_OFFSET(EXTCF, RESET),
  538. ASIC3_EXTCF_OWM_RESET, 1);
  539. msleep(1);
  540. asic3_set_register(asic, ASIC3_OFFSET(EXTCF, RESET),
  541. ASIC3_EXTCF_OWM_RESET, 0);
  542. msleep(1);
  543. asic3_set_register(asic, ASIC3_OFFSET(EXTCF, SELECT),
  544. ASIC3_EXTCF_OWM_EN, 1);
  545. msleep(1);
  546. return 0;
  547. }
  548. static int ds1wm_disable(struct platform_device *pdev)
  549. {
  550. struct asic3 *asic = dev_get_drvdata(pdev->dev.parent);
  551. asic3_set_register(asic, ASIC3_OFFSET(EXTCF, SELECT),
  552. ASIC3_EXTCF_OWM_EN, 0);
  553. asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_OWM]);
  554. asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_EX0]);
  555. asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_EX1]);
  556. return 0;
  557. }
  558. static struct mfd_cell asic3_cell_ds1wm = {
  559. .name = "ds1wm",
  560. .enable = ds1wm_enable,
  561. .disable = ds1wm_disable,
  562. .driver_data = &ds1wm_pdata,
  563. .num_resources = ARRAY_SIZE(ds1wm_resources),
  564. .resources = ds1wm_resources,
  565. };
  566. static int __init asic3_mfd_probe(struct platform_device *pdev,
  567. struct resource *mem)
  568. {
  569. struct asic3 *asic = platform_get_drvdata(pdev);
  570. int ret;
  571. /* DS1WM */
  572. asic3_set_register(asic, ASIC3_OFFSET(EXTCF, SELECT),
  573. ASIC3_EXTCF_OWM_SMB, 0);
  574. ds1wm_resources[0].start >>= asic->bus_shift;
  575. ds1wm_resources[0].end >>= asic->bus_shift;
  576. asic3_cell_ds1wm.platform_data = &asic3_cell_ds1wm;
  577. asic3_cell_ds1wm.data_size = sizeof(asic3_cell_ds1wm);
  578. ret = mfd_add_devices(&pdev->dev, pdev->id,
  579. &asic3_cell_ds1wm, 1, mem, asic->irq_base);
  580. return ret;
  581. }
  582. static void asic3_mfd_remove(struct platform_device *pdev)
  583. {
  584. mfd_remove_devices(&pdev->dev);
  585. }
  586. /* Core */
  587. static int __init asic3_probe(struct platform_device *pdev)
  588. {
  589. struct asic3_platform_data *pdata = pdev->dev.platform_data;
  590. struct asic3 *asic;
  591. struct resource *mem;
  592. unsigned long clksel;
  593. int ret = 0;
  594. asic = kzalloc(sizeof(struct asic3), GFP_KERNEL);
  595. if (asic == NULL) {
  596. printk(KERN_ERR "kzalloc failed\n");
  597. return -ENOMEM;
  598. }
  599. spin_lock_init(&asic->lock);
  600. platform_set_drvdata(pdev, asic);
  601. asic->dev = &pdev->dev;
  602. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  603. if (!mem) {
  604. ret = -ENOMEM;
  605. dev_err(asic->dev, "no MEM resource\n");
  606. goto out_free;
  607. }
  608. asic->mapping = ioremap(mem->start, resource_size(mem));
  609. if (!asic->mapping) {
  610. ret = -ENOMEM;
  611. dev_err(asic->dev, "Couldn't ioremap\n");
  612. goto out_free;
  613. }
  614. asic->irq_base = pdata->irq_base;
  615. /* calculate bus shift from mem resource */
  616. asic->bus_shift = 2 - (resource_size(mem) >> 12);
  617. clksel = 0;
  618. asic3_write_register(asic, ASIC3_OFFSET(CLOCK, SEL), clksel);
  619. ret = asic3_irq_probe(pdev);
  620. if (ret < 0) {
  621. dev_err(asic->dev, "Couldn't probe IRQs\n");
  622. goto out_unmap;
  623. }
  624. asic->gpio.base = pdata->gpio_base;
  625. asic->gpio.ngpio = ASIC3_NUM_GPIOS;
  626. asic->gpio.get = asic3_gpio_get;
  627. asic->gpio.set = asic3_gpio_set;
  628. asic->gpio.direction_input = asic3_gpio_direction_input;
  629. asic->gpio.direction_output = asic3_gpio_direction_output;
  630. ret = asic3_gpio_probe(pdev,
  631. pdata->gpio_config,
  632. pdata->gpio_config_num);
  633. if (ret < 0) {
  634. dev_err(asic->dev, "GPIO probe failed\n");
  635. goto out_irq;
  636. }
  637. /* Making a per-device copy is only needed for the
  638. * theoretical case of multiple ASIC3s on one board:
  639. */
  640. memcpy(asic->clocks, asic3_clk_init, sizeof(asic3_clk_init));
  641. asic3_mfd_probe(pdev, mem);
  642. dev_info(asic->dev, "ASIC3 Core driver\n");
  643. return 0;
  644. out_irq:
  645. asic3_irq_remove(pdev);
  646. out_unmap:
  647. iounmap(asic->mapping);
  648. out_free:
  649. kfree(asic);
  650. return ret;
  651. }
  652. static int asic3_remove(struct platform_device *pdev)
  653. {
  654. int ret;
  655. struct asic3 *asic = platform_get_drvdata(pdev);
  656. asic3_mfd_remove(pdev);
  657. ret = asic3_gpio_remove(pdev);
  658. if (ret < 0)
  659. return ret;
  660. asic3_irq_remove(pdev);
  661. asic3_write_register(asic, ASIC3_OFFSET(CLOCK, SEL), 0);
  662. iounmap(asic->mapping);
  663. kfree(asic);
  664. return 0;
  665. }
  666. static void asic3_shutdown(struct platform_device *pdev)
  667. {
  668. }
  669. static struct platform_driver asic3_device_driver = {
  670. .driver = {
  671. .name = "asic3",
  672. },
  673. .remove = __devexit_p(asic3_remove),
  674. .shutdown = asic3_shutdown,
  675. };
  676. static int __init asic3_init(void)
  677. {
  678. int retval = 0;
  679. retval = platform_driver_probe(&asic3_device_driver, asic3_probe);
  680. return retval;
  681. }
  682. subsys_initcall(asic3_init);