i915_gem_gtt.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029
  1. /*
  2. * Copyright © 2010 Daniel Vetter
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #include <drm/drmP.h>
  25. #include <drm/i915_drm.h>
  26. #include "i915_drv.h"
  27. #include "i915_trace.h"
  28. #include "intel_drv.h"
  29. #define GEN6_PPGTT_PD_ENTRIES 512
  30. #define I915_PPGTT_PT_ENTRIES (PAGE_SIZE / sizeof(gen6_gtt_pte_t))
  31. /* PPGTT stuff */
  32. #define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
  33. #define HSW_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0x7f0))
  34. #define GEN6_PDE_VALID (1 << 0)
  35. /* gen6+ has bit 11-4 for physical addr bit 39-32 */
  36. #define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  37. #define GEN6_PTE_VALID (1 << 0)
  38. #define GEN6_PTE_UNCACHED (1 << 1)
  39. #define HSW_PTE_UNCACHED (0)
  40. #define GEN6_PTE_CACHE_LLC (2 << 1)
  41. #define GEN7_PTE_CACHE_L3_LLC (3 << 1)
  42. #define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  43. #define HSW_PTE_ADDR_ENCODE(addr) HSW_GTT_ADDR_ENCODE(addr)
  44. /* Cacheability Control is a 4-bit value. The low three bits are stored in *
  45. * bits 3:1 of the PTE, while the fourth bit is stored in bit 11 of the PTE.
  46. */
  47. #define HSW_CACHEABILITY_CONTROL(bits) ((((bits) & 0x7) << 1) | \
  48. (((bits) & 0x8) << (11 - 3)))
  49. #define HSW_WB_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x2)
  50. #define HSW_WB_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x3)
  51. #define HSW_WB_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0xb)
  52. #define HSW_WT_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x6)
  53. static gen6_gtt_pte_t snb_pte_encode(dma_addr_t addr,
  54. enum i915_cache_level level,
  55. bool valid)
  56. {
  57. gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
  58. pte |= GEN6_PTE_ADDR_ENCODE(addr);
  59. switch (level) {
  60. case I915_CACHE_L3_LLC:
  61. case I915_CACHE_LLC:
  62. pte |= GEN6_PTE_CACHE_LLC;
  63. break;
  64. case I915_CACHE_NONE:
  65. pte |= GEN6_PTE_UNCACHED;
  66. break;
  67. default:
  68. WARN_ON(1);
  69. }
  70. return pte;
  71. }
  72. static gen6_gtt_pte_t ivb_pte_encode(dma_addr_t addr,
  73. enum i915_cache_level level,
  74. bool valid)
  75. {
  76. gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
  77. pte |= GEN6_PTE_ADDR_ENCODE(addr);
  78. switch (level) {
  79. case I915_CACHE_L3_LLC:
  80. pte |= GEN7_PTE_CACHE_L3_LLC;
  81. break;
  82. case I915_CACHE_LLC:
  83. pte |= GEN6_PTE_CACHE_LLC;
  84. break;
  85. case I915_CACHE_NONE:
  86. pte |= GEN6_PTE_UNCACHED;
  87. break;
  88. default:
  89. WARN_ON(1);
  90. }
  91. return pte;
  92. }
  93. #define BYT_PTE_WRITEABLE (1 << 1)
  94. #define BYT_PTE_SNOOPED_BY_CPU_CACHES (1 << 2)
  95. static gen6_gtt_pte_t byt_pte_encode(dma_addr_t addr,
  96. enum i915_cache_level level,
  97. bool valid)
  98. {
  99. gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
  100. pte |= GEN6_PTE_ADDR_ENCODE(addr);
  101. /* Mark the page as writeable. Other platforms don't have a
  102. * setting for read-only/writable, so this matches that behavior.
  103. */
  104. pte |= BYT_PTE_WRITEABLE;
  105. if (level != I915_CACHE_NONE)
  106. pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
  107. return pte;
  108. }
  109. static gen6_gtt_pte_t hsw_pte_encode(dma_addr_t addr,
  110. enum i915_cache_level level,
  111. bool valid)
  112. {
  113. gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
  114. pte |= HSW_PTE_ADDR_ENCODE(addr);
  115. if (level != I915_CACHE_NONE)
  116. pte |= HSW_WB_LLC_AGE3;
  117. return pte;
  118. }
  119. static gen6_gtt_pte_t iris_pte_encode(dma_addr_t addr,
  120. enum i915_cache_level level,
  121. bool valid)
  122. {
  123. gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
  124. pte |= HSW_PTE_ADDR_ENCODE(addr);
  125. switch (level) {
  126. case I915_CACHE_NONE:
  127. break;
  128. case I915_CACHE_WT:
  129. pte |= HSW_WT_ELLC_LLC_AGE0;
  130. break;
  131. default:
  132. pte |= HSW_WB_ELLC_LLC_AGE0;
  133. break;
  134. }
  135. return pte;
  136. }
  137. static void gen6_write_pdes(struct i915_hw_ppgtt *ppgtt)
  138. {
  139. struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
  140. gen6_gtt_pte_t __iomem *pd_addr;
  141. uint32_t pd_entry;
  142. int i;
  143. WARN_ON(ppgtt->pd_offset & 0x3f);
  144. pd_addr = (gen6_gtt_pte_t __iomem*)dev_priv->gtt.gsm +
  145. ppgtt->pd_offset / sizeof(gen6_gtt_pte_t);
  146. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  147. dma_addr_t pt_addr;
  148. pt_addr = ppgtt->pt_dma_addr[i];
  149. pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
  150. pd_entry |= GEN6_PDE_VALID;
  151. writel(pd_entry, pd_addr + i);
  152. }
  153. readl(pd_addr);
  154. }
  155. static int gen6_ppgtt_enable(struct drm_device *dev)
  156. {
  157. drm_i915_private_t *dev_priv = dev->dev_private;
  158. uint32_t pd_offset;
  159. struct intel_ring_buffer *ring;
  160. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  161. int i;
  162. BUG_ON(ppgtt->pd_offset & 0x3f);
  163. gen6_write_pdes(ppgtt);
  164. pd_offset = ppgtt->pd_offset;
  165. pd_offset /= 64; /* in cachelines, */
  166. pd_offset <<= 16;
  167. if (INTEL_INFO(dev)->gen == 6) {
  168. uint32_t ecochk, gab_ctl, ecobits;
  169. ecobits = I915_READ(GAC_ECO_BITS);
  170. I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
  171. ECOBITS_PPGTT_CACHE64B);
  172. gab_ctl = I915_READ(GAB_CTL);
  173. I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
  174. ecochk = I915_READ(GAM_ECOCHK);
  175. I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
  176. ECOCHK_PPGTT_CACHE64B);
  177. I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
  178. } else if (INTEL_INFO(dev)->gen >= 7) {
  179. uint32_t ecochk, ecobits;
  180. ecobits = I915_READ(GAC_ECO_BITS);
  181. I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
  182. ecochk = I915_READ(GAM_ECOCHK);
  183. if (IS_HASWELL(dev)) {
  184. ecochk |= ECOCHK_PPGTT_WB_HSW;
  185. } else {
  186. ecochk |= ECOCHK_PPGTT_LLC_IVB;
  187. ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
  188. }
  189. I915_WRITE(GAM_ECOCHK, ecochk);
  190. /* GFX_MODE is per-ring on gen7+ */
  191. }
  192. for_each_ring(ring, dev_priv, i) {
  193. if (INTEL_INFO(dev)->gen >= 7)
  194. I915_WRITE(RING_MODE_GEN7(ring),
  195. _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
  196. I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
  197. I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
  198. }
  199. return 0;
  200. }
  201. /* PPGTT support for Sandybdrige/Gen6 and later */
  202. static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
  203. unsigned first_entry,
  204. unsigned num_entries,
  205. bool use_scratch)
  206. {
  207. struct i915_hw_ppgtt *ppgtt =
  208. container_of(vm, struct i915_hw_ppgtt, base);
  209. gen6_gtt_pte_t *pt_vaddr, scratch_pte;
  210. unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
  211. unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  212. unsigned last_pte, i;
  213. scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true);
  214. while (num_entries) {
  215. last_pte = first_pte + num_entries;
  216. if (last_pte > I915_PPGTT_PT_ENTRIES)
  217. last_pte = I915_PPGTT_PT_ENTRIES;
  218. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
  219. for (i = first_pte; i < last_pte; i++)
  220. pt_vaddr[i] = scratch_pte;
  221. kunmap_atomic(pt_vaddr);
  222. num_entries -= last_pte - first_pte;
  223. first_pte = 0;
  224. act_pt++;
  225. }
  226. }
  227. static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
  228. struct sg_table *pages,
  229. unsigned first_entry,
  230. enum i915_cache_level cache_level)
  231. {
  232. struct i915_hw_ppgtt *ppgtt =
  233. container_of(vm, struct i915_hw_ppgtt, base);
  234. gen6_gtt_pte_t *pt_vaddr;
  235. unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
  236. unsigned act_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  237. struct sg_page_iter sg_iter;
  238. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
  239. for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
  240. dma_addr_t page_addr;
  241. page_addr = sg_page_iter_dma_address(&sg_iter);
  242. pt_vaddr[act_pte] = vm->pte_encode(page_addr, cache_level, true);
  243. if (++act_pte == I915_PPGTT_PT_ENTRIES) {
  244. kunmap_atomic(pt_vaddr);
  245. act_pt++;
  246. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
  247. act_pte = 0;
  248. }
  249. }
  250. kunmap_atomic(pt_vaddr);
  251. }
  252. static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
  253. {
  254. struct i915_hw_ppgtt *ppgtt =
  255. container_of(vm, struct i915_hw_ppgtt, base);
  256. int i;
  257. drm_mm_takedown(&ppgtt->base.mm);
  258. if (ppgtt->pt_dma_addr) {
  259. for (i = 0; i < ppgtt->num_pd_entries; i++)
  260. pci_unmap_page(ppgtt->base.dev->pdev,
  261. ppgtt->pt_dma_addr[i],
  262. 4096, PCI_DMA_BIDIRECTIONAL);
  263. }
  264. kfree(ppgtt->pt_dma_addr);
  265. for (i = 0; i < ppgtt->num_pd_entries; i++)
  266. __free_page(ppgtt->pt_pages[i]);
  267. kfree(ppgtt->pt_pages);
  268. kfree(ppgtt);
  269. }
  270. static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
  271. {
  272. struct drm_device *dev = ppgtt->base.dev;
  273. struct drm_i915_private *dev_priv = dev->dev_private;
  274. unsigned first_pd_entry_in_global_pt;
  275. int i;
  276. int ret = -ENOMEM;
  277. /* ppgtt PDEs reside in the global gtt pagetable, which has 512*1024
  278. * entries. For aliasing ppgtt support we just steal them at the end for
  279. * now. */
  280. first_pd_entry_in_global_pt = gtt_total_entries(dev_priv->gtt);
  281. ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
  282. ppgtt->num_pd_entries = GEN6_PPGTT_PD_ENTRIES;
  283. ppgtt->enable = gen6_ppgtt_enable;
  284. ppgtt->base.clear_range = gen6_ppgtt_clear_range;
  285. ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
  286. ppgtt->base.cleanup = gen6_ppgtt_cleanup;
  287. ppgtt->base.scratch = dev_priv->gtt.base.scratch;
  288. ppgtt->pt_pages = kcalloc(ppgtt->num_pd_entries, sizeof(struct page *),
  289. GFP_KERNEL);
  290. if (!ppgtt->pt_pages)
  291. return -ENOMEM;
  292. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  293. ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL);
  294. if (!ppgtt->pt_pages[i])
  295. goto err_pt_alloc;
  296. }
  297. ppgtt->pt_dma_addr = kcalloc(ppgtt->num_pd_entries, sizeof(dma_addr_t),
  298. GFP_KERNEL);
  299. if (!ppgtt->pt_dma_addr)
  300. goto err_pt_alloc;
  301. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  302. dma_addr_t pt_addr;
  303. pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i], 0, 4096,
  304. PCI_DMA_BIDIRECTIONAL);
  305. if (pci_dma_mapping_error(dev->pdev, pt_addr)) {
  306. ret = -EIO;
  307. goto err_pd_pin;
  308. }
  309. ppgtt->pt_dma_addr[i] = pt_addr;
  310. }
  311. ppgtt->base.clear_range(&ppgtt->base, 0,
  312. ppgtt->num_pd_entries * I915_PPGTT_PT_ENTRIES, true);
  313. ppgtt->pd_offset = first_pd_entry_in_global_pt * sizeof(gen6_gtt_pte_t);
  314. return 0;
  315. err_pd_pin:
  316. if (ppgtt->pt_dma_addr) {
  317. for (i--; i >= 0; i--)
  318. pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i],
  319. 4096, PCI_DMA_BIDIRECTIONAL);
  320. }
  321. err_pt_alloc:
  322. kfree(ppgtt->pt_dma_addr);
  323. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  324. if (ppgtt->pt_pages[i])
  325. __free_page(ppgtt->pt_pages[i]);
  326. }
  327. kfree(ppgtt->pt_pages);
  328. return ret;
  329. }
  330. static int i915_gem_init_aliasing_ppgtt(struct drm_device *dev)
  331. {
  332. struct drm_i915_private *dev_priv = dev->dev_private;
  333. struct i915_hw_ppgtt *ppgtt;
  334. int ret;
  335. ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
  336. if (!ppgtt)
  337. return -ENOMEM;
  338. ppgtt->base.dev = dev;
  339. if (INTEL_INFO(dev)->gen < 8)
  340. ret = gen6_ppgtt_init(ppgtt);
  341. else if (IS_GEN8(dev))
  342. ret = -ENOSYS;
  343. else
  344. BUG();
  345. if (ret)
  346. kfree(ppgtt);
  347. else {
  348. dev_priv->mm.aliasing_ppgtt = ppgtt;
  349. drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
  350. ppgtt->base.total);
  351. }
  352. return ret;
  353. }
  354. void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev)
  355. {
  356. struct drm_i915_private *dev_priv = dev->dev_private;
  357. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  358. if (!ppgtt)
  359. return;
  360. ppgtt->base.cleanup(&ppgtt->base);
  361. dev_priv->mm.aliasing_ppgtt = NULL;
  362. }
  363. void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
  364. struct drm_i915_gem_object *obj,
  365. enum i915_cache_level cache_level)
  366. {
  367. ppgtt->base.insert_entries(&ppgtt->base, obj->pages,
  368. i915_gem_obj_ggtt_offset(obj) >> PAGE_SHIFT,
  369. cache_level);
  370. }
  371. void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
  372. struct drm_i915_gem_object *obj)
  373. {
  374. ppgtt->base.clear_range(&ppgtt->base,
  375. i915_gem_obj_ggtt_offset(obj) >> PAGE_SHIFT,
  376. obj->base.size >> PAGE_SHIFT,
  377. true);
  378. }
  379. extern int intel_iommu_gfx_mapped;
  380. /* Certain Gen5 chipsets require require idling the GPU before
  381. * unmapping anything from the GTT when VT-d is enabled.
  382. */
  383. static inline bool needs_idle_maps(struct drm_device *dev)
  384. {
  385. #ifdef CONFIG_INTEL_IOMMU
  386. /* Query intel_iommu to see if we need the workaround. Presumably that
  387. * was loaded first.
  388. */
  389. if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
  390. return true;
  391. #endif
  392. return false;
  393. }
  394. static bool do_idling(struct drm_i915_private *dev_priv)
  395. {
  396. bool ret = dev_priv->mm.interruptible;
  397. if (unlikely(dev_priv->gtt.do_idle_maps)) {
  398. dev_priv->mm.interruptible = false;
  399. if (i915_gpu_idle(dev_priv->dev)) {
  400. DRM_ERROR("Couldn't idle GPU\n");
  401. /* Wait a bit, in hopes it avoids the hang */
  402. udelay(10);
  403. }
  404. }
  405. return ret;
  406. }
  407. static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
  408. {
  409. if (unlikely(dev_priv->gtt.do_idle_maps))
  410. dev_priv->mm.interruptible = interruptible;
  411. }
  412. void i915_check_and_clear_faults(struct drm_device *dev)
  413. {
  414. struct drm_i915_private *dev_priv = dev->dev_private;
  415. struct intel_ring_buffer *ring;
  416. int i;
  417. if (INTEL_INFO(dev)->gen < 6)
  418. return;
  419. for_each_ring(ring, dev_priv, i) {
  420. u32 fault_reg;
  421. fault_reg = I915_READ(RING_FAULT_REG(ring));
  422. if (fault_reg & RING_FAULT_VALID) {
  423. DRM_DEBUG_DRIVER("Unexpected fault\n"
  424. "\tAddr: 0x%08lx\\n"
  425. "\tAddress space: %s\n"
  426. "\tSource ID: %d\n"
  427. "\tType: %d\n",
  428. fault_reg & PAGE_MASK,
  429. fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
  430. RING_FAULT_SRCID(fault_reg),
  431. RING_FAULT_FAULT_TYPE(fault_reg));
  432. I915_WRITE(RING_FAULT_REG(ring),
  433. fault_reg & ~RING_FAULT_VALID);
  434. }
  435. }
  436. POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
  437. }
  438. void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
  439. {
  440. struct drm_i915_private *dev_priv = dev->dev_private;
  441. /* Don't bother messing with faults pre GEN6 as we have little
  442. * documentation supporting that it's a good idea.
  443. */
  444. if (INTEL_INFO(dev)->gen < 6)
  445. return;
  446. i915_check_and_clear_faults(dev);
  447. dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
  448. dev_priv->gtt.base.start / PAGE_SIZE,
  449. dev_priv->gtt.base.total / PAGE_SIZE,
  450. false);
  451. }
  452. void i915_gem_restore_gtt_mappings(struct drm_device *dev)
  453. {
  454. struct drm_i915_private *dev_priv = dev->dev_private;
  455. struct drm_i915_gem_object *obj;
  456. i915_check_and_clear_faults(dev);
  457. /* First fill our portion of the GTT with scratch pages */
  458. dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
  459. dev_priv->gtt.base.start / PAGE_SIZE,
  460. dev_priv->gtt.base.total / PAGE_SIZE,
  461. true);
  462. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  463. i915_gem_clflush_object(obj, obj->pin_display);
  464. i915_gem_gtt_bind_object(obj, obj->cache_level);
  465. }
  466. i915_gem_chipset_flush(dev);
  467. }
  468. int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
  469. {
  470. if (obj->has_dma_mapping)
  471. return 0;
  472. if (!dma_map_sg(&obj->base.dev->pdev->dev,
  473. obj->pages->sgl, obj->pages->nents,
  474. PCI_DMA_BIDIRECTIONAL))
  475. return -ENOSPC;
  476. return 0;
  477. }
  478. /*
  479. * Binds an object into the global gtt with the specified cache level. The object
  480. * will be accessible to the GPU via commands whose operands reference offsets
  481. * within the global GTT as well as accessible by the GPU through the GMADR
  482. * mapped BAR (dev_priv->mm.gtt->gtt).
  483. */
  484. static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
  485. struct sg_table *st,
  486. unsigned int first_entry,
  487. enum i915_cache_level level)
  488. {
  489. struct drm_i915_private *dev_priv = vm->dev->dev_private;
  490. gen6_gtt_pte_t __iomem *gtt_entries =
  491. (gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
  492. int i = 0;
  493. struct sg_page_iter sg_iter;
  494. dma_addr_t addr;
  495. for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
  496. addr = sg_page_iter_dma_address(&sg_iter);
  497. iowrite32(vm->pte_encode(addr, level, true), &gtt_entries[i]);
  498. i++;
  499. }
  500. /* XXX: This serves as a posting read to make sure that the PTE has
  501. * actually been updated. There is some concern that even though
  502. * registers and PTEs are within the same BAR that they are potentially
  503. * of NUMA access patterns. Therefore, even with the way we assume
  504. * hardware should work, we must keep this posting read for paranoia.
  505. */
  506. if (i != 0)
  507. WARN_ON(readl(&gtt_entries[i-1]) !=
  508. vm->pte_encode(addr, level, true));
  509. /* This next bit makes the above posting read even more important. We
  510. * want to flush the TLBs only after we're certain all the PTE updates
  511. * have finished.
  512. */
  513. I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
  514. POSTING_READ(GFX_FLSH_CNTL_GEN6);
  515. }
  516. static void gen6_ggtt_clear_range(struct i915_address_space *vm,
  517. unsigned int first_entry,
  518. unsigned int num_entries,
  519. bool use_scratch)
  520. {
  521. struct drm_i915_private *dev_priv = vm->dev->dev_private;
  522. gen6_gtt_pte_t scratch_pte, __iomem *gtt_base =
  523. (gen6_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
  524. const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
  525. int i;
  526. if (WARN(num_entries > max_entries,
  527. "First entry = %d; Num entries = %d (max=%d)\n",
  528. first_entry, num_entries, max_entries))
  529. num_entries = max_entries;
  530. scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, use_scratch);
  531. for (i = 0; i < num_entries; i++)
  532. iowrite32(scratch_pte, &gtt_base[i]);
  533. readl(gtt_base);
  534. }
  535. static void i915_ggtt_insert_entries(struct i915_address_space *vm,
  536. struct sg_table *st,
  537. unsigned int pg_start,
  538. enum i915_cache_level cache_level)
  539. {
  540. unsigned int flags = (cache_level == I915_CACHE_NONE) ?
  541. AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
  542. intel_gtt_insert_sg_entries(st, pg_start, flags);
  543. }
  544. static void i915_ggtt_clear_range(struct i915_address_space *vm,
  545. unsigned int first_entry,
  546. unsigned int num_entries,
  547. bool unused)
  548. {
  549. intel_gtt_clear_range(first_entry, num_entries);
  550. }
  551. void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
  552. enum i915_cache_level cache_level)
  553. {
  554. struct drm_device *dev = obj->base.dev;
  555. struct drm_i915_private *dev_priv = dev->dev_private;
  556. const unsigned long entry = i915_gem_obj_ggtt_offset(obj) >> PAGE_SHIFT;
  557. dev_priv->gtt.base.insert_entries(&dev_priv->gtt.base, obj->pages,
  558. entry,
  559. cache_level);
  560. obj->has_global_gtt_mapping = 1;
  561. }
  562. void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj)
  563. {
  564. struct drm_device *dev = obj->base.dev;
  565. struct drm_i915_private *dev_priv = dev->dev_private;
  566. const unsigned long entry = i915_gem_obj_ggtt_offset(obj) >> PAGE_SHIFT;
  567. dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
  568. entry,
  569. obj->base.size >> PAGE_SHIFT,
  570. true);
  571. obj->has_global_gtt_mapping = 0;
  572. }
  573. void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
  574. {
  575. struct drm_device *dev = obj->base.dev;
  576. struct drm_i915_private *dev_priv = dev->dev_private;
  577. bool interruptible;
  578. interruptible = do_idling(dev_priv);
  579. if (!obj->has_dma_mapping)
  580. dma_unmap_sg(&dev->pdev->dev,
  581. obj->pages->sgl, obj->pages->nents,
  582. PCI_DMA_BIDIRECTIONAL);
  583. undo_idling(dev_priv, interruptible);
  584. }
  585. static void i915_gtt_color_adjust(struct drm_mm_node *node,
  586. unsigned long color,
  587. unsigned long *start,
  588. unsigned long *end)
  589. {
  590. if (node->color != color)
  591. *start += 4096;
  592. if (!list_empty(&node->node_list)) {
  593. node = list_entry(node->node_list.next,
  594. struct drm_mm_node,
  595. node_list);
  596. if (node->allocated && node->color != color)
  597. *end -= 4096;
  598. }
  599. }
  600. void i915_gem_setup_global_gtt(struct drm_device *dev,
  601. unsigned long start,
  602. unsigned long mappable_end,
  603. unsigned long end)
  604. {
  605. /* Let GEM Manage all of the aperture.
  606. *
  607. * However, leave one page at the end still bound to the scratch page.
  608. * There are a number of places where the hardware apparently prefetches
  609. * past the end of the object, and we've seen multiple hangs with the
  610. * GPU head pointer stuck in a batchbuffer bound at the last page of the
  611. * aperture. One page should be enough to keep any prefetching inside
  612. * of the aperture.
  613. */
  614. struct drm_i915_private *dev_priv = dev->dev_private;
  615. struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
  616. struct drm_mm_node *entry;
  617. struct drm_i915_gem_object *obj;
  618. unsigned long hole_start, hole_end;
  619. BUG_ON(mappable_end > end);
  620. /* Subtract the guard page ... */
  621. drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
  622. if (!HAS_LLC(dev))
  623. dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
  624. /* Mark any preallocated objects as occupied */
  625. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  626. struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
  627. int ret;
  628. DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
  629. i915_gem_obj_ggtt_offset(obj), obj->base.size);
  630. WARN_ON(i915_gem_obj_ggtt_bound(obj));
  631. ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
  632. if (ret)
  633. DRM_DEBUG_KMS("Reservation failed\n");
  634. obj->has_global_gtt_mapping = 1;
  635. list_add(&vma->vma_link, &obj->vma_list);
  636. }
  637. dev_priv->gtt.base.start = start;
  638. dev_priv->gtt.base.total = end - start;
  639. /* Clear any non-preallocated blocks */
  640. drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
  641. const unsigned long count = (hole_end - hole_start) / PAGE_SIZE;
  642. DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
  643. hole_start, hole_end);
  644. ggtt_vm->clear_range(ggtt_vm, hole_start / PAGE_SIZE, count, true);
  645. }
  646. /* And finally clear the reserved guard page */
  647. ggtt_vm->clear_range(ggtt_vm, end / PAGE_SIZE - 1, 1, true);
  648. }
  649. static bool
  650. intel_enable_ppgtt(struct drm_device *dev)
  651. {
  652. if (i915_enable_ppgtt >= 0)
  653. return i915_enable_ppgtt;
  654. #ifdef CONFIG_INTEL_IOMMU
  655. /* Disable ppgtt on SNB if VT-d is on. */
  656. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  657. return false;
  658. #endif
  659. return true;
  660. }
  661. void i915_gem_init_global_gtt(struct drm_device *dev)
  662. {
  663. struct drm_i915_private *dev_priv = dev->dev_private;
  664. unsigned long gtt_size, mappable_size;
  665. gtt_size = dev_priv->gtt.base.total;
  666. mappable_size = dev_priv->gtt.mappable_end;
  667. if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
  668. int ret;
  669. if (INTEL_INFO(dev)->gen <= 7) {
  670. /* PPGTT pdes are stolen from global gtt ptes, so shrink the
  671. * aperture accordingly when using aliasing ppgtt. */
  672. gtt_size -= GEN6_PPGTT_PD_ENTRIES * PAGE_SIZE;
  673. }
  674. i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
  675. ret = i915_gem_init_aliasing_ppgtt(dev);
  676. if (!ret)
  677. return;
  678. DRM_ERROR("Aliased PPGTT setup failed %d\n", ret);
  679. drm_mm_takedown(&dev_priv->gtt.base.mm);
  680. gtt_size += GEN6_PPGTT_PD_ENTRIES * PAGE_SIZE;
  681. }
  682. i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
  683. }
  684. static int setup_scratch_page(struct drm_device *dev)
  685. {
  686. struct drm_i915_private *dev_priv = dev->dev_private;
  687. struct page *page;
  688. dma_addr_t dma_addr;
  689. page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
  690. if (page == NULL)
  691. return -ENOMEM;
  692. get_page(page);
  693. set_pages_uc(page, 1);
  694. #ifdef CONFIG_INTEL_IOMMU
  695. dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
  696. PCI_DMA_BIDIRECTIONAL);
  697. if (pci_dma_mapping_error(dev->pdev, dma_addr))
  698. return -EINVAL;
  699. #else
  700. dma_addr = page_to_phys(page);
  701. #endif
  702. dev_priv->gtt.base.scratch.page = page;
  703. dev_priv->gtt.base.scratch.addr = dma_addr;
  704. return 0;
  705. }
  706. static void teardown_scratch_page(struct drm_device *dev)
  707. {
  708. struct drm_i915_private *dev_priv = dev->dev_private;
  709. struct page *page = dev_priv->gtt.base.scratch.page;
  710. set_pages_wb(page, 1);
  711. pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
  712. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  713. put_page(page);
  714. __free_page(page);
  715. }
  716. static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
  717. {
  718. snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
  719. snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
  720. return snb_gmch_ctl << 20;
  721. }
  722. static inline unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
  723. {
  724. bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
  725. bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
  726. if (bdw_gmch_ctl)
  727. bdw_gmch_ctl = 1 << bdw_gmch_ctl;
  728. return bdw_gmch_ctl << 20;
  729. }
  730. static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
  731. {
  732. snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
  733. snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
  734. return snb_gmch_ctl << 25; /* 32 MB units */
  735. }
  736. static inline size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
  737. {
  738. bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
  739. bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
  740. return bdw_gmch_ctl << 25; /* 32 MB units */
  741. }
  742. static int gen6_gmch_probe(struct drm_device *dev,
  743. size_t *gtt_total,
  744. size_t *stolen,
  745. phys_addr_t *mappable_base,
  746. unsigned long *mappable_end)
  747. {
  748. struct drm_i915_private *dev_priv = dev->dev_private;
  749. phys_addr_t gtt_bus_addr;
  750. unsigned int gtt_size;
  751. u16 snb_gmch_ctl;
  752. int ret;
  753. *mappable_base = pci_resource_start(dev->pdev, 2);
  754. *mappable_end = pci_resource_len(dev->pdev, 2);
  755. /* 64/512MB is the current min/max we actually know of, but this is just
  756. * a coarse sanity check.
  757. */
  758. if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
  759. DRM_ERROR("Unknown GMADR size (%lx)\n",
  760. dev_priv->gtt.mappable_end);
  761. return -ENXIO;
  762. }
  763. if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
  764. pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
  765. pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  766. if (IS_GEN8(dev)) {
  767. gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
  768. *gtt_total = (gtt_size / 8) << PAGE_SHIFT;
  769. *stolen = gen8_get_stolen_size(snb_gmch_ctl);
  770. } else {
  771. gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
  772. *gtt_total = (gtt_size / sizeof(gen6_gtt_pte_t)) << PAGE_SHIFT;
  773. *stolen = gen6_get_stolen_size(snb_gmch_ctl);
  774. }
  775. /* For Modern GENs the PTEs and register space are split in the BAR */
  776. gtt_bus_addr = pci_resource_start(dev->pdev, 0) +
  777. (pci_resource_len(dev->pdev, 0) / 2);
  778. dev_priv->gtt.gsm = ioremap_wc(gtt_bus_addr, gtt_size);
  779. if (!dev_priv->gtt.gsm) {
  780. DRM_ERROR("Failed to map the gtt page table\n");
  781. return -ENOMEM;
  782. }
  783. ret = setup_scratch_page(dev);
  784. if (ret)
  785. DRM_ERROR("Scratch setup failed\n");
  786. dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
  787. dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
  788. return ret;
  789. }
  790. static void gen6_gmch_remove(struct i915_address_space *vm)
  791. {
  792. struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
  793. iounmap(gtt->gsm);
  794. teardown_scratch_page(vm->dev);
  795. }
  796. static int i915_gmch_probe(struct drm_device *dev,
  797. size_t *gtt_total,
  798. size_t *stolen,
  799. phys_addr_t *mappable_base,
  800. unsigned long *mappable_end)
  801. {
  802. struct drm_i915_private *dev_priv = dev->dev_private;
  803. int ret;
  804. ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
  805. if (!ret) {
  806. DRM_ERROR("failed to set up gmch\n");
  807. return -EIO;
  808. }
  809. intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
  810. dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
  811. dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
  812. dev_priv->gtt.base.insert_entries = i915_ggtt_insert_entries;
  813. return 0;
  814. }
  815. static void i915_gmch_remove(struct i915_address_space *vm)
  816. {
  817. intel_gmch_remove();
  818. }
  819. int i915_gem_gtt_init(struct drm_device *dev)
  820. {
  821. struct drm_i915_private *dev_priv = dev->dev_private;
  822. struct i915_gtt *gtt = &dev_priv->gtt;
  823. int ret;
  824. if (INTEL_INFO(dev)->gen <= 5) {
  825. gtt->gtt_probe = i915_gmch_probe;
  826. gtt->base.cleanup = i915_gmch_remove;
  827. } else {
  828. gtt->gtt_probe = gen6_gmch_probe;
  829. gtt->base.cleanup = gen6_gmch_remove;
  830. if (IS_HASWELL(dev) && dev_priv->ellc_size)
  831. gtt->base.pte_encode = iris_pte_encode;
  832. else if (IS_HASWELL(dev))
  833. gtt->base.pte_encode = hsw_pte_encode;
  834. else if (IS_VALLEYVIEW(dev))
  835. gtt->base.pte_encode = byt_pte_encode;
  836. else if (INTEL_INFO(dev)->gen >= 7)
  837. gtt->base.pte_encode = ivb_pte_encode;
  838. else
  839. gtt->base.pte_encode = snb_pte_encode;
  840. }
  841. ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
  842. &gtt->mappable_base, &gtt->mappable_end);
  843. if (ret)
  844. return ret;
  845. gtt->base.dev = dev;
  846. /* GMADR is the PCI mmio aperture into the global GTT. */
  847. DRM_INFO("Memory usable by graphics device = %zdM\n",
  848. gtt->base.total >> 20);
  849. DRM_DEBUG_DRIVER("GMADR size = %ldM\n", gtt->mappable_end >> 20);
  850. DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
  851. return 0;
  852. }