emulate.c 94 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affilates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #ifndef __KERNEL__
  23. #include <stdio.h>
  24. #include <stdint.h>
  25. #include <public/xen.h>
  26. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  27. #else
  28. #include <linux/kvm_host.h>
  29. #include "kvm_cache_regs.h"
  30. #define DPRINTF(x...) do {} while (0)
  31. #endif
  32. #include <linux/module.h>
  33. #include <asm/kvm_emulate.h>
  34. #include "x86.h"
  35. #include "tss.h"
  36. /*
  37. * Opcode effective-address decode tables.
  38. * Note that we only emulate instructions that have at least one memory
  39. * operand (excluding implicit stack references). We assume that stack
  40. * references and instruction fetches will never occur in special memory
  41. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  42. * not be handled.
  43. */
  44. /* Operand sizes: 8-bit operands or specified/overridden size. */
  45. #define ByteOp (1<<0) /* 8-bit operands. */
  46. /* Destination operand type. */
  47. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  48. #define DstReg (2<<1) /* Register operand. */
  49. #define DstMem (3<<1) /* Memory operand. */
  50. #define DstAcc (4<<1) /* Destination Accumulator */
  51. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  52. #define DstMem64 (6<<1) /* 64bit memory operand */
  53. #define DstImmUByte (7<<1) /* 8-bit unsigned immediate operand */
  54. #define DstMask (7<<1)
  55. /* Source operand type. */
  56. #define SrcNone (0<<4) /* No source operand. */
  57. #define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
  58. #define SrcReg (1<<4) /* Register operand. */
  59. #define SrcMem (2<<4) /* Memory operand. */
  60. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  61. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  62. #define SrcImm (5<<4) /* Immediate operand. */
  63. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  64. #define SrcOne (7<<4) /* Implied '1' */
  65. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  66. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  67. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  68. #define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
  69. #define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
  70. #define SrcAcc (0xd<<4) /* Source Accumulator */
  71. #define SrcMask (0xf<<4)
  72. /* Generic ModRM decode. */
  73. #define ModRM (1<<8)
  74. /* Destination is only written; never read. */
  75. #define Mov (1<<9)
  76. #define BitOp (1<<10)
  77. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  78. #define String (1<<12) /* String instruction (rep capable) */
  79. #define Stack (1<<13) /* Stack instruction (push/pop) */
  80. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  81. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  82. /* Misc flags */
  83. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  84. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  85. #define Undefined (1<<25) /* No Such Instruction */
  86. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  87. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  88. #define No64 (1<<28)
  89. /* Source 2 operand type */
  90. #define Src2None (0<<29)
  91. #define Src2CL (1<<29)
  92. #define Src2ImmByte (2<<29)
  93. #define Src2One (3<<29)
  94. #define Src2Mask (7<<29)
  95. #define X2(x...) x, x
  96. #define X3(x...) X2(x), x
  97. #define X4(x...) X2(x), X2(x)
  98. #define X5(x...) X4(x), x
  99. #define X6(x...) X4(x), X2(x)
  100. #define X7(x...) X4(x), X3(x)
  101. #define X8(x...) X4(x), X4(x)
  102. #define X16(x...) X8(x), X8(x)
  103. struct opcode {
  104. u32 flags;
  105. union {
  106. int (*execute)(struct x86_emulate_ctxt *ctxt);
  107. struct opcode *group;
  108. struct group_dual *gdual;
  109. } u;
  110. };
  111. struct group_dual {
  112. struct opcode mod012[8];
  113. struct opcode mod3[8];
  114. };
  115. /* EFLAGS bit definitions. */
  116. #define EFLG_ID (1<<21)
  117. #define EFLG_VIP (1<<20)
  118. #define EFLG_VIF (1<<19)
  119. #define EFLG_AC (1<<18)
  120. #define EFLG_VM (1<<17)
  121. #define EFLG_RF (1<<16)
  122. #define EFLG_IOPL (3<<12)
  123. #define EFLG_NT (1<<14)
  124. #define EFLG_OF (1<<11)
  125. #define EFLG_DF (1<<10)
  126. #define EFLG_IF (1<<9)
  127. #define EFLG_TF (1<<8)
  128. #define EFLG_SF (1<<7)
  129. #define EFLG_ZF (1<<6)
  130. #define EFLG_AF (1<<4)
  131. #define EFLG_PF (1<<2)
  132. #define EFLG_CF (1<<0)
  133. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  134. #define EFLG_RESERVED_ONE_MASK 2
  135. /*
  136. * Instruction emulation:
  137. * Most instructions are emulated directly via a fragment of inline assembly
  138. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  139. * any modified flags.
  140. */
  141. #if defined(CONFIG_X86_64)
  142. #define _LO32 "k" /* force 32-bit operand */
  143. #define _STK "%%rsp" /* stack pointer */
  144. #elif defined(__i386__)
  145. #define _LO32 "" /* force 32-bit operand */
  146. #define _STK "%%esp" /* stack pointer */
  147. #endif
  148. /*
  149. * These EFLAGS bits are restored from saved value during emulation, and
  150. * any changes are written back to the saved value after emulation.
  151. */
  152. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  153. /* Before executing instruction: restore necessary bits in EFLAGS. */
  154. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  155. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  156. "movl %"_sav",%"_LO32 _tmp"; " \
  157. "push %"_tmp"; " \
  158. "push %"_tmp"; " \
  159. "movl %"_msk",%"_LO32 _tmp"; " \
  160. "andl %"_LO32 _tmp",("_STK"); " \
  161. "pushf; " \
  162. "notl %"_LO32 _tmp"; " \
  163. "andl %"_LO32 _tmp",("_STK"); " \
  164. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  165. "pop %"_tmp"; " \
  166. "orl %"_LO32 _tmp",("_STK"); " \
  167. "popf; " \
  168. "pop %"_sav"; "
  169. /* After executing instruction: write-back necessary bits in EFLAGS. */
  170. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  171. /* _sav |= EFLAGS & _msk; */ \
  172. "pushf; " \
  173. "pop %"_tmp"; " \
  174. "andl %"_msk",%"_LO32 _tmp"; " \
  175. "orl %"_LO32 _tmp",%"_sav"; "
  176. #ifdef CONFIG_X86_64
  177. #define ON64(x) x
  178. #else
  179. #define ON64(x)
  180. #endif
  181. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
  182. do { \
  183. __asm__ __volatile__ ( \
  184. _PRE_EFLAGS("0", "4", "2") \
  185. _op _suffix " %"_x"3,%1; " \
  186. _POST_EFLAGS("0", "4", "2") \
  187. : "=m" (_eflags), "=m" ((_dst).val), \
  188. "=&r" (_tmp) \
  189. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  190. } while (0)
  191. /* Raw emulation: instruction has two explicit operands. */
  192. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  193. do { \
  194. unsigned long _tmp; \
  195. \
  196. switch ((_dst).bytes) { \
  197. case 2: \
  198. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
  199. break; \
  200. case 4: \
  201. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
  202. break; \
  203. case 8: \
  204. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
  205. break; \
  206. } \
  207. } while (0)
  208. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  209. do { \
  210. unsigned long _tmp; \
  211. switch ((_dst).bytes) { \
  212. case 1: \
  213. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
  214. break; \
  215. default: \
  216. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  217. _wx, _wy, _lx, _ly, _qx, _qy); \
  218. break; \
  219. } \
  220. } while (0)
  221. /* Source operand is byte-sized and may be restricted to just %cl. */
  222. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  223. __emulate_2op(_op, _src, _dst, _eflags, \
  224. "b", "c", "b", "c", "b", "c", "b", "c")
  225. /* Source operand is byte, word, long or quad sized. */
  226. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  227. __emulate_2op(_op, _src, _dst, _eflags, \
  228. "b", "q", "w", "r", _LO32, "r", "", "r")
  229. /* Source operand is word, long or quad sized. */
  230. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  231. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  232. "w", "r", _LO32, "r", "", "r")
  233. /* Instruction has three operands and one operand is stored in ECX register */
  234. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  235. do { \
  236. unsigned long _tmp; \
  237. _type _clv = (_cl).val; \
  238. _type _srcv = (_src).val; \
  239. _type _dstv = (_dst).val; \
  240. \
  241. __asm__ __volatile__ ( \
  242. _PRE_EFLAGS("0", "5", "2") \
  243. _op _suffix " %4,%1 \n" \
  244. _POST_EFLAGS("0", "5", "2") \
  245. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  246. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  247. ); \
  248. \
  249. (_cl).val = (unsigned long) _clv; \
  250. (_src).val = (unsigned long) _srcv; \
  251. (_dst).val = (unsigned long) _dstv; \
  252. } while (0)
  253. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  254. do { \
  255. switch ((_dst).bytes) { \
  256. case 2: \
  257. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  258. "w", unsigned short); \
  259. break; \
  260. case 4: \
  261. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  262. "l", unsigned int); \
  263. break; \
  264. case 8: \
  265. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  266. "q", unsigned long)); \
  267. break; \
  268. } \
  269. } while (0)
  270. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  271. do { \
  272. unsigned long _tmp; \
  273. \
  274. __asm__ __volatile__ ( \
  275. _PRE_EFLAGS("0", "3", "2") \
  276. _op _suffix " %1; " \
  277. _POST_EFLAGS("0", "3", "2") \
  278. : "=m" (_eflags), "+m" ((_dst).val), \
  279. "=&r" (_tmp) \
  280. : "i" (EFLAGS_MASK)); \
  281. } while (0)
  282. /* Instruction has only one explicit operand (no source operand). */
  283. #define emulate_1op(_op, _dst, _eflags) \
  284. do { \
  285. switch ((_dst).bytes) { \
  286. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  287. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  288. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  289. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  290. } \
  291. } while (0)
  292. #define __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, _suffix) \
  293. do { \
  294. unsigned long _tmp; \
  295. \
  296. __asm__ __volatile__ ( \
  297. _PRE_EFLAGS("0", "4", "1") \
  298. _op _suffix " %5; " \
  299. _POST_EFLAGS("0", "4", "1") \
  300. : "=m" (_eflags), "=&r" (_tmp), \
  301. "+a" (_rax), "+d" (_rdx) \
  302. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  303. "a" (_rax), "d" (_rdx)); \
  304. } while (0)
  305. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  306. #define emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags) \
  307. do { \
  308. switch((_src).bytes) { \
  309. case 1: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "b"); break; \
  310. case 2: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "w"); break; \
  311. case 4: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "l"); break; \
  312. case 8: ON64(__emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "q")); break; \
  313. } \
  314. } while (0)
  315. /* Fetch next part of the instruction being emulated. */
  316. #define insn_fetch(_type, _size, _eip) \
  317. ({ unsigned long _x; \
  318. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  319. if (rc != X86EMUL_CONTINUE) \
  320. goto done; \
  321. (_eip) += (_size); \
  322. (_type)_x; \
  323. })
  324. #define insn_fetch_arr(_arr, _size, _eip) \
  325. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  326. if (rc != X86EMUL_CONTINUE) \
  327. goto done; \
  328. (_eip) += (_size); \
  329. })
  330. static inline unsigned long ad_mask(struct decode_cache *c)
  331. {
  332. return (1UL << (c->ad_bytes << 3)) - 1;
  333. }
  334. /* Access/update address held in a register, based on addressing mode. */
  335. static inline unsigned long
  336. address_mask(struct decode_cache *c, unsigned long reg)
  337. {
  338. if (c->ad_bytes == sizeof(unsigned long))
  339. return reg;
  340. else
  341. return reg & ad_mask(c);
  342. }
  343. static inline unsigned long
  344. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  345. {
  346. return base + address_mask(c, reg);
  347. }
  348. static inline void
  349. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  350. {
  351. if (c->ad_bytes == sizeof(unsigned long))
  352. *reg += inc;
  353. else
  354. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  355. }
  356. static inline void jmp_rel(struct decode_cache *c, int rel)
  357. {
  358. register_address_increment(c, &c->eip, rel);
  359. }
  360. static void set_seg_override(struct decode_cache *c, int seg)
  361. {
  362. c->has_seg_override = true;
  363. c->seg_override = seg;
  364. }
  365. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
  366. struct x86_emulate_ops *ops, int seg)
  367. {
  368. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  369. return 0;
  370. return ops->get_cached_segment_base(seg, ctxt->vcpu);
  371. }
  372. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  373. struct x86_emulate_ops *ops,
  374. struct decode_cache *c)
  375. {
  376. if (!c->has_seg_override)
  377. return 0;
  378. return seg_base(ctxt, ops, c->seg_override);
  379. }
  380. static unsigned long es_base(struct x86_emulate_ctxt *ctxt,
  381. struct x86_emulate_ops *ops)
  382. {
  383. return seg_base(ctxt, ops, VCPU_SREG_ES);
  384. }
  385. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt,
  386. struct x86_emulate_ops *ops)
  387. {
  388. return seg_base(ctxt, ops, VCPU_SREG_SS);
  389. }
  390. static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  391. u32 error, bool valid)
  392. {
  393. ctxt->exception = vec;
  394. ctxt->error_code = error;
  395. ctxt->error_code_valid = valid;
  396. ctxt->restart = false;
  397. }
  398. static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  399. {
  400. emulate_exception(ctxt, GP_VECTOR, err, true);
  401. }
  402. static void emulate_pf(struct x86_emulate_ctxt *ctxt, unsigned long addr,
  403. int err)
  404. {
  405. ctxt->cr2 = addr;
  406. emulate_exception(ctxt, PF_VECTOR, err, true);
  407. }
  408. static void emulate_ud(struct x86_emulate_ctxt *ctxt)
  409. {
  410. emulate_exception(ctxt, UD_VECTOR, 0, false);
  411. }
  412. static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  413. {
  414. emulate_exception(ctxt, TS_VECTOR, err, true);
  415. }
  416. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  417. struct x86_emulate_ops *ops,
  418. unsigned long eip, u8 *dest)
  419. {
  420. struct fetch_cache *fc = &ctxt->decode.fetch;
  421. int rc;
  422. int size, cur_size;
  423. if (eip == fc->end) {
  424. cur_size = fc->end - fc->start;
  425. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  426. rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
  427. size, ctxt->vcpu, NULL);
  428. if (rc != X86EMUL_CONTINUE)
  429. return rc;
  430. fc->end += size;
  431. }
  432. *dest = fc->data[eip - fc->start];
  433. return X86EMUL_CONTINUE;
  434. }
  435. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  436. struct x86_emulate_ops *ops,
  437. unsigned long eip, void *dest, unsigned size)
  438. {
  439. int rc;
  440. /* x86 instructions are limited to 15 bytes. */
  441. if (eip + size - ctxt->eip > 15)
  442. return X86EMUL_UNHANDLEABLE;
  443. while (size--) {
  444. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  445. if (rc != X86EMUL_CONTINUE)
  446. return rc;
  447. }
  448. return X86EMUL_CONTINUE;
  449. }
  450. /*
  451. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  452. * pointer into the block that addresses the relevant register.
  453. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  454. */
  455. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  456. int highbyte_regs)
  457. {
  458. void *p;
  459. p = &regs[modrm_reg];
  460. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  461. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  462. return p;
  463. }
  464. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  465. struct x86_emulate_ops *ops,
  466. ulong addr,
  467. u16 *size, unsigned long *address, int op_bytes)
  468. {
  469. int rc;
  470. if (op_bytes == 2)
  471. op_bytes = 3;
  472. *address = 0;
  473. rc = ops->read_std(addr, (unsigned long *)size, 2, ctxt->vcpu, NULL);
  474. if (rc != X86EMUL_CONTINUE)
  475. return rc;
  476. rc = ops->read_std(addr + 2, address, op_bytes, ctxt->vcpu, NULL);
  477. return rc;
  478. }
  479. static int test_cc(unsigned int condition, unsigned int flags)
  480. {
  481. int rc = 0;
  482. switch ((condition & 15) >> 1) {
  483. case 0: /* o */
  484. rc |= (flags & EFLG_OF);
  485. break;
  486. case 1: /* b/c/nae */
  487. rc |= (flags & EFLG_CF);
  488. break;
  489. case 2: /* z/e */
  490. rc |= (flags & EFLG_ZF);
  491. break;
  492. case 3: /* be/na */
  493. rc |= (flags & (EFLG_CF|EFLG_ZF));
  494. break;
  495. case 4: /* s */
  496. rc |= (flags & EFLG_SF);
  497. break;
  498. case 5: /* p/pe */
  499. rc |= (flags & EFLG_PF);
  500. break;
  501. case 7: /* le/ng */
  502. rc |= (flags & EFLG_ZF);
  503. /* fall through */
  504. case 6: /* l/nge */
  505. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  506. break;
  507. }
  508. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  509. return (!!rc ^ (condition & 1));
  510. }
  511. static void fetch_register_operand(struct operand *op)
  512. {
  513. switch (op->bytes) {
  514. case 1:
  515. op->val = *(u8 *)op->addr.reg;
  516. break;
  517. case 2:
  518. op->val = *(u16 *)op->addr.reg;
  519. break;
  520. case 4:
  521. op->val = *(u32 *)op->addr.reg;
  522. break;
  523. case 8:
  524. op->val = *(u64 *)op->addr.reg;
  525. break;
  526. }
  527. }
  528. static void decode_register_operand(struct operand *op,
  529. struct decode_cache *c,
  530. int inhibit_bytereg)
  531. {
  532. unsigned reg = c->modrm_reg;
  533. int highbyte_regs = c->rex_prefix == 0;
  534. if (!(c->d & ModRM))
  535. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  536. op->type = OP_REG;
  537. if ((c->d & ByteOp) && !inhibit_bytereg) {
  538. op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
  539. op->bytes = 1;
  540. } else {
  541. op->addr.reg = decode_register(reg, c->regs, 0);
  542. op->bytes = c->op_bytes;
  543. }
  544. fetch_register_operand(op);
  545. op->orig_val = op->val;
  546. }
  547. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  548. struct x86_emulate_ops *ops,
  549. struct operand *op)
  550. {
  551. struct decode_cache *c = &ctxt->decode;
  552. u8 sib;
  553. int index_reg = 0, base_reg = 0, scale;
  554. int rc = X86EMUL_CONTINUE;
  555. ulong modrm_ea = 0;
  556. if (c->rex_prefix) {
  557. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  558. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  559. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  560. }
  561. c->modrm = insn_fetch(u8, 1, c->eip);
  562. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  563. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  564. c->modrm_rm |= (c->modrm & 0x07);
  565. c->modrm_seg = VCPU_SREG_DS;
  566. if (c->modrm_mod == 3) {
  567. op->type = OP_REG;
  568. op->bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  569. op->addr.reg = decode_register(c->modrm_rm,
  570. c->regs, c->d & ByteOp);
  571. fetch_register_operand(op);
  572. return rc;
  573. }
  574. op->type = OP_MEM;
  575. if (c->ad_bytes == 2) {
  576. unsigned bx = c->regs[VCPU_REGS_RBX];
  577. unsigned bp = c->regs[VCPU_REGS_RBP];
  578. unsigned si = c->regs[VCPU_REGS_RSI];
  579. unsigned di = c->regs[VCPU_REGS_RDI];
  580. /* 16-bit ModR/M decode. */
  581. switch (c->modrm_mod) {
  582. case 0:
  583. if (c->modrm_rm == 6)
  584. modrm_ea += insn_fetch(u16, 2, c->eip);
  585. break;
  586. case 1:
  587. modrm_ea += insn_fetch(s8, 1, c->eip);
  588. break;
  589. case 2:
  590. modrm_ea += insn_fetch(u16, 2, c->eip);
  591. break;
  592. }
  593. switch (c->modrm_rm) {
  594. case 0:
  595. modrm_ea += bx + si;
  596. break;
  597. case 1:
  598. modrm_ea += bx + di;
  599. break;
  600. case 2:
  601. modrm_ea += bp + si;
  602. break;
  603. case 3:
  604. modrm_ea += bp + di;
  605. break;
  606. case 4:
  607. modrm_ea += si;
  608. break;
  609. case 5:
  610. modrm_ea += di;
  611. break;
  612. case 6:
  613. if (c->modrm_mod != 0)
  614. modrm_ea += bp;
  615. break;
  616. case 7:
  617. modrm_ea += bx;
  618. break;
  619. }
  620. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  621. (c->modrm_rm == 6 && c->modrm_mod != 0))
  622. c->modrm_seg = VCPU_SREG_SS;
  623. modrm_ea = (u16)modrm_ea;
  624. } else {
  625. /* 32/64-bit ModR/M decode. */
  626. if ((c->modrm_rm & 7) == 4) {
  627. sib = insn_fetch(u8, 1, c->eip);
  628. index_reg |= (sib >> 3) & 7;
  629. base_reg |= sib & 7;
  630. scale = sib >> 6;
  631. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  632. modrm_ea += insn_fetch(s32, 4, c->eip);
  633. else
  634. modrm_ea += c->regs[base_reg];
  635. if (index_reg != 4)
  636. modrm_ea += c->regs[index_reg] << scale;
  637. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  638. if (ctxt->mode == X86EMUL_MODE_PROT64)
  639. c->rip_relative = 1;
  640. } else
  641. modrm_ea += c->regs[c->modrm_rm];
  642. switch (c->modrm_mod) {
  643. case 0:
  644. if (c->modrm_rm == 5)
  645. modrm_ea += insn_fetch(s32, 4, c->eip);
  646. break;
  647. case 1:
  648. modrm_ea += insn_fetch(s8, 1, c->eip);
  649. break;
  650. case 2:
  651. modrm_ea += insn_fetch(s32, 4, c->eip);
  652. break;
  653. }
  654. }
  655. op->addr.mem = modrm_ea;
  656. done:
  657. return rc;
  658. }
  659. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  660. struct x86_emulate_ops *ops,
  661. struct operand *op)
  662. {
  663. struct decode_cache *c = &ctxt->decode;
  664. int rc = X86EMUL_CONTINUE;
  665. op->type = OP_MEM;
  666. switch (c->ad_bytes) {
  667. case 2:
  668. op->addr.mem = insn_fetch(u16, 2, c->eip);
  669. break;
  670. case 4:
  671. op->addr.mem = insn_fetch(u32, 4, c->eip);
  672. break;
  673. case 8:
  674. op->addr.mem = insn_fetch(u64, 8, c->eip);
  675. break;
  676. }
  677. done:
  678. return rc;
  679. }
  680. static void fetch_bit_operand(struct decode_cache *c)
  681. {
  682. long sv, mask;
  683. if (c->dst.type == OP_MEM && c->src.type == OP_REG) {
  684. mask = ~(c->dst.bytes * 8 - 1);
  685. if (c->src.bytes == 2)
  686. sv = (s16)c->src.val & (s16)mask;
  687. else if (c->src.bytes == 4)
  688. sv = (s32)c->src.val & (s32)mask;
  689. c->dst.addr.mem += (sv >> 3);
  690. }
  691. /* only subword offset */
  692. c->src.val &= (c->dst.bytes << 3) - 1;
  693. }
  694. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  695. struct x86_emulate_ops *ops,
  696. unsigned long addr, void *dest, unsigned size)
  697. {
  698. int rc;
  699. struct read_cache *mc = &ctxt->decode.mem_read;
  700. u32 err;
  701. while (size) {
  702. int n = min(size, 8u);
  703. size -= n;
  704. if (mc->pos < mc->end)
  705. goto read_cached;
  706. rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
  707. ctxt->vcpu);
  708. if (rc == X86EMUL_PROPAGATE_FAULT)
  709. emulate_pf(ctxt, addr, err);
  710. if (rc != X86EMUL_CONTINUE)
  711. return rc;
  712. mc->end += n;
  713. read_cached:
  714. memcpy(dest, mc->data + mc->pos, n);
  715. mc->pos += n;
  716. dest += n;
  717. addr += n;
  718. }
  719. return X86EMUL_CONTINUE;
  720. }
  721. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  722. struct x86_emulate_ops *ops,
  723. unsigned int size, unsigned short port,
  724. void *dest)
  725. {
  726. struct read_cache *rc = &ctxt->decode.io_read;
  727. if (rc->pos == rc->end) { /* refill pio read ahead */
  728. struct decode_cache *c = &ctxt->decode;
  729. unsigned int in_page, n;
  730. unsigned int count = c->rep_prefix ?
  731. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  732. in_page = (ctxt->eflags & EFLG_DF) ?
  733. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  734. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  735. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  736. count);
  737. if (n == 0)
  738. n = 1;
  739. rc->pos = rc->end = 0;
  740. if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
  741. return 0;
  742. rc->end = n * size;
  743. }
  744. memcpy(dest, rc->data + rc->pos, size);
  745. rc->pos += size;
  746. return 1;
  747. }
  748. static u32 desc_limit_scaled(struct desc_struct *desc)
  749. {
  750. u32 limit = get_desc_limit(desc);
  751. return desc->g ? (limit << 12) | 0xfff : limit;
  752. }
  753. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  754. struct x86_emulate_ops *ops,
  755. u16 selector, struct desc_ptr *dt)
  756. {
  757. if (selector & 1 << 2) {
  758. struct desc_struct desc;
  759. memset (dt, 0, sizeof *dt);
  760. if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
  761. return;
  762. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  763. dt->address = get_desc_base(&desc);
  764. } else
  765. ops->get_gdt(dt, ctxt->vcpu);
  766. }
  767. /* allowed just for 8 bytes segments */
  768. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  769. struct x86_emulate_ops *ops,
  770. u16 selector, struct desc_struct *desc)
  771. {
  772. struct desc_ptr dt;
  773. u16 index = selector >> 3;
  774. int ret;
  775. u32 err;
  776. ulong addr;
  777. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  778. if (dt.size < index * 8 + 7) {
  779. emulate_gp(ctxt, selector & 0xfffc);
  780. return X86EMUL_PROPAGATE_FAULT;
  781. }
  782. addr = dt.address + index * 8;
  783. ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  784. if (ret == X86EMUL_PROPAGATE_FAULT)
  785. emulate_pf(ctxt, addr, err);
  786. return ret;
  787. }
  788. /* allowed just for 8 bytes segments */
  789. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  790. struct x86_emulate_ops *ops,
  791. u16 selector, struct desc_struct *desc)
  792. {
  793. struct desc_ptr dt;
  794. u16 index = selector >> 3;
  795. u32 err;
  796. ulong addr;
  797. int ret;
  798. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  799. if (dt.size < index * 8 + 7) {
  800. emulate_gp(ctxt, selector & 0xfffc);
  801. return X86EMUL_PROPAGATE_FAULT;
  802. }
  803. addr = dt.address + index * 8;
  804. ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  805. if (ret == X86EMUL_PROPAGATE_FAULT)
  806. emulate_pf(ctxt, addr, err);
  807. return ret;
  808. }
  809. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  810. struct x86_emulate_ops *ops,
  811. u16 selector, int seg)
  812. {
  813. struct desc_struct seg_desc;
  814. u8 dpl, rpl, cpl;
  815. unsigned err_vec = GP_VECTOR;
  816. u32 err_code = 0;
  817. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  818. int ret;
  819. memset(&seg_desc, 0, sizeof seg_desc);
  820. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  821. || ctxt->mode == X86EMUL_MODE_REAL) {
  822. /* set real mode segment descriptor */
  823. set_desc_base(&seg_desc, selector << 4);
  824. set_desc_limit(&seg_desc, 0xffff);
  825. seg_desc.type = 3;
  826. seg_desc.p = 1;
  827. seg_desc.s = 1;
  828. goto load;
  829. }
  830. /* NULL selector is not valid for TR, CS and SS */
  831. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  832. && null_selector)
  833. goto exception;
  834. /* TR should be in GDT only */
  835. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  836. goto exception;
  837. if (null_selector) /* for NULL selector skip all following checks */
  838. goto load;
  839. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  840. if (ret != X86EMUL_CONTINUE)
  841. return ret;
  842. err_code = selector & 0xfffc;
  843. err_vec = GP_VECTOR;
  844. /* can't load system descriptor into segment selecor */
  845. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  846. goto exception;
  847. if (!seg_desc.p) {
  848. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  849. goto exception;
  850. }
  851. rpl = selector & 3;
  852. dpl = seg_desc.dpl;
  853. cpl = ops->cpl(ctxt->vcpu);
  854. switch (seg) {
  855. case VCPU_SREG_SS:
  856. /*
  857. * segment is not a writable data segment or segment
  858. * selector's RPL != CPL or segment selector's RPL != CPL
  859. */
  860. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  861. goto exception;
  862. break;
  863. case VCPU_SREG_CS:
  864. if (!(seg_desc.type & 8))
  865. goto exception;
  866. if (seg_desc.type & 4) {
  867. /* conforming */
  868. if (dpl > cpl)
  869. goto exception;
  870. } else {
  871. /* nonconforming */
  872. if (rpl > cpl || dpl != cpl)
  873. goto exception;
  874. }
  875. /* CS(RPL) <- CPL */
  876. selector = (selector & 0xfffc) | cpl;
  877. break;
  878. case VCPU_SREG_TR:
  879. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  880. goto exception;
  881. break;
  882. case VCPU_SREG_LDTR:
  883. if (seg_desc.s || seg_desc.type != 2)
  884. goto exception;
  885. break;
  886. default: /* DS, ES, FS, or GS */
  887. /*
  888. * segment is not a data or readable code segment or
  889. * ((segment is a data or nonconforming code segment)
  890. * and (both RPL and CPL > DPL))
  891. */
  892. if ((seg_desc.type & 0xa) == 0x8 ||
  893. (((seg_desc.type & 0xc) != 0xc) &&
  894. (rpl > dpl && cpl > dpl)))
  895. goto exception;
  896. break;
  897. }
  898. if (seg_desc.s) {
  899. /* mark segment as accessed */
  900. seg_desc.type |= 1;
  901. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  902. if (ret != X86EMUL_CONTINUE)
  903. return ret;
  904. }
  905. load:
  906. ops->set_segment_selector(selector, seg, ctxt->vcpu);
  907. ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
  908. return X86EMUL_CONTINUE;
  909. exception:
  910. emulate_exception(ctxt, err_vec, err_code, true);
  911. return X86EMUL_PROPAGATE_FAULT;
  912. }
  913. static void write_register_operand(struct operand *op)
  914. {
  915. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  916. switch (op->bytes) {
  917. case 1:
  918. *(u8 *)op->addr.reg = (u8)op->val;
  919. break;
  920. case 2:
  921. *(u16 *)op->addr.reg = (u16)op->val;
  922. break;
  923. case 4:
  924. *op->addr.reg = (u32)op->val;
  925. break; /* 64b: zero-extend */
  926. case 8:
  927. *op->addr.reg = op->val;
  928. break;
  929. }
  930. }
  931. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  932. struct x86_emulate_ops *ops)
  933. {
  934. int rc;
  935. struct decode_cache *c = &ctxt->decode;
  936. u32 err;
  937. switch (c->dst.type) {
  938. case OP_REG:
  939. write_register_operand(&c->dst);
  940. break;
  941. case OP_MEM:
  942. if (c->lock_prefix)
  943. rc = ops->cmpxchg_emulated(
  944. c->dst.addr.mem,
  945. &c->dst.orig_val,
  946. &c->dst.val,
  947. c->dst.bytes,
  948. &err,
  949. ctxt->vcpu);
  950. else
  951. rc = ops->write_emulated(
  952. c->dst.addr.mem,
  953. &c->dst.val,
  954. c->dst.bytes,
  955. &err,
  956. ctxt->vcpu);
  957. if (rc == X86EMUL_PROPAGATE_FAULT)
  958. emulate_pf(ctxt, c->dst.addr.mem, err);
  959. if (rc != X86EMUL_CONTINUE)
  960. return rc;
  961. break;
  962. case OP_NONE:
  963. /* no writeback */
  964. break;
  965. default:
  966. break;
  967. }
  968. return X86EMUL_CONTINUE;
  969. }
  970. static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
  971. struct x86_emulate_ops *ops)
  972. {
  973. struct decode_cache *c = &ctxt->decode;
  974. c->dst.type = OP_MEM;
  975. c->dst.bytes = c->op_bytes;
  976. c->dst.val = c->src.val;
  977. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  978. c->dst.addr.mem = register_address(c, ss_base(ctxt, ops),
  979. c->regs[VCPU_REGS_RSP]);
  980. }
  981. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  982. struct x86_emulate_ops *ops,
  983. void *dest, int len)
  984. {
  985. struct decode_cache *c = &ctxt->decode;
  986. int rc;
  987. rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt, ops),
  988. c->regs[VCPU_REGS_RSP]),
  989. dest, len);
  990. if (rc != X86EMUL_CONTINUE)
  991. return rc;
  992. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  993. return rc;
  994. }
  995. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  996. struct x86_emulate_ops *ops,
  997. void *dest, int len)
  998. {
  999. int rc;
  1000. unsigned long val, change_mask;
  1001. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1002. int cpl = ops->cpl(ctxt->vcpu);
  1003. rc = emulate_pop(ctxt, ops, &val, len);
  1004. if (rc != X86EMUL_CONTINUE)
  1005. return rc;
  1006. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1007. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1008. switch(ctxt->mode) {
  1009. case X86EMUL_MODE_PROT64:
  1010. case X86EMUL_MODE_PROT32:
  1011. case X86EMUL_MODE_PROT16:
  1012. if (cpl == 0)
  1013. change_mask |= EFLG_IOPL;
  1014. if (cpl <= iopl)
  1015. change_mask |= EFLG_IF;
  1016. break;
  1017. case X86EMUL_MODE_VM86:
  1018. if (iopl < 3) {
  1019. emulate_gp(ctxt, 0);
  1020. return X86EMUL_PROPAGATE_FAULT;
  1021. }
  1022. change_mask |= EFLG_IF;
  1023. break;
  1024. default: /* real mode */
  1025. change_mask |= (EFLG_IOPL | EFLG_IF);
  1026. break;
  1027. }
  1028. *(unsigned long *)dest =
  1029. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1030. return rc;
  1031. }
  1032. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
  1033. struct x86_emulate_ops *ops, int seg)
  1034. {
  1035. struct decode_cache *c = &ctxt->decode;
  1036. c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
  1037. emulate_push(ctxt, ops);
  1038. }
  1039. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1040. struct x86_emulate_ops *ops, int seg)
  1041. {
  1042. struct decode_cache *c = &ctxt->decode;
  1043. unsigned long selector;
  1044. int rc;
  1045. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1046. if (rc != X86EMUL_CONTINUE)
  1047. return rc;
  1048. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1049. return rc;
  1050. }
  1051. static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
  1052. struct x86_emulate_ops *ops)
  1053. {
  1054. struct decode_cache *c = &ctxt->decode;
  1055. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1056. int rc = X86EMUL_CONTINUE;
  1057. int reg = VCPU_REGS_RAX;
  1058. while (reg <= VCPU_REGS_RDI) {
  1059. (reg == VCPU_REGS_RSP) ?
  1060. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1061. emulate_push(ctxt, ops);
  1062. rc = writeback(ctxt, ops);
  1063. if (rc != X86EMUL_CONTINUE)
  1064. return rc;
  1065. ++reg;
  1066. }
  1067. /* Disable writeback. */
  1068. c->dst.type = OP_NONE;
  1069. return rc;
  1070. }
  1071. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1072. struct x86_emulate_ops *ops)
  1073. {
  1074. struct decode_cache *c = &ctxt->decode;
  1075. int rc = X86EMUL_CONTINUE;
  1076. int reg = VCPU_REGS_RDI;
  1077. while (reg >= VCPU_REGS_RAX) {
  1078. if (reg == VCPU_REGS_RSP) {
  1079. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1080. c->op_bytes);
  1081. --reg;
  1082. }
  1083. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1084. if (rc != X86EMUL_CONTINUE)
  1085. break;
  1086. --reg;
  1087. }
  1088. return rc;
  1089. }
  1090. int emulate_int_real(struct x86_emulate_ctxt *ctxt,
  1091. struct x86_emulate_ops *ops, int irq)
  1092. {
  1093. struct decode_cache *c = &ctxt->decode;
  1094. int rc = X86EMUL_CONTINUE;
  1095. struct desc_ptr dt;
  1096. gva_t cs_addr;
  1097. gva_t eip_addr;
  1098. u16 cs, eip;
  1099. u32 err;
  1100. /* TODO: Add limit checks */
  1101. c->src.val = ctxt->eflags;
  1102. emulate_push(ctxt, ops);
  1103. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1104. c->src.val = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1105. emulate_push(ctxt, ops);
  1106. c->src.val = c->eip;
  1107. emulate_push(ctxt, ops);
  1108. ops->get_idt(&dt, ctxt->vcpu);
  1109. eip_addr = dt.address + (irq << 2);
  1110. cs_addr = dt.address + (irq << 2) + 2;
  1111. rc = ops->read_std(cs_addr, &cs, 2, ctxt->vcpu, &err);
  1112. if (rc != X86EMUL_CONTINUE)
  1113. return rc;
  1114. rc = ops->read_std(eip_addr, &eip, 2, ctxt->vcpu, &err);
  1115. if (rc != X86EMUL_CONTINUE)
  1116. return rc;
  1117. rc = load_segment_descriptor(ctxt, ops, cs, VCPU_SREG_CS);
  1118. if (rc != X86EMUL_CONTINUE)
  1119. return rc;
  1120. c->eip = eip;
  1121. return rc;
  1122. }
  1123. static int emulate_int(struct x86_emulate_ctxt *ctxt,
  1124. struct x86_emulate_ops *ops, int irq)
  1125. {
  1126. switch(ctxt->mode) {
  1127. case X86EMUL_MODE_REAL:
  1128. return emulate_int_real(ctxt, ops, irq);
  1129. case X86EMUL_MODE_VM86:
  1130. case X86EMUL_MODE_PROT16:
  1131. case X86EMUL_MODE_PROT32:
  1132. case X86EMUL_MODE_PROT64:
  1133. default:
  1134. /* Protected mode interrupts unimplemented yet */
  1135. return X86EMUL_UNHANDLEABLE;
  1136. }
  1137. }
  1138. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
  1139. struct x86_emulate_ops *ops)
  1140. {
  1141. struct decode_cache *c = &ctxt->decode;
  1142. int rc = X86EMUL_CONTINUE;
  1143. unsigned long temp_eip = 0;
  1144. unsigned long temp_eflags = 0;
  1145. unsigned long cs = 0;
  1146. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1147. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1148. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1149. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1150. /* TODO: Add stack limit check */
  1151. rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
  1152. if (rc != X86EMUL_CONTINUE)
  1153. return rc;
  1154. if (temp_eip & ~0xffff) {
  1155. emulate_gp(ctxt, 0);
  1156. return X86EMUL_PROPAGATE_FAULT;
  1157. }
  1158. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1159. if (rc != X86EMUL_CONTINUE)
  1160. return rc;
  1161. rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
  1162. if (rc != X86EMUL_CONTINUE)
  1163. return rc;
  1164. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1165. if (rc != X86EMUL_CONTINUE)
  1166. return rc;
  1167. c->eip = temp_eip;
  1168. if (c->op_bytes == 4)
  1169. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1170. else if (c->op_bytes == 2) {
  1171. ctxt->eflags &= ~0xffff;
  1172. ctxt->eflags |= temp_eflags;
  1173. }
  1174. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1175. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1176. return rc;
  1177. }
  1178. static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
  1179. struct x86_emulate_ops* ops)
  1180. {
  1181. switch(ctxt->mode) {
  1182. case X86EMUL_MODE_REAL:
  1183. return emulate_iret_real(ctxt, ops);
  1184. case X86EMUL_MODE_VM86:
  1185. case X86EMUL_MODE_PROT16:
  1186. case X86EMUL_MODE_PROT32:
  1187. case X86EMUL_MODE_PROT64:
  1188. default:
  1189. /* iret from protected mode unimplemented yet */
  1190. return X86EMUL_UNHANDLEABLE;
  1191. }
  1192. }
  1193. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1194. struct x86_emulate_ops *ops)
  1195. {
  1196. struct decode_cache *c = &ctxt->decode;
  1197. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1198. }
  1199. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1200. {
  1201. struct decode_cache *c = &ctxt->decode;
  1202. switch (c->modrm_reg) {
  1203. case 0: /* rol */
  1204. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1205. break;
  1206. case 1: /* ror */
  1207. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1208. break;
  1209. case 2: /* rcl */
  1210. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1211. break;
  1212. case 3: /* rcr */
  1213. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1214. break;
  1215. case 4: /* sal/shl */
  1216. case 6: /* sal/shl */
  1217. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1218. break;
  1219. case 5: /* shr */
  1220. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1221. break;
  1222. case 7: /* sar */
  1223. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1224. break;
  1225. }
  1226. }
  1227. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1228. struct x86_emulate_ops *ops)
  1229. {
  1230. struct decode_cache *c = &ctxt->decode;
  1231. unsigned long *rax = &c->regs[VCPU_REGS_RAX];
  1232. unsigned long *rdx = &c->regs[VCPU_REGS_RDX];
  1233. switch (c->modrm_reg) {
  1234. case 0 ... 1: /* test */
  1235. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1236. break;
  1237. case 2: /* not */
  1238. c->dst.val = ~c->dst.val;
  1239. break;
  1240. case 3: /* neg */
  1241. emulate_1op("neg", c->dst, ctxt->eflags);
  1242. break;
  1243. case 4: /* mul */
  1244. emulate_1op_rax_rdx("mul", c->src, *rax, *rdx, ctxt->eflags);
  1245. break;
  1246. case 5: /* imul */
  1247. emulate_1op_rax_rdx("imul", c->src, *rax, *rdx, ctxt->eflags);
  1248. break;
  1249. case 6: /* div */
  1250. emulate_1op_rax_rdx("div", c->src, *rax, *rdx, ctxt->eflags);
  1251. break;
  1252. case 7: /* idiv */
  1253. emulate_1op_rax_rdx("idiv", c->src, *rax, *rdx, ctxt->eflags);
  1254. break;
  1255. default:
  1256. return X86EMUL_UNHANDLEABLE;
  1257. }
  1258. return X86EMUL_CONTINUE;
  1259. }
  1260. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1261. struct x86_emulate_ops *ops)
  1262. {
  1263. struct decode_cache *c = &ctxt->decode;
  1264. switch (c->modrm_reg) {
  1265. case 0: /* inc */
  1266. emulate_1op("inc", c->dst, ctxt->eflags);
  1267. break;
  1268. case 1: /* dec */
  1269. emulate_1op("dec", c->dst, ctxt->eflags);
  1270. break;
  1271. case 2: /* call near abs */ {
  1272. long int old_eip;
  1273. old_eip = c->eip;
  1274. c->eip = c->src.val;
  1275. c->src.val = old_eip;
  1276. emulate_push(ctxt, ops);
  1277. break;
  1278. }
  1279. case 4: /* jmp abs */
  1280. c->eip = c->src.val;
  1281. break;
  1282. case 6: /* push */
  1283. emulate_push(ctxt, ops);
  1284. break;
  1285. }
  1286. return X86EMUL_CONTINUE;
  1287. }
  1288. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1289. struct x86_emulate_ops *ops)
  1290. {
  1291. struct decode_cache *c = &ctxt->decode;
  1292. u64 old = c->dst.orig_val64;
  1293. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1294. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1295. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1296. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1297. ctxt->eflags &= ~EFLG_ZF;
  1298. } else {
  1299. c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1300. (u32) c->regs[VCPU_REGS_RBX];
  1301. ctxt->eflags |= EFLG_ZF;
  1302. }
  1303. return X86EMUL_CONTINUE;
  1304. }
  1305. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1306. struct x86_emulate_ops *ops)
  1307. {
  1308. struct decode_cache *c = &ctxt->decode;
  1309. int rc;
  1310. unsigned long cs;
  1311. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1312. if (rc != X86EMUL_CONTINUE)
  1313. return rc;
  1314. if (c->op_bytes == 4)
  1315. c->eip = (u32)c->eip;
  1316. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1317. if (rc != X86EMUL_CONTINUE)
  1318. return rc;
  1319. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1320. return rc;
  1321. }
  1322. static inline void
  1323. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1324. struct x86_emulate_ops *ops, struct desc_struct *cs,
  1325. struct desc_struct *ss)
  1326. {
  1327. memset(cs, 0, sizeof(struct desc_struct));
  1328. ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
  1329. memset(ss, 0, sizeof(struct desc_struct));
  1330. cs->l = 0; /* will be adjusted later */
  1331. set_desc_base(cs, 0); /* flat segment */
  1332. cs->g = 1; /* 4kb granularity */
  1333. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1334. cs->type = 0x0b; /* Read, Execute, Accessed */
  1335. cs->s = 1;
  1336. cs->dpl = 0; /* will be adjusted later */
  1337. cs->p = 1;
  1338. cs->d = 1;
  1339. set_desc_base(ss, 0); /* flat segment */
  1340. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1341. ss->g = 1; /* 4kb granularity */
  1342. ss->s = 1;
  1343. ss->type = 0x03; /* Read/Write, Accessed */
  1344. ss->d = 1; /* 32bit stack segment */
  1345. ss->dpl = 0;
  1346. ss->p = 1;
  1347. }
  1348. static int
  1349. emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1350. {
  1351. struct decode_cache *c = &ctxt->decode;
  1352. struct desc_struct cs, ss;
  1353. u64 msr_data;
  1354. u16 cs_sel, ss_sel;
  1355. /* syscall is not available in real mode */
  1356. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1357. ctxt->mode == X86EMUL_MODE_VM86) {
  1358. emulate_ud(ctxt);
  1359. return X86EMUL_PROPAGATE_FAULT;
  1360. }
  1361. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1362. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1363. msr_data >>= 32;
  1364. cs_sel = (u16)(msr_data & 0xfffc);
  1365. ss_sel = (u16)(msr_data + 8);
  1366. if (is_long_mode(ctxt->vcpu)) {
  1367. cs.d = 0;
  1368. cs.l = 1;
  1369. }
  1370. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1371. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1372. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1373. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1374. c->regs[VCPU_REGS_RCX] = c->eip;
  1375. if (is_long_mode(ctxt->vcpu)) {
  1376. #ifdef CONFIG_X86_64
  1377. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1378. ops->get_msr(ctxt->vcpu,
  1379. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1380. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1381. c->eip = msr_data;
  1382. ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1383. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1384. #endif
  1385. } else {
  1386. /* legacy mode */
  1387. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1388. c->eip = (u32)msr_data;
  1389. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1390. }
  1391. return X86EMUL_CONTINUE;
  1392. }
  1393. static int
  1394. emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1395. {
  1396. struct decode_cache *c = &ctxt->decode;
  1397. struct desc_struct cs, ss;
  1398. u64 msr_data;
  1399. u16 cs_sel, ss_sel;
  1400. /* inject #GP if in real mode */
  1401. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1402. emulate_gp(ctxt, 0);
  1403. return X86EMUL_PROPAGATE_FAULT;
  1404. }
  1405. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1406. * Therefore, we inject an #UD.
  1407. */
  1408. if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1409. emulate_ud(ctxt);
  1410. return X86EMUL_PROPAGATE_FAULT;
  1411. }
  1412. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1413. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1414. switch (ctxt->mode) {
  1415. case X86EMUL_MODE_PROT32:
  1416. if ((msr_data & 0xfffc) == 0x0) {
  1417. emulate_gp(ctxt, 0);
  1418. return X86EMUL_PROPAGATE_FAULT;
  1419. }
  1420. break;
  1421. case X86EMUL_MODE_PROT64:
  1422. if (msr_data == 0x0) {
  1423. emulate_gp(ctxt, 0);
  1424. return X86EMUL_PROPAGATE_FAULT;
  1425. }
  1426. break;
  1427. }
  1428. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1429. cs_sel = (u16)msr_data;
  1430. cs_sel &= ~SELECTOR_RPL_MASK;
  1431. ss_sel = cs_sel + 8;
  1432. ss_sel &= ~SELECTOR_RPL_MASK;
  1433. if (ctxt->mode == X86EMUL_MODE_PROT64
  1434. || is_long_mode(ctxt->vcpu)) {
  1435. cs.d = 0;
  1436. cs.l = 1;
  1437. }
  1438. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1439. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1440. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1441. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1442. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1443. c->eip = msr_data;
  1444. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1445. c->regs[VCPU_REGS_RSP] = msr_data;
  1446. return X86EMUL_CONTINUE;
  1447. }
  1448. static int
  1449. emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1450. {
  1451. struct decode_cache *c = &ctxt->decode;
  1452. struct desc_struct cs, ss;
  1453. u64 msr_data;
  1454. int usermode;
  1455. u16 cs_sel, ss_sel;
  1456. /* inject #GP if in real mode or Virtual 8086 mode */
  1457. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1458. ctxt->mode == X86EMUL_MODE_VM86) {
  1459. emulate_gp(ctxt, 0);
  1460. return X86EMUL_PROPAGATE_FAULT;
  1461. }
  1462. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1463. if ((c->rex_prefix & 0x8) != 0x0)
  1464. usermode = X86EMUL_MODE_PROT64;
  1465. else
  1466. usermode = X86EMUL_MODE_PROT32;
  1467. cs.dpl = 3;
  1468. ss.dpl = 3;
  1469. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1470. switch (usermode) {
  1471. case X86EMUL_MODE_PROT32:
  1472. cs_sel = (u16)(msr_data + 16);
  1473. if ((msr_data & 0xfffc) == 0x0) {
  1474. emulate_gp(ctxt, 0);
  1475. return X86EMUL_PROPAGATE_FAULT;
  1476. }
  1477. ss_sel = (u16)(msr_data + 24);
  1478. break;
  1479. case X86EMUL_MODE_PROT64:
  1480. cs_sel = (u16)(msr_data + 32);
  1481. if (msr_data == 0x0) {
  1482. emulate_gp(ctxt, 0);
  1483. return X86EMUL_PROPAGATE_FAULT;
  1484. }
  1485. ss_sel = cs_sel + 8;
  1486. cs.d = 0;
  1487. cs.l = 1;
  1488. break;
  1489. }
  1490. cs_sel |= SELECTOR_RPL_MASK;
  1491. ss_sel |= SELECTOR_RPL_MASK;
  1492. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1493. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1494. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1495. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1496. c->eip = c->regs[VCPU_REGS_RDX];
  1497. c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
  1498. return X86EMUL_CONTINUE;
  1499. }
  1500. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1501. struct x86_emulate_ops *ops)
  1502. {
  1503. int iopl;
  1504. if (ctxt->mode == X86EMUL_MODE_REAL)
  1505. return false;
  1506. if (ctxt->mode == X86EMUL_MODE_VM86)
  1507. return true;
  1508. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1509. return ops->cpl(ctxt->vcpu) > iopl;
  1510. }
  1511. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1512. struct x86_emulate_ops *ops,
  1513. u16 port, u16 len)
  1514. {
  1515. struct desc_struct tr_seg;
  1516. int r;
  1517. u16 io_bitmap_ptr;
  1518. u8 perm, bit_idx = port & 0x7;
  1519. unsigned mask = (1 << len) - 1;
  1520. ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
  1521. if (!tr_seg.p)
  1522. return false;
  1523. if (desc_limit_scaled(&tr_seg) < 103)
  1524. return false;
  1525. r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
  1526. ctxt->vcpu, NULL);
  1527. if (r != X86EMUL_CONTINUE)
  1528. return false;
  1529. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1530. return false;
  1531. r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
  1532. &perm, 1, ctxt->vcpu, NULL);
  1533. if (r != X86EMUL_CONTINUE)
  1534. return false;
  1535. if ((perm >> bit_idx) & mask)
  1536. return false;
  1537. return true;
  1538. }
  1539. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1540. struct x86_emulate_ops *ops,
  1541. u16 port, u16 len)
  1542. {
  1543. if (ctxt->perm_ok)
  1544. return true;
  1545. if (emulator_bad_iopl(ctxt, ops))
  1546. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1547. return false;
  1548. ctxt->perm_ok = true;
  1549. return true;
  1550. }
  1551. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1552. struct x86_emulate_ops *ops,
  1553. struct tss_segment_16 *tss)
  1554. {
  1555. struct decode_cache *c = &ctxt->decode;
  1556. tss->ip = c->eip;
  1557. tss->flag = ctxt->eflags;
  1558. tss->ax = c->regs[VCPU_REGS_RAX];
  1559. tss->cx = c->regs[VCPU_REGS_RCX];
  1560. tss->dx = c->regs[VCPU_REGS_RDX];
  1561. tss->bx = c->regs[VCPU_REGS_RBX];
  1562. tss->sp = c->regs[VCPU_REGS_RSP];
  1563. tss->bp = c->regs[VCPU_REGS_RBP];
  1564. tss->si = c->regs[VCPU_REGS_RSI];
  1565. tss->di = c->regs[VCPU_REGS_RDI];
  1566. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1567. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1568. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1569. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1570. tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1571. }
  1572. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1573. struct x86_emulate_ops *ops,
  1574. struct tss_segment_16 *tss)
  1575. {
  1576. struct decode_cache *c = &ctxt->decode;
  1577. int ret;
  1578. c->eip = tss->ip;
  1579. ctxt->eflags = tss->flag | 2;
  1580. c->regs[VCPU_REGS_RAX] = tss->ax;
  1581. c->regs[VCPU_REGS_RCX] = tss->cx;
  1582. c->regs[VCPU_REGS_RDX] = tss->dx;
  1583. c->regs[VCPU_REGS_RBX] = tss->bx;
  1584. c->regs[VCPU_REGS_RSP] = tss->sp;
  1585. c->regs[VCPU_REGS_RBP] = tss->bp;
  1586. c->regs[VCPU_REGS_RSI] = tss->si;
  1587. c->regs[VCPU_REGS_RDI] = tss->di;
  1588. /*
  1589. * SDM says that segment selectors are loaded before segment
  1590. * descriptors
  1591. */
  1592. ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
  1593. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1594. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1595. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1596. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1597. /*
  1598. * Now load segment descriptors. If fault happenes at this stage
  1599. * it is handled in a context of new task
  1600. */
  1601. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  1602. if (ret != X86EMUL_CONTINUE)
  1603. return ret;
  1604. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1605. if (ret != X86EMUL_CONTINUE)
  1606. return ret;
  1607. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1608. if (ret != X86EMUL_CONTINUE)
  1609. return ret;
  1610. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1611. if (ret != X86EMUL_CONTINUE)
  1612. return ret;
  1613. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1614. if (ret != X86EMUL_CONTINUE)
  1615. return ret;
  1616. return X86EMUL_CONTINUE;
  1617. }
  1618. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1619. struct x86_emulate_ops *ops,
  1620. u16 tss_selector, u16 old_tss_sel,
  1621. ulong old_tss_base, struct desc_struct *new_desc)
  1622. {
  1623. struct tss_segment_16 tss_seg;
  1624. int ret;
  1625. u32 err, new_tss_base = get_desc_base(new_desc);
  1626. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1627. &err);
  1628. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1629. /* FIXME: need to provide precise fault address */
  1630. emulate_pf(ctxt, old_tss_base, err);
  1631. return ret;
  1632. }
  1633. save_state_to_tss16(ctxt, ops, &tss_seg);
  1634. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1635. &err);
  1636. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1637. /* FIXME: need to provide precise fault address */
  1638. emulate_pf(ctxt, old_tss_base, err);
  1639. return ret;
  1640. }
  1641. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1642. &err);
  1643. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1644. /* FIXME: need to provide precise fault address */
  1645. emulate_pf(ctxt, new_tss_base, err);
  1646. return ret;
  1647. }
  1648. if (old_tss_sel != 0xffff) {
  1649. tss_seg.prev_task_link = old_tss_sel;
  1650. ret = ops->write_std(new_tss_base,
  1651. &tss_seg.prev_task_link,
  1652. sizeof tss_seg.prev_task_link,
  1653. ctxt->vcpu, &err);
  1654. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1655. /* FIXME: need to provide precise fault address */
  1656. emulate_pf(ctxt, new_tss_base, err);
  1657. return ret;
  1658. }
  1659. }
  1660. return load_state_from_tss16(ctxt, ops, &tss_seg);
  1661. }
  1662. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1663. struct x86_emulate_ops *ops,
  1664. struct tss_segment_32 *tss)
  1665. {
  1666. struct decode_cache *c = &ctxt->decode;
  1667. tss->cr3 = ops->get_cr(3, ctxt->vcpu);
  1668. tss->eip = c->eip;
  1669. tss->eflags = ctxt->eflags;
  1670. tss->eax = c->regs[VCPU_REGS_RAX];
  1671. tss->ecx = c->regs[VCPU_REGS_RCX];
  1672. tss->edx = c->regs[VCPU_REGS_RDX];
  1673. tss->ebx = c->regs[VCPU_REGS_RBX];
  1674. tss->esp = c->regs[VCPU_REGS_RSP];
  1675. tss->ebp = c->regs[VCPU_REGS_RBP];
  1676. tss->esi = c->regs[VCPU_REGS_RSI];
  1677. tss->edi = c->regs[VCPU_REGS_RDI];
  1678. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1679. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1680. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1681. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1682. tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
  1683. tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
  1684. tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1685. }
  1686. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1687. struct x86_emulate_ops *ops,
  1688. struct tss_segment_32 *tss)
  1689. {
  1690. struct decode_cache *c = &ctxt->decode;
  1691. int ret;
  1692. if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
  1693. emulate_gp(ctxt, 0);
  1694. return X86EMUL_PROPAGATE_FAULT;
  1695. }
  1696. c->eip = tss->eip;
  1697. ctxt->eflags = tss->eflags | 2;
  1698. c->regs[VCPU_REGS_RAX] = tss->eax;
  1699. c->regs[VCPU_REGS_RCX] = tss->ecx;
  1700. c->regs[VCPU_REGS_RDX] = tss->edx;
  1701. c->regs[VCPU_REGS_RBX] = tss->ebx;
  1702. c->regs[VCPU_REGS_RSP] = tss->esp;
  1703. c->regs[VCPU_REGS_RBP] = tss->ebp;
  1704. c->regs[VCPU_REGS_RSI] = tss->esi;
  1705. c->regs[VCPU_REGS_RDI] = tss->edi;
  1706. /*
  1707. * SDM says that segment selectors are loaded before segment
  1708. * descriptors
  1709. */
  1710. ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
  1711. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1712. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1713. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1714. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1715. ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
  1716. ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
  1717. /*
  1718. * Now load segment descriptors. If fault happenes at this stage
  1719. * it is handled in a context of new task
  1720. */
  1721. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  1722. if (ret != X86EMUL_CONTINUE)
  1723. return ret;
  1724. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1725. if (ret != X86EMUL_CONTINUE)
  1726. return ret;
  1727. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1728. if (ret != X86EMUL_CONTINUE)
  1729. return ret;
  1730. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1731. if (ret != X86EMUL_CONTINUE)
  1732. return ret;
  1733. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1734. if (ret != X86EMUL_CONTINUE)
  1735. return ret;
  1736. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  1737. if (ret != X86EMUL_CONTINUE)
  1738. return ret;
  1739. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  1740. if (ret != X86EMUL_CONTINUE)
  1741. return ret;
  1742. return X86EMUL_CONTINUE;
  1743. }
  1744. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  1745. struct x86_emulate_ops *ops,
  1746. u16 tss_selector, u16 old_tss_sel,
  1747. ulong old_tss_base, struct desc_struct *new_desc)
  1748. {
  1749. struct tss_segment_32 tss_seg;
  1750. int ret;
  1751. u32 err, new_tss_base = get_desc_base(new_desc);
  1752. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1753. &err);
  1754. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1755. /* FIXME: need to provide precise fault address */
  1756. emulate_pf(ctxt, old_tss_base, err);
  1757. return ret;
  1758. }
  1759. save_state_to_tss32(ctxt, ops, &tss_seg);
  1760. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1761. &err);
  1762. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1763. /* FIXME: need to provide precise fault address */
  1764. emulate_pf(ctxt, old_tss_base, err);
  1765. return ret;
  1766. }
  1767. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1768. &err);
  1769. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1770. /* FIXME: need to provide precise fault address */
  1771. emulate_pf(ctxt, new_tss_base, err);
  1772. return ret;
  1773. }
  1774. if (old_tss_sel != 0xffff) {
  1775. tss_seg.prev_task_link = old_tss_sel;
  1776. ret = ops->write_std(new_tss_base,
  1777. &tss_seg.prev_task_link,
  1778. sizeof tss_seg.prev_task_link,
  1779. ctxt->vcpu, &err);
  1780. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1781. /* FIXME: need to provide precise fault address */
  1782. emulate_pf(ctxt, new_tss_base, err);
  1783. return ret;
  1784. }
  1785. }
  1786. return load_state_from_tss32(ctxt, ops, &tss_seg);
  1787. }
  1788. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  1789. struct x86_emulate_ops *ops,
  1790. u16 tss_selector, int reason,
  1791. bool has_error_code, u32 error_code)
  1792. {
  1793. struct desc_struct curr_tss_desc, next_tss_desc;
  1794. int ret;
  1795. u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
  1796. ulong old_tss_base =
  1797. ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
  1798. u32 desc_limit;
  1799. /* FIXME: old_tss_base == ~0 ? */
  1800. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  1801. if (ret != X86EMUL_CONTINUE)
  1802. return ret;
  1803. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  1804. if (ret != X86EMUL_CONTINUE)
  1805. return ret;
  1806. /* FIXME: check that next_tss_desc is tss */
  1807. if (reason != TASK_SWITCH_IRET) {
  1808. if ((tss_selector & 3) > next_tss_desc.dpl ||
  1809. ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
  1810. emulate_gp(ctxt, 0);
  1811. return X86EMUL_PROPAGATE_FAULT;
  1812. }
  1813. }
  1814. desc_limit = desc_limit_scaled(&next_tss_desc);
  1815. if (!next_tss_desc.p ||
  1816. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  1817. desc_limit < 0x2b)) {
  1818. emulate_ts(ctxt, tss_selector & 0xfffc);
  1819. return X86EMUL_PROPAGATE_FAULT;
  1820. }
  1821. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  1822. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  1823. write_segment_descriptor(ctxt, ops, old_tss_sel,
  1824. &curr_tss_desc);
  1825. }
  1826. if (reason == TASK_SWITCH_IRET)
  1827. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  1828. /* set back link to prev task only if NT bit is set in eflags
  1829. note that old_tss_sel is not used afetr this point */
  1830. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  1831. old_tss_sel = 0xffff;
  1832. if (next_tss_desc.type & 8)
  1833. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  1834. old_tss_base, &next_tss_desc);
  1835. else
  1836. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  1837. old_tss_base, &next_tss_desc);
  1838. if (ret != X86EMUL_CONTINUE)
  1839. return ret;
  1840. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  1841. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  1842. if (reason != TASK_SWITCH_IRET) {
  1843. next_tss_desc.type |= (1 << 1); /* set busy flag */
  1844. write_segment_descriptor(ctxt, ops, tss_selector,
  1845. &next_tss_desc);
  1846. }
  1847. ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
  1848. ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
  1849. ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
  1850. if (has_error_code) {
  1851. struct decode_cache *c = &ctxt->decode;
  1852. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  1853. c->lock_prefix = 0;
  1854. c->src.val = (unsigned long) error_code;
  1855. emulate_push(ctxt, ops);
  1856. }
  1857. return ret;
  1858. }
  1859. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  1860. u16 tss_selector, int reason,
  1861. bool has_error_code, u32 error_code)
  1862. {
  1863. struct x86_emulate_ops *ops = ctxt->ops;
  1864. struct decode_cache *c = &ctxt->decode;
  1865. int rc;
  1866. c->eip = ctxt->eip;
  1867. c->dst.type = OP_NONE;
  1868. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  1869. has_error_code, error_code);
  1870. if (rc == X86EMUL_CONTINUE) {
  1871. rc = writeback(ctxt, ops);
  1872. if (rc == X86EMUL_CONTINUE)
  1873. ctxt->eip = c->eip;
  1874. }
  1875. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1876. }
  1877. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
  1878. int reg, struct operand *op)
  1879. {
  1880. struct decode_cache *c = &ctxt->decode;
  1881. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  1882. register_address_increment(c, &c->regs[reg], df * op->bytes);
  1883. op->addr.mem = register_address(c, base, c->regs[reg]);
  1884. }
  1885. static int em_push(struct x86_emulate_ctxt *ctxt)
  1886. {
  1887. emulate_push(ctxt, ctxt->ops);
  1888. return X86EMUL_CONTINUE;
  1889. }
  1890. #define D(_y) { .flags = (_y) }
  1891. #define N D(0)
  1892. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  1893. #define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
  1894. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  1895. static struct opcode group1[] = {
  1896. X7(D(Lock)), N
  1897. };
  1898. static struct opcode group1A[] = {
  1899. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  1900. };
  1901. static struct opcode group3[] = {
  1902. D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
  1903. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  1904. X4(D(SrcMem | ModRM)),
  1905. };
  1906. static struct opcode group4[] = {
  1907. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  1908. N, N, N, N, N, N,
  1909. };
  1910. static struct opcode group5[] = {
  1911. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  1912. D(SrcMem | ModRM | Stack), N,
  1913. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  1914. D(SrcMem | ModRM | Stack), N,
  1915. };
  1916. static struct group_dual group7 = { {
  1917. N, N, D(ModRM | SrcMem | Priv), D(ModRM | SrcMem | Priv),
  1918. D(SrcNone | ModRM | DstMem | Mov), N,
  1919. D(SrcMem16 | ModRM | Mov | Priv),
  1920. D(SrcMem | ModRM | ByteOp | Priv | NoAccess),
  1921. }, {
  1922. D(SrcNone | ModRM | Priv), N, N, D(SrcNone | ModRM | Priv),
  1923. D(SrcNone | ModRM | DstMem | Mov), N,
  1924. D(SrcMem16 | ModRM | Mov | Priv), N,
  1925. } };
  1926. static struct opcode group8[] = {
  1927. N, N, N, N,
  1928. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  1929. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  1930. };
  1931. static struct group_dual group9 = { {
  1932. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  1933. }, {
  1934. N, N, N, N, N, N, N, N,
  1935. } };
  1936. static struct opcode opcode_table[256] = {
  1937. /* 0x00 - 0x07 */
  1938. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1939. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1940. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  1941. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  1942. /* 0x08 - 0x0F */
  1943. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1944. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1945. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  1946. D(ImplicitOps | Stack | No64), N,
  1947. /* 0x10 - 0x17 */
  1948. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1949. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1950. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  1951. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  1952. /* 0x18 - 0x1F */
  1953. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1954. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1955. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  1956. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  1957. /* 0x20 - 0x27 */
  1958. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1959. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1960. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
  1961. /* 0x28 - 0x2F */
  1962. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1963. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1964. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
  1965. /* 0x30 - 0x37 */
  1966. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1967. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1968. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
  1969. /* 0x38 - 0x3F */
  1970. D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
  1971. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1972. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  1973. N, N,
  1974. /* 0x40 - 0x4F */
  1975. X16(D(DstReg)),
  1976. /* 0x50 - 0x57 */
  1977. X8(I(SrcReg | Stack, em_push)),
  1978. /* 0x58 - 0x5F */
  1979. X8(D(DstReg | Stack)),
  1980. /* 0x60 - 0x67 */
  1981. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  1982. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  1983. N, N, N, N,
  1984. /* 0x68 - 0x6F */
  1985. I(SrcImm | Mov | Stack, em_push), N,
  1986. I(SrcImmByte | Mov | Stack, em_push), N,
  1987. D(DstDI | ByteOp | Mov | String), D(DstDI | Mov | String), /* insb, insw/insd */
  1988. D(SrcSI | ByteOp | ImplicitOps | String), D(SrcSI | ImplicitOps | String), /* outsb, outsw/outsd */
  1989. /* 0x70 - 0x7F */
  1990. X16(D(SrcImmByte)),
  1991. /* 0x80 - 0x87 */
  1992. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  1993. G(DstMem | SrcImm | ModRM | Group, group1),
  1994. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  1995. G(DstMem | SrcImmByte | ModRM | Group, group1),
  1996. D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
  1997. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1998. /* 0x88 - 0x8F */
  1999. D(ByteOp | DstMem | SrcReg | ModRM | Mov), D(DstMem | SrcReg | ModRM | Mov),
  2000. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem | ModRM | Mov),
  2001. D(DstMem | SrcNone | ModRM | Mov), D(ModRM | SrcMem | NoAccess | DstReg),
  2002. D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
  2003. /* 0x90 - 0x97 */
  2004. X8(D(SrcAcc | DstReg)),
  2005. /* 0x98 - 0x9F */
  2006. N, N, D(SrcImmFAddr | No64), N,
  2007. D(ImplicitOps | Stack), D(ImplicitOps | Stack), N, N,
  2008. /* 0xA0 - 0xA7 */
  2009. D(ByteOp | DstAcc | SrcMem | Mov | MemAbs), D(DstAcc | SrcMem | Mov | MemAbs),
  2010. D(ByteOp | DstMem | SrcAcc | Mov | MemAbs), D(DstMem | SrcAcc | Mov | MemAbs),
  2011. D(ByteOp | SrcSI | DstDI | Mov | String), D(SrcSI | DstDI | Mov | String),
  2012. D(ByteOp | SrcSI | DstDI | String), D(SrcSI | DstDI | String),
  2013. /* 0xA8 - 0xAF */
  2014. D(DstAcc | SrcImmByte | ByteOp), D(DstAcc | SrcImm),
  2015. D(ByteOp | SrcAcc | DstDI | Mov | String), D(SrcAcc | DstDI | Mov | String),
  2016. D(ByteOp | SrcSI | DstAcc | Mov | String), D(SrcSI | DstAcc | Mov | String),
  2017. D(ByteOp | DstDI | String), D(DstDI | String),
  2018. /* 0xB0 - 0xB7 */
  2019. X8(D(ByteOp | DstReg | SrcImm | Mov)),
  2020. /* 0xB8 - 0xBF */
  2021. X8(D(DstReg | SrcImm | Mov)),
  2022. /* 0xC0 - 0xC7 */
  2023. D(ByteOp | DstMem | SrcImm | ModRM), D(DstMem | SrcImmByte | ModRM),
  2024. N, D(ImplicitOps | Stack), N, N,
  2025. D(ByteOp | DstMem | SrcImm | ModRM | Mov), D(DstMem | SrcImm | ModRM | Mov),
  2026. /* 0xC8 - 0xCF */
  2027. N, N, N, D(ImplicitOps | Stack),
  2028. D(ImplicitOps), D(SrcImmByte), D(ImplicitOps | No64), D(ImplicitOps),
  2029. /* 0xD0 - 0xD7 */
  2030. D(ByteOp | DstMem | SrcOne | ModRM), D(DstMem | SrcOne | ModRM),
  2031. D(ByteOp | DstMem | SrcImplicit | ModRM), D(DstMem | SrcImplicit | ModRM),
  2032. N, N, N, N,
  2033. /* 0xD8 - 0xDF */
  2034. N, N, N, N, N, N, N, N,
  2035. /* 0xE0 - 0xE7 */
  2036. N, N, N, N,
  2037. D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
  2038. D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
  2039. /* 0xE8 - 0xEF */
  2040. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  2041. D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
  2042. D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
  2043. D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
  2044. /* 0xF0 - 0xF7 */
  2045. N, N, N, N,
  2046. D(ImplicitOps | Priv), D(ImplicitOps), G(ByteOp, group3), G(0, group3),
  2047. /* 0xF8 - 0xFF */
  2048. D(ImplicitOps), D(ImplicitOps), D(ImplicitOps), D(ImplicitOps),
  2049. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  2050. };
  2051. static struct opcode twobyte_table[256] = {
  2052. /* 0x00 - 0x0F */
  2053. N, GD(0, &group7), N, N,
  2054. N, D(ImplicitOps), D(ImplicitOps | Priv), N,
  2055. D(ImplicitOps | Priv), D(ImplicitOps | Priv), N, N,
  2056. N, D(ImplicitOps | ModRM), N, N,
  2057. /* 0x10 - 0x1F */
  2058. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  2059. /* 0x20 - 0x2F */
  2060. D(ModRM | DstMem | Priv | Op3264), D(ModRM | DstMem | Priv | Op3264),
  2061. D(ModRM | SrcMem | Priv | Op3264), D(ModRM | SrcMem | Priv | Op3264),
  2062. N, N, N, N,
  2063. N, N, N, N, N, N, N, N,
  2064. /* 0x30 - 0x3F */
  2065. D(ImplicitOps | Priv), N, D(ImplicitOps | Priv), N,
  2066. D(ImplicitOps), D(ImplicitOps | Priv), N, N,
  2067. N, N, N, N, N, N, N, N,
  2068. /* 0x40 - 0x4F */
  2069. X16(D(DstReg | SrcMem | ModRM | Mov)),
  2070. /* 0x50 - 0x5F */
  2071. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2072. /* 0x60 - 0x6F */
  2073. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2074. /* 0x70 - 0x7F */
  2075. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2076. /* 0x80 - 0x8F */
  2077. X16(D(SrcImm)),
  2078. /* 0x90 - 0x9F */
  2079. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  2080. /* 0xA0 - 0xA7 */
  2081. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2082. N, D(DstMem | SrcReg | ModRM | BitOp),
  2083. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2084. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  2085. /* 0xA8 - 0xAF */
  2086. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2087. N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2088. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2089. D(DstMem | SrcReg | Src2CL | ModRM),
  2090. D(ModRM), N,
  2091. /* 0xB0 - 0xB7 */
  2092. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  2093. N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2094. N, N, D(ByteOp | DstReg | SrcMem | ModRM | Mov),
  2095. D(DstReg | SrcMem16 | ModRM | Mov),
  2096. /* 0xB8 - 0xBF */
  2097. N, N,
  2098. G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2099. D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2100. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2101. /* 0xC0 - 0xCF */
  2102. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  2103. N, D(DstMem | SrcReg | ModRM | Mov),
  2104. N, N, N, GD(0, &group9),
  2105. N, N, N, N, N, N, N, N,
  2106. /* 0xD0 - 0xDF */
  2107. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2108. /* 0xE0 - 0xEF */
  2109. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2110. /* 0xF0 - 0xFF */
  2111. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  2112. };
  2113. #undef D
  2114. #undef N
  2115. #undef G
  2116. #undef GD
  2117. #undef I
  2118. int
  2119. x86_decode_insn(struct x86_emulate_ctxt *ctxt)
  2120. {
  2121. struct x86_emulate_ops *ops = ctxt->ops;
  2122. struct decode_cache *c = &ctxt->decode;
  2123. int rc = X86EMUL_CONTINUE;
  2124. int mode = ctxt->mode;
  2125. int def_op_bytes, def_ad_bytes, dual, goffset;
  2126. struct opcode opcode, *g_mod012, *g_mod3;
  2127. struct operand memop = { .type = OP_NONE };
  2128. /* we cannot decode insn before we complete previous rep insn */
  2129. WARN_ON(ctxt->restart);
  2130. c->eip = ctxt->eip;
  2131. c->fetch.start = c->fetch.end = c->eip;
  2132. ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
  2133. switch (mode) {
  2134. case X86EMUL_MODE_REAL:
  2135. case X86EMUL_MODE_VM86:
  2136. case X86EMUL_MODE_PROT16:
  2137. def_op_bytes = def_ad_bytes = 2;
  2138. break;
  2139. case X86EMUL_MODE_PROT32:
  2140. def_op_bytes = def_ad_bytes = 4;
  2141. break;
  2142. #ifdef CONFIG_X86_64
  2143. case X86EMUL_MODE_PROT64:
  2144. def_op_bytes = 4;
  2145. def_ad_bytes = 8;
  2146. break;
  2147. #endif
  2148. default:
  2149. return -1;
  2150. }
  2151. c->op_bytes = def_op_bytes;
  2152. c->ad_bytes = def_ad_bytes;
  2153. /* Legacy prefixes. */
  2154. for (;;) {
  2155. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  2156. case 0x66: /* operand-size override */
  2157. /* switch between 2/4 bytes */
  2158. c->op_bytes = def_op_bytes ^ 6;
  2159. break;
  2160. case 0x67: /* address-size override */
  2161. if (mode == X86EMUL_MODE_PROT64)
  2162. /* switch between 4/8 bytes */
  2163. c->ad_bytes = def_ad_bytes ^ 12;
  2164. else
  2165. /* switch between 2/4 bytes */
  2166. c->ad_bytes = def_ad_bytes ^ 6;
  2167. break;
  2168. case 0x26: /* ES override */
  2169. case 0x2e: /* CS override */
  2170. case 0x36: /* SS override */
  2171. case 0x3e: /* DS override */
  2172. set_seg_override(c, (c->b >> 3) & 3);
  2173. break;
  2174. case 0x64: /* FS override */
  2175. case 0x65: /* GS override */
  2176. set_seg_override(c, c->b & 7);
  2177. break;
  2178. case 0x40 ... 0x4f: /* REX */
  2179. if (mode != X86EMUL_MODE_PROT64)
  2180. goto done_prefixes;
  2181. c->rex_prefix = c->b;
  2182. continue;
  2183. case 0xf0: /* LOCK */
  2184. c->lock_prefix = 1;
  2185. break;
  2186. case 0xf2: /* REPNE/REPNZ */
  2187. c->rep_prefix = REPNE_PREFIX;
  2188. break;
  2189. case 0xf3: /* REP/REPE/REPZ */
  2190. c->rep_prefix = REPE_PREFIX;
  2191. break;
  2192. default:
  2193. goto done_prefixes;
  2194. }
  2195. /* Any legacy prefix after a REX prefix nullifies its effect. */
  2196. c->rex_prefix = 0;
  2197. }
  2198. done_prefixes:
  2199. /* REX prefix. */
  2200. if (c->rex_prefix & 8)
  2201. c->op_bytes = 8; /* REX.W */
  2202. /* Opcode byte(s). */
  2203. opcode = opcode_table[c->b];
  2204. /* Two-byte opcode? */
  2205. if (c->b == 0x0f) {
  2206. c->twobyte = 1;
  2207. c->b = insn_fetch(u8, 1, c->eip);
  2208. opcode = twobyte_table[c->b];
  2209. }
  2210. c->d = opcode.flags;
  2211. if (c->d & Group) {
  2212. dual = c->d & GroupDual;
  2213. c->modrm = insn_fetch(u8, 1, c->eip);
  2214. --c->eip;
  2215. if (c->d & GroupDual) {
  2216. g_mod012 = opcode.u.gdual->mod012;
  2217. g_mod3 = opcode.u.gdual->mod3;
  2218. } else
  2219. g_mod012 = g_mod3 = opcode.u.group;
  2220. c->d &= ~(Group | GroupDual);
  2221. goffset = (c->modrm >> 3) & 7;
  2222. if ((c->modrm >> 6) == 3)
  2223. opcode = g_mod3[goffset];
  2224. else
  2225. opcode = g_mod012[goffset];
  2226. c->d |= opcode.flags;
  2227. }
  2228. c->execute = opcode.u.execute;
  2229. /* Unrecognised? */
  2230. if (c->d == 0 || (c->d & Undefined)) {
  2231. DPRINTF("Cannot emulate %02x\n", c->b);
  2232. return -1;
  2233. }
  2234. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  2235. c->op_bytes = 8;
  2236. if (c->d & Op3264) {
  2237. if (mode == X86EMUL_MODE_PROT64)
  2238. c->op_bytes = 8;
  2239. else
  2240. c->op_bytes = 4;
  2241. }
  2242. /* ModRM and SIB bytes. */
  2243. if (c->d & ModRM) {
  2244. rc = decode_modrm(ctxt, ops, &memop);
  2245. if (!c->has_seg_override)
  2246. set_seg_override(c, c->modrm_seg);
  2247. } else if (c->d & MemAbs)
  2248. rc = decode_abs(ctxt, ops, &memop);
  2249. if (rc != X86EMUL_CONTINUE)
  2250. goto done;
  2251. if (!c->has_seg_override)
  2252. set_seg_override(c, VCPU_SREG_DS);
  2253. if (memop.type == OP_MEM && !(!c->twobyte && c->b == 0x8d))
  2254. memop.addr.mem += seg_override_base(ctxt, ops, c);
  2255. if (memop.type == OP_MEM && c->ad_bytes != 8)
  2256. memop.addr.mem = (u32)memop.addr.mem;
  2257. if (memop.type == OP_MEM && c->rip_relative)
  2258. memop.addr.mem += c->eip;
  2259. /*
  2260. * Decode and fetch the source operand: register, memory
  2261. * or immediate.
  2262. */
  2263. switch (c->d & SrcMask) {
  2264. case SrcNone:
  2265. break;
  2266. case SrcReg:
  2267. decode_register_operand(&c->src, c, 0);
  2268. break;
  2269. case SrcMem16:
  2270. memop.bytes = 2;
  2271. goto srcmem_common;
  2272. case SrcMem32:
  2273. memop.bytes = 4;
  2274. goto srcmem_common;
  2275. case SrcMem:
  2276. memop.bytes = (c->d & ByteOp) ? 1 :
  2277. c->op_bytes;
  2278. srcmem_common:
  2279. c->src = memop;
  2280. break;
  2281. case SrcImm:
  2282. case SrcImmU:
  2283. c->src.type = OP_IMM;
  2284. c->src.addr.mem = c->eip;
  2285. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2286. if (c->src.bytes == 8)
  2287. c->src.bytes = 4;
  2288. /* NB. Immediates are sign-extended as necessary. */
  2289. switch (c->src.bytes) {
  2290. case 1:
  2291. c->src.val = insn_fetch(s8, 1, c->eip);
  2292. break;
  2293. case 2:
  2294. c->src.val = insn_fetch(s16, 2, c->eip);
  2295. break;
  2296. case 4:
  2297. c->src.val = insn_fetch(s32, 4, c->eip);
  2298. break;
  2299. }
  2300. if ((c->d & SrcMask) == SrcImmU) {
  2301. switch (c->src.bytes) {
  2302. case 1:
  2303. c->src.val &= 0xff;
  2304. break;
  2305. case 2:
  2306. c->src.val &= 0xffff;
  2307. break;
  2308. case 4:
  2309. c->src.val &= 0xffffffff;
  2310. break;
  2311. }
  2312. }
  2313. break;
  2314. case SrcImmByte:
  2315. case SrcImmUByte:
  2316. c->src.type = OP_IMM;
  2317. c->src.addr.mem = c->eip;
  2318. c->src.bytes = 1;
  2319. if ((c->d & SrcMask) == SrcImmByte)
  2320. c->src.val = insn_fetch(s8, 1, c->eip);
  2321. else
  2322. c->src.val = insn_fetch(u8, 1, c->eip);
  2323. break;
  2324. case SrcAcc:
  2325. c->src.type = OP_REG;
  2326. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2327. c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
  2328. fetch_register_operand(&c->src);
  2329. break;
  2330. case SrcOne:
  2331. c->src.bytes = 1;
  2332. c->src.val = 1;
  2333. break;
  2334. case SrcSI:
  2335. c->src.type = OP_MEM;
  2336. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2337. c->src.addr.mem =
  2338. register_address(c, seg_override_base(ctxt, ops, c),
  2339. c->regs[VCPU_REGS_RSI]);
  2340. c->src.val = 0;
  2341. break;
  2342. case SrcImmFAddr:
  2343. c->src.type = OP_IMM;
  2344. c->src.addr.mem = c->eip;
  2345. c->src.bytes = c->op_bytes + 2;
  2346. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  2347. break;
  2348. case SrcMemFAddr:
  2349. memop.bytes = c->op_bytes + 2;
  2350. goto srcmem_common;
  2351. break;
  2352. }
  2353. /*
  2354. * Decode and fetch the second source operand: register, memory
  2355. * or immediate.
  2356. */
  2357. switch (c->d & Src2Mask) {
  2358. case Src2None:
  2359. break;
  2360. case Src2CL:
  2361. c->src2.bytes = 1;
  2362. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  2363. break;
  2364. case Src2ImmByte:
  2365. c->src2.type = OP_IMM;
  2366. c->src2.addr.mem = c->eip;
  2367. c->src2.bytes = 1;
  2368. c->src2.val = insn_fetch(u8, 1, c->eip);
  2369. break;
  2370. case Src2One:
  2371. c->src2.bytes = 1;
  2372. c->src2.val = 1;
  2373. break;
  2374. }
  2375. /* Decode and fetch the destination operand: register or memory. */
  2376. switch (c->d & DstMask) {
  2377. case DstReg:
  2378. decode_register_operand(&c->dst, c,
  2379. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  2380. break;
  2381. case DstImmUByte:
  2382. c->dst.type = OP_IMM;
  2383. c->dst.addr.mem = c->eip;
  2384. c->dst.bytes = 1;
  2385. c->dst.val = insn_fetch(u8, 1, c->eip);
  2386. break;
  2387. case DstMem:
  2388. case DstMem64:
  2389. c->dst = memop;
  2390. if ((c->d & DstMask) == DstMem64)
  2391. c->dst.bytes = 8;
  2392. else
  2393. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2394. if (c->d & BitOp)
  2395. fetch_bit_operand(c);
  2396. c->dst.orig_val = c->dst.val;
  2397. break;
  2398. case DstAcc:
  2399. c->dst.type = OP_REG;
  2400. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2401. c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
  2402. fetch_register_operand(&c->dst);
  2403. c->dst.orig_val = c->dst.val;
  2404. break;
  2405. case DstDI:
  2406. c->dst.type = OP_MEM;
  2407. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2408. c->dst.addr.mem =
  2409. register_address(c, es_base(ctxt, ops),
  2410. c->regs[VCPU_REGS_RDI]);
  2411. c->dst.val = 0;
  2412. break;
  2413. case ImplicitOps:
  2414. /* Special instructions do their own operand decoding. */
  2415. default:
  2416. c->dst.type = OP_NONE; /* Disable writeback. */
  2417. return 0;
  2418. }
  2419. done:
  2420. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2421. }
  2422. int
  2423. x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  2424. {
  2425. struct x86_emulate_ops *ops = ctxt->ops;
  2426. u64 msr_data;
  2427. struct decode_cache *c = &ctxt->decode;
  2428. int rc = X86EMUL_CONTINUE;
  2429. int saved_dst_type = c->dst.type;
  2430. int irq; /* Used for int 3, int, and into */
  2431. ctxt->decode.mem_read.pos = 0;
  2432. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  2433. emulate_ud(ctxt);
  2434. goto done;
  2435. }
  2436. /* LOCK prefix is allowed only with some instructions */
  2437. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  2438. emulate_ud(ctxt);
  2439. goto done;
  2440. }
  2441. /* Privileged instruction can be executed only in CPL=0 */
  2442. if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
  2443. emulate_gp(ctxt, 0);
  2444. goto done;
  2445. }
  2446. if (c->rep_prefix && (c->d & String)) {
  2447. ctxt->restart = true;
  2448. /* All REP prefixes have the same first termination condition */
  2449. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  2450. string_done:
  2451. ctxt->restart = false;
  2452. ctxt->eip = c->eip;
  2453. goto done;
  2454. }
  2455. /* The second termination condition only applies for REPE
  2456. * and REPNE. Test if the repeat string operation prefix is
  2457. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  2458. * corresponding termination condition according to:
  2459. * - if REPE/REPZ and ZF = 0 then done
  2460. * - if REPNE/REPNZ and ZF = 1 then done
  2461. */
  2462. if ((c->b == 0xa6) || (c->b == 0xa7) ||
  2463. (c->b == 0xae) || (c->b == 0xaf)) {
  2464. if ((c->rep_prefix == REPE_PREFIX) &&
  2465. ((ctxt->eflags & EFLG_ZF) == 0))
  2466. goto string_done;
  2467. if ((c->rep_prefix == REPNE_PREFIX) &&
  2468. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))
  2469. goto string_done;
  2470. }
  2471. c->eip = ctxt->eip;
  2472. }
  2473. if ((c->src.type == OP_MEM) && !(c->d & NoAccess)) {
  2474. rc = read_emulated(ctxt, ops, c->src.addr.mem,
  2475. c->src.valptr, c->src.bytes);
  2476. if (rc != X86EMUL_CONTINUE)
  2477. goto done;
  2478. c->src.orig_val64 = c->src.val64;
  2479. }
  2480. if (c->src2.type == OP_MEM) {
  2481. rc = read_emulated(ctxt, ops, c->src2.addr.mem,
  2482. &c->src2.val, c->src2.bytes);
  2483. if (rc != X86EMUL_CONTINUE)
  2484. goto done;
  2485. }
  2486. if ((c->d & DstMask) == ImplicitOps)
  2487. goto special_insn;
  2488. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  2489. /* optimisation - avoid slow emulated read if Mov */
  2490. rc = read_emulated(ctxt, ops, c->dst.addr.mem,
  2491. &c->dst.val, c->dst.bytes);
  2492. if (rc != X86EMUL_CONTINUE)
  2493. goto done;
  2494. }
  2495. c->dst.orig_val = c->dst.val;
  2496. special_insn:
  2497. if (c->execute) {
  2498. rc = c->execute(ctxt);
  2499. if (rc != X86EMUL_CONTINUE)
  2500. goto done;
  2501. goto writeback;
  2502. }
  2503. if (c->twobyte)
  2504. goto twobyte_insn;
  2505. switch (c->b) {
  2506. case 0x00 ... 0x05:
  2507. add: /* add */
  2508. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2509. break;
  2510. case 0x06: /* push es */
  2511. emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
  2512. break;
  2513. case 0x07: /* pop es */
  2514. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  2515. if (rc != X86EMUL_CONTINUE)
  2516. goto done;
  2517. break;
  2518. case 0x08 ... 0x0d:
  2519. or: /* or */
  2520. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2521. break;
  2522. case 0x0e: /* push cs */
  2523. emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
  2524. break;
  2525. case 0x10 ... 0x15:
  2526. adc: /* adc */
  2527. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2528. break;
  2529. case 0x16: /* push ss */
  2530. emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
  2531. break;
  2532. case 0x17: /* pop ss */
  2533. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  2534. if (rc != X86EMUL_CONTINUE)
  2535. goto done;
  2536. break;
  2537. case 0x18 ... 0x1d:
  2538. sbb: /* sbb */
  2539. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2540. break;
  2541. case 0x1e: /* push ds */
  2542. emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
  2543. break;
  2544. case 0x1f: /* pop ds */
  2545. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  2546. if (rc != X86EMUL_CONTINUE)
  2547. goto done;
  2548. break;
  2549. case 0x20 ... 0x25:
  2550. and: /* and */
  2551. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2552. break;
  2553. case 0x28 ... 0x2d:
  2554. sub: /* sub */
  2555. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2556. break;
  2557. case 0x30 ... 0x35:
  2558. xor: /* xor */
  2559. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2560. break;
  2561. case 0x38 ... 0x3d:
  2562. cmp: /* cmp */
  2563. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2564. break;
  2565. case 0x40 ... 0x47: /* inc r16/r32 */
  2566. emulate_1op("inc", c->dst, ctxt->eflags);
  2567. break;
  2568. case 0x48 ... 0x4f: /* dec r16/r32 */
  2569. emulate_1op("dec", c->dst, ctxt->eflags);
  2570. break;
  2571. case 0x58 ... 0x5f: /* pop reg */
  2572. pop_instruction:
  2573. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  2574. if (rc != X86EMUL_CONTINUE)
  2575. goto done;
  2576. break;
  2577. case 0x60: /* pusha */
  2578. rc = emulate_pusha(ctxt, ops);
  2579. if (rc != X86EMUL_CONTINUE)
  2580. goto done;
  2581. break;
  2582. case 0x61: /* popa */
  2583. rc = emulate_popa(ctxt, ops);
  2584. if (rc != X86EMUL_CONTINUE)
  2585. goto done;
  2586. break;
  2587. case 0x63: /* movsxd */
  2588. if (ctxt->mode != X86EMUL_MODE_PROT64)
  2589. goto cannot_emulate;
  2590. c->dst.val = (s32) c->src.val;
  2591. break;
  2592. case 0x6c: /* insb */
  2593. case 0x6d: /* insw/insd */
  2594. c->dst.bytes = min(c->dst.bytes, 4u);
  2595. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2596. c->dst.bytes)) {
  2597. emulate_gp(ctxt, 0);
  2598. goto done;
  2599. }
  2600. if (!pio_in_emulated(ctxt, ops, c->dst.bytes,
  2601. c->regs[VCPU_REGS_RDX], &c->dst.val))
  2602. goto done; /* IO is needed, skip writeback */
  2603. break;
  2604. case 0x6e: /* outsb */
  2605. case 0x6f: /* outsw/outsd */
  2606. c->src.bytes = min(c->src.bytes, 4u);
  2607. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2608. c->src.bytes)) {
  2609. emulate_gp(ctxt, 0);
  2610. goto done;
  2611. }
  2612. ops->pio_out_emulated(c->src.bytes, c->regs[VCPU_REGS_RDX],
  2613. &c->src.val, 1, ctxt->vcpu);
  2614. c->dst.type = OP_NONE; /* nothing to writeback */
  2615. break;
  2616. case 0x70 ... 0x7f: /* jcc (short) */
  2617. if (test_cc(c->b, ctxt->eflags))
  2618. jmp_rel(c, c->src.val);
  2619. break;
  2620. case 0x80 ... 0x83: /* Grp1 */
  2621. switch (c->modrm_reg) {
  2622. case 0:
  2623. goto add;
  2624. case 1:
  2625. goto or;
  2626. case 2:
  2627. goto adc;
  2628. case 3:
  2629. goto sbb;
  2630. case 4:
  2631. goto and;
  2632. case 5:
  2633. goto sub;
  2634. case 6:
  2635. goto xor;
  2636. case 7:
  2637. goto cmp;
  2638. }
  2639. break;
  2640. case 0x84 ... 0x85:
  2641. test:
  2642. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  2643. break;
  2644. case 0x86 ... 0x87: /* xchg */
  2645. xchg:
  2646. /* Write back the register source. */
  2647. c->src.val = c->dst.val;
  2648. write_register_operand(&c->src);
  2649. /*
  2650. * Write back the memory destination with implicit LOCK
  2651. * prefix.
  2652. */
  2653. c->dst.val = c->src.orig_val;
  2654. c->lock_prefix = 1;
  2655. break;
  2656. case 0x88 ... 0x8b: /* mov */
  2657. goto mov;
  2658. case 0x8c: /* mov r/m, sreg */
  2659. if (c->modrm_reg > VCPU_SREG_GS) {
  2660. emulate_ud(ctxt);
  2661. goto done;
  2662. }
  2663. c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
  2664. break;
  2665. case 0x8d: /* lea r16/r32, m */
  2666. c->dst.val = c->src.addr.mem;
  2667. break;
  2668. case 0x8e: { /* mov seg, r/m16 */
  2669. uint16_t sel;
  2670. sel = c->src.val;
  2671. if (c->modrm_reg == VCPU_SREG_CS ||
  2672. c->modrm_reg > VCPU_SREG_GS) {
  2673. emulate_ud(ctxt);
  2674. goto done;
  2675. }
  2676. if (c->modrm_reg == VCPU_SREG_SS)
  2677. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2678. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  2679. c->dst.type = OP_NONE; /* Disable writeback. */
  2680. break;
  2681. }
  2682. case 0x8f: /* pop (sole member of Grp1a) */
  2683. rc = emulate_grp1a(ctxt, ops);
  2684. if (rc != X86EMUL_CONTINUE)
  2685. goto done;
  2686. break;
  2687. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  2688. if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
  2689. break;
  2690. goto xchg;
  2691. case 0x9c: /* pushf */
  2692. c->src.val = (unsigned long) ctxt->eflags;
  2693. emulate_push(ctxt, ops);
  2694. break;
  2695. case 0x9d: /* popf */
  2696. c->dst.type = OP_REG;
  2697. c->dst.addr.reg = &ctxt->eflags;
  2698. c->dst.bytes = c->op_bytes;
  2699. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  2700. if (rc != X86EMUL_CONTINUE)
  2701. goto done;
  2702. break;
  2703. case 0xa0 ... 0xa3: /* mov */
  2704. case 0xa4 ... 0xa5: /* movs */
  2705. goto mov;
  2706. case 0xa6 ... 0xa7: /* cmps */
  2707. c->dst.type = OP_NONE; /* Disable writeback. */
  2708. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.addr.mem, c->dst.addr.mem);
  2709. goto cmp;
  2710. case 0xa8 ... 0xa9: /* test ax, imm */
  2711. goto test;
  2712. case 0xaa ... 0xab: /* stos */
  2713. case 0xac ... 0xad: /* lods */
  2714. goto mov;
  2715. case 0xae ... 0xaf: /* scas */
  2716. DPRINTF("Urk! I don't handle SCAS.\n");
  2717. goto cannot_emulate;
  2718. case 0xb0 ... 0xbf: /* mov r, imm */
  2719. goto mov;
  2720. case 0xc0 ... 0xc1:
  2721. emulate_grp2(ctxt);
  2722. break;
  2723. case 0xc3: /* ret */
  2724. c->dst.type = OP_REG;
  2725. c->dst.addr.reg = &c->eip;
  2726. c->dst.bytes = c->op_bytes;
  2727. goto pop_instruction;
  2728. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  2729. mov:
  2730. c->dst.val = c->src.val;
  2731. break;
  2732. case 0xcb: /* ret far */
  2733. rc = emulate_ret_far(ctxt, ops);
  2734. if (rc != X86EMUL_CONTINUE)
  2735. goto done;
  2736. break;
  2737. case 0xcc: /* int3 */
  2738. irq = 3;
  2739. goto do_interrupt;
  2740. case 0xcd: /* int n */
  2741. irq = c->src.val;
  2742. do_interrupt:
  2743. rc = emulate_int(ctxt, ops, irq);
  2744. if (rc != X86EMUL_CONTINUE)
  2745. goto done;
  2746. break;
  2747. case 0xce: /* into */
  2748. if (ctxt->eflags & EFLG_OF) {
  2749. irq = 4;
  2750. goto do_interrupt;
  2751. }
  2752. break;
  2753. case 0xcf: /* iret */
  2754. rc = emulate_iret(ctxt, ops);
  2755. if (rc != X86EMUL_CONTINUE)
  2756. goto done;
  2757. break;
  2758. case 0xd0 ... 0xd1: /* Grp2 */
  2759. emulate_grp2(ctxt);
  2760. break;
  2761. case 0xd2 ... 0xd3: /* Grp2 */
  2762. c->src.val = c->regs[VCPU_REGS_RCX];
  2763. emulate_grp2(ctxt);
  2764. break;
  2765. case 0xe4: /* inb */
  2766. case 0xe5: /* in */
  2767. goto do_io_in;
  2768. case 0xe6: /* outb */
  2769. case 0xe7: /* out */
  2770. goto do_io_out;
  2771. case 0xe8: /* call (near) */ {
  2772. long int rel = c->src.val;
  2773. c->src.val = (unsigned long) c->eip;
  2774. jmp_rel(c, rel);
  2775. emulate_push(ctxt, ops);
  2776. break;
  2777. }
  2778. case 0xe9: /* jmp rel */
  2779. goto jmp;
  2780. case 0xea: { /* jmp far */
  2781. unsigned short sel;
  2782. jump_far:
  2783. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2784. if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
  2785. goto done;
  2786. c->eip = 0;
  2787. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2788. break;
  2789. }
  2790. case 0xeb:
  2791. jmp: /* jmp rel short */
  2792. jmp_rel(c, c->src.val);
  2793. c->dst.type = OP_NONE; /* Disable writeback. */
  2794. break;
  2795. case 0xec: /* in al,dx */
  2796. case 0xed: /* in (e/r)ax,dx */
  2797. c->src.val = c->regs[VCPU_REGS_RDX];
  2798. do_io_in:
  2799. c->dst.bytes = min(c->dst.bytes, 4u);
  2800. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2801. emulate_gp(ctxt, 0);
  2802. goto done;
  2803. }
  2804. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  2805. &c->dst.val))
  2806. goto done; /* IO is needed */
  2807. break;
  2808. case 0xee: /* out dx,al */
  2809. case 0xef: /* out dx,(e/r)ax */
  2810. c->src.val = c->regs[VCPU_REGS_RDX];
  2811. do_io_out:
  2812. c->dst.bytes = min(c->dst.bytes, 4u);
  2813. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2814. emulate_gp(ctxt, 0);
  2815. goto done;
  2816. }
  2817. ops->pio_out_emulated(c->dst.bytes, c->src.val, &c->dst.val, 1,
  2818. ctxt->vcpu);
  2819. c->dst.type = OP_NONE; /* Disable writeback. */
  2820. break;
  2821. case 0xf4: /* hlt */
  2822. ctxt->vcpu->arch.halt_request = 1;
  2823. break;
  2824. case 0xf5: /* cmc */
  2825. /* complement carry flag from eflags reg */
  2826. ctxt->eflags ^= EFLG_CF;
  2827. break;
  2828. case 0xf6 ... 0xf7: /* Grp3 */
  2829. if (emulate_grp3(ctxt, ops) != X86EMUL_CONTINUE)
  2830. goto cannot_emulate;
  2831. break;
  2832. case 0xf8: /* clc */
  2833. ctxt->eflags &= ~EFLG_CF;
  2834. break;
  2835. case 0xf9: /* stc */
  2836. ctxt->eflags |= EFLG_CF;
  2837. break;
  2838. case 0xfa: /* cli */
  2839. if (emulator_bad_iopl(ctxt, ops)) {
  2840. emulate_gp(ctxt, 0);
  2841. goto done;
  2842. } else
  2843. ctxt->eflags &= ~X86_EFLAGS_IF;
  2844. break;
  2845. case 0xfb: /* sti */
  2846. if (emulator_bad_iopl(ctxt, ops)) {
  2847. emulate_gp(ctxt, 0);
  2848. goto done;
  2849. } else {
  2850. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2851. ctxt->eflags |= X86_EFLAGS_IF;
  2852. }
  2853. break;
  2854. case 0xfc: /* cld */
  2855. ctxt->eflags &= ~EFLG_DF;
  2856. break;
  2857. case 0xfd: /* std */
  2858. ctxt->eflags |= EFLG_DF;
  2859. break;
  2860. case 0xfe: /* Grp4 */
  2861. grp45:
  2862. rc = emulate_grp45(ctxt, ops);
  2863. if (rc != X86EMUL_CONTINUE)
  2864. goto done;
  2865. break;
  2866. case 0xff: /* Grp5 */
  2867. if (c->modrm_reg == 5)
  2868. goto jump_far;
  2869. goto grp45;
  2870. default:
  2871. goto cannot_emulate;
  2872. }
  2873. writeback:
  2874. rc = writeback(ctxt, ops);
  2875. if (rc != X86EMUL_CONTINUE)
  2876. goto done;
  2877. /*
  2878. * restore dst type in case the decoding will be reused
  2879. * (happens for string instruction )
  2880. */
  2881. c->dst.type = saved_dst_type;
  2882. if ((c->d & SrcMask) == SrcSI)
  2883. string_addr_inc(ctxt, seg_override_base(ctxt, ops, c),
  2884. VCPU_REGS_RSI, &c->src);
  2885. if ((c->d & DstMask) == DstDI)
  2886. string_addr_inc(ctxt, es_base(ctxt, ops), VCPU_REGS_RDI,
  2887. &c->dst);
  2888. if (c->rep_prefix && (c->d & String)) {
  2889. struct read_cache *rc = &ctxt->decode.io_read;
  2890. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  2891. /*
  2892. * Re-enter guest when pio read ahead buffer is empty or,
  2893. * if it is not used, after each 1024 iteration.
  2894. */
  2895. if ((rc->end == 0 && !(c->regs[VCPU_REGS_RCX] & 0x3ff)) ||
  2896. (rc->end != 0 && rc->end == rc->pos))
  2897. ctxt->restart = false;
  2898. }
  2899. /*
  2900. * reset read cache here in case string instruction is restared
  2901. * without decoding
  2902. */
  2903. ctxt->decode.mem_read.end = 0;
  2904. ctxt->eip = c->eip;
  2905. done:
  2906. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2907. twobyte_insn:
  2908. switch (c->b) {
  2909. case 0x01: /* lgdt, lidt, lmsw */
  2910. switch (c->modrm_reg) {
  2911. u16 size;
  2912. unsigned long address;
  2913. case 0: /* vmcall */
  2914. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  2915. goto cannot_emulate;
  2916. rc = kvm_fix_hypercall(ctxt->vcpu);
  2917. if (rc != X86EMUL_CONTINUE)
  2918. goto done;
  2919. /* Let the processor re-execute the fixed hypercall */
  2920. c->eip = ctxt->eip;
  2921. /* Disable writeback. */
  2922. c->dst.type = OP_NONE;
  2923. break;
  2924. case 2: /* lgdt */
  2925. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  2926. &size, &address, c->op_bytes);
  2927. if (rc != X86EMUL_CONTINUE)
  2928. goto done;
  2929. realmode_lgdt(ctxt->vcpu, size, address);
  2930. /* Disable writeback. */
  2931. c->dst.type = OP_NONE;
  2932. break;
  2933. case 3: /* lidt/vmmcall */
  2934. if (c->modrm_mod == 3) {
  2935. switch (c->modrm_rm) {
  2936. case 1:
  2937. rc = kvm_fix_hypercall(ctxt->vcpu);
  2938. if (rc != X86EMUL_CONTINUE)
  2939. goto done;
  2940. break;
  2941. default:
  2942. goto cannot_emulate;
  2943. }
  2944. } else {
  2945. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  2946. &size, &address,
  2947. c->op_bytes);
  2948. if (rc != X86EMUL_CONTINUE)
  2949. goto done;
  2950. realmode_lidt(ctxt->vcpu, size, address);
  2951. }
  2952. /* Disable writeback. */
  2953. c->dst.type = OP_NONE;
  2954. break;
  2955. case 4: /* smsw */
  2956. c->dst.bytes = 2;
  2957. c->dst.val = ops->get_cr(0, ctxt->vcpu);
  2958. break;
  2959. case 6: /* lmsw */
  2960. ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0eul) |
  2961. (c->src.val & 0x0f), ctxt->vcpu);
  2962. c->dst.type = OP_NONE;
  2963. break;
  2964. case 5: /* not defined */
  2965. emulate_ud(ctxt);
  2966. goto done;
  2967. case 7: /* invlpg*/
  2968. emulate_invlpg(ctxt->vcpu, c->src.addr.mem);
  2969. /* Disable writeback. */
  2970. c->dst.type = OP_NONE;
  2971. break;
  2972. default:
  2973. goto cannot_emulate;
  2974. }
  2975. break;
  2976. case 0x05: /* syscall */
  2977. rc = emulate_syscall(ctxt, ops);
  2978. if (rc != X86EMUL_CONTINUE)
  2979. goto done;
  2980. else
  2981. goto writeback;
  2982. break;
  2983. case 0x06:
  2984. emulate_clts(ctxt->vcpu);
  2985. break;
  2986. case 0x09: /* wbinvd */
  2987. kvm_emulate_wbinvd(ctxt->vcpu);
  2988. break;
  2989. case 0x08: /* invd */
  2990. case 0x0d: /* GrpP (prefetch) */
  2991. case 0x18: /* Grp16 (prefetch/nop) */
  2992. break;
  2993. case 0x20: /* mov cr, reg */
  2994. switch (c->modrm_reg) {
  2995. case 1:
  2996. case 5 ... 7:
  2997. case 9 ... 15:
  2998. emulate_ud(ctxt);
  2999. goto done;
  3000. }
  3001. c->dst.val = ops->get_cr(c->modrm_reg, ctxt->vcpu);
  3002. break;
  3003. case 0x21: /* mov from dr to reg */
  3004. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  3005. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  3006. emulate_ud(ctxt);
  3007. goto done;
  3008. }
  3009. ops->get_dr(c->modrm_reg, &c->dst.val, ctxt->vcpu);
  3010. break;
  3011. case 0x22: /* mov reg, cr */
  3012. if (ops->set_cr(c->modrm_reg, c->src.val, ctxt->vcpu)) {
  3013. emulate_gp(ctxt, 0);
  3014. goto done;
  3015. }
  3016. c->dst.type = OP_NONE;
  3017. break;
  3018. case 0x23: /* mov from reg to dr */
  3019. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  3020. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  3021. emulate_ud(ctxt);
  3022. goto done;
  3023. }
  3024. if (ops->set_dr(c->modrm_reg, c->src.val &
  3025. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  3026. ~0ULL : ~0U), ctxt->vcpu) < 0) {
  3027. /* #UD condition is already handled by the code above */
  3028. emulate_gp(ctxt, 0);
  3029. goto done;
  3030. }
  3031. c->dst.type = OP_NONE; /* no writeback */
  3032. break;
  3033. case 0x30:
  3034. /* wrmsr */
  3035. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  3036. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  3037. if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
  3038. emulate_gp(ctxt, 0);
  3039. goto done;
  3040. }
  3041. rc = X86EMUL_CONTINUE;
  3042. break;
  3043. case 0x32:
  3044. /* rdmsr */
  3045. if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
  3046. emulate_gp(ctxt, 0);
  3047. goto done;
  3048. } else {
  3049. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  3050. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  3051. }
  3052. rc = X86EMUL_CONTINUE;
  3053. break;
  3054. case 0x34: /* sysenter */
  3055. rc = emulate_sysenter(ctxt, ops);
  3056. if (rc != X86EMUL_CONTINUE)
  3057. goto done;
  3058. else
  3059. goto writeback;
  3060. break;
  3061. case 0x35: /* sysexit */
  3062. rc = emulate_sysexit(ctxt, ops);
  3063. if (rc != X86EMUL_CONTINUE)
  3064. goto done;
  3065. else
  3066. goto writeback;
  3067. break;
  3068. case 0x40 ... 0x4f: /* cmov */
  3069. c->dst.val = c->dst.orig_val = c->src.val;
  3070. if (!test_cc(c->b, ctxt->eflags))
  3071. c->dst.type = OP_NONE; /* no writeback */
  3072. break;
  3073. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3074. if (test_cc(c->b, ctxt->eflags))
  3075. jmp_rel(c, c->src.val);
  3076. break;
  3077. case 0x90 ... 0x9f: /* setcc r/m8 */
  3078. c->dst.val = test_cc(c->b, ctxt->eflags);
  3079. break;
  3080. case 0xa0: /* push fs */
  3081. emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
  3082. break;
  3083. case 0xa1: /* pop fs */
  3084. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  3085. if (rc != X86EMUL_CONTINUE)
  3086. goto done;
  3087. break;
  3088. case 0xa3:
  3089. bt: /* bt */
  3090. c->dst.type = OP_NONE;
  3091. /* only subword offset */
  3092. c->src.val &= (c->dst.bytes << 3) - 1;
  3093. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  3094. break;
  3095. case 0xa4: /* shld imm8, r, r/m */
  3096. case 0xa5: /* shld cl, r, r/m */
  3097. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  3098. break;
  3099. case 0xa8: /* push gs */
  3100. emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
  3101. break;
  3102. case 0xa9: /* pop gs */
  3103. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  3104. if (rc != X86EMUL_CONTINUE)
  3105. goto done;
  3106. break;
  3107. case 0xab:
  3108. bts: /* bts */
  3109. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  3110. break;
  3111. case 0xac: /* shrd imm8, r, r/m */
  3112. case 0xad: /* shrd cl, r, r/m */
  3113. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  3114. break;
  3115. case 0xae: /* clflush */
  3116. break;
  3117. case 0xb0 ... 0xb1: /* cmpxchg */
  3118. /*
  3119. * Save real source value, then compare EAX against
  3120. * destination.
  3121. */
  3122. c->src.orig_val = c->src.val;
  3123. c->src.val = c->regs[VCPU_REGS_RAX];
  3124. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3125. if (ctxt->eflags & EFLG_ZF) {
  3126. /* Success: write back to memory. */
  3127. c->dst.val = c->src.orig_val;
  3128. } else {
  3129. /* Failure: write the value we saw to EAX. */
  3130. c->dst.type = OP_REG;
  3131. c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  3132. }
  3133. break;
  3134. case 0xb3:
  3135. btr: /* btr */
  3136. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  3137. break;
  3138. case 0xb6 ... 0xb7: /* movzx */
  3139. c->dst.bytes = c->op_bytes;
  3140. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  3141. : (u16) c->src.val;
  3142. break;
  3143. case 0xba: /* Grp8 */
  3144. switch (c->modrm_reg & 3) {
  3145. case 0:
  3146. goto bt;
  3147. case 1:
  3148. goto bts;
  3149. case 2:
  3150. goto btr;
  3151. case 3:
  3152. goto btc;
  3153. }
  3154. break;
  3155. case 0xbb:
  3156. btc: /* btc */
  3157. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  3158. break;
  3159. case 0xbc: { /* bsf */
  3160. u8 zf;
  3161. __asm__ ("bsf %2, %0; setz %1"
  3162. : "=r"(c->dst.val), "=q"(zf)
  3163. : "r"(c->src.val));
  3164. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3165. if (zf) {
  3166. ctxt->eflags |= X86_EFLAGS_ZF;
  3167. c->dst.type = OP_NONE; /* Disable writeback. */
  3168. }
  3169. break;
  3170. }
  3171. case 0xbd: { /* bsr */
  3172. u8 zf;
  3173. __asm__ ("bsr %2, %0; setz %1"
  3174. : "=r"(c->dst.val), "=q"(zf)
  3175. : "r"(c->src.val));
  3176. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3177. if (zf) {
  3178. ctxt->eflags |= X86_EFLAGS_ZF;
  3179. c->dst.type = OP_NONE; /* Disable writeback. */
  3180. }
  3181. break;
  3182. }
  3183. case 0xbe ... 0xbf: /* movsx */
  3184. c->dst.bytes = c->op_bytes;
  3185. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3186. (s16) c->src.val;
  3187. break;
  3188. case 0xc0 ... 0xc1: /* xadd */
  3189. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  3190. /* Write back the register source. */
  3191. c->src.val = c->dst.orig_val;
  3192. write_register_operand(&c->src);
  3193. break;
  3194. case 0xc3: /* movnti */
  3195. c->dst.bytes = c->op_bytes;
  3196. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3197. (u64) c->src.val;
  3198. break;
  3199. case 0xc7: /* Grp9 (cmpxchg8b) */
  3200. rc = emulate_grp9(ctxt, ops);
  3201. if (rc != X86EMUL_CONTINUE)
  3202. goto done;
  3203. break;
  3204. default:
  3205. goto cannot_emulate;
  3206. }
  3207. goto writeback;
  3208. cannot_emulate:
  3209. DPRINTF("Cannot emulate %02x\n", c->b);
  3210. return -1;
  3211. }