mpic.c 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712
  1. /*
  2. * arch/powerpc/kernel/mpic.c
  3. *
  4. * Driver for interrupt controllers following the OpenPIC standard, the
  5. * common implementation beeing IBM's MPIC. This driver also can deal
  6. * with various broken implementations of this HW.
  7. *
  8. * Copyright (C) 2004 Benjamin Herrenschmidt, IBM Corp.
  9. *
  10. * This file is subject to the terms and conditions of the GNU General Public
  11. * License. See the file COPYING in the main directory of this archive
  12. * for more details.
  13. */
  14. #undef DEBUG
  15. #undef DEBUG_IPI
  16. #undef DEBUG_IRQ
  17. #undef DEBUG_LOW
  18. #include <linux/types.h>
  19. #include <linux/kernel.h>
  20. #include <linux/init.h>
  21. #include <linux/irq.h>
  22. #include <linux/smp.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/bootmem.h>
  25. #include <linux/spinlock.h>
  26. #include <linux/pci.h>
  27. #include <asm/ptrace.h>
  28. #include <asm/signal.h>
  29. #include <asm/io.h>
  30. #include <asm/pgtable.h>
  31. #include <asm/irq.h>
  32. #include <asm/machdep.h>
  33. #include <asm/mpic.h>
  34. #include <asm/smp.h>
  35. #include "mpic.h"
  36. #ifdef DEBUG
  37. #define DBG(fmt...) printk(fmt)
  38. #else
  39. #define DBG(fmt...)
  40. #endif
  41. static struct mpic *mpics;
  42. static struct mpic *mpic_primary;
  43. static DEFINE_SPINLOCK(mpic_lock);
  44. #ifdef CONFIG_PPC32 /* XXX for now */
  45. #ifdef CONFIG_IRQ_ALL_CPUS
  46. #define distribute_irqs (1)
  47. #else
  48. #define distribute_irqs (0)
  49. #endif
  50. #endif
  51. #ifdef CONFIG_MPIC_WEIRD
  52. static u32 mpic_infos[][MPIC_IDX_END] = {
  53. [0] = { /* Original OpenPIC compatible MPIC */
  54. MPIC_GREG_BASE,
  55. MPIC_GREG_FEATURE_0,
  56. MPIC_GREG_GLOBAL_CONF_0,
  57. MPIC_GREG_VENDOR_ID,
  58. MPIC_GREG_IPI_VECTOR_PRI_0,
  59. MPIC_GREG_IPI_STRIDE,
  60. MPIC_GREG_SPURIOUS,
  61. MPIC_GREG_TIMER_FREQ,
  62. MPIC_TIMER_BASE,
  63. MPIC_TIMER_STRIDE,
  64. MPIC_TIMER_CURRENT_CNT,
  65. MPIC_TIMER_BASE_CNT,
  66. MPIC_TIMER_VECTOR_PRI,
  67. MPIC_TIMER_DESTINATION,
  68. MPIC_CPU_BASE,
  69. MPIC_CPU_STRIDE,
  70. MPIC_CPU_IPI_DISPATCH_0,
  71. MPIC_CPU_IPI_DISPATCH_STRIDE,
  72. MPIC_CPU_CURRENT_TASK_PRI,
  73. MPIC_CPU_WHOAMI,
  74. MPIC_CPU_INTACK,
  75. MPIC_CPU_EOI,
  76. MPIC_CPU_MCACK,
  77. MPIC_IRQ_BASE,
  78. MPIC_IRQ_STRIDE,
  79. MPIC_IRQ_VECTOR_PRI,
  80. MPIC_VECPRI_VECTOR_MASK,
  81. MPIC_VECPRI_POLARITY_POSITIVE,
  82. MPIC_VECPRI_POLARITY_NEGATIVE,
  83. MPIC_VECPRI_SENSE_LEVEL,
  84. MPIC_VECPRI_SENSE_EDGE,
  85. MPIC_VECPRI_POLARITY_MASK,
  86. MPIC_VECPRI_SENSE_MASK,
  87. MPIC_IRQ_DESTINATION
  88. },
  89. [1] = { /* Tsi108/109 PIC */
  90. TSI108_GREG_BASE,
  91. TSI108_GREG_FEATURE_0,
  92. TSI108_GREG_GLOBAL_CONF_0,
  93. TSI108_GREG_VENDOR_ID,
  94. TSI108_GREG_IPI_VECTOR_PRI_0,
  95. TSI108_GREG_IPI_STRIDE,
  96. TSI108_GREG_SPURIOUS,
  97. TSI108_GREG_TIMER_FREQ,
  98. TSI108_TIMER_BASE,
  99. TSI108_TIMER_STRIDE,
  100. TSI108_TIMER_CURRENT_CNT,
  101. TSI108_TIMER_BASE_CNT,
  102. TSI108_TIMER_VECTOR_PRI,
  103. TSI108_TIMER_DESTINATION,
  104. TSI108_CPU_BASE,
  105. TSI108_CPU_STRIDE,
  106. TSI108_CPU_IPI_DISPATCH_0,
  107. TSI108_CPU_IPI_DISPATCH_STRIDE,
  108. TSI108_CPU_CURRENT_TASK_PRI,
  109. TSI108_CPU_WHOAMI,
  110. TSI108_CPU_INTACK,
  111. TSI108_CPU_EOI,
  112. TSI108_CPU_MCACK,
  113. TSI108_IRQ_BASE,
  114. TSI108_IRQ_STRIDE,
  115. TSI108_IRQ_VECTOR_PRI,
  116. TSI108_VECPRI_VECTOR_MASK,
  117. TSI108_VECPRI_POLARITY_POSITIVE,
  118. TSI108_VECPRI_POLARITY_NEGATIVE,
  119. TSI108_VECPRI_SENSE_LEVEL,
  120. TSI108_VECPRI_SENSE_EDGE,
  121. TSI108_VECPRI_POLARITY_MASK,
  122. TSI108_VECPRI_SENSE_MASK,
  123. TSI108_IRQ_DESTINATION
  124. },
  125. };
  126. #define MPIC_INFO(name) mpic->hw_set[MPIC_IDX_##name]
  127. #else /* CONFIG_MPIC_WEIRD */
  128. #define MPIC_INFO(name) MPIC_##name
  129. #endif /* CONFIG_MPIC_WEIRD */
  130. /*
  131. * Register accessor functions
  132. */
  133. static inline u32 _mpic_read(enum mpic_reg_type type,
  134. struct mpic_reg_bank *rb,
  135. unsigned int reg)
  136. {
  137. switch(type) {
  138. #ifdef CONFIG_PPC_DCR
  139. case mpic_access_dcr:
  140. return dcr_read(rb->dhost, reg);
  141. #endif
  142. case mpic_access_mmio_be:
  143. return in_be32(rb->base + (reg >> 2));
  144. case mpic_access_mmio_le:
  145. default:
  146. return in_le32(rb->base + (reg >> 2));
  147. }
  148. }
  149. static inline void _mpic_write(enum mpic_reg_type type,
  150. struct mpic_reg_bank *rb,
  151. unsigned int reg, u32 value)
  152. {
  153. switch(type) {
  154. #ifdef CONFIG_PPC_DCR
  155. case mpic_access_dcr:
  156. dcr_write(rb->dhost, reg, value);
  157. break;
  158. #endif
  159. case mpic_access_mmio_be:
  160. out_be32(rb->base + (reg >> 2), value);
  161. break;
  162. case mpic_access_mmio_le:
  163. default:
  164. out_le32(rb->base + (reg >> 2), value);
  165. break;
  166. }
  167. }
  168. static inline u32 _mpic_ipi_read(struct mpic *mpic, unsigned int ipi)
  169. {
  170. enum mpic_reg_type type = mpic->reg_type;
  171. unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
  172. (ipi * MPIC_INFO(GREG_IPI_STRIDE));
  173. if ((mpic->flags & MPIC_BROKEN_IPI) && type == mpic_access_mmio_le)
  174. type = mpic_access_mmio_be;
  175. return _mpic_read(type, &mpic->gregs, offset);
  176. }
  177. static inline void _mpic_ipi_write(struct mpic *mpic, unsigned int ipi, u32 value)
  178. {
  179. unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
  180. (ipi * MPIC_INFO(GREG_IPI_STRIDE));
  181. _mpic_write(mpic->reg_type, &mpic->gregs, offset, value);
  182. }
  183. static inline u32 _mpic_cpu_read(struct mpic *mpic, unsigned int reg)
  184. {
  185. unsigned int cpu = 0;
  186. if (mpic->flags & MPIC_PRIMARY)
  187. cpu = hard_smp_processor_id();
  188. return _mpic_read(mpic->reg_type, &mpic->cpuregs[cpu], reg);
  189. }
  190. static inline void _mpic_cpu_write(struct mpic *mpic, unsigned int reg, u32 value)
  191. {
  192. unsigned int cpu = 0;
  193. if (mpic->flags & MPIC_PRIMARY)
  194. cpu = hard_smp_processor_id();
  195. _mpic_write(mpic->reg_type, &mpic->cpuregs[cpu], reg, value);
  196. }
  197. static inline u32 _mpic_irq_read(struct mpic *mpic, unsigned int src_no, unsigned int reg)
  198. {
  199. unsigned int isu = src_no >> mpic->isu_shift;
  200. unsigned int idx = src_no & mpic->isu_mask;
  201. #ifdef CONFIG_MPIC_BROKEN_REGREAD
  202. if (reg == 0)
  203. return mpic->isu_reg0_shadow[idx];
  204. else
  205. #endif
  206. return _mpic_read(mpic->reg_type, &mpic->isus[isu],
  207. reg + (idx * MPIC_INFO(IRQ_STRIDE)));
  208. }
  209. static inline void _mpic_irq_write(struct mpic *mpic, unsigned int src_no,
  210. unsigned int reg, u32 value)
  211. {
  212. unsigned int isu = src_no >> mpic->isu_shift;
  213. unsigned int idx = src_no & mpic->isu_mask;
  214. _mpic_write(mpic->reg_type, &mpic->isus[isu],
  215. reg + (idx * MPIC_INFO(IRQ_STRIDE)), value);
  216. #ifdef CONFIG_MPIC_BROKEN_REGREAD
  217. if (reg == 0)
  218. mpic->isu_reg0_shadow[idx] = value;
  219. #endif
  220. }
  221. #define mpic_read(b,r) _mpic_read(mpic->reg_type,&(b),(r))
  222. #define mpic_write(b,r,v) _mpic_write(mpic->reg_type,&(b),(r),(v))
  223. #define mpic_ipi_read(i) _mpic_ipi_read(mpic,(i))
  224. #define mpic_ipi_write(i,v) _mpic_ipi_write(mpic,(i),(v))
  225. #define mpic_cpu_read(i) _mpic_cpu_read(mpic,(i))
  226. #define mpic_cpu_write(i,v) _mpic_cpu_write(mpic,(i),(v))
  227. #define mpic_irq_read(s,r) _mpic_irq_read(mpic,(s),(r))
  228. #define mpic_irq_write(s,r,v) _mpic_irq_write(mpic,(s),(r),(v))
  229. /*
  230. * Low level utility functions
  231. */
  232. static void _mpic_map_mmio(struct mpic *mpic, phys_addr_t phys_addr,
  233. struct mpic_reg_bank *rb, unsigned int offset,
  234. unsigned int size)
  235. {
  236. rb->base = ioremap(phys_addr + offset, size);
  237. BUG_ON(rb->base == NULL);
  238. }
  239. #ifdef CONFIG_PPC_DCR
  240. static void _mpic_map_dcr(struct mpic *mpic, struct mpic_reg_bank *rb,
  241. unsigned int offset, unsigned int size)
  242. {
  243. const u32 *dbasep;
  244. dbasep = of_get_property(mpic->irqhost->of_node, "dcr-reg", NULL);
  245. rb->dhost = dcr_map(mpic->irqhost->of_node, *dbasep + offset, size);
  246. BUG_ON(!DCR_MAP_OK(rb->dhost));
  247. }
  248. static inline void mpic_map(struct mpic *mpic, phys_addr_t phys_addr,
  249. struct mpic_reg_bank *rb, unsigned int offset,
  250. unsigned int size)
  251. {
  252. if (mpic->flags & MPIC_USES_DCR)
  253. _mpic_map_dcr(mpic, rb, offset, size);
  254. else
  255. _mpic_map_mmio(mpic, phys_addr, rb, offset, size);
  256. }
  257. #else /* CONFIG_PPC_DCR */
  258. #define mpic_map(m,p,b,o,s) _mpic_map_mmio(m,p,b,o,s)
  259. #endif /* !CONFIG_PPC_DCR */
  260. /* Check if we have one of those nice broken MPICs with a flipped endian on
  261. * reads from IPI registers
  262. */
  263. static void __init mpic_test_broken_ipi(struct mpic *mpic)
  264. {
  265. u32 r;
  266. mpic_write(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0), MPIC_VECPRI_MASK);
  267. r = mpic_read(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0));
  268. if (r == le32_to_cpu(MPIC_VECPRI_MASK)) {
  269. printk(KERN_INFO "mpic: Detected reversed IPI registers\n");
  270. mpic->flags |= MPIC_BROKEN_IPI;
  271. }
  272. }
  273. #ifdef CONFIG_MPIC_U3_HT_IRQS
  274. /* Test if an interrupt is sourced from HyperTransport (used on broken U3s)
  275. * to force the edge setting on the MPIC and do the ack workaround.
  276. */
  277. static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
  278. {
  279. if (source >= 128 || !mpic->fixups)
  280. return 0;
  281. return mpic->fixups[source].base != NULL;
  282. }
  283. static inline void mpic_ht_end_irq(struct mpic *mpic, unsigned int source)
  284. {
  285. struct mpic_irq_fixup *fixup = &mpic->fixups[source];
  286. if (fixup->applebase) {
  287. unsigned int soff = (fixup->index >> 3) & ~3;
  288. unsigned int mask = 1U << (fixup->index & 0x1f);
  289. writel(mask, fixup->applebase + soff);
  290. } else {
  291. spin_lock(&mpic->fixup_lock);
  292. writeb(0x11 + 2 * fixup->index, fixup->base + 2);
  293. writel(fixup->data, fixup->base + 4);
  294. spin_unlock(&mpic->fixup_lock);
  295. }
  296. }
  297. static void mpic_startup_ht_interrupt(struct mpic *mpic, unsigned int source,
  298. unsigned int irqflags)
  299. {
  300. struct mpic_irq_fixup *fixup = &mpic->fixups[source];
  301. unsigned long flags;
  302. u32 tmp;
  303. if (fixup->base == NULL)
  304. return;
  305. DBG("startup_ht_interrupt(0x%x, 0x%x) index: %d\n",
  306. source, irqflags, fixup->index);
  307. spin_lock_irqsave(&mpic->fixup_lock, flags);
  308. /* Enable and configure */
  309. writeb(0x10 + 2 * fixup->index, fixup->base + 2);
  310. tmp = readl(fixup->base + 4);
  311. tmp &= ~(0x23U);
  312. if (irqflags & IRQ_LEVEL)
  313. tmp |= 0x22;
  314. writel(tmp, fixup->base + 4);
  315. spin_unlock_irqrestore(&mpic->fixup_lock, flags);
  316. #ifdef CONFIG_PM
  317. /* use the lowest bit inverted to the actual HW,
  318. * set if this fixup was enabled, clear otherwise */
  319. mpic->save_data[source].fixup_data = tmp | 1;
  320. #endif
  321. }
  322. static void mpic_shutdown_ht_interrupt(struct mpic *mpic, unsigned int source,
  323. unsigned int irqflags)
  324. {
  325. struct mpic_irq_fixup *fixup = &mpic->fixups[source];
  326. unsigned long flags;
  327. u32 tmp;
  328. if (fixup->base == NULL)
  329. return;
  330. DBG("shutdown_ht_interrupt(0x%x, 0x%x)\n", source, irqflags);
  331. /* Disable */
  332. spin_lock_irqsave(&mpic->fixup_lock, flags);
  333. writeb(0x10 + 2 * fixup->index, fixup->base + 2);
  334. tmp = readl(fixup->base + 4);
  335. tmp |= 1;
  336. writel(tmp, fixup->base + 4);
  337. spin_unlock_irqrestore(&mpic->fixup_lock, flags);
  338. #ifdef CONFIG_PM
  339. /* use the lowest bit inverted to the actual HW,
  340. * set if this fixup was enabled, clear otherwise */
  341. mpic->save_data[source].fixup_data = tmp & ~1;
  342. #endif
  343. }
  344. #ifdef CONFIG_PCI_MSI
  345. static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
  346. unsigned int devfn)
  347. {
  348. u8 __iomem *base;
  349. u8 pos, flags;
  350. u64 addr = 0;
  351. for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
  352. pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
  353. u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
  354. if (id == PCI_CAP_ID_HT) {
  355. id = readb(devbase + pos + 3);
  356. if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_MSI_MAPPING)
  357. break;
  358. }
  359. }
  360. if (pos == 0)
  361. return;
  362. base = devbase + pos;
  363. flags = readb(base + HT_MSI_FLAGS);
  364. if (!(flags & HT_MSI_FLAGS_FIXED)) {
  365. addr = readl(base + HT_MSI_ADDR_LO) & HT_MSI_ADDR_LO_MASK;
  366. addr = addr | ((u64)readl(base + HT_MSI_ADDR_HI) << 32);
  367. }
  368. printk(KERN_DEBUG "mpic: - HT:%02x.%x %s MSI mapping found @ 0x%llx\n",
  369. PCI_SLOT(devfn), PCI_FUNC(devfn),
  370. flags & HT_MSI_FLAGS_ENABLE ? "enabled" : "disabled", addr);
  371. if (!(flags & HT_MSI_FLAGS_ENABLE))
  372. writeb(flags | HT_MSI_FLAGS_ENABLE, base + HT_MSI_FLAGS);
  373. }
  374. #else
  375. static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
  376. unsigned int devfn)
  377. {
  378. return;
  379. }
  380. #endif
  381. static void __init mpic_scan_ht_pic(struct mpic *mpic, u8 __iomem *devbase,
  382. unsigned int devfn, u32 vdid)
  383. {
  384. int i, irq, n;
  385. u8 __iomem *base;
  386. u32 tmp;
  387. u8 pos;
  388. for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
  389. pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
  390. u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
  391. if (id == PCI_CAP_ID_HT) {
  392. id = readb(devbase + pos + 3);
  393. if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_IRQ)
  394. break;
  395. }
  396. }
  397. if (pos == 0)
  398. return;
  399. base = devbase + pos;
  400. writeb(0x01, base + 2);
  401. n = (readl(base + 4) >> 16) & 0xff;
  402. printk(KERN_INFO "mpic: - HT:%02x.%x [0x%02x] vendor %04x device %04x"
  403. " has %d irqs\n",
  404. devfn >> 3, devfn & 0x7, pos, vdid & 0xffff, vdid >> 16, n + 1);
  405. for (i = 0; i <= n; i++) {
  406. writeb(0x10 + 2 * i, base + 2);
  407. tmp = readl(base + 4);
  408. irq = (tmp >> 16) & 0xff;
  409. DBG("HT PIC index 0x%x, irq 0x%x, tmp: %08x\n", i, irq, tmp);
  410. /* mask it , will be unmasked later */
  411. tmp |= 0x1;
  412. writel(tmp, base + 4);
  413. mpic->fixups[irq].index = i;
  414. mpic->fixups[irq].base = base;
  415. /* Apple HT PIC has a non-standard way of doing EOIs */
  416. if ((vdid & 0xffff) == 0x106b)
  417. mpic->fixups[irq].applebase = devbase + 0x60;
  418. else
  419. mpic->fixups[irq].applebase = NULL;
  420. writeb(0x11 + 2 * i, base + 2);
  421. mpic->fixups[irq].data = readl(base + 4) | 0x80000000;
  422. }
  423. }
  424. static void __init mpic_scan_ht_pics(struct mpic *mpic)
  425. {
  426. unsigned int devfn;
  427. u8 __iomem *cfgspace;
  428. printk(KERN_INFO "mpic: Setting up HT PICs workarounds for U3/U4\n");
  429. /* Allocate fixups array */
  430. mpic->fixups = alloc_bootmem(128 * sizeof(struct mpic_irq_fixup));
  431. BUG_ON(mpic->fixups == NULL);
  432. memset(mpic->fixups, 0, 128 * sizeof(struct mpic_irq_fixup));
  433. /* Init spinlock */
  434. spin_lock_init(&mpic->fixup_lock);
  435. /* Map U3 config space. We assume all IO-APICs are on the primary bus
  436. * so we only need to map 64kB.
  437. */
  438. cfgspace = ioremap(0xf2000000, 0x10000);
  439. BUG_ON(cfgspace == NULL);
  440. /* Now we scan all slots. We do a very quick scan, we read the header
  441. * type, vendor ID and device ID only, that's plenty enough
  442. */
  443. for (devfn = 0; devfn < 0x100; devfn++) {
  444. u8 __iomem *devbase = cfgspace + (devfn << 8);
  445. u8 hdr_type = readb(devbase + PCI_HEADER_TYPE);
  446. u32 l = readl(devbase + PCI_VENDOR_ID);
  447. u16 s;
  448. DBG("devfn %x, l: %x\n", devfn, l);
  449. /* If no device, skip */
  450. if (l == 0xffffffff || l == 0x00000000 ||
  451. l == 0x0000ffff || l == 0xffff0000)
  452. goto next;
  453. /* Check if is supports capability lists */
  454. s = readw(devbase + PCI_STATUS);
  455. if (!(s & PCI_STATUS_CAP_LIST))
  456. goto next;
  457. mpic_scan_ht_pic(mpic, devbase, devfn, l);
  458. mpic_scan_ht_msi(mpic, devbase, devfn);
  459. next:
  460. /* next device, if function 0 */
  461. if (PCI_FUNC(devfn) == 0 && (hdr_type & 0x80) == 0)
  462. devfn += 7;
  463. }
  464. }
  465. #else /* CONFIG_MPIC_U3_HT_IRQS */
  466. static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
  467. {
  468. return 0;
  469. }
  470. static void __init mpic_scan_ht_pics(struct mpic *mpic)
  471. {
  472. }
  473. #endif /* CONFIG_MPIC_U3_HT_IRQS */
  474. #ifdef CONFIG_SMP
  475. static int irq_choose_cpu(unsigned int virt_irq)
  476. {
  477. cpumask_t mask;
  478. int cpuid;
  479. cpumask_copy(&mask, irq_desc[virt_irq].affinity);
  480. if (cpus_equal(mask, CPU_MASK_ALL)) {
  481. static int irq_rover;
  482. static DEFINE_SPINLOCK(irq_rover_lock);
  483. unsigned long flags;
  484. /* Round-robin distribution... */
  485. do_round_robin:
  486. spin_lock_irqsave(&irq_rover_lock, flags);
  487. while (!cpu_online(irq_rover)) {
  488. if (++irq_rover >= NR_CPUS)
  489. irq_rover = 0;
  490. }
  491. cpuid = irq_rover;
  492. do {
  493. if (++irq_rover >= NR_CPUS)
  494. irq_rover = 0;
  495. } while (!cpu_online(irq_rover));
  496. spin_unlock_irqrestore(&irq_rover_lock, flags);
  497. } else {
  498. cpumask_t tmp;
  499. cpus_and(tmp, cpu_online_map, mask);
  500. if (cpus_empty(tmp))
  501. goto do_round_robin;
  502. cpuid = first_cpu(tmp);
  503. }
  504. return get_hard_smp_processor_id(cpuid);
  505. }
  506. #else
  507. static int irq_choose_cpu(unsigned int virt_irq)
  508. {
  509. return hard_smp_processor_id();
  510. }
  511. #endif
  512. #define mpic_irq_to_hw(virq) ((unsigned int)irq_map[virq].hwirq)
  513. /* Find an mpic associated with a given linux interrupt */
  514. static struct mpic *mpic_find(unsigned int irq, unsigned int *is_ipi)
  515. {
  516. unsigned int src = mpic_irq_to_hw(irq);
  517. struct mpic *mpic;
  518. if (irq < NUM_ISA_INTERRUPTS)
  519. return NULL;
  520. mpic = irq_desc[irq].chip_data;
  521. if (is_ipi)
  522. *is_ipi = (src >= mpic->ipi_vecs[0] &&
  523. src <= mpic->ipi_vecs[3]);
  524. return mpic;
  525. }
  526. /* Convert a cpu mask from logical to physical cpu numbers. */
  527. static inline u32 mpic_physmask(u32 cpumask)
  528. {
  529. int i;
  530. u32 mask = 0;
  531. for (i = 0; i < NR_CPUS; ++i, cpumask >>= 1)
  532. mask |= (cpumask & 1) << get_hard_smp_processor_id(i);
  533. return mask;
  534. }
  535. #ifdef CONFIG_SMP
  536. /* Get the mpic structure from the IPI number */
  537. static inline struct mpic * mpic_from_ipi(unsigned int ipi)
  538. {
  539. return irq_desc[ipi].chip_data;
  540. }
  541. #endif
  542. /* Get the mpic structure from the irq number */
  543. static inline struct mpic * mpic_from_irq(unsigned int irq)
  544. {
  545. return irq_desc[irq].chip_data;
  546. }
  547. /* Send an EOI */
  548. static inline void mpic_eoi(struct mpic *mpic)
  549. {
  550. mpic_cpu_write(MPIC_INFO(CPU_EOI), 0);
  551. (void)mpic_cpu_read(MPIC_INFO(CPU_WHOAMI));
  552. }
  553. /*
  554. * Linux descriptor level callbacks
  555. */
  556. void mpic_unmask_irq(unsigned int irq)
  557. {
  558. unsigned int loops = 100000;
  559. struct mpic *mpic = mpic_from_irq(irq);
  560. unsigned int src = mpic_irq_to_hw(irq);
  561. DBG("%p: %s: enable_irq: %d (src %d)\n", mpic, mpic->name, irq, src);
  562. mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
  563. mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) &
  564. ~MPIC_VECPRI_MASK);
  565. /* make sure mask gets to controller before we return to user */
  566. do {
  567. if (!loops--) {
  568. printk(KERN_ERR "mpic_enable_irq timeout\n");
  569. break;
  570. }
  571. } while(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK);
  572. }
  573. void mpic_mask_irq(unsigned int irq)
  574. {
  575. unsigned int loops = 100000;
  576. struct mpic *mpic = mpic_from_irq(irq);
  577. unsigned int src = mpic_irq_to_hw(irq);
  578. DBG("%s: disable_irq: %d (src %d)\n", mpic->name, irq, src);
  579. mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
  580. mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) |
  581. MPIC_VECPRI_MASK);
  582. /* make sure mask gets to controller before we return to user */
  583. do {
  584. if (!loops--) {
  585. printk(KERN_ERR "mpic_enable_irq timeout\n");
  586. break;
  587. }
  588. } while(!(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK));
  589. }
  590. void mpic_end_irq(unsigned int irq)
  591. {
  592. struct mpic *mpic = mpic_from_irq(irq);
  593. #ifdef DEBUG_IRQ
  594. DBG("%s: end_irq: %d\n", mpic->name, irq);
  595. #endif
  596. /* We always EOI on end_irq() even for edge interrupts since that
  597. * should only lower the priority, the MPIC should have properly
  598. * latched another edge interrupt coming in anyway
  599. */
  600. mpic_eoi(mpic);
  601. }
  602. #ifdef CONFIG_MPIC_U3_HT_IRQS
  603. static void mpic_unmask_ht_irq(unsigned int irq)
  604. {
  605. struct mpic *mpic = mpic_from_irq(irq);
  606. unsigned int src = mpic_irq_to_hw(irq);
  607. mpic_unmask_irq(irq);
  608. if (irq_desc[irq].status & IRQ_LEVEL)
  609. mpic_ht_end_irq(mpic, src);
  610. }
  611. static unsigned int mpic_startup_ht_irq(unsigned int irq)
  612. {
  613. struct mpic *mpic = mpic_from_irq(irq);
  614. unsigned int src = mpic_irq_to_hw(irq);
  615. mpic_unmask_irq(irq);
  616. mpic_startup_ht_interrupt(mpic, src, irq_desc[irq].status);
  617. return 0;
  618. }
  619. static void mpic_shutdown_ht_irq(unsigned int irq)
  620. {
  621. struct mpic *mpic = mpic_from_irq(irq);
  622. unsigned int src = mpic_irq_to_hw(irq);
  623. mpic_shutdown_ht_interrupt(mpic, src, irq_desc[irq].status);
  624. mpic_mask_irq(irq);
  625. }
  626. static void mpic_end_ht_irq(unsigned int irq)
  627. {
  628. struct mpic *mpic = mpic_from_irq(irq);
  629. unsigned int src = mpic_irq_to_hw(irq);
  630. #ifdef DEBUG_IRQ
  631. DBG("%s: end_irq: %d\n", mpic->name, irq);
  632. #endif
  633. /* We always EOI on end_irq() even for edge interrupts since that
  634. * should only lower the priority, the MPIC should have properly
  635. * latched another edge interrupt coming in anyway
  636. */
  637. if (irq_desc[irq].status & IRQ_LEVEL)
  638. mpic_ht_end_irq(mpic, src);
  639. mpic_eoi(mpic);
  640. }
  641. #endif /* !CONFIG_MPIC_U3_HT_IRQS */
  642. #ifdef CONFIG_SMP
  643. static void mpic_unmask_ipi(unsigned int irq)
  644. {
  645. struct mpic *mpic = mpic_from_ipi(irq);
  646. unsigned int src = mpic_irq_to_hw(irq) - mpic->ipi_vecs[0];
  647. DBG("%s: enable_ipi: %d (ipi %d)\n", mpic->name, irq, src);
  648. mpic_ipi_write(src, mpic_ipi_read(src) & ~MPIC_VECPRI_MASK);
  649. }
  650. static void mpic_mask_ipi(unsigned int irq)
  651. {
  652. /* NEVER disable an IPI... that's just plain wrong! */
  653. }
  654. static void mpic_end_ipi(unsigned int irq)
  655. {
  656. struct mpic *mpic = mpic_from_ipi(irq);
  657. /*
  658. * IPIs are marked IRQ_PER_CPU. This has the side effect of
  659. * preventing the IRQ_PENDING/IRQ_INPROGRESS logic from
  660. * applying to them. We EOI them late to avoid re-entering.
  661. * We mark IPI's with IRQF_DISABLED as they must run with
  662. * irqs disabled.
  663. */
  664. mpic_eoi(mpic);
  665. }
  666. #endif /* CONFIG_SMP */
  667. int mpic_set_affinity(unsigned int irq, const struct cpumask *cpumask)
  668. {
  669. struct mpic *mpic = mpic_from_irq(irq);
  670. unsigned int src = mpic_irq_to_hw(irq);
  671. if (mpic->flags & MPIC_SINGLE_DEST_CPU) {
  672. int cpuid = irq_choose_cpu(irq);
  673. mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION), 1 << cpuid);
  674. } else {
  675. cpumask_t tmp;
  676. cpumask_and(&tmp, cpumask, cpu_online_mask);
  677. mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION),
  678. mpic_physmask(cpus_addr(tmp)[0]));
  679. }
  680. return 0;
  681. }
  682. static unsigned int mpic_type_to_vecpri(struct mpic *mpic, unsigned int type)
  683. {
  684. /* Now convert sense value */
  685. switch(type & IRQ_TYPE_SENSE_MASK) {
  686. case IRQ_TYPE_EDGE_RISING:
  687. return MPIC_INFO(VECPRI_SENSE_EDGE) |
  688. MPIC_INFO(VECPRI_POLARITY_POSITIVE);
  689. case IRQ_TYPE_EDGE_FALLING:
  690. case IRQ_TYPE_EDGE_BOTH:
  691. return MPIC_INFO(VECPRI_SENSE_EDGE) |
  692. MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
  693. case IRQ_TYPE_LEVEL_HIGH:
  694. return MPIC_INFO(VECPRI_SENSE_LEVEL) |
  695. MPIC_INFO(VECPRI_POLARITY_POSITIVE);
  696. case IRQ_TYPE_LEVEL_LOW:
  697. default:
  698. return MPIC_INFO(VECPRI_SENSE_LEVEL) |
  699. MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
  700. }
  701. }
  702. int mpic_set_irq_type(unsigned int virq, unsigned int flow_type)
  703. {
  704. struct mpic *mpic = mpic_from_irq(virq);
  705. unsigned int src = mpic_irq_to_hw(virq);
  706. struct irq_desc *desc = get_irq_desc(virq);
  707. unsigned int vecpri, vold, vnew;
  708. DBG("mpic: set_irq_type(mpic:@%p,virq:%d,src:0x%x,type:0x%x)\n",
  709. mpic, virq, src, flow_type);
  710. if (src >= mpic->irq_count)
  711. return -EINVAL;
  712. if (flow_type == IRQ_TYPE_NONE)
  713. if (mpic->senses && src < mpic->senses_count)
  714. flow_type = mpic->senses[src];
  715. if (flow_type == IRQ_TYPE_NONE)
  716. flow_type = IRQ_TYPE_LEVEL_LOW;
  717. desc->status &= ~(IRQ_TYPE_SENSE_MASK | IRQ_LEVEL);
  718. desc->status |= flow_type & IRQ_TYPE_SENSE_MASK;
  719. if (flow_type & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW))
  720. desc->status |= IRQ_LEVEL;
  721. if (mpic_is_ht_interrupt(mpic, src))
  722. vecpri = MPIC_VECPRI_POLARITY_POSITIVE |
  723. MPIC_VECPRI_SENSE_EDGE;
  724. else
  725. vecpri = mpic_type_to_vecpri(mpic, flow_type);
  726. vold = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
  727. vnew = vold & ~(MPIC_INFO(VECPRI_POLARITY_MASK) |
  728. MPIC_INFO(VECPRI_SENSE_MASK));
  729. vnew |= vecpri;
  730. if (vold != vnew)
  731. mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vnew);
  732. return 0;
  733. }
  734. void mpic_set_vector(unsigned int virq, unsigned int vector)
  735. {
  736. struct mpic *mpic = mpic_from_irq(virq);
  737. unsigned int src = mpic_irq_to_hw(virq);
  738. unsigned int vecpri;
  739. DBG("mpic: set_vector(mpic:@%p,virq:%d,src:%d,vector:0x%x)\n",
  740. mpic, virq, src, vector);
  741. if (src >= mpic->irq_count)
  742. return;
  743. vecpri = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
  744. vecpri = vecpri & ~MPIC_INFO(VECPRI_VECTOR_MASK);
  745. vecpri |= vector;
  746. mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
  747. }
  748. static struct irq_chip mpic_irq_chip = {
  749. .mask = mpic_mask_irq,
  750. .unmask = mpic_unmask_irq,
  751. .eoi = mpic_end_irq,
  752. .set_type = mpic_set_irq_type,
  753. };
  754. #ifdef CONFIG_SMP
  755. static struct irq_chip mpic_ipi_chip = {
  756. .mask = mpic_mask_ipi,
  757. .unmask = mpic_unmask_ipi,
  758. .eoi = mpic_end_ipi,
  759. };
  760. #endif /* CONFIG_SMP */
  761. #ifdef CONFIG_MPIC_U3_HT_IRQS
  762. static struct irq_chip mpic_irq_ht_chip = {
  763. .startup = mpic_startup_ht_irq,
  764. .shutdown = mpic_shutdown_ht_irq,
  765. .mask = mpic_mask_irq,
  766. .unmask = mpic_unmask_ht_irq,
  767. .eoi = mpic_end_ht_irq,
  768. .set_type = mpic_set_irq_type,
  769. };
  770. #endif /* CONFIG_MPIC_U3_HT_IRQS */
  771. static int mpic_host_match(struct irq_host *h, struct device_node *node)
  772. {
  773. /* Exact match, unless mpic node is NULL */
  774. return h->of_node == NULL || h->of_node == node;
  775. }
  776. static int mpic_host_map(struct irq_host *h, unsigned int virq,
  777. irq_hw_number_t hw)
  778. {
  779. struct mpic *mpic = h->host_data;
  780. struct irq_chip *chip;
  781. DBG("mpic: map virq %d, hwirq 0x%lx\n", virq, hw);
  782. if (hw == mpic->spurious_vec)
  783. return -EINVAL;
  784. if (mpic->protected && test_bit(hw, mpic->protected))
  785. return -EINVAL;
  786. #ifdef CONFIG_SMP
  787. else if (hw >= mpic->ipi_vecs[0]) {
  788. WARN_ON(!(mpic->flags & MPIC_PRIMARY));
  789. DBG("mpic: mapping as IPI\n");
  790. set_irq_chip_data(virq, mpic);
  791. set_irq_chip_and_handler(virq, &mpic->hc_ipi,
  792. handle_percpu_irq);
  793. return 0;
  794. }
  795. #endif /* CONFIG_SMP */
  796. if (hw >= mpic->irq_count)
  797. return -EINVAL;
  798. mpic_msi_reserve_hwirq(mpic, hw);
  799. /* Default chip */
  800. chip = &mpic->hc_irq;
  801. #ifdef CONFIG_MPIC_U3_HT_IRQS
  802. /* Check for HT interrupts, override vecpri */
  803. if (mpic_is_ht_interrupt(mpic, hw))
  804. chip = &mpic->hc_ht_irq;
  805. #endif /* CONFIG_MPIC_U3_HT_IRQS */
  806. DBG("mpic: mapping to irq chip @%p\n", chip);
  807. set_irq_chip_data(virq, mpic);
  808. set_irq_chip_and_handler(virq, chip, handle_fasteoi_irq);
  809. /* Set default irq type */
  810. set_irq_type(virq, IRQ_TYPE_NONE);
  811. return 0;
  812. }
  813. static int mpic_host_xlate(struct irq_host *h, struct device_node *ct,
  814. u32 *intspec, unsigned int intsize,
  815. irq_hw_number_t *out_hwirq, unsigned int *out_flags)
  816. {
  817. static unsigned char map_mpic_senses[4] = {
  818. IRQ_TYPE_EDGE_RISING,
  819. IRQ_TYPE_LEVEL_LOW,
  820. IRQ_TYPE_LEVEL_HIGH,
  821. IRQ_TYPE_EDGE_FALLING,
  822. };
  823. *out_hwirq = intspec[0];
  824. if (intsize > 1) {
  825. u32 mask = 0x3;
  826. /* Apple invented a new race of encoding on machines with
  827. * an HT APIC. They encode, among others, the index within
  828. * the HT APIC. We don't care about it here since thankfully,
  829. * it appears that they have the APIC already properly
  830. * configured, and thus our current fixup code that reads the
  831. * APIC config works fine. However, we still need to mask out
  832. * bits in the specifier to make sure we only get bit 0 which
  833. * is the level/edge bit (the only sense bit exposed by Apple),
  834. * as their bit 1 means something else.
  835. */
  836. if (machine_is(powermac))
  837. mask = 0x1;
  838. *out_flags = map_mpic_senses[intspec[1] & mask];
  839. } else
  840. *out_flags = IRQ_TYPE_NONE;
  841. DBG("mpic: xlate (%d cells: 0x%08x 0x%08x) to line 0x%lx sense 0x%x\n",
  842. intsize, intspec[0], intspec[1], *out_hwirq, *out_flags);
  843. return 0;
  844. }
  845. static struct irq_host_ops mpic_host_ops = {
  846. .match = mpic_host_match,
  847. .map = mpic_host_map,
  848. .xlate = mpic_host_xlate,
  849. };
  850. /*
  851. * Exported functions
  852. */
  853. struct mpic * __init mpic_alloc(struct device_node *node,
  854. phys_addr_t phys_addr,
  855. unsigned int flags,
  856. unsigned int isu_size,
  857. unsigned int irq_count,
  858. const char *name)
  859. {
  860. struct mpic *mpic;
  861. u32 greg_feature;
  862. const char *vers;
  863. int i;
  864. int intvec_top;
  865. u64 paddr = phys_addr;
  866. mpic = alloc_bootmem(sizeof(struct mpic));
  867. if (mpic == NULL)
  868. return NULL;
  869. memset(mpic, 0, sizeof(struct mpic));
  870. mpic->name = name;
  871. mpic->hc_irq = mpic_irq_chip;
  872. mpic->hc_irq.typename = name;
  873. if (flags & MPIC_PRIMARY)
  874. mpic->hc_irq.set_affinity = mpic_set_affinity;
  875. #ifdef CONFIG_MPIC_U3_HT_IRQS
  876. mpic->hc_ht_irq = mpic_irq_ht_chip;
  877. mpic->hc_ht_irq.typename = name;
  878. if (flags & MPIC_PRIMARY)
  879. mpic->hc_ht_irq.set_affinity = mpic_set_affinity;
  880. #endif /* CONFIG_MPIC_U3_HT_IRQS */
  881. #ifdef CONFIG_SMP
  882. mpic->hc_ipi = mpic_ipi_chip;
  883. mpic->hc_ipi.typename = name;
  884. #endif /* CONFIG_SMP */
  885. mpic->flags = flags;
  886. mpic->isu_size = isu_size;
  887. mpic->irq_count = irq_count;
  888. mpic->num_sources = 0; /* so far */
  889. if (flags & MPIC_LARGE_VECTORS)
  890. intvec_top = 2047;
  891. else
  892. intvec_top = 255;
  893. mpic->timer_vecs[0] = intvec_top - 8;
  894. mpic->timer_vecs[1] = intvec_top - 7;
  895. mpic->timer_vecs[2] = intvec_top - 6;
  896. mpic->timer_vecs[3] = intvec_top - 5;
  897. mpic->ipi_vecs[0] = intvec_top - 4;
  898. mpic->ipi_vecs[1] = intvec_top - 3;
  899. mpic->ipi_vecs[2] = intvec_top - 2;
  900. mpic->ipi_vecs[3] = intvec_top - 1;
  901. mpic->spurious_vec = intvec_top;
  902. /* Check for "big-endian" in device-tree */
  903. if (node && of_get_property(node, "big-endian", NULL) != NULL)
  904. mpic->flags |= MPIC_BIG_ENDIAN;
  905. /* Look for protected sources */
  906. if (node) {
  907. int psize;
  908. unsigned int bits, mapsize;
  909. const u32 *psrc =
  910. of_get_property(node, "protected-sources", &psize);
  911. if (psrc) {
  912. psize /= 4;
  913. bits = intvec_top + 1;
  914. mapsize = BITS_TO_LONGS(bits) * sizeof(unsigned long);
  915. mpic->protected = alloc_bootmem(mapsize);
  916. BUG_ON(mpic->protected == NULL);
  917. memset(mpic->protected, 0, mapsize);
  918. for (i = 0; i < psize; i++) {
  919. if (psrc[i] > intvec_top)
  920. continue;
  921. __set_bit(psrc[i], mpic->protected);
  922. }
  923. }
  924. }
  925. #ifdef CONFIG_MPIC_WEIRD
  926. mpic->hw_set = mpic_infos[MPIC_GET_REGSET(flags)];
  927. #endif
  928. /* default register type */
  929. mpic->reg_type = (flags & MPIC_BIG_ENDIAN) ?
  930. mpic_access_mmio_be : mpic_access_mmio_le;
  931. /* If no physical address is passed in, a device-node is mandatory */
  932. BUG_ON(paddr == 0 && node == NULL);
  933. /* If no physical address passed in, check if it's dcr based */
  934. if (paddr == 0 && of_get_property(node, "dcr-reg", NULL) != NULL) {
  935. #ifdef CONFIG_PPC_DCR
  936. mpic->flags |= MPIC_USES_DCR;
  937. mpic->reg_type = mpic_access_dcr;
  938. #else
  939. BUG();
  940. #endif /* CONFIG_PPC_DCR */
  941. }
  942. /* If the MPIC is not DCR based, and no physical address was passed
  943. * in, try to obtain one
  944. */
  945. if (paddr == 0 && !(mpic->flags & MPIC_USES_DCR)) {
  946. const u32 *reg = of_get_property(node, "reg", NULL);
  947. BUG_ON(reg == NULL);
  948. paddr = of_translate_address(node, reg);
  949. BUG_ON(paddr == OF_BAD_ADDR);
  950. }
  951. /* Map the global registers */
  952. mpic_map(mpic, paddr, &mpic->gregs, MPIC_INFO(GREG_BASE), 0x1000);
  953. mpic_map(mpic, paddr, &mpic->tmregs, MPIC_INFO(TIMER_BASE), 0x1000);
  954. /* Reset */
  955. if (flags & MPIC_WANTS_RESET) {
  956. mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
  957. mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
  958. | MPIC_GREG_GCONF_RESET);
  959. while( mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
  960. & MPIC_GREG_GCONF_RESET)
  961. mb();
  962. }
  963. /* CoreInt */
  964. if (flags & MPIC_ENABLE_COREINT)
  965. mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
  966. mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
  967. | MPIC_GREG_GCONF_COREINT);
  968. if (flags & MPIC_ENABLE_MCK)
  969. mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
  970. mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
  971. | MPIC_GREG_GCONF_MCK);
  972. /* Read feature register, calculate num CPUs and, for non-ISU
  973. * MPICs, num sources as well. On ISU MPICs, sources are counted
  974. * as ISUs are added
  975. */
  976. greg_feature = mpic_read(mpic->gregs, MPIC_INFO(GREG_FEATURE_0));
  977. mpic->num_cpus = ((greg_feature & MPIC_GREG_FEATURE_LAST_CPU_MASK)
  978. >> MPIC_GREG_FEATURE_LAST_CPU_SHIFT) + 1;
  979. if (isu_size == 0) {
  980. if (flags & MPIC_BROKEN_FRR_NIRQS)
  981. mpic->num_sources = mpic->irq_count;
  982. else
  983. mpic->num_sources =
  984. ((greg_feature & MPIC_GREG_FEATURE_LAST_SRC_MASK)
  985. >> MPIC_GREG_FEATURE_LAST_SRC_SHIFT) + 1;
  986. }
  987. /* Map the per-CPU registers */
  988. for (i = 0; i < mpic->num_cpus; i++) {
  989. mpic_map(mpic, paddr, &mpic->cpuregs[i],
  990. MPIC_INFO(CPU_BASE) + i * MPIC_INFO(CPU_STRIDE),
  991. 0x1000);
  992. }
  993. /* Initialize main ISU if none provided */
  994. if (mpic->isu_size == 0) {
  995. mpic->isu_size = mpic->num_sources;
  996. mpic_map(mpic, paddr, &mpic->isus[0],
  997. MPIC_INFO(IRQ_BASE), MPIC_INFO(IRQ_STRIDE) * mpic->isu_size);
  998. }
  999. mpic->isu_shift = 1 + __ilog2(mpic->isu_size - 1);
  1000. mpic->isu_mask = (1 << mpic->isu_shift) - 1;
  1001. mpic->irqhost = irq_alloc_host(node, IRQ_HOST_MAP_LINEAR,
  1002. isu_size ? isu_size : mpic->num_sources,
  1003. &mpic_host_ops,
  1004. flags & MPIC_LARGE_VECTORS ? 2048 : 256);
  1005. if (mpic->irqhost == NULL)
  1006. return NULL;
  1007. mpic->irqhost->host_data = mpic;
  1008. /* Display version */
  1009. switch (greg_feature & MPIC_GREG_FEATURE_VERSION_MASK) {
  1010. case 1:
  1011. vers = "1.0";
  1012. break;
  1013. case 2:
  1014. vers = "1.2";
  1015. break;
  1016. case 3:
  1017. vers = "1.3";
  1018. break;
  1019. default:
  1020. vers = "<unknown>";
  1021. break;
  1022. }
  1023. printk(KERN_INFO "mpic: Setting up MPIC \"%s\" version %s at %llx,"
  1024. " max %d CPUs\n",
  1025. name, vers, (unsigned long long)paddr, mpic->num_cpus);
  1026. printk(KERN_INFO "mpic: ISU size: %d, shift: %d, mask: %x\n",
  1027. mpic->isu_size, mpic->isu_shift, mpic->isu_mask);
  1028. mpic->next = mpics;
  1029. mpics = mpic;
  1030. if (flags & MPIC_PRIMARY) {
  1031. mpic_primary = mpic;
  1032. irq_set_default_host(mpic->irqhost);
  1033. }
  1034. return mpic;
  1035. }
  1036. void __init mpic_assign_isu(struct mpic *mpic, unsigned int isu_num,
  1037. phys_addr_t paddr)
  1038. {
  1039. unsigned int isu_first = isu_num * mpic->isu_size;
  1040. BUG_ON(isu_num >= MPIC_MAX_ISU);
  1041. mpic_map(mpic, paddr, &mpic->isus[isu_num], 0,
  1042. MPIC_INFO(IRQ_STRIDE) * mpic->isu_size);
  1043. if ((isu_first + mpic->isu_size) > mpic->num_sources)
  1044. mpic->num_sources = isu_first + mpic->isu_size;
  1045. }
  1046. void __init mpic_set_default_senses(struct mpic *mpic, u8 *senses, int count)
  1047. {
  1048. mpic->senses = senses;
  1049. mpic->senses_count = count;
  1050. }
  1051. void __init mpic_init(struct mpic *mpic)
  1052. {
  1053. int i;
  1054. int cpu;
  1055. BUG_ON(mpic->num_sources == 0);
  1056. printk(KERN_INFO "mpic: Initializing for %d sources\n", mpic->num_sources);
  1057. /* Set current processor priority to max */
  1058. mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
  1059. /* Initialize timers: just disable them all */
  1060. for (i = 0; i < 4; i++) {
  1061. mpic_write(mpic->tmregs,
  1062. i * MPIC_INFO(TIMER_STRIDE) +
  1063. MPIC_INFO(TIMER_DESTINATION), 0);
  1064. mpic_write(mpic->tmregs,
  1065. i * MPIC_INFO(TIMER_STRIDE) +
  1066. MPIC_INFO(TIMER_VECTOR_PRI),
  1067. MPIC_VECPRI_MASK |
  1068. (mpic->timer_vecs[0] + i));
  1069. }
  1070. /* Initialize IPIs to our reserved vectors and mark them disabled for now */
  1071. mpic_test_broken_ipi(mpic);
  1072. for (i = 0; i < 4; i++) {
  1073. mpic_ipi_write(i,
  1074. MPIC_VECPRI_MASK |
  1075. (10 << MPIC_VECPRI_PRIORITY_SHIFT) |
  1076. (mpic->ipi_vecs[0] + i));
  1077. }
  1078. /* Initialize interrupt sources */
  1079. if (mpic->irq_count == 0)
  1080. mpic->irq_count = mpic->num_sources;
  1081. /* Do the HT PIC fixups on U3 broken mpic */
  1082. DBG("MPIC flags: %x\n", mpic->flags);
  1083. if ((mpic->flags & MPIC_U3_HT_IRQS) && (mpic->flags & MPIC_PRIMARY)) {
  1084. mpic_scan_ht_pics(mpic);
  1085. mpic_u3msi_init(mpic);
  1086. }
  1087. mpic_pasemi_msi_init(mpic);
  1088. if (mpic->flags & MPIC_PRIMARY)
  1089. cpu = hard_smp_processor_id();
  1090. else
  1091. cpu = 0;
  1092. for (i = 0; i < mpic->num_sources; i++) {
  1093. /* start with vector = source number, and masked */
  1094. u32 vecpri = MPIC_VECPRI_MASK | i |
  1095. (8 << MPIC_VECPRI_PRIORITY_SHIFT);
  1096. /* check if protected */
  1097. if (mpic->protected && test_bit(i, mpic->protected))
  1098. continue;
  1099. /* init hw */
  1100. mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
  1101. mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION), 1 << cpu);
  1102. }
  1103. /* Init spurious vector */
  1104. mpic_write(mpic->gregs, MPIC_INFO(GREG_SPURIOUS), mpic->spurious_vec);
  1105. /* Disable 8259 passthrough, if supported */
  1106. if (!(mpic->flags & MPIC_NO_PTHROU_DIS))
  1107. mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
  1108. mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
  1109. | MPIC_GREG_GCONF_8259_PTHROU_DIS);
  1110. if (mpic->flags & MPIC_NO_BIAS)
  1111. mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
  1112. mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
  1113. | MPIC_GREG_GCONF_NO_BIAS);
  1114. /* Set current processor priority to 0 */
  1115. mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
  1116. #ifdef CONFIG_PM
  1117. /* allocate memory to save mpic state */
  1118. mpic->save_data = alloc_bootmem(mpic->num_sources * sizeof(struct mpic_irq_save));
  1119. BUG_ON(mpic->save_data == NULL);
  1120. #endif
  1121. }
  1122. void __init mpic_set_clk_ratio(struct mpic *mpic, u32 clock_ratio)
  1123. {
  1124. u32 v;
  1125. v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
  1126. v &= ~MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO_MASK;
  1127. v |= MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO(clock_ratio);
  1128. mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
  1129. }
  1130. void __init mpic_set_serial_int(struct mpic *mpic, int enable)
  1131. {
  1132. unsigned long flags;
  1133. u32 v;
  1134. spin_lock_irqsave(&mpic_lock, flags);
  1135. v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
  1136. if (enable)
  1137. v |= MPIC_GREG_GLOBAL_CONF_1_SIE;
  1138. else
  1139. v &= ~MPIC_GREG_GLOBAL_CONF_1_SIE;
  1140. mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
  1141. spin_unlock_irqrestore(&mpic_lock, flags);
  1142. }
  1143. void mpic_irq_set_priority(unsigned int irq, unsigned int pri)
  1144. {
  1145. unsigned int is_ipi;
  1146. struct mpic *mpic = mpic_find(irq, &is_ipi);
  1147. unsigned int src = mpic_irq_to_hw(irq);
  1148. unsigned long flags;
  1149. u32 reg;
  1150. if (!mpic)
  1151. return;
  1152. spin_lock_irqsave(&mpic_lock, flags);
  1153. if (is_ipi) {
  1154. reg = mpic_ipi_read(src - mpic->ipi_vecs[0]) &
  1155. ~MPIC_VECPRI_PRIORITY_MASK;
  1156. mpic_ipi_write(src - mpic->ipi_vecs[0],
  1157. reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
  1158. } else {
  1159. reg = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI))
  1160. & ~MPIC_VECPRI_PRIORITY_MASK;
  1161. mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
  1162. reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
  1163. }
  1164. spin_unlock_irqrestore(&mpic_lock, flags);
  1165. }
  1166. void mpic_setup_this_cpu(void)
  1167. {
  1168. #ifdef CONFIG_SMP
  1169. struct mpic *mpic = mpic_primary;
  1170. unsigned long flags;
  1171. u32 msk = 1 << hard_smp_processor_id();
  1172. unsigned int i;
  1173. BUG_ON(mpic == NULL);
  1174. DBG("%s: setup_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
  1175. spin_lock_irqsave(&mpic_lock, flags);
  1176. /* let the mpic know we want intrs. default affinity is 0xffffffff
  1177. * until changed via /proc. That's how it's done on x86. If we want
  1178. * it differently, then we should make sure we also change the default
  1179. * values of irq_desc[].affinity in irq.c.
  1180. */
  1181. if (distribute_irqs) {
  1182. for (i = 0; i < mpic->num_sources ; i++)
  1183. mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
  1184. mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) | msk);
  1185. }
  1186. /* Set current processor priority to 0 */
  1187. mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
  1188. spin_unlock_irqrestore(&mpic_lock, flags);
  1189. #endif /* CONFIG_SMP */
  1190. }
  1191. int mpic_cpu_get_priority(void)
  1192. {
  1193. struct mpic *mpic = mpic_primary;
  1194. return mpic_cpu_read(MPIC_INFO(CPU_CURRENT_TASK_PRI));
  1195. }
  1196. void mpic_cpu_set_priority(int prio)
  1197. {
  1198. struct mpic *mpic = mpic_primary;
  1199. prio &= MPIC_CPU_TASKPRI_MASK;
  1200. mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), prio);
  1201. }
  1202. void mpic_teardown_this_cpu(int secondary)
  1203. {
  1204. struct mpic *mpic = mpic_primary;
  1205. unsigned long flags;
  1206. u32 msk = 1 << hard_smp_processor_id();
  1207. unsigned int i;
  1208. BUG_ON(mpic == NULL);
  1209. DBG("%s: teardown_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
  1210. spin_lock_irqsave(&mpic_lock, flags);
  1211. /* let the mpic know we don't want intrs. */
  1212. for (i = 0; i < mpic->num_sources ; i++)
  1213. mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
  1214. mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) & ~msk);
  1215. /* Set current processor priority to max */
  1216. mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
  1217. /* We need to EOI the IPI since not all platforms reset the MPIC
  1218. * on boot and new interrupts wouldn't get delivered otherwise.
  1219. */
  1220. mpic_eoi(mpic);
  1221. spin_unlock_irqrestore(&mpic_lock, flags);
  1222. }
  1223. void mpic_send_ipi(unsigned int ipi_no, unsigned int cpu_mask)
  1224. {
  1225. struct mpic *mpic = mpic_primary;
  1226. BUG_ON(mpic == NULL);
  1227. #ifdef DEBUG_IPI
  1228. DBG("%s: send_ipi(ipi_no: %d)\n", mpic->name, ipi_no);
  1229. #endif
  1230. mpic_cpu_write(MPIC_INFO(CPU_IPI_DISPATCH_0) +
  1231. ipi_no * MPIC_INFO(CPU_IPI_DISPATCH_STRIDE),
  1232. mpic_physmask(cpu_mask & cpus_addr(cpu_online_map)[0]));
  1233. }
  1234. static unsigned int _mpic_get_one_irq(struct mpic *mpic, int reg)
  1235. {
  1236. u32 src;
  1237. src = mpic_cpu_read(reg) & MPIC_INFO(VECPRI_VECTOR_MASK);
  1238. #ifdef DEBUG_LOW
  1239. DBG("%s: get_one_irq(reg 0x%x): %d\n", mpic->name, reg, src);
  1240. #endif
  1241. if (unlikely(src == mpic->spurious_vec)) {
  1242. if (mpic->flags & MPIC_SPV_EOI)
  1243. mpic_eoi(mpic);
  1244. return NO_IRQ;
  1245. }
  1246. if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
  1247. if (printk_ratelimit())
  1248. printk(KERN_WARNING "%s: Got protected source %d !\n",
  1249. mpic->name, (int)src);
  1250. mpic_eoi(mpic);
  1251. return NO_IRQ;
  1252. }
  1253. return irq_linear_revmap(mpic->irqhost, src);
  1254. }
  1255. unsigned int mpic_get_one_irq(struct mpic *mpic)
  1256. {
  1257. return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_INTACK));
  1258. }
  1259. unsigned int mpic_get_irq(void)
  1260. {
  1261. struct mpic *mpic = mpic_primary;
  1262. BUG_ON(mpic == NULL);
  1263. return mpic_get_one_irq(mpic);
  1264. }
  1265. unsigned int mpic_get_coreint_irq(void)
  1266. {
  1267. #ifdef CONFIG_BOOKE
  1268. struct mpic *mpic = mpic_primary;
  1269. u32 src;
  1270. BUG_ON(mpic == NULL);
  1271. src = mfspr(SPRN_EPR);
  1272. if (unlikely(src == mpic->spurious_vec)) {
  1273. if (mpic->flags & MPIC_SPV_EOI)
  1274. mpic_eoi(mpic);
  1275. return NO_IRQ;
  1276. }
  1277. if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
  1278. if (printk_ratelimit())
  1279. printk(KERN_WARNING "%s: Got protected source %d !\n",
  1280. mpic->name, (int)src);
  1281. return NO_IRQ;
  1282. }
  1283. return irq_linear_revmap(mpic->irqhost, src);
  1284. #else
  1285. return NO_IRQ;
  1286. #endif
  1287. }
  1288. unsigned int mpic_get_mcirq(void)
  1289. {
  1290. struct mpic *mpic = mpic_primary;
  1291. BUG_ON(mpic == NULL);
  1292. return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_MCACK));
  1293. }
  1294. #ifdef CONFIG_SMP
  1295. void mpic_request_ipis(void)
  1296. {
  1297. struct mpic *mpic = mpic_primary;
  1298. int i;
  1299. BUG_ON(mpic == NULL);
  1300. printk(KERN_INFO "mpic: requesting IPIs ... \n");
  1301. for (i = 0; i < 4; i++) {
  1302. unsigned int vipi = irq_create_mapping(mpic->irqhost,
  1303. mpic->ipi_vecs[0] + i);
  1304. if (vipi == NO_IRQ) {
  1305. printk(KERN_ERR "Failed to map %s\n", smp_ipi_name[i]);
  1306. continue;
  1307. }
  1308. smp_request_message_ipi(vipi, i);
  1309. }
  1310. }
  1311. void smp_mpic_message_pass(int target, int msg)
  1312. {
  1313. /* make sure we're sending something that translates to an IPI */
  1314. if ((unsigned int)msg > 3) {
  1315. printk("SMP %d: smp_message_pass: unknown msg %d\n",
  1316. smp_processor_id(), msg);
  1317. return;
  1318. }
  1319. switch (target) {
  1320. case MSG_ALL:
  1321. mpic_send_ipi(msg, 0xffffffff);
  1322. break;
  1323. case MSG_ALL_BUT_SELF:
  1324. mpic_send_ipi(msg, 0xffffffff & ~(1 << smp_processor_id()));
  1325. break;
  1326. default:
  1327. mpic_send_ipi(msg, 1 << target);
  1328. break;
  1329. }
  1330. }
  1331. int __init smp_mpic_probe(void)
  1332. {
  1333. int nr_cpus;
  1334. DBG("smp_mpic_probe()...\n");
  1335. nr_cpus = cpus_weight(cpu_possible_map);
  1336. DBG("nr_cpus: %d\n", nr_cpus);
  1337. if (nr_cpus > 1)
  1338. mpic_request_ipis();
  1339. return nr_cpus;
  1340. }
  1341. void __devinit smp_mpic_setup_cpu(int cpu)
  1342. {
  1343. mpic_setup_this_cpu();
  1344. }
  1345. #endif /* CONFIG_SMP */
  1346. #ifdef CONFIG_PM
  1347. static int mpic_suspend(struct sys_device *dev, pm_message_t state)
  1348. {
  1349. struct mpic *mpic = container_of(dev, struct mpic, sysdev);
  1350. int i;
  1351. for (i = 0; i < mpic->num_sources; i++) {
  1352. mpic->save_data[i].vecprio =
  1353. mpic_irq_read(i, MPIC_INFO(IRQ_VECTOR_PRI));
  1354. mpic->save_data[i].dest =
  1355. mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION));
  1356. }
  1357. return 0;
  1358. }
  1359. static int mpic_resume(struct sys_device *dev)
  1360. {
  1361. struct mpic *mpic = container_of(dev, struct mpic, sysdev);
  1362. int i;
  1363. for (i = 0; i < mpic->num_sources; i++) {
  1364. mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI),
  1365. mpic->save_data[i].vecprio);
  1366. mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
  1367. mpic->save_data[i].dest);
  1368. #ifdef CONFIG_MPIC_U3_HT_IRQS
  1369. {
  1370. struct mpic_irq_fixup *fixup = &mpic->fixups[i];
  1371. if (fixup->base) {
  1372. /* we use the lowest bit in an inverted meaning */
  1373. if ((mpic->save_data[i].fixup_data & 1) == 0)
  1374. continue;
  1375. /* Enable and configure */
  1376. writeb(0x10 + 2 * fixup->index, fixup->base + 2);
  1377. writel(mpic->save_data[i].fixup_data & ~1,
  1378. fixup->base + 4);
  1379. }
  1380. }
  1381. #endif
  1382. } /* end for loop */
  1383. return 0;
  1384. }
  1385. #endif
  1386. static struct sysdev_class mpic_sysclass = {
  1387. #ifdef CONFIG_PM
  1388. .resume = mpic_resume,
  1389. .suspend = mpic_suspend,
  1390. #endif
  1391. .name = "mpic",
  1392. };
  1393. static int mpic_init_sys(void)
  1394. {
  1395. struct mpic *mpic = mpics;
  1396. int error, id = 0;
  1397. error = sysdev_class_register(&mpic_sysclass);
  1398. while (mpic && !error) {
  1399. mpic->sysdev.cls = &mpic_sysclass;
  1400. mpic->sysdev.id = id++;
  1401. error = sysdev_register(&mpic->sysdev);
  1402. mpic = mpic->next;
  1403. }
  1404. return error;
  1405. }
  1406. device_initcall(mpic_init_sys);