processor.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934
  1. #ifndef __ASM_X86_PROCESSOR_H
  2. #define __ASM_X86_PROCESSOR_H
  3. #include <asm/processor-flags.h>
  4. /* Forward declaration, a strange C thing */
  5. struct task_struct;
  6. struct mm_struct;
  7. #include <asm/vm86.h>
  8. #include <asm/math_emu.h>
  9. #include <asm/segment.h>
  10. #include <asm/types.h>
  11. #include <asm/sigcontext.h>
  12. #include <asm/current.h>
  13. #include <asm/cpufeature.h>
  14. #include <asm/system.h>
  15. #include <asm/page.h>
  16. #include <asm/percpu.h>
  17. #include <asm/msr.h>
  18. #include <asm/desc_defs.h>
  19. #include <asm/nops.h>
  20. #include <asm/ds.h>
  21. #include <linux/personality.h>
  22. #include <linux/cpumask.h>
  23. #include <linux/cache.h>
  24. #include <linux/threads.h>
  25. #include <linux/init.h>
  26. /*
  27. * Default implementation of macro that returns current
  28. * instruction pointer ("program counter").
  29. */
  30. static inline void *current_text_addr(void)
  31. {
  32. void *pc;
  33. asm volatile("mov $1f, %0; 1:":"=r" (pc));
  34. return pc;
  35. }
  36. #ifdef CONFIG_X86_VSMP
  37. # define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
  38. # define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
  39. #else
  40. # define ARCH_MIN_TASKALIGN 16
  41. # define ARCH_MIN_MMSTRUCT_ALIGN 0
  42. #endif
  43. /*
  44. * CPU type and hardware bug flags. Kept separately for each CPU.
  45. * Members of this structure are referenced in head.S, so think twice
  46. * before touching them. [mj]
  47. */
  48. struct cpuinfo_x86 {
  49. __u8 x86; /* CPU family */
  50. __u8 x86_vendor; /* CPU vendor */
  51. __u8 x86_model;
  52. __u8 x86_mask;
  53. #ifdef CONFIG_X86_32
  54. char wp_works_ok; /* It doesn't on 386's */
  55. /* Problems on some 486Dx4's and old 386's: */
  56. char hlt_works_ok;
  57. char hard_math;
  58. char rfu;
  59. char fdiv_bug;
  60. char f00f_bug;
  61. char coma_bug;
  62. char pad0;
  63. #else
  64. /* Number of 4K pages in DTLB/ITLB combined(in pages): */
  65. int x86_tlbsize;
  66. __u8 x86_virt_bits;
  67. __u8 x86_phys_bits;
  68. /* CPUID returned core id bits: */
  69. __u8 x86_coreid_bits;
  70. /* Max extended CPUID function supported: */
  71. __u32 extended_cpuid_level;
  72. #endif
  73. /* Maximum supported CPUID level, -1=no CPUID: */
  74. int cpuid_level;
  75. __u32 x86_capability[NCAPINTS];
  76. char x86_vendor_id[16];
  77. char x86_model_id[64];
  78. /* in KB - valid for CPUS which support this call: */
  79. int x86_cache_size;
  80. int x86_cache_alignment; /* In bytes */
  81. int x86_power;
  82. unsigned long loops_per_jiffy;
  83. #ifdef CONFIG_SMP
  84. /* cpus sharing the last level cache: */
  85. cpumask_t llc_shared_map;
  86. #endif
  87. /* cpuid returned max cores value: */
  88. u16 x86_max_cores;
  89. u16 apicid;
  90. u16 initial_apicid;
  91. u16 x86_clflush_size;
  92. #ifdef CONFIG_SMP
  93. /* number of cores as seen by the OS: */
  94. u16 booted_cores;
  95. /* Physical processor id: */
  96. u16 phys_proc_id;
  97. /* Core id: */
  98. u16 cpu_core_id;
  99. /* Index into per_cpu list: */
  100. u16 cpu_index;
  101. #endif
  102. } __attribute__((__aligned__(SMP_CACHE_BYTES)));
  103. #define X86_VENDOR_INTEL 0
  104. #define X86_VENDOR_CYRIX 1
  105. #define X86_VENDOR_AMD 2
  106. #define X86_VENDOR_UMC 3
  107. #define X86_VENDOR_CENTAUR 5
  108. #define X86_VENDOR_TRANSMETA 7
  109. #define X86_VENDOR_NSC 8
  110. #define X86_VENDOR_NUM 9
  111. #define X86_VENDOR_UNKNOWN 0xff
  112. /*
  113. * capabilities of CPUs
  114. */
  115. extern struct cpuinfo_x86 boot_cpu_data;
  116. extern struct cpuinfo_x86 new_cpu_data;
  117. extern struct tss_struct doublefault_tss;
  118. extern __u32 cleared_cpu_caps[NCAPINTS];
  119. #ifdef CONFIG_SMP
  120. DECLARE_PER_CPU(struct cpuinfo_x86, cpu_info);
  121. #define cpu_data(cpu) per_cpu(cpu_info, cpu)
  122. #define current_cpu_data cpu_data(smp_processor_id())
  123. #else
  124. #define cpu_data(cpu) boot_cpu_data
  125. #define current_cpu_data boot_cpu_data
  126. #endif
  127. static inline int hlt_works(int cpu)
  128. {
  129. #ifdef CONFIG_X86_32
  130. return cpu_data(cpu).hlt_works_ok;
  131. #else
  132. return 1;
  133. #endif
  134. }
  135. #define cache_line_size() (boot_cpu_data.x86_cache_alignment)
  136. extern void cpu_detect(struct cpuinfo_x86 *c);
  137. extern void identify_cpu(struct cpuinfo_x86 *);
  138. extern void identify_boot_cpu(void);
  139. extern void identify_secondary_cpu(struct cpuinfo_x86 *);
  140. extern void print_cpu_info(struct cpuinfo_x86 *);
  141. extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
  142. extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
  143. extern unsigned short num_cache_leaves;
  144. #if defined(CONFIG_X86_HT) || defined(CONFIG_X86_64)
  145. extern void detect_ht(struct cpuinfo_x86 *c);
  146. #else
  147. static inline void detect_ht(struct cpuinfo_x86 *c) {}
  148. #endif
  149. static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
  150. unsigned int *ecx, unsigned int *edx)
  151. {
  152. /* ecx is often an input as well as an output. */
  153. asm("cpuid"
  154. : "=a" (*eax),
  155. "=b" (*ebx),
  156. "=c" (*ecx),
  157. "=d" (*edx)
  158. : "0" (*eax), "2" (*ecx));
  159. }
  160. static inline void load_cr3(pgd_t *pgdir)
  161. {
  162. write_cr3(__pa(pgdir));
  163. }
  164. #ifdef CONFIG_X86_32
  165. /* This is the TSS defined by the hardware. */
  166. struct x86_hw_tss {
  167. unsigned short back_link, __blh;
  168. unsigned long sp0;
  169. unsigned short ss0, __ss0h;
  170. unsigned long sp1;
  171. /* ss1 caches MSR_IA32_SYSENTER_CS: */
  172. unsigned short ss1, __ss1h;
  173. unsigned long sp2;
  174. unsigned short ss2, __ss2h;
  175. unsigned long __cr3;
  176. unsigned long ip;
  177. unsigned long flags;
  178. unsigned long ax;
  179. unsigned long cx;
  180. unsigned long dx;
  181. unsigned long bx;
  182. unsigned long sp;
  183. unsigned long bp;
  184. unsigned long si;
  185. unsigned long di;
  186. unsigned short es, __esh;
  187. unsigned short cs, __csh;
  188. unsigned short ss, __ssh;
  189. unsigned short ds, __dsh;
  190. unsigned short fs, __fsh;
  191. unsigned short gs, __gsh;
  192. unsigned short ldt, __ldth;
  193. unsigned short trace;
  194. unsigned short io_bitmap_base;
  195. } __attribute__((packed));
  196. #else
  197. struct x86_hw_tss {
  198. u32 reserved1;
  199. u64 sp0;
  200. u64 sp1;
  201. u64 sp2;
  202. u64 reserved2;
  203. u64 ist[7];
  204. u32 reserved3;
  205. u32 reserved4;
  206. u16 reserved5;
  207. u16 io_bitmap_base;
  208. } __attribute__((packed)) ____cacheline_aligned;
  209. #endif
  210. /*
  211. * IO-bitmap sizes:
  212. */
  213. #define IO_BITMAP_BITS 65536
  214. #define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
  215. #define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
  216. #define IO_BITMAP_OFFSET offsetof(struct tss_struct, io_bitmap)
  217. #define INVALID_IO_BITMAP_OFFSET 0x8000
  218. #define INVALID_IO_BITMAP_OFFSET_LAZY 0x9000
  219. struct tss_struct {
  220. /*
  221. * The hardware state:
  222. */
  223. struct x86_hw_tss x86_tss;
  224. /*
  225. * The extra 1 is there because the CPU will access an
  226. * additional byte beyond the end of the IO permission
  227. * bitmap. The extra byte must be all 1 bits, and must
  228. * be within the limit.
  229. */
  230. unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
  231. /*
  232. * Cache the current maximum and the last task that used the bitmap:
  233. */
  234. unsigned long io_bitmap_max;
  235. struct thread_struct *io_bitmap_owner;
  236. /*
  237. * Pad the TSS to be cacheline-aligned (size is 0x100):
  238. */
  239. unsigned long __cacheline_filler[35];
  240. /*
  241. * .. and then another 0x100 bytes for the emergency kernel stack:
  242. */
  243. unsigned long stack[64];
  244. } __attribute__((packed));
  245. DECLARE_PER_CPU(struct tss_struct, init_tss);
  246. /*
  247. * Save the original ist values for checking stack pointers during debugging
  248. */
  249. struct orig_ist {
  250. unsigned long ist[7];
  251. };
  252. #define MXCSR_DEFAULT 0x1f80
  253. struct i387_fsave_struct {
  254. u32 cwd; /* FPU Control Word */
  255. u32 swd; /* FPU Status Word */
  256. u32 twd; /* FPU Tag Word */
  257. u32 fip; /* FPU IP Offset */
  258. u32 fcs; /* FPU IP Selector */
  259. u32 foo; /* FPU Operand Pointer Offset */
  260. u32 fos; /* FPU Operand Pointer Selector */
  261. /* 8*10 bytes for each FP-reg = 80 bytes: */
  262. u32 st_space[20];
  263. /* Software status information [not touched by FSAVE ]: */
  264. u32 status;
  265. };
  266. struct i387_fxsave_struct {
  267. u16 cwd; /* Control Word */
  268. u16 swd; /* Status Word */
  269. u16 twd; /* Tag Word */
  270. u16 fop; /* Last Instruction Opcode */
  271. union {
  272. struct {
  273. u64 rip; /* Instruction Pointer */
  274. u64 rdp; /* Data Pointer */
  275. };
  276. struct {
  277. u32 fip; /* FPU IP Offset */
  278. u32 fcs; /* FPU IP Selector */
  279. u32 foo; /* FPU Operand Offset */
  280. u32 fos; /* FPU Operand Selector */
  281. };
  282. };
  283. u32 mxcsr; /* MXCSR Register State */
  284. u32 mxcsr_mask; /* MXCSR Mask */
  285. /* 8*16 bytes for each FP-reg = 128 bytes: */
  286. u32 st_space[32];
  287. /* 16*16 bytes for each XMM-reg = 256 bytes: */
  288. u32 xmm_space[64];
  289. u32 padding[24];
  290. } __attribute__((aligned(16)));
  291. struct i387_soft_struct {
  292. u32 cwd;
  293. u32 swd;
  294. u32 twd;
  295. u32 fip;
  296. u32 fcs;
  297. u32 foo;
  298. u32 fos;
  299. /* 8*10 bytes for each FP-reg = 80 bytes: */
  300. u32 st_space[20];
  301. u8 ftop;
  302. u8 changed;
  303. u8 lookahead;
  304. u8 no_update;
  305. u8 rm;
  306. u8 alimit;
  307. struct info *info;
  308. u32 entry_eip;
  309. };
  310. union thread_xstate {
  311. struct i387_fsave_struct fsave;
  312. struct i387_fxsave_struct fxsave;
  313. struct i387_soft_struct soft;
  314. };
  315. #ifdef CONFIG_X86_64
  316. DECLARE_PER_CPU(struct orig_ist, orig_ist);
  317. #endif
  318. extern void print_cpu_info(struct cpuinfo_x86 *);
  319. extern unsigned int xstate_size;
  320. extern void free_thread_xstate(struct task_struct *);
  321. extern struct kmem_cache *task_xstate_cachep;
  322. extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
  323. extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
  324. extern unsigned short num_cache_leaves;
  325. struct thread_struct {
  326. /* Cached TLS descriptors: */
  327. struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
  328. unsigned long sp0;
  329. unsigned long sp;
  330. #ifdef CONFIG_X86_32
  331. unsigned long sysenter_cs;
  332. #else
  333. unsigned long usersp; /* Copy from PDA */
  334. unsigned short es;
  335. unsigned short ds;
  336. unsigned short fsindex;
  337. unsigned short gsindex;
  338. #endif
  339. unsigned long ip;
  340. unsigned long fs;
  341. unsigned long gs;
  342. /* Hardware debugging registers: */
  343. unsigned long debugreg0;
  344. unsigned long debugreg1;
  345. unsigned long debugreg2;
  346. unsigned long debugreg3;
  347. unsigned long debugreg6;
  348. unsigned long debugreg7;
  349. /* Fault info: */
  350. unsigned long cr2;
  351. unsigned long trap_no;
  352. unsigned long error_code;
  353. /* floating point and extended processor state */
  354. union thread_xstate *xstate;
  355. #ifdef CONFIG_X86_32
  356. /* Virtual 86 mode info */
  357. struct vm86_struct __user *vm86_info;
  358. unsigned long screen_bitmap;
  359. unsigned long v86flags;
  360. unsigned long v86mask;
  361. unsigned long saved_sp0;
  362. unsigned int saved_fs;
  363. unsigned int saved_gs;
  364. #endif
  365. /* IO permissions: */
  366. unsigned long *io_bitmap_ptr;
  367. unsigned long iopl;
  368. /* Max allowed port in the bitmap, in bytes: */
  369. unsigned io_bitmap_max;
  370. /* MSR_IA32_DEBUGCTLMSR value to switch in if TIF_DEBUGCTLMSR is set. */
  371. unsigned long debugctlmsr;
  372. #ifdef CONFIG_X86_DS
  373. /* Debug Store context; see include/asm-x86/ds.h; goes into MSR_IA32_DS_AREA */
  374. struct ds_context *ds_ctx;
  375. #endif /* CONFIG_X86_DS */
  376. #ifdef CONFIG_X86_PTRACE_BTS
  377. /* the signal to send on a bts buffer overflow */
  378. unsigned int bts_ovfl_signal;
  379. #endif /* CONFIG_X86_PTRACE_BTS */
  380. };
  381. static inline unsigned long native_get_debugreg(int regno)
  382. {
  383. unsigned long val = 0; /* Damn you, gcc! */
  384. switch (regno) {
  385. case 0:
  386. asm("mov %%db0, %0" :"=r" (val));
  387. break;
  388. case 1:
  389. asm("mov %%db1, %0" :"=r" (val));
  390. break;
  391. case 2:
  392. asm("mov %%db2, %0" :"=r" (val));
  393. break;
  394. case 3:
  395. asm("mov %%db3, %0" :"=r" (val));
  396. break;
  397. case 6:
  398. asm("mov %%db6, %0" :"=r" (val));
  399. break;
  400. case 7:
  401. asm("mov %%db7, %0" :"=r" (val));
  402. break;
  403. default:
  404. BUG();
  405. }
  406. return val;
  407. }
  408. static inline void native_set_debugreg(int regno, unsigned long value)
  409. {
  410. switch (regno) {
  411. case 0:
  412. asm("mov %0, %%db0" ::"r" (value));
  413. break;
  414. case 1:
  415. asm("mov %0, %%db1" ::"r" (value));
  416. break;
  417. case 2:
  418. asm("mov %0, %%db2" ::"r" (value));
  419. break;
  420. case 3:
  421. asm("mov %0, %%db3" ::"r" (value));
  422. break;
  423. case 6:
  424. asm("mov %0, %%db6" ::"r" (value));
  425. break;
  426. case 7:
  427. asm("mov %0, %%db7" ::"r" (value));
  428. break;
  429. default:
  430. BUG();
  431. }
  432. }
  433. /*
  434. * Set IOPL bits in EFLAGS from given mask
  435. */
  436. static inline void native_set_iopl_mask(unsigned mask)
  437. {
  438. #ifdef CONFIG_X86_32
  439. unsigned int reg;
  440. asm volatile ("pushfl;"
  441. "popl %0;"
  442. "andl %1, %0;"
  443. "orl %2, %0;"
  444. "pushl %0;"
  445. "popfl"
  446. : "=&r" (reg)
  447. : "i" (~X86_EFLAGS_IOPL), "r" (mask));
  448. #endif
  449. }
  450. static inline void
  451. native_load_sp0(struct tss_struct *tss, struct thread_struct *thread)
  452. {
  453. tss->x86_tss.sp0 = thread->sp0;
  454. #ifdef CONFIG_X86_32
  455. /* Only happens when SEP is enabled, no need to test "SEP"arately: */
  456. if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) {
  457. tss->x86_tss.ss1 = thread->sysenter_cs;
  458. wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0);
  459. }
  460. #endif
  461. }
  462. static inline void native_swapgs(void)
  463. {
  464. #ifdef CONFIG_X86_64
  465. asm volatile("swapgs" ::: "memory");
  466. #endif
  467. }
  468. #ifdef CONFIG_PARAVIRT
  469. #include <asm/paravirt.h>
  470. #else
  471. #define __cpuid native_cpuid
  472. #define paravirt_enabled() 0
  473. /*
  474. * These special macros can be used to get or set a debugging register
  475. */
  476. #define get_debugreg(var, register) \
  477. (var) = native_get_debugreg(register)
  478. #define set_debugreg(value, register) \
  479. native_set_debugreg(register, value)
  480. static inline void load_sp0(struct tss_struct *tss,
  481. struct thread_struct *thread)
  482. {
  483. native_load_sp0(tss, thread);
  484. }
  485. #define set_iopl_mask native_set_iopl_mask
  486. #define SWAPGS swapgs
  487. #endif /* CONFIG_PARAVIRT */
  488. /*
  489. * Save the cr4 feature set we're using (ie
  490. * Pentium 4MB enable and PPro Global page
  491. * enable), so that any CPU's that boot up
  492. * after us can get the correct flags.
  493. */
  494. extern unsigned long mmu_cr4_features;
  495. static inline void set_in_cr4(unsigned long mask)
  496. {
  497. unsigned cr4;
  498. mmu_cr4_features |= mask;
  499. cr4 = read_cr4();
  500. cr4 |= mask;
  501. write_cr4(cr4);
  502. }
  503. static inline void clear_in_cr4(unsigned long mask)
  504. {
  505. unsigned cr4;
  506. mmu_cr4_features &= ~mask;
  507. cr4 = read_cr4();
  508. cr4 &= ~mask;
  509. write_cr4(cr4);
  510. }
  511. struct microcode_header {
  512. unsigned int hdrver;
  513. unsigned int rev;
  514. unsigned int date;
  515. unsigned int sig;
  516. unsigned int cksum;
  517. unsigned int ldrver;
  518. unsigned int pf;
  519. unsigned int datasize;
  520. unsigned int totalsize;
  521. unsigned int reserved[3];
  522. };
  523. struct microcode {
  524. struct microcode_header hdr;
  525. unsigned int bits[0];
  526. };
  527. typedef struct microcode microcode_t;
  528. typedef struct microcode_header microcode_header_t;
  529. /* microcode format is extended from prescott processors */
  530. struct extended_signature {
  531. unsigned int sig;
  532. unsigned int pf;
  533. unsigned int cksum;
  534. };
  535. struct extended_sigtable {
  536. unsigned int count;
  537. unsigned int cksum;
  538. unsigned int reserved[3];
  539. struct extended_signature sigs[0];
  540. };
  541. typedef struct {
  542. unsigned long seg;
  543. } mm_segment_t;
  544. /*
  545. * create a kernel thread without removing it from tasklists
  546. */
  547. extern int kernel_thread(int (*fn)(void *), void *arg, unsigned long flags);
  548. /* Free all resources held by a thread. */
  549. extern void release_thread(struct task_struct *);
  550. /* Prepare to copy thread state - unlazy all lazy state */
  551. extern void prepare_to_copy(struct task_struct *tsk);
  552. unsigned long get_wchan(struct task_struct *p);
  553. /*
  554. * Generic CPUID function
  555. * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
  556. * resulting in stale register contents being returned.
  557. */
  558. static inline void cpuid(unsigned int op,
  559. unsigned int *eax, unsigned int *ebx,
  560. unsigned int *ecx, unsigned int *edx)
  561. {
  562. *eax = op;
  563. *ecx = 0;
  564. __cpuid(eax, ebx, ecx, edx);
  565. }
  566. /* Some CPUID calls want 'count' to be placed in ecx */
  567. static inline void cpuid_count(unsigned int op, int count,
  568. unsigned int *eax, unsigned int *ebx,
  569. unsigned int *ecx, unsigned int *edx)
  570. {
  571. *eax = op;
  572. *ecx = count;
  573. __cpuid(eax, ebx, ecx, edx);
  574. }
  575. /*
  576. * CPUID functions returning a single datum
  577. */
  578. static inline unsigned int cpuid_eax(unsigned int op)
  579. {
  580. unsigned int eax, ebx, ecx, edx;
  581. cpuid(op, &eax, &ebx, &ecx, &edx);
  582. return eax;
  583. }
  584. static inline unsigned int cpuid_ebx(unsigned int op)
  585. {
  586. unsigned int eax, ebx, ecx, edx;
  587. cpuid(op, &eax, &ebx, &ecx, &edx);
  588. return ebx;
  589. }
  590. static inline unsigned int cpuid_ecx(unsigned int op)
  591. {
  592. unsigned int eax, ebx, ecx, edx;
  593. cpuid(op, &eax, &ebx, &ecx, &edx);
  594. return ecx;
  595. }
  596. static inline unsigned int cpuid_edx(unsigned int op)
  597. {
  598. unsigned int eax, ebx, ecx, edx;
  599. cpuid(op, &eax, &ebx, &ecx, &edx);
  600. return edx;
  601. }
  602. /* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
  603. static inline void rep_nop(void)
  604. {
  605. asm volatile("rep; nop" ::: "memory");
  606. }
  607. static inline void cpu_relax(void)
  608. {
  609. rep_nop();
  610. }
  611. /* Stop speculative execution: */
  612. static inline void sync_core(void)
  613. {
  614. int tmp;
  615. asm volatile("cpuid" : "=a" (tmp) : "0" (1)
  616. : "ebx", "ecx", "edx", "memory");
  617. }
  618. static inline void __monitor(const void *eax, unsigned long ecx,
  619. unsigned long edx)
  620. {
  621. /* "monitor %eax, %ecx, %edx;" */
  622. asm volatile(".byte 0x0f, 0x01, 0xc8;"
  623. :: "a" (eax), "c" (ecx), "d"(edx));
  624. }
  625. static inline void __mwait(unsigned long eax, unsigned long ecx)
  626. {
  627. /* "mwait %eax, %ecx;" */
  628. asm volatile(".byte 0x0f, 0x01, 0xc9;"
  629. :: "a" (eax), "c" (ecx));
  630. }
  631. static inline void __sti_mwait(unsigned long eax, unsigned long ecx)
  632. {
  633. trace_hardirqs_on();
  634. /* "mwait %eax, %ecx;" */
  635. asm volatile("sti; .byte 0x0f, 0x01, 0xc9;"
  636. :: "a" (eax), "c" (ecx));
  637. }
  638. extern void mwait_idle_with_hints(unsigned long eax, unsigned long ecx);
  639. extern int force_mwait;
  640. extern void select_idle_routine(const struct cpuinfo_x86 *c);
  641. extern unsigned long boot_option_idle_override;
  642. extern void enable_sep_cpu(void);
  643. extern int sysenter_setup(void);
  644. /* Defined in head.S */
  645. extern struct desc_ptr early_gdt_descr;
  646. extern void cpu_set_gdt(int);
  647. extern void switch_to_new_gdt(void);
  648. extern void cpu_init(void);
  649. extern void init_gdt(int cpu);
  650. static inline void update_debugctlmsr(unsigned long debugctlmsr)
  651. {
  652. #ifndef CONFIG_X86_DEBUGCTLMSR
  653. if (boot_cpu_data.x86 < 6)
  654. return;
  655. #endif
  656. wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  657. }
  658. /*
  659. * from system description table in BIOS. Mostly for MCA use, but
  660. * others may find it useful:
  661. */
  662. extern unsigned int machine_id;
  663. extern unsigned int machine_submodel_id;
  664. extern unsigned int BIOS_revision;
  665. /* Boot loader type from the setup header: */
  666. extern int bootloader_type;
  667. extern char ignore_fpu_irq;
  668. #define HAVE_ARCH_PICK_MMAP_LAYOUT 1
  669. #define ARCH_HAS_PREFETCHW
  670. #define ARCH_HAS_SPINLOCK_PREFETCH
  671. #ifdef CONFIG_X86_32
  672. # define BASE_PREFETCH ASM_NOP4
  673. # define ARCH_HAS_PREFETCH
  674. #else
  675. # define BASE_PREFETCH "prefetcht0 (%1)"
  676. #endif
  677. /*
  678. * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
  679. *
  680. * It's not worth to care about 3dnow prefetches for the K6
  681. * because they are microcoded there and very slow.
  682. */
  683. static inline void prefetch(const void *x)
  684. {
  685. alternative_input(BASE_PREFETCH,
  686. "prefetchnta (%1)",
  687. X86_FEATURE_XMM,
  688. "r" (x));
  689. }
  690. /*
  691. * 3dnow prefetch to get an exclusive cache line.
  692. * Useful for spinlocks to avoid one state transition in the
  693. * cache coherency protocol:
  694. */
  695. static inline void prefetchw(const void *x)
  696. {
  697. alternative_input(BASE_PREFETCH,
  698. "prefetchw (%1)",
  699. X86_FEATURE_3DNOW,
  700. "r" (x));
  701. }
  702. static inline void spin_lock_prefetch(const void *x)
  703. {
  704. prefetchw(x);
  705. }
  706. #ifdef CONFIG_X86_32
  707. /*
  708. * User space process size: 3GB (default).
  709. */
  710. #define TASK_SIZE PAGE_OFFSET
  711. #define STACK_TOP TASK_SIZE
  712. #define STACK_TOP_MAX STACK_TOP
  713. #define INIT_THREAD { \
  714. .sp0 = sizeof(init_stack) + (long)&init_stack, \
  715. .vm86_info = NULL, \
  716. .sysenter_cs = __KERNEL_CS, \
  717. .io_bitmap_ptr = NULL, \
  718. .fs = __KERNEL_PERCPU, \
  719. }
  720. /*
  721. * Note that the .io_bitmap member must be extra-big. This is because
  722. * the CPU will access an additional byte beyond the end of the IO
  723. * permission bitmap. The extra byte must be all 1 bits, and must
  724. * be within the limit.
  725. */
  726. #define INIT_TSS { \
  727. .x86_tss = { \
  728. .sp0 = sizeof(init_stack) + (long)&init_stack, \
  729. .ss0 = __KERNEL_DS, \
  730. .ss1 = __KERNEL_CS, \
  731. .io_bitmap_base = INVALID_IO_BITMAP_OFFSET, \
  732. }, \
  733. .io_bitmap = { [0 ... IO_BITMAP_LONGS] = ~0 }, \
  734. }
  735. extern unsigned long thread_saved_pc(struct task_struct *tsk);
  736. #define THREAD_SIZE_LONGS (THREAD_SIZE/sizeof(unsigned long))
  737. #define KSTK_TOP(info) \
  738. ({ \
  739. unsigned long *__ptr = (unsigned long *)(info); \
  740. (unsigned long)(&__ptr[THREAD_SIZE_LONGS]); \
  741. })
  742. /*
  743. * The below -8 is to reserve 8 bytes on top of the ring0 stack.
  744. * This is necessary to guarantee that the entire "struct pt_regs"
  745. * is accessable even if the CPU haven't stored the SS/ESP registers
  746. * on the stack (interrupt gate does not save these registers
  747. * when switching to the same priv ring).
  748. * Therefore beware: accessing the ss/esp fields of the
  749. * "struct pt_regs" is possible, but they may contain the
  750. * completely wrong values.
  751. */
  752. #define task_pt_regs(task) \
  753. ({ \
  754. struct pt_regs *__regs__; \
  755. __regs__ = (struct pt_regs *)(KSTK_TOP(task_stack_page(task))-8); \
  756. __regs__ - 1; \
  757. })
  758. #define KSTK_ESP(task) (task_pt_regs(task)->sp)
  759. #else
  760. /*
  761. * User space process size. 47bits minus one guard page.
  762. */
  763. #define TASK_SIZE64 ((1UL << 47) - PAGE_SIZE)
  764. /* This decides where the kernel will search for a free chunk of vm
  765. * space during mmap's.
  766. */
  767. #define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
  768. 0xc0000000 : 0xFFFFe000)
  769. #define TASK_SIZE (test_thread_flag(TIF_IA32) ? \
  770. IA32_PAGE_OFFSET : TASK_SIZE64)
  771. #define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_IA32)) ? \
  772. IA32_PAGE_OFFSET : TASK_SIZE64)
  773. #define STACK_TOP TASK_SIZE
  774. #define STACK_TOP_MAX TASK_SIZE64
  775. #define INIT_THREAD { \
  776. .sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
  777. }
  778. #define INIT_TSS { \
  779. .x86_tss.sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
  780. }
  781. /*
  782. * Return saved PC of a blocked thread.
  783. * What is this good for? it will be always the scheduler or ret_from_fork.
  784. */
  785. #define thread_saved_pc(t) (*(unsigned long *)((t)->thread.sp - 8))
  786. #define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.sp0 - 1)
  787. #define KSTK_ESP(tsk) -1 /* sorry. doesn't work for syscall. */
  788. #endif /* CONFIG_X86_64 */
  789. extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
  790. unsigned long new_sp);
  791. /*
  792. * This decides where the kernel will search for a free chunk of vm
  793. * space during mmap's.
  794. */
  795. #define TASK_UNMAPPED_BASE (PAGE_ALIGN(TASK_SIZE / 3))
  796. #define KSTK_EIP(task) (task_pt_regs(task)->ip)
  797. /* Get/set a process' ability to use the timestamp counter instruction */
  798. #define GET_TSC_CTL(adr) get_tsc_mode((adr))
  799. #define SET_TSC_CTL(val) set_tsc_mode((val))
  800. extern int get_tsc_mode(unsigned long adr);
  801. extern int set_tsc_mode(unsigned int val);
  802. #endif