imx6qdl.dtsi 45 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include "skeleton.dtsi"
  13. / {
  14. aliases {
  15. gpio0 = &gpio1;
  16. gpio1 = &gpio2;
  17. gpio2 = &gpio3;
  18. gpio3 = &gpio4;
  19. gpio4 = &gpio5;
  20. gpio5 = &gpio6;
  21. gpio6 = &gpio7;
  22. i2c0 = &i2c1;
  23. i2c1 = &i2c2;
  24. i2c2 = &i2c3;
  25. serial0 = &uart1;
  26. serial1 = &uart2;
  27. serial2 = &uart3;
  28. serial3 = &uart4;
  29. serial4 = &uart5;
  30. spi0 = &ecspi1;
  31. spi1 = &ecspi2;
  32. spi2 = &ecspi3;
  33. spi3 = &ecspi4;
  34. };
  35. intc: interrupt-controller@00a01000 {
  36. compatible = "arm,cortex-a9-gic";
  37. #interrupt-cells = <3>;
  38. #address-cells = <1>;
  39. #size-cells = <1>;
  40. interrupt-controller;
  41. reg = <0x00a01000 0x1000>,
  42. <0x00a00100 0x100>;
  43. };
  44. clocks {
  45. #address-cells = <1>;
  46. #size-cells = <0>;
  47. ckil {
  48. compatible = "fsl,imx-ckil", "fixed-clock";
  49. clock-frequency = <32768>;
  50. };
  51. ckih1 {
  52. compatible = "fsl,imx-ckih1", "fixed-clock";
  53. clock-frequency = <0>;
  54. };
  55. osc {
  56. compatible = "fsl,imx-osc", "fixed-clock";
  57. clock-frequency = <24000000>;
  58. };
  59. };
  60. soc {
  61. #address-cells = <1>;
  62. #size-cells = <1>;
  63. compatible = "simple-bus";
  64. interrupt-parent = <&intc>;
  65. ranges;
  66. dma_apbh: dma-apbh@00110000 {
  67. compatible = "fsl,imx6q-dma-apbh", "fsl,imx28-dma-apbh";
  68. reg = <0x00110000 0x2000>;
  69. interrupts = <0 13 0x04>, <0 13 0x04>, <0 13 0x04>, <0 13 0x04>;
  70. interrupt-names = "gpmi0", "gpmi1", "gpmi2", "gpmi3";
  71. #dma-cells = <1>;
  72. dma-channels = <4>;
  73. clocks = <&clks 106>;
  74. };
  75. gpmi: gpmi-nand@00112000 {
  76. compatible = "fsl,imx6q-gpmi-nand";
  77. #address-cells = <1>;
  78. #size-cells = <1>;
  79. reg = <0x00112000 0x2000>, <0x00114000 0x2000>;
  80. reg-names = "gpmi-nand", "bch";
  81. interrupts = <0 15 0x04>;
  82. interrupt-names = "bch";
  83. clocks = <&clks 152>, <&clks 153>, <&clks 151>,
  84. <&clks 150>, <&clks 149>;
  85. clock-names = "gpmi_io", "gpmi_apb", "gpmi_bch",
  86. "gpmi_bch_apb", "per1_bch";
  87. dmas = <&dma_apbh 0>;
  88. dma-names = "rx-tx";
  89. status = "disabled";
  90. };
  91. timer@00a00600 {
  92. compatible = "arm,cortex-a9-twd-timer";
  93. reg = <0x00a00600 0x20>;
  94. interrupts = <1 13 0xf01>;
  95. clocks = <&clks 15>;
  96. };
  97. L2: l2-cache@00a02000 {
  98. compatible = "arm,pl310-cache";
  99. reg = <0x00a02000 0x1000>;
  100. interrupts = <0 92 0x04>;
  101. cache-unified;
  102. cache-level = <2>;
  103. arm,tag-latency = <4 2 3>;
  104. arm,data-latency = <4 2 3>;
  105. };
  106. pmu {
  107. compatible = "arm,cortex-a9-pmu";
  108. interrupts = <0 94 0x04>;
  109. };
  110. aips-bus@02000000 { /* AIPS1 */
  111. compatible = "fsl,aips-bus", "simple-bus";
  112. #address-cells = <1>;
  113. #size-cells = <1>;
  114. reg = <0x02000000 0x100000>;
  115. ranges;
  116. spba-bus@02000000 {
  117. compatible = "fsl,spba-bus", "simple-bus";
  118. #address-cells = <1>;
  119. #size-cells = <1>;
  120. reg = <0x02000000 0x40000>;
  121. ranges;
  122. spdif: spdif@02004000 {
  123. compatible = "fsl,imx35-spdif";
  124. reg = <0x02004000 0x4000>;
  125. interrupts = <0 52 0x04>;
  126. dmas = <&sdma 14 18 0>,
  127. <&sdma 15 18 0>;
  128. dma-names = "rx", "tx";
  129. clocks = <&clks 197>, <&clks 3>,
  130. <&clks 197>, <&clks 107>,
  131. <&clks 0>, <&clks 118>,
  132. <&clks 62>, <&clks 139>,
  133. <&clks 0>;
  134. clock-names = "core", "rxtx0",
  135. "rxtx1", "rxtx2",
  136. "rxtx3", "rxtx4",
  137. "rxtx5", "rxtx6",
  138. "rxtx7";
  139. status = "disabled";
  140. };
  141. ecspi1: ecspi@02008000 {
  142. #address-cells = <1>;
  143. #size-cells = <0>;
  144. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  145. reg = <0x02008000 0x4000>;
  146. interrupts = <0 31 0x04>;
  147. clocks = <&clks 112>, <&clks 112>;
  148. clock-names = "ipg", "per";
  149. status = "disabled";
  150. };
  151. ecspi2: ecspi@0200c000 {
  152. #address-cells = <1>;
  153. #size-cells = <0>;
  154. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  155. reg = <0x0200c000 0x4000>;
  156. interrupts = <0 32 0x04>;
  157. clocks = <&clks 113>, <&clks 113>;
  158. clock-names = "ipg", "per";
  159. status = "disabled";
  160. };
  161. ecspi3: ecspi@02010000 {
  162. #address-cells = <1>;
  163. #size-cells = <0>;
  164. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  165. reg = <0x02010000 0x4000>;
  166. interrupts = <0 33 0x04>;
  167. clocks = <&clks 114>, <&clks 114>;
  168. clock-names = "ipg", "per";
  169. status = "disabled";
  170. };
  171. ecspi4: ecspi@02014000 {
  172. #address-cells = <1>;
  173. #size-cells = <0>;
  174. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  175. reg = <0x02014000 0x4000>;
  176. interrupts = <0 34 0x04>;
  177. clocks = <&clks 115>, <&clks 115>;
  178. clock-names = "ipg", "per";
  179. status = "disabled";
  180. };
  181. uart1: serial@02020000 {
  182. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  183. reg = <0x02020000 0x4000>;
  184. interrupts = <0 26 0x04>;
  185. clocks = <&clks 160>, <&clks 161>;
  186. clock-names = "ipg", "per";
  187. dmas = <&sdma 25 4 0>, <&sdma 26 4 0>;
  188. dma-names = "rx", "tx";
  189. status = "disabled";
  190. };
  191. esai: esai@02024000 {
  192. reg = <0x02024000 0x4000>;
  193. interrupts = <0 51 0x04>;
  194. };
  195. ssi1: ssi@02028000 {
  196. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  197. reg = <0x02028000 0x4000>;
  198. interrupts = <0 46 0x04>;
  199. clocks = <&clks 178>;
  200. dmas = <&sdma 37 1 0>,
  201. <&sdma 38 1 0>;
  202. dma-names = "rx", "tx";
  203. fsl,fifo-depth = <15>;
  204. fsl,ssi-dma-events = <38 37>;
  205. status = "disabled";
  206. };
  207. ssi2: ssi@0202c000 {
  208. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  209. reg = <0x0202c000 0x4000>;
  210. interrupts = <0 47 0x04>;
  211. clocks = <&clks 179>;
  212. dmas = <&sdma 41 1 0>,
  213. <&sdma 42 1 0>;
  214. dma-names = "rx", "tx";
  215. fsl,fifo-depth = <15>;
  216. fsl,ssi-dma-events = <42 41>;
  217. status = "disabled";
  218. };
  219. ssi3: ssi@02030000 {
  220. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  221. reg = <0x02030000 0x4000>;
  222. interrupts = <0 48 0x04>;
  223. clocks = <&clks 180>;
  224. dmas = <&sdma 45 1 0>,
  225. <&sdma 46 1 0>;
  226. dma-names = "rx", "tx";
  227. fsl,fifo-depth = <15>;
  228. fsl,ssi-dma-events = <46 45>;
  229. status = "disabled";
  230. };
  231. asrc: asrc@02034000 {
  232. reg = <0x02034000 0x4000>;
  233. interrupts = <0 50 0x04>;
  234. };
  235. spba@0203c000 {
  236. reg = <0x0203c000 0x4000>;
  237. };
  238. };
  239. vpu: vpu@02040000 {
  240. reg = <0x02040000 0x3c000>;
  241. interrupts = <0 3 0x04 0 12 0x04>;
  242. };
  243. aipstz@0207c000 { /* AIPSTZ1 */
  244. reg = <0x0207c000 0x4000>;
  245. };
  246. pwm1: pwm@02080000 {
  247. #pwm-cells = <2>;
  248. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  249. reg = <0x02080000 0x4000>;
  250. interrupts = <0 83 0x04>;
  251. clocks = <&clks 62>, <&clks 145>;
  252. clock-names = "ipg", "per";
  253. };
  254. pwm2: pwm@02084000 {
  255. #pwm-cells = <2>;
  256. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  257. reg = <0x02084000 0x4000>;
  258. interrupts = <0 84 0x04>;
  259. clocks = <&clks 62>, <&clks 146>;
  260. clock-names = "ipg", "per";
  261. };
  262. pwm3: pwm@02088000 {
  263. #pwm-cells = <2>;
  264. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  265. reg = <0x02088000 0x4000>;
  266. interrupts = <0 85 0x04>;
  267. clocks = <&clks 62>, <&clks 147>;
  268. clock-names = "ipg", "per";
  269. };
  270. pwm4: pwm@0208c000 {
  271. #pwm-cells = <2>;
  272. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  273. reg = <0x0208c000 0x4000>;
  274. interrupts = <0 86 0x04>;
  275. clocks = <&clks 62>, <&clks 148>;
  276. clock-names = "ipg", "per";
  277. };
  278. can1: flexcan@02090000 {
  279. compatible = "fsl,imx6q-flexcan";
  280. reg = <0x02090000 0x4000>;
  281. interrupts = <0 110 0x04>;
  282. clocks = <&clks 108>, <&clks 109>;
  283. clock-names = "ipg", "per";
  284. };
  285. can2: flexcan@02094000 {
  286. compatible = "fsl,imx6q-flexcan";
  287. reg = <0x02094000 0x4000>;
  288. interrupts = <0 111 0x04>;
  289. clocks = <&clks 110>, <&clks 111>;
  290. clock-names = "ipg", "per";
  291. };
  292. gpt: gpt@02098000 {
  293. compatible = "fsl,imx6q-gpt", "fsl,imx31-gpt";
  294. reg = <0x02098000 0x4000>;
  295. interrupts = <0 55 0x04>;
  296. clocks = <&clks 119>, <&clks 120>;
  297. clock-names = "ipg", "per";
  298. };
  299. gpio1: gpio@0209c000 {
  300. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  301. reg = <0x0209c000 0x4000>;
  302. interrupts = <0 66 0x04 0 67 0x04>;
  303. gpio-controller;
  304. #gpio-cells = <2>;
  305. interrupt-controller;
  306. #interrupt-cells = <2>;
  307. };
  308. gpio2: gpio@020a0000 {
  309. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  310. reg = <0x020a0000 0x4000>;
  311. interrupts = <0 68 0x04 0 69 0x04>;
  312. gpio-controller;
  313. #gpio-cells = <2>;
  314. interrupt-controller;
  315. #interrupt-cells = <2>;
  316. };
  317. gpio3: gpio@020a4000 {
  318. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  319. reg = <0x020a4000 0x4000>;
  320. interrupts = <0 70 0x04 0 71 0x04>;
  321. gpio-controller;
  322. #gpio-cells = <2>;
  323. interrupt-controller;
  324. #interrupt-cells = <2>;
  325. };
  326. gpio4: gpio@020a8000 {
  327. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  328. reg = <0x020a8000 0x4000>;
  329. interrupts = <0 72 0x04 0 73 0x04>;
  330. gpio-controller;
  331. #gpio-cells = <2>;
  332. interrupt-controller;
  333. #interrupt-cells = <2>;
  334. };
  335. gpio5: gpio@020ac000 {
  336. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  337. reg = <0x020ac000 0x4000>;
  338. interrupts = <0 74 0x04 0 75 0x04>;
  339. gpio-controller;
  340. #gpio-cells = <2>;
  341. interrupt-controller;
  342. #interrupt-cells = <2>;
  343. };
  344. gpio6: gpio@020b0000 {
  345. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  346. reg = <0x020b0000 0x4000>;
  347. interrupts = <0 76 0x04 0 77 0x04>;
  348. gpio-controller;
  349. #gpio-cells = <2>;
  350. interrupt-controller;
  351. #interrupt-cells = <2>;
  352. };
  353. gpio7: gpio@020b4000 {
  354. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  355. reg = <0x020b4000 0x4000>;
  356. interrupts = <0 78 0x04 0 79 0x04>;
  357. gpio-controller;
  358. #gpio-cells = <2>;
  359. interrupt-controller;
  360. #interrupt-cells = <2>;
  361. };
  362. kpp: kpp@020b8000 {
  363. reg = <0x020b8000 0x4000>;
  364. interrupts = <0 82 0x04>;
  365. };
  366. wdog1: wdog@020bc000 {
  367. compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
  368. reg = <0x020bc000 0x4000>;
  369. interrupts = <0 80 0x04>;
  370. clocks = <&clks 0>;
  371. };
  372. wdog2: wdog@020c0000 {
  373. compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
  374. reg = <0x020c0000 0x4000>;
  375. interrupts = <0 81 0x04>;
  376. clocks = <&clks 0>;
  377. status = "disabled";
  378. };
  379. clks: ccm@020c4000 {
  380. compatible = "fsl,imx6q-ccm";
  381. reg = <0x020c4000 0x4000>;
  382. interrupts = <0 87 0x04 0 88 0x04>;
  383. #clock-cells = <1>;
  384. };
  385. anatop: anatop@020c8000 {
  386. compatible = "fsl,imx6q-anatop", "syscon", "simple-bus";
  387. reg = <0x020c8000 0x1000>;
  388. interrupts = <0 49 0x04 0 54 0x04 0 127 0x04>;
  389. regulator-1p1@110 {
  390. compatible = "fsl,anatop-regulator";
  391. regulator-name = "vdd1p1";
  392. regulator-min-microvolt = <800000>;
  393. regulator-max-microvolt = <1375000>;
  394. regulator-always-on;
  395. anatop-reg-offset = <0x110>;
  396. anatop-vol-bit-shift = <8>;
  397. anatop-vol-bit-width = <5>;
  398. anatop-min-bit-val = <4>;
  399. anatop-min-voltage = <800000>;
  400. anatop-max-voltage = <1375000>;
  401. };
  402. regulator-3p0@120 {
  403. compatible = "fsl,anatop-regulator";
  404. regulator-name = "vdd3p0";
  405. regulator-min-microvolt = <2800000>;
  406. regulator-max-microvolt = <3150000>;
  407. regulator-always-on;
  408. anatop-reg-offset = <0x120>;
  409. anatop-vol-bit-shift = <8>;
  410. anatop-vol-bit-width = <5>;
  411. anatop-min-bit-val = <0>;
  412. anatop-min-voltage = <2625000>;
  413. anatop-max-voltage = <3400000>;
  414. };
  415. regulator-2p5@130 {
  416. compatible = "fsl,anatop-regulator";
  417. regulator-name = "vdd2p5";
  418. regulator-min-microvolt = <2000000>;
  419. regulator-max-microvolt = <2750000>;
  420. regulator-always-on;
  421. anatop-reg-offset = <0x130>;
  422. anatop-vol-bit-shift = <8>;
  423. anatop-vol-bit-width = <5>;
  424. anatop-min-bit-val = <0>;
  425. anatop-min-voltage = <2000000>;
  426. anatop-max-voltage = <2750000>;
  427. };
  428. reg_arm: regulator-vddcore@140 {
  429. compatible = "fsl,anatop-regulator";
  430. regulator-name = "cpu";
  431. regulator-min-microvolt = <725000>;
  432. regulator-max-microvolt = <1450000>;
  433. regulator-always-on;
  434. anatop-reg-offset = <0x140>;
  435. anatop-vol-bit-shift = <0>;
  436. anatop-vol-bit-width = <5>;
  437. anatop-delay-reg-offset = <0x170>;
  438. anatop-delay-bit-shift = <24>;
  439. anatop-delay-bit-width = <2>;
  440. anatop-min-bit-val = <1>;
  441. anatop-min-voltage = <725000>;
  442. anatop-max-voltage = <1450000>;
  443. };
  444. reg_pu: regulator-vddpu@140 {
  445. compatible = "fsl,anatop-regulator";
  446. regulator-name = "vddpu";
  447. regulator-min-microvolt = <725000>;
  448. regulator-max-microvolt = <1450000>;
  449. regulator-always-on;
  450. anatop-reg-offset = <0x140>;
  451. anatop-vol-bit-shift = <9>;
  452. anatop-vol-bit-width = <5>;
  453. anatop-delay-reg-offset = <0x170>;
  454. anatop-delay-bit-shift = <26>;
  455. anatop-delay-bit-width = <2>;
  456. anatop-min-bit-val = <1>;
  457. anatop-min-voltage = <725000>;
  458. anatop-max-voltage = <1450000>;
  459. };
  460. reg_soc: regulator-vddsoc@140 {
  461. compatible = "fsl,anatop-regulator";
  462. regulator-name = "vddsoc";
  463. regulator-min-microvolt = <725000>;
  464. regulator-max-microvolt = <1450000>;
  465. regulator-always-on;
  466. anatop-reg-offset = <0x140>;
  467. anatop-vol-bit-shift = <18>;
  468. anatop-vol-bit-width = <5>;
  469. anatop-delay-reg-offset = <0x170>;
  470. anatop-delay-bit-shift = <28>;
  471. anatop-delay-bit-width = <2>;
  472. anatop-min-bit-val = <1>;
  473. anatop-min-voltage = <725000>;
  474. anatop-max-voltage = <1450000>;
  475. };
  476. };
  477. tempmon: tempmon {
  478. compatible = "fsl,imx6q-tempmon";
  479. interrupts = <0 49 0x04>;
  480. fsl,tempmon = <&anatop>;
  481. fsl,tempmon-data = <&ocotp>;
  482. };
  483. usbphy1: usbphy@020c9000 {
  484. compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
  485. reg = <0x020c9000 0x1000>;
  486. interrupts = <0 44 0x04>;
  487. clocks = <&clks 182>;
  488. };
  489. usbphy2: usbphy@020ca000 {
  490. compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
  491. reg = <0x020ca000 0x1000>;
  492. interrupts = <0 45 0x04>;
  493. clocks = <&clks 183>;
  494. };
  495. snvs@020cc000 {
  496. compatible = "fsl,sec-v4.0-mon", "simple-bus";
  497. #address-cells = <1>;
  498. #size-cells = <1>;
  499. ranges = <0 0x020cc000 0x4000>;
  500. snvs-rtc-lp@34 {
  501. compatible = "fsl,sec-v4.0-mon-rtc-lp";
  502. reg = <0x34 0x58>;
  503. interrupts = <0 19 0x04 0 20 0x04>;
  504. };
  505. };
  506. epit1: epit@020d0000 { /* EPIT1 */
  507. reg = <0x020d0000 0x4000>;
  508. interrupts = <0 56 0x04>;
  509. };
  510. epit2: epit@020d4000 { /* EPIT2 */
  511. reg = <0x020d4000 0x4000>;
  512. interrupts = <0 57 0x04>;
  513. };
  514. src: src@020d8000 {
  515. compatible = "fsl,imx6q-src", "fsl,imx51-src";
  516. reg = <0x020d8000 0x4000>;
  517. interrupts = <0 91 0x04 0 96 0x04>;
  518. #reset-cells = <1>;
  519. };
  520. gpc: gpc@020dc000 {
  521. compatible = "fsl,imx6q-gpc";
  522. reg = <0x020dc000 0x4000>;
  523. interrupts = <0 89 0x04 0 90 0x04>;
  524. };
  525. gpr: iomuxc-gpr@020e0000 {
  526. compatible = "fsl,imx6q-iomuxc-gpr", "syscon";
  527. reg = <0x020e0000 0x38>;
  528. };
  529. iomuxc: iomuxc@020e0000 {
  530. compatible = "fsl,imx6dl-iomuxc", "fsl,imx6q-iomuxc";
  531. reg = <0x020e0000 0x4000>;
  532. audmux {
  533. pinctrl_audmux_1: audmux-1 {
  534. fsl,pins = <
  535. MX6QDL_PAD_SD2_DAT0__AUD4_RXD 0x80000000
  536. MX6QDL_PAD_SD2_DAT3__AUD4_TXC 0x80000000
  537. MX6QDL_PAD_SD2_DAT2__AUD4_TXD 0x80000000
  538. MX6QDL_PAD_SD2_DAT1__AUD4_TXFS 0x80000000
  539. >;
  540. };
  541. pinctrl_audmux_2: audmux-2 {
  542. fsl,pins = <
  543. MX6QDL_PAD_CSI0_DAT7__AUD3_RXD 0x80000000
  544. MX6QDL_PAD_CSI0_DAT4__AUD3_TXC 0x80000000
  545. MX6QDL_PAD_CSI0_DAT5__AUD3_TXD 0x80000000
  546. MX6QDL_PAD_CSI0_DAT6__AUD3_TXFS 0x80000000
  547. >;
  548. };
  549. pinctrl_audmux_3: audmux-3 {
  550. fsl,pins = <
  551. MX6QDL_PAD_DISP0_DAT16__AUD5_TXC 0x80000000
  552. MX6QDL_PAD_DISP0_DAT18__AUD5_TXFS 0x80000000
  553. MX6QDL_PAD_DISP0_DAT19__AUD5_RXD 0x80000000
  554. >;
  555. };
  556. };
  557. ecspi1 {
  558. pinctrl_ecspi1_1: ecspi1grp-1 {
  559. fsl,pins = <
  560. MX6QDL_PAD_EIM_D17__ECSPI1_MISO 0x100b1
  561. MX6QDL_PAD_EIM_D18__ECSPI1_MOSI 0x100b1
  562. MX6QDL_PAD_EIM_D16__ECSPI1_SCLK 0x100b1
  563. >;
  564. };
  565. pinctrl_ecspi1_2: ecspi1grp-2 {
  566. fsl,pins = <
  567. MX6QDL_PAD_KEY_COL1__ECSPI1_MISO 0x100b1
  568. MX6QDL_PAD_KEY_ROW0__ECSPI1_MOSI 0x100b1
  569. MX6QDL_PAD_KEY_COL0__ECSPI1_SCLK 0x100b1
  570. >;
  571. };
  572. };
  573. ecspi3 {
  574. pinctrl_ecspi3_1: ecspi3grp-1 {
  575. fsl,pins = <
  576. MX6QDL_PAD_DISP0_DAT2__ECSPI3_MISO 0x100b1
  577. MX6QDL_PAD_DISP0_DAT1__ECSPI3_MOSI 0x100b1
  578. MX6QDL_PAD_DISP0_DAT0__ECSPI3_SCLK 0x100b1
  579. >;
  580. };
  581. };
  582. enet {
  583. pinctrl_enet_1: enetgrp-1 {
  584. fsl,pins = <
  585. MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0
  586. MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0
  587. MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0
  588. MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0
  589. MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0
  590. MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0
  591. MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0
  592. MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0
  593. MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
  594. MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0
  595. MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0
  596. MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0
  597. MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0
  598. MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0
  599. MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0
  600. MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8
  601. >;
  602. };
  603. pinctrl_enet_2: enetgrp-2 {
  604. fsl,pins = <
  605. MX6QDL_PAD_KEY_COL1__ENET_MDIO 0x1b0b0
  606. MX6QDL_PAD_KEY_COL2__ENET_MDC 0x1b0b0
  607. MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0
  608. MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0
  609. MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0
  610. MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0
  611. MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0
  612. MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0
  613. MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
  614. MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0
  615. MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0
  616. MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0
  617. MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0
  618. MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0
  619. MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0
  620. >;
  621. };
  622. pinctrl_enet_3: enetgrp-3 {
  623. fsl,pins = <
  624. MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0
  625. MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0
  626. MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0
  627. MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0
  628. MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0
  629. MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0
  630. MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0
  631. MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0
  632. MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
  633. MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0
  634. MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0
  635. MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0
  636. MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0
  637. MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0
  638. MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0
  639. MX6QDL_PAD_ENET_TX_EN__ENET_TX_EN 0x1b0b0
  640. >;
  641. };
  642. };
  643. esai {
  644. pinctrl_esai_1: esaigrp-1 {
  645. fsl,pins = <
  646. MX6QDL_PAD_ENET_RXD0__ESAI_TX_HF_CLK 0x1b030
  647. MX6QDL_PAD_ENET_CRS_DV__ESAI_TX_CLK 0x1b030
  648. MX6QDL_PAD_ENET_RXD1__ESAI_TX_FS 0x1b030
  649. MX6QDL_PAD_ENET_TX_EN__ESAI_TX3_RX2 0x1b030
  650. MX6QDL_PAD_ENET_TXD1__ESAI_TX2_RX3 0x1b030
  651. MX6QDL_PAD_ENET_TXD0__ESAI_TX4_RX1 0x1b030
  652. MX6QDL_PAD_ENET_MDC__ESAI_TX5_RX0 0x1b030
  653. MX6QDL_PAD_NANDF_CS2__ESAI_TX0 0x1b030
  654. MX6QDL_PAD_NANDF_CS3__ESAI_TX1 0x1b030
  655. >;
  656. };
  657. pinctrl_esai_2: esaigrp-2 {
  658. fsl,pins = <
  659. MX6QDL_PAD_ENET_CRS_DV__ESAI_TX_CLK 0x1b030
  660. MX6QDL_PAD_ENET_RXD1__ESAI_TX_FS 0x1b030
  661. MX6QDL_PAD_ENET_TX_EN__ESAI_TX3_RX2 0x1b030
  662. MX6QDL_PAD_GPIO_5__ESAI_TX2_RX3 0x1b030
  663. MX6QDL_PAD_ENET_TXD0__ESAI_TX4_RX1 0x1b030
  664. MX6QDL_PAD_ENET_MDC__ESAI_TX5_RX0 0x1b030
  665. MX6QDL_PAD_GPIO_17__ESAI_TX0 0x1b030
  666. MX6QDL_PAD_NANDF_CS3__ESAI_TX1 0x1b030
  667. MX6QDL_PAD_ENET_MDIO__ESAI_RX_CLK 0x1b030
  668. MX6QDL_PAD_GPIO_9__ESAI_RX_FS 0x1b030
  669. >;
  670. };
  671. };
  672. flexcan1 {
  673. pinctrl_flexcan1_1: flexcan1grp-1 {
  674. fsl,pins = <
  675. MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX 0x80000000
  676. MX6QDL_PAD_KEY_COL2__FLEXCAN1_TX 0x80000000
  677. >;
  678. };
  679. pinctrl_flexcan1_2: flexcan1grp-2 {
  680. fsl,pins = <
  681. MX6QDL_PAD_GPIO_7__FLEXCAN1_TX 0x80000000
  682. MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX 0x80000000
  683. >;
  684. };
  685. };
  686. flexcan2 {
  687. pinctrl_flexcan2_1: flexcan2grp-1 {
  688. fsl,pins = <
  689. MX6QDL_PAD_KEY_COL4__FLEXCAN2_TX 0x80000000
  690. MX6QDL_PAD_KEY_ROW4__FLEXCAN2_RX 0x80000000
  691. >;
  692. };
  693. };
  694. gpmi-nand {
  695. pinctrl_gpmi_nand_1: gpmi-nand-1 {
  696. fsl,pins = <
  697. MX6QDL_PAD_NANDF_CLE__NAND_CLE 0xb0b1
  698. MX6QDL_PAD_NANDF_ALE__NAND_ALE 0xb0b1
  699. MX6QDL_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1
  700. MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000
  701. MX6QDL_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1
  702. MX6QDL_PAD_NANDF_CS1__NAND_CE1_B 0xb0b1
  703. MX6QDL_PAD_SD4_CMD__NAND_RE_B 0xb0b1
  704. MX6QDL_PAD_SD4_CLK__NAND_WE_B 0xb0b1
  705. MX6QDL_PAD_NANDF_D0__NAND_DATA00 0xb0b1
  706. MX6QDL_PAD_NANDF_D1__NAND_DATA01 0xb0b1
  707. MX6QDL_PAD_NANDF_D2__NAND_DATA02 0xb0b1
  708. MX6QDL_PAD_NANDF_D3__NAND_DATA03 0xb0b1
  709. MX6QDL_PAD_NANDF_D4__NAND_DATA04 0xb0b1
  710. MX6QDL_PAD_NANDF_D5__NAND_DATA05 0xb0b1
  711. MX6QDL_PAD_NANDF_D6__NAND_DATA06 0xb0b1
  712. MX6QDL_PAD_NANDF_D7__NAND_DATA07 0xb0b1
  713. MX6QDL_PAD_SD4_DAT0__NAND_DQS 0x00b1
  714. >;
  715. };
  716. };
  717. hdmi_hdcp {
  718. pinctrl_hdmi_hdcp_1: hdmihdcpgrp-1 {
  719. fsl,pins = <
  720. MX6QDL_PAD_KEY_COL3__HDMI_TX_DDC_SCL 0x4001b8b1
  721. MX6QDL_PAD_KEY_ROW3__HDMI_TX_DDC_SDA 0x4001b8b1
  722. >;
  723. };
  724. pinctrl_hdmi_hdcp_2: hdmihdcpgrp-2 {
  725. fsl,pins = <
  726. MX6QDL_PAD_EIM_EB2__HDMI_TX_DDC_SCL 0x4001b8b1
  727. MX6QDL_PAD_EIM_D16__HDMI_TX_DDC_SDA 0x4001b8b1
  728. >;
  729. };
  730. pinctrl_hdmi_hdcp_3: hdmihdcpgrp-3 {
  731. fsl,pins = <
  732. MX6QDL_PAD_EIM_EB2__HDMI_TX_DDC_SCL 0x4001b8b1
  733. MX6QDL_PAD_KEY_ROW3__HDMI_TX_DDC_SDA 0x4001b8b1
  734. >;
  735. };
  736. };
  737. hdmi_cec {
  738. pinctrl_hdmi_cec_1: hdmicecgrp-1 {
  739. fsl,pins = <
  740. MX6QDL_PAD_EIM_A25__HDMI_TX_CEC_LINE 0x1f8b0
  741. >;
  742. };
  743. pinctrl_hdmi_cec_2: hdmicecgrp-2 {
  744. fsl,pins = <
  745. MX6QDL_PAD_KEY_ROW2__HDMI_TX_CEC_LINE 0x1f8b0
  746. >;
  747. };
  748. };
  749. i2c1 {
  750. pinctrl_i2c1_1: i2c1grp-1 {
  751. fsl,pins = <
  752. MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1
  753. MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1
  754. >;
  755. };
  756. pinctrl_i2c1_2: i2c1grp-2 {
  757. fsl,pins = <
  758. MX6QDL_PAD_CSI0_DAT8__I2C1_SDA 0x4001b8b1
  759. MX6QDL_PAD_CSI0_DAT9__I2C1_SCL 0x4001b8b1
  760. >;
  761. };
  762. };
  763. i2c2 {
  764. pinctrl_i2c2_1: i2c2grp-1 {
  765. fsl,pins = <
  766. MX6QDL_PAD_EIM_EB2__I2C2_SCL 0x4001b8b1
  767. MX6QDL_PAD_EIM_D16__I2C2_SDA 0x4001b8b1
  768. >;
  769. };
  770. pinctrl_i2c2_2: i2c2grp-2 {
  771. fsl,pins = <
  772. MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1
  773. MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1
  774. >;
  775. };
  776. pinctrl_i2c2_3: i2c2grp-3 {
  777. fsl,pins = <
  778. MX6QDL_PAD_EIM_EB2__I2C2_SCL 0x4001b8b1
  779. MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1
  780. >;
  781. };
  782. };
  783. i2c3 {
  784. pinctrl_i2c3_1: i2c3grp-1 {
  785. fsl,pins = <
  786. MX6QDL_PAD_EIM_D17__I2C3_SCL 0x4001b8b1
  787. MX6QDL_PAD_EIM_D18__I2C3_SDA 0x4001b8b1
  788. >;
  789. };
  790. pinctrl_i2c3_2: i2c3grp-2 {
  791. fsl,pins = <
  792. MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1
  793. MX6QDL_PAD_GPIO_6__I2C3_SDA 0x4001b8b1
  794. >;
  795. };
  796. pinctrl_i2c3_3: i2c3grp-3 {
  797. fsl,pins = <
  798. MX6QDL_PAD_GPIO_5__I2C3_SCL 0x4001b8b1
  799. MX6QDL_PAD_GPIO_16__I2C3_SDA 0x4001b8b1
  800. >;
  801. };
  802. pinctrl_i2c3_4: i2c3grp-4 {
  803. fsl,pins = <
  804. MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1
  805. MX6QDL_PAD_EIM_D18__I2C3_SDA 0x4001b8b1
  806. >;
  807. };
  808. };
  809. ipu1 {
  810. pinctrl_ipu1_1: ipu1grp-1 {
  811. fsl,pins = <
  812. MX6QDL_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK 0x10
  813. MX6QDL_PAD_DI0_PIN15__IPU1_DI0_PIN15 0x10
  814. MX6QDL_PAD_DI0_PIN2__IPU1_DI0_PIN02 0x10
  815. MX6QDL_PAD_DI0_PIN3__IPU1_DI0_PIN03 0x10
  816. MX6QDL_PAD_DI0_PIN4__IPU1_DI0_PIN04 0x80000000
  817. MX6QDL_PAD_DISP0_DAT0__IPU1_DISP0_DATA00 0x10
  818. MX6QDL_PAD_DISP0_DAT1__IPU1_DISP0_DATA01 0x10
  819. MX6QDL_PAD_DISP0_DAT2__IPU1_DISP0_DATA02 0x10
  820. MX6QDL_PAD_DISP0_DAT3__IPU1_DISP0_DATA03 0x10
  821. MX6QDL_PAD_DISP0_DAT4__IPU1_DISP0_DATA04 0x10
  822. MX6QDL_PAD_DISP0_DAT5__IPU1_DISP0_DATA05 0x10
  823. MX6QDL_PAD_DISP0_DAT6__IPU1_DISP0_DATA06 0x10
  824. MX6QDL_PAD_DISP0_DAT7__IPU1_DISP0_DATA07 0x10
  825. MX6QDL_PAD_DISP0_DAT8__IPU1_DISP0_DATA08 0x10
  826. MX6QDL_PAD_DISP0_DAT9__IPU1_DISP0_DATA09 0x10
  827. MX6QDL_PAD_DISP0_DAT10__IPU1_DISP0_DATA10 0x10
  828. MX6QDL_PAD_DISP0_DAT11__IPU1_DISP0_DATA11 0x10
  829. MX6QDL_PAD_DISP0_DAT12__IPU1_DISP0_DATA12 0x10
  830. MX6QDL_PAD_DISP0_DAT13__IPU1_DISP0_DATA13 0x10
  831. MX6QDL_PAD_DISP0_DAT14__IPU1_DISP0_DATA14 0x10
  832. MX6QDL_PAD_DISP0_DAT15__IPU1_DISP0_DATA15 0x10
  833. MX6QDL_PAD_DISP0_DAT16__IPU1_DISP0_DATA16 0x10
  834. MX6QDL_PAD_DISP0_DAT17__IPU1_DISP0_DATA17 0x10
  835. MX6QDL_PAD_DISP0_DAT18__IPU1_DISP0_DATA18 0x10
  836. MX6QDL_PAD_DISP0_DAT19__IPU1_DISP0_DATA19 0x10
  837. MX6QDL_PAD_DISP0_DAT20__IPU1_DISP0_DATA20 0x10
  838. MX6QDL_PAD_DISP0_DAT21__IPU1_DISP0_DATA21 0x10
  839. MX6QDL_PAD_DISP0_DAT22__IPU1_DISP0_DATA22 0x10
  840. MX6QDL_PAD_DISP0_DAT23__IPU1_DISP0_DATA23 0x10
  841. >;
  842. };
  843. pinctrl_ipu1_2: ipu1grp-2 { /* parallel camera */
  844. fsl,pins = <
  845. MX6QDL_PAD_CSI0_DAT12__IPU1_CSI0_DATA12 0x80000000
  846. MX6QDL_PAD_CSI0_DAT13__IPU1_CSI0_DATA13 0x80000000
  847. MX6QDL_PAD_CSI0_DAT14__IPU1_CSI0_DATA14 0x80000000
  848. MX6QDL_PAD_CSI0_DAT15__IPU1_CSI0_DATA15 0x80000000
  849. MX6QDL_PAD_CSI0_DAT16__IPU1_CSI0_DATA16 0x80000000
  850. MX6QDL_PAD_CSI0_DAT17__IPU1_CSI0_DATA17 0x80000000
  851. MX6QDL_PAD_CSI0_DAT18__IPU1_CSI0_DATA18 0x80000000
  852. MX6QDL_PAD_CSI0_DAT19__IPU1_CSI0_DATA19 0x80000000
  853. MX6QDL_PAD_CSI0_DATA_EN__IPU1_CSI0_DATA_EN 0x80000000
  854. MX6QDL_PAD_CSI0_PIXCLK__IPU1_CSI0_PIXCLK 0x80000000
  855. MX6QDL_PAD_CSI0_MCLK__IPU1_CSI0_HSYNC 0x80000000
  856. MX6QDL_PAD_CSI0_VSYNC__IPU1_CSI0_VSYNC 0x80000000
  857. >;
  858. };
  859. pinctrl_ipu1_3: ipu1grp-3 { /* parallel port 16-bit */
  860. fsl,pins = <
  861. MX6QDL_PAD_CSI0_DAT4__IPU1_CSI0_DATA04 0x80000000
  862. MX6QDL_PAD_CSI0_DAT5__IPU1_CSI0_DATA05 0x80000000
  863. MX6QDL_PAD_CSI0_DAT6__IPU1_CSI0_DATA06 0x80000000
  864. MX6QDL_PAD_CSI0_DAT7__IPU1_CSI0_DATA07 0x80000000
  865. MX6QDL_PAD_CSI0_DAT8__IPU1_CSI0_DATA08 0x80000000
  866. MX6QDL_PAD_CSI0_DAT9__IPU1_CSI0_DATA09 0x80000000
  867. MX6QDL_PAD_CSI0_DAT10__IPU1_CSI0_DATA10 0x80000000
  868. MX6QDL_PAD_CSI0_DAT11__IPU1_CSI0_DATA11 0x80000000
  869. MX6QDL_PAD_CSI0_DAT12__IPU1_CSI0_DATA12 0x80000000
  870. MX6QDL_PAD_CSI0_DAT13__IPU1_CSI0_DATA13 0x80000000
  871. MX6QDL_PAD_CSI0_DAT14__IPU1_CSI0_DATA14 0x80000000
  872. MX6QDL_PAD_CSI0_DAT15__IPU1_CSI0_DATA15 0x80000000
  873. MX6QDL_PAD_CSI0_DAT16__IPU1_CSI0_DATA16 0x80000000
  874. MX6QDL_PAD_CSI0_DAT17__IPU1_CSI0_DATA17 0x80000000
  875. MX6QDL_PAD_CSI0_DAT18__IPU1_CSI0_DATA18 0x80000000
  876. MX6QDL_PAD_CSI0_DAT19__IPU1_CSI0_DATA19 0x80000000
  877. MX6QDL_PAD_CSI0_PIXCLK__IPU1_CSI0_PIXCLK 0x80000000
  878. MX6QDL_PAD_CSI0_MCLK__IPU1_CSI0_HSYNC 0x80000000
  879. MX6QDL_PAD_CSI0_VSYNC__IPU1_CSI0_VSYNC 0x80000000
  880. >;
  881. };
  882. };
  883. mlb {
  884. pinctrl_mlb_1: mlbgrp-1 {
  885. fsl,pins = <
  886. MX6QDL_PAD_GPIO_3__MLB_CLK 0x71
  887. MX6QDL_PAD_GPIO_6__MLB_SIG 0x71
  888. MX6QDL_PAD_GPIO_2__MLB_DATA 0x71
  889. >;
  890. };
  891. pinctrl_mlb_2: mlbgrp-2 {
  892. fsl,pins = <
  893. MX6QDL_PAD_ENET_TXD1__MLB_CLK 0x71
  894. MX6QDL_PAD_GPIO_6__MLB_SIG 0x71
  895. MX6QDL_PAD_GPIO_2__MLB_DATA 0x71
  896. >;
  897. };
  898. };
  899. pwm0 {
  900. pinctrl_pwm0_1: pwm0grp-1 {
  901. fsl,pins = <
  902. MX6QDL_PAD_SD1_DAT3__PWM1_OUT 0x1b0b1
  903. >;
  904. };
  905. };
  906. pwm3 {
  907. pinctrl_pwm3_1: pwm3grp-1 {
  908. fsl,pins = <
  909. MX6QDL_PAD_SD4_DAT1__PWM3_OUT 0x1b0b1
  910. >;
  911. };
  912. };
  913. spdif {
  914. pinctrl_spdif_1: spdifgrp-1 {
  915. fsl,pins = <
  916. MX6QDL_PAD_KEY_COL3__SPDIF_IN 0x1b0b0
  917. >;
  918. };
  919. pinctrl_spdif_2: spdifgrp-2 {
  920. fsl,pins = <
  921. MX6QDL_PAD_GPIO_16__SPDIF_IN 0x1b0b0
  922. MX6QDL_PAD_GPIO_17__SPDIF_OUT 0x1b0b0
  923. >;
  924. };
  925. pinctrl_spdif_3: spdifgrp-3 {
  926. fsl,pins = <
  927. MX6QDL_PAD_ENET_RXD0__SPDIF_OUT 0x1b0b0
  928. >;
  929. };
  930. };
  931. uart1 {
  932. pinctrl_uart1_1: uart1grp-1 {
  933. fsl,pins = <
  934. MX6QDL_PAD_CSI0_DAT10__UART1_TX_DATA 0x1b0b1
  935. MX6QDL_PAD_CSI0_DAT11__UART1_RX_DATA 0x1b0b1
  936. >;
  937. };
  938. };
  939. uart2 {
  940. pinctrl_uart2_1: uart2grp-1 {
  941. fsl,pins = <
  942. MX6QDL_PAD_EIM_D26__UART2_TX_DATA 0x1b0b1
  943. MX6QDL_PAD_EIM_D27__UART2_RX_DATA 0x1b0b1
  944. >;
  945. };
  946. pinctrl_uart2_2: uart2grp-2 { /* DTE mode */
  947. fsl,pins = <
  948. MX6QDL_PAD_EIM_D26__UART2_RX_DATA 0x1b0b1
  949. MX6QDL_PAD_EIM_D27__UART2_TX_DATA 0x1b0b1
  950. MX6QDL_PAD_EIM_D28__UART2_DTE_CTS_B 0x1b0b1
  951. MX6QDL_PAD_EIM_D29__UART2_DTE_RTS_B 0x1b0b1
  952. >;
  953. };
  954. };
  955. uart3 {
  956. pinctrl_uart3_1: uart3grp-1 {
  957. fsl,pins = <
  958. MX6QDL_PAD_SD4_CLK__UART3_RX_DATA 0x1b0b1
  959. MX6QDL_PAD_SD4_CMD__UART3_TX_DATA 0x1b0b1
  960. MX6QDL_PAD_EIM_D30__UART3_CTS_B 0x1b0b1
  961. MX6QDL_PAD_EIM_EB3__UART3_RTS_B 0x1b0b1
  962. >;
  963. };
  964. pinctrl_uart3_2: uart3grp-2 {
  965. fsl,pins = <
  966. MX6QDL_PAD_EIM_D24__UART3_TX_DATA 0x1b0b1
  967. MX6QDL_PAD_EIM_D25__UART3_RX_DATA 0x1b0b1
  968. MX6QDL_PAD_EIM_D23__UART3_CTS_B 0x1b0b1
  969. MX6QDL_PAD_EIM_EB3__UART3_RTS_B 0x1b0b1
  970. >;
  971. };
  972. };
  973. uart4 {
  974. pinctrl_uart4_1: uart4grp-1 {
  975. fsl,pins = <
  976. MX6QDL_PAD_KEY_COL0__UART4_TX_DATA 0x1b0b1
  977. MX6QDL_PAD_KEY_ROW0__UART4_RX_DATA 0x1b0b1
  978. >;
  979. };
  980. };
  981. usbotg {
  982. pinctrl_usbotg_1: usbotggrp-1 {
  983. fsl,pins = <
  984. MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059
  985. >;
  986. };
  987. pinctrl_usbotg_2: usbotggrp-2 {
  988. fsl,pins = <
  989. MX6QDL_PAD_ENET_RX_ER__USB_OTG_ID 0x17059
  990. >;
  991. };
  992. };
  993. usbh2 {
  994. pinctrl_usbh2_1: usbh2grp-1 {
  995. fsl,pins = <
  996. MX6QDL_PAD_RGMII_TXC__USB_H2_DATA 0x40013030
  997. MX6QDL_PAD_RGMII_TX_CTL__USB_H2_STROBE 0x40013030
  998. >;
  999. };
  1000. pinctrl_usbh2_2: usbh2grp-2 {
  1001. fsl,pins = <
  1002. MX6QDL_PAD_RGMII_TX_CTL__USB_H2_STROBE 0x40017030
  1003. >;
  1004. };
  1005. };
  1006. usbh3 {
  1007. pinctrl_usbh3_1: usbh3grp-1 {
  1008. fsl,pins = <
  1009. MX6QDL_PAD_RGMII_RX_CTL__USB_H3_DATA 0x40013030
  1010. MX6QDL_PAD_RGMII_RXC__USB_H3_STROBE 0x40013030
  1011. >;
  1012. };
  1013. pinctrl_usbh3_2: usbh3grp-2 {
  1014. fsl,pins = <
  1015. MX6QDL_PAD_RGMII_RXC__USB_H3_STROBE 0x40017030
  1016. >;
  1017. };
  1018. };
  1019. usdhc1 {
  1020. pinctrl_usdhc1_1: usdhc1grp-1 {
  1021. fsl,pins = <
  1022. MX6QDL_PAD_SD1_CMD__SD1_CMD 0x17059
  1023. MX6QDL_PAD_SD1_CLK__SD1_CLK 0x10059
  1024. MX6QDL_PAD_SD1_DAT0__SD1_DATA0 0x17059
  1025. MX6QDL_PAD_SD1_DAT1__SD1_DATA1 0x17059
  1026. MX6QDL_PAD_SD1_DAT2__SD1_DATA2 0x17059
  1027. MX6QDL_PAD_SD1_DAT3__SD1_DATA3 0x17059
  1028. MX6QDL_PAD_NANDF_D0__SD1_DATA4 0x17059
  1029. MX6QDL_PAD_NANDF_D1__SD1_DATA5 0x17059
  1030. MX6QDL_PAD_NANDF_D2__SD1_DATA6 0x17059
  1031. MX6QDL_PAD_NANDF_D3__SD1_DATA7 0x17059
  1032. >;
  1033. };
  1034. pinctrl_usdhc1_2: usdhc1grp-2 {
  1035. fsl,pins = <
  1036. MX6QDL_PAD_SD1_CMD__SD1_CMD 0x17059
  1037. MX6QDL_PAD_SD1_CLK__SD1_CLK 0x10059
  1038. MX6QDL_PAD_SD1_DAT0__SD1_DATA0 0x17059
  1039. MX6QDL_PAD_SD1_DAT1__SD1_DATA1 0x17059
  1040. MX6QDL_PAD_SD1_DAT2__SD1_DATA2 0x17059
  1041. MX6QDL_PAD_SD1_DAT3__SD1_DATA3 0x17059
  1042. >;
  1043. };
  1044. };
  1045. usdhc2 {
  1046. pinctrl_usdhc2_1: usdhc2grp-1 {
  1047. fsl,pins = <
  1048. MX6QDL_PAD_SD2_CMD__SD2_CMD 0x17059
  1049. MX6QDL_PAD_SD2_CLK__SD2_CLK 0x10059
  1050. MX6QDL_PAD_SD2_DAT0__SD2_DATA0 0x17059
  1051. MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x17059
  1052. MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x17059
  1053. MX6QDL_PAD_SD2_DAT3__SD2_DATA3 0x17059
  1054. MX6QDL_PAD_NANDF_D4__SD2_DATA4 0x17059
  1055. MX6QDL_PAD_NANDF_D5__SD2_DATA5 0x17059
  1056. MX6QDL_PAD_NANDF_D6__SD2_DATA6 0x17059
  1057. MX6QDL_PAD_NANDF_D7__SD2_DATA7 0x17059
  1058. >;
  1059. };
  1060. pinctrl_usdhc2_2: usdhc2grp-2 {
  1061. fsl,pins = <
  1062. MX6QDL_PAD_SD2_CMD__SD2_CMD 0x17059
  1063. MX6QDL_PAD_SD2_CLK__SD2_CLK 0x10059
  1064. MX6QDL_PAD_SD2_DAT0__SD2_DATA0 0x17059
  1065. MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x17059
  1066. MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x17059
  1067. MX6QDL_PAD_SD2_DAT3__SD2_DATA3 0x17059
  1068. >;
  1069. };
  1070. };
  1071. usdhc3 {
  1072. pinctrl_usdhc3_1: usdhc3grp-1 {
  1073. fsl,pins = <
  1074. MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059
  1075. MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059
  1076. MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059
  1077. MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059
  1078. MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059
  1079. MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059
  1080. MX6QDL_PAD_SD3_DAT4__SD3_DATA4 0x17059
  1081. MX6QDL_PAD_SD3_DAT5__SD3_DATA5 0x17059
  1082. MX6QDL_PAD_SD3_DAT6__SD3_DATA6 0x17059
  1083. MX6QDL_PAD_SD3_DAT7__SD3_DATA7 0x17059
  1084. >;
  1085. };
  1086. pinctrl_usdhc3_1_100mhz: usdhc3grp-1-100mhz { /* 100Mhz */
  1087. fsl,pins = <
  1088. MX6QDL_PAD_SD3_CMD__SD3_CMD 0x170b9
  1089. MX6QDL_PAD_SD3_CLK__SD3_CLK 0x100b9
  1090. MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x170b9
  1091. MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x170b9
  1092. MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x170b9
  1093. MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x170b9
  1094. MX6QDL_PAD_SD3_DAT4__SD3_DATA4 0x170b9
  1095. MX6QDL_PAD_SD3_DAT5__SD3_DATA5 0x170b9
  1096. MX6QDL_PAD_SD3_DAT6__SD3_DATA6 0x170b9
  1097. MX6QDL_PAD_SD3_DAT7__SD3_DATA7 0x170b9
  1098. >;
  1099. };
  1100. pinctrl_usdhc3_1_200mhz: usdhc3grp-1-200mhz { /* 200Mhz */
  1101. fsl,pins = <
  1102. MX6QDL_PAD_SD3_CMD__SD3_CMD 0x170f9
  1103. MX6QDL_PAD_SD3_CLK__SD3_CLK 0x100f9
  1104. MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x170f9
  1105. MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x170f9
  1106. MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x170f9
  1107. MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x170f9
  1108. MX6QDL_PAD_SD3_DAT4__SD3_DATA4 0x170f9
  1109. MX6QDL_PAD_SD3_DAT5__SD3_DATA5 0x170f9
  1110. MX6QDL_PAD_SD3_DAT6__SD3_DATA6 0x170f9
  1111. MX6QDL_PAD_SD3_DAT7__SD3_DATA7 0x170f9
  1112. >;
  1113. };
  1114. pinctrl_usdhc3_2: usdhc3grp-2 {
  1115. fsl,pins = <
  1116. MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059
  1117. MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059
  1118. MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059
  1119. MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059
  1120. MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059
  1121. MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059
  1122. >;
  1123. };
  1124. };
  1125. usdhc4 {
  1126. pinctrl_usdhc4_1: usdhc4grp-1 {
  1127. fsl,pins = <
  1128. MX6QDL_PAD_SD4_CMD__SD4_CMD 0x17059
  1129. MX6QDL_PAD_SD4_CLK__SD4_CLK 0x10059
  1130. MX6QDL_PAD_SD4_DAT0__SD4_DATA0 0x17059
  1131. MX6QDL_PAD_SD4_DAT1__SD4_DATA1 0x17059
  1132. MX6QDL_PAD_SD4_DAT2__SD4_DATA2 0x17059
  1133. MX6QDL_PAD_SD4_DAT3__SD4_DATA3 0x17059
  1134. MX6QDL_PAD_SD4_DAT4__SD4_DATA4 0x17059
  1135. MX6QDL_PAD_SD4_DAT5__SD4_DATA5 0x17059
  1136. MX6QDL_PAD_SD4_DAT6__SD4_DATA6 0x17059
  1137. MX6QDL_PAD_SD4_DAT7__SD4_DATA7 0x17059
  1138. >;
  1139. };
  1140. pinctrl_usdhc4_2: usdhc4grp-2 {
  1141. fsl,pins = <
  1142. MX6QDL_PAD_SD4_CMD__SD4_CMD 0x17059
  1143. MX6QDL_PAD_SD4_CLK__SD4_CLK 0x10059
  1144. MX6QDL_PAD_SD4_DAT0__SD4_DATA0 0x17059
  1145. MX6QDL_PAD_SD4_DAT1__SD4_DATA1 0x17059
  1146. MX6QDL_PAD_SD4_DAT2__SD4_DATA2 0x17059
  1147. MX6QDL_PAD_SD4_DAT3__SD4_DATA3 0x17059
  1148. >;
  1149. };
  1150. };
  1151. weim {
  1152. pinctrl_weim_cs0_1: weim_cs0grp-1 {
  1153. fsl,pins = <
  1154. MX6QDL_PAD_EIM_CS0__EIM_CS0_B 0xb0b1
  1155. >;
  1156. };
  1157. pinctrl_weim_nor_1: weim_norgrp-1 {
  1158. fsl,pins = <
  1159. MX6QDL_PAD_EIM_OE__EIM_OE_B 0xb0b1
  1160. MX6QDL_PAD_EIM_RW__EIM_RW 0xb0b1
  1161. MX6QDL_PAD_EIM_WAIT__EIM_WAIT_B 0xb060
  1162. /* data */
  1163. MX6QDL_PAD_EIM_D16__EIM_DATA16 0x1b0b0
  1164. MX6QDL_PAD_EIM_D17__EIM_DATA17 0x1b0b0
  1165. MX6QDL_PAD_EIM_D18__EIM_DATA18 0x1b0b0
  1166. MX6QDL_PAD_EIM_D19__EIM_DATA19 0x1b0b0
  1167. MX6QDL_PAD_EIM_D20__EIM_DATA20 0x1b0b0
  1168. MX6QDL_PAD_EIM_D21__EIM_DATA21 0x1b0b0
  1169. MX6QDL_PAD_EIM_D22__EIM_DATA22 0x1b0b0
  1170. MX6QDL_PAD_EIM_D23__EIM_DATA23 0x1b0b0
  1171. MX6QDL_PAD_EIM_D24__EIM_DATA24 0x1b0b0
  1172. MX6QDL_PAD_EIM_D25__EIM_DATA25 0x1b0b0
  1173. MX6QDL_PAD_EIM_D26__EIM_DATA26 0x1b0b0
  1174. MX6QDL_PAD_EIM_D27__EIM_DATA27 0x1b0b0
  1175. MX6QDL_PAD_EIM_D28__EIM_DATA28 0x1b0b0
  1176. MX6QDL_PAD_EIM_D29__EIM_DATA29 0x1b0b0
  1177. MX6QDL_PAD_EIM_D30__EIM_DATA30 0x1b0b0
  1178. MX6QDL_PAD_EIM_D31__EIM_DATA31 0x1b0b0
  1179. /* address */
  1180. MX6QDL_PAD_EIM_A23__EIM_ADDR23 0xb0b1
  1181. MX6QDL_PAD_EIM_A22__EIM_ADDR22 0xb0b1
  1182. MX6QDL_PAD_EIM_A21__EIM_ADDR21 0xb0b1
  1183. MX6QDL_PAD_EIM_A20__EIM_ADDR20 0xb0b1
  1184. MX6QDL_PAD_EIM_A19__EIM_ADDR19 0xb0b1
  1185. MX6QDL_PAD_EIM_A18__EIM_ADDR18 0xb0b1
  1186. MX6QDL_PAD_EIM_A17__EIM_ADDR17 0xb0b1
  1187. MX6QDL_PAD_EIM_A16__EIM_ADDR16 0xb0b1
  1188. MX6QDL_PAD_EIM_DA15__EIM_AD15 0xb0b1
  1189. MX6QDL_PAD_EIM_DA14__EIM_AD14 0xb0b1
  1190. MX6QDL_PAD_EIM_DA13__EIM_AD13 0xb0b1
  1191. MX6QDL_PAD_EIM_DA12__EIM_AD12 0xb0b1
  1192. MX6QDL_PAD_EIM_DA11__EIM_AD11 0xb0b1
  1193. MX6QDL_PAD_EIM_DA10__EIM_AD10 0xb0b1
  1194. MX6QDL_PAD_EIM_DA9__EIM_AD09 0xb0b1
  1195. MX6QDL_PAD_EIM_DA8__EIM_AD08 0xb0b1
  1196. MX6QDL_PAD_EIM_DA7__EIM_AD07 0xb0b1
  1197. MX6QDL_PAD_EIM_DA6__EIM_AD06 0xb0b1
  1198. MX6QDL_PAD_EIM_DA5__EIM_AD05 0xb0b1
  1199. MX6QDL_PAD_EIM_DA4__EIM_AD04 0xb0b1
  1200. MX6QDL_PAD_EIM_DA3__EIM_AD03 0xb0b1
  1201. MX6QDL_PAD_EIM_DA2__EIM_AD02 0xb0b1
  1202. MX6QDL_PAD_EIM_DA1__EIM_AD01 0xb0b1
  1203. MX6QDL_PAD_EIM_DA0__EIM_AD00 0xb0b1
  1204. >;
  1205. };
  1206. };
  1207. };
  1208. ldb: ldb@020e0008 {
  1209. #address-cells = <1>;
  1210. #size-cells = <0>;
  1211. compatible = "fsl,imx6q-ldb", "fsl,imx53-ldb";
  1212. gpr = <&gpr>;
  1213. status = "disabled";
  1214. lvds-channel@0 {
  1215. reg = <0>;
  1216. status = "disabled";
  1217. };
  1218. lvds-channel@1 {
  1219. reg = <1>;
  1220. status = "disabled";
  1221. };
  1222. };
  1223. dcic1: dcic@020e4000 {
  1224. reg = <0x020e4000 0x4000>;
  1225. interrupts = <0 124 0x04>;
  1226. };
  1227. dcic2: dcic@020e8000 {
  1228. reg = <0x020e8000 0x4000>;
  1229. interrupts = <0 125 0x04>;
  1230. };
  1231. sdma: sdma@020ec000 {
  1232. compatible = "fsl,imx6q-sdma", "fsl,imx35-sdma";
  1233. reg = <0x020ec000 0x4000>;
  1234. interrupts = <0 2 0x04>;
  1235. clocks = <&clks 155>, <&clks 155>;
  1236. clock-names = "ipg", "ahb";
  1237. #dma-cells = <3>;
  1238. fsl,sdma-ram-script-name = "imx/sdma/sdma-imx6q.bin";
  1239. };
  1240. };
  1241. aips-bus@02100000 { /* AIPS2 */
  1242. compatible = "fsl,aips-bus", "simple-bus";
  1243. #address-cells = <1>;
  1244. #size-cells = <1>;
  1245. reg = <0x02100000 0x100000>;
  1246. ranges;
  1247. caam@02100000 {
  1248. reg = <0x02100000 0x40000>;
  1249. interrupts = <0 105 0x04 0 106 0x04>;
  1250. };
  1251. aipstz@0217c000 { /* AIPSTZ2 */
  1252. reg = <0x0217c000 0x4000>;
  1253. };
  1254. usbotg: usb@02184000 {
  1255. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  1256. reg = <0x02184000 0x200>;
  1257. interrupts = <0 43 0x04>;
  1258. clocks = <&clks 162>;
  1259. fsl,usbphy = <&usbphy1>;
  1260. fsl,usbmisc = <&usbmisc 0>;
  1261. status = "disabled";
  1262. };
  1263. usbh1: usb@02184200 {
  1264. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  1265. reg = <0x02184200 0x200>;
  1266. interrupts = <0 40 0x04>;
  1267. clocks = <&clks 162>;
  1268. fsl,usbphy = <&usbphy2>;
  1269. fsl,usbmisc = <&usbmisc 1>;
  1270. status = "disabled";
  1271. };
  1272. usbh2: usb@02184400 {
  1273. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  1274. reg = <0x02184400 0x200>;
  1275. interrupts = <0 41 0x04>;
  1276. clocks = <&clks 162>;
  1277. fsl,usbmisc = <&usbmisc 2>;
  1278. status = "disabled";
  1279. };
  1280. usbh3: usb@02184600 {
  1281. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  1282. reg = <0x02184600 0x200>;
  1283. interrupts = <0 42 0x04>;
  1284. clocks = <&clks 162>;
  1285. fsl,usbmisc = <&usbmisc 3>;
  1286. status = "disabled";
  1287. };
  1288. usbmisc: usbmisc@02184800 {
  1289. #index-cells = <1>;
  1290. compatible = "fsl,imx6q-usbmisc";
  1291. reg = <0x02184800 0x200>;
  1292. clocks = <&clks 162>;
  1293. };
  1294. fec: ethernet@02188000 {
  1295. compatible = "fsl,imx6q-fec";
  1296. reg = <0x02188000 0x4000>;
  1297. interrupts = <0 118 0x04 0 119 0x04>;
  1298. clocks = <&clks 117>, <&clks 117>, <&clks 190>;
  1299. clock-names = "ipg", "ahb", "ptp";
  1300. status = "disabled";
  1301. };
  1302. mlb@0218c000 {
  1303. reg = <0x0218c000 0x4000>;
  1304. interrupts = <0 53 0x04 0 117 0x04 0 126 0x04>;
  1305. };
  1306. usdhc1: usdhc@02190000 {
  1307. compatible = "fsl,imx6q-usdhc";
  1308. reg = <0x02190000 0x4000>;
  1309. interrupts = <0 22 0x04>;
  1310. clocks = <&clks 163>, <&clks 163>, <&clks 163>;
  1311. clock-names = "ipg", "ahb", "per";
  1312. bus-width = <4>;
  1313. status = "disabled";
  1314. };
  1315. usdhc2: usdhc@02194000 {
  1316. compatible = "fsl,imx6q-usdhc";
  1317. reg = <0x02194000 0x4000>;
  1318. interrupts = <0 23 0x04>;
  1319. clocks = <&clks 164>, <&clks 164>, <&clks 164>;
  1320. clock-names = "ipg", "ahb", "per";
  1321. bus-width = <4>;
  1322. status = "disabled";
  1323. };
  1324. usdhc3: usdhc@02198000 {
  1325. compatible = "fsl,imx6q-usdhc";
  1326. reg = <0x02198000 0x4000>;
  1327. interrupts = <0 24 0x04>;
  1328. clocks = <&clks 165>, <&clks 165>, <&clks 165>;
  1329. clock-names = "ipg", "ahb", "per";
  1330. bus-width = <4>;
  1331. status = "disabled";
  1332. };
  1333. usdhc4: usdhc@0219c000 {
  1334. compatible = "fsl,imx6q-usdhc";
  1335. reg = <0x0219c000 0x4000>;
  1336. interrupts = <0 25 0x04>;
  1337. clocks = <&clks 166>, <&clks 166>, <&clks 166>;
  1338. clock-names = "ipg", "ahb", "per";
  1339. bus-width = <4>;
  1340. status = "disabled";
  1341. };
  1342. i2c1: i2c@021a0000 {
  1343. #address-cells = <1>;
  1344. #size-cells = <0>;
  1345. compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
  1346. reg = <0x021a0000 0x4000>;
  1347. interrupts = <0 36 0x04>;
  1348. clocks = <&clks 125>;
  1349. status = "disabled";
  1350. };
  1351. i2c2: i2c@021a4000 {
  1352. #address-cells = <1>;
  1353. #size-cells = <0>;
  1354. compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
  1355. reg = <0x021a4000 0x4000>;
  1356. interrupts = <0 37 0x04>;
  1357. clocks = <&clks 126>;
  1358. status = "disabled";
  1359. };
  1360. i2c3: i2c@021a8000 {
  1361. #address-cells = <1>;
  1362. #size-cells = <0>;
  1363. compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
  1364. reg = <0x021a8000 0x4000>;
  1365. interrupts = <0 38 0x04>;
  1366. clocks = <&clks 127>;
  1367. status = "disabled";
  1368. };
  1369. romcp@021ac000 {
  1370. reg = <0x021ac000 0x4000>;
  1371. };
  1372. mmdc0: mmdc@021b0000 { /* MMDC0 */
  1373. compatible = "fsl,imx6q-mmdc";
  1374. reg = <0x021b0000 0x4000>;
  1375. };
  1376. mmdc1: mmdc@021b4000 { /* MMDC1 */
  1377. reg = <0x021b4000 0x4000>;
  1378. };
  1379. weim: weim@021b8000 {
  1380. compatible = "fsl,imx6q-weim";
  1381. reg = <0x021b8000 0x4000>;
  1382. interrupts = <0 14 0x04>;
  1383. clocks = <&clks 196>;
  1384. };
  1385. ocotp: ocotp@021bc000 {
  1386. compatible = "fsl,imx6q-ocotp", "syscon";
  1387. reg = <0x021bc000 0x4000>;
  1388. };
  1389. tzasc@021d0000 { /* TZASC1 */
  1390. reg = <0x021d0000 0x4000>;
  1391. interrupts = <0 108 0x04>;
  1392. };
  1393. tzasc@021d4000 { /* TZASC2 */
  1394. reg = <0x021d4000 0x4000>;
  1395. interrupts = <0 109 0x04>;
  1396. };
  1397. audmux: audmux@021d8000 {
  1398. compatible = "fsl,imx6q-audmux", "fsl,imx31-audmux";
  1399. reg = <0x021d8000 0x4000>;
  1400. status = "disabled";
  1401. };
  1402. mipi@021dc000 { /* MIPI-CSI */
  1403. reg = <0x021dc000 0x4000>;
  1404. };
  1405. mipi@021e0000 { /* MIPI-DSI */
  1406. reg = <0x021e0000 0x4000>;
  1407. };
  1408. vdoa@021e4000 {
  1409. reg = <0x021e4000 0x4000>;
  1410. interrupts = <0 18 0x04>;
  1411. };
  1412. uart2: serial@021e8000 {
  1413. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  1414. reg = <0x021e8000 0x4000>;
  1415. interrupts = <0 27 0x04>;
  1416. clocks = <&clks 160>, <&clks 161>;
  1417. clock-names = "ipg", "per";
  1418. dmas = <&sdma 27 4 0>, <&sdma 28 4 0>;
  1419. dma-names = "rx", "tx";
  1420. status = "disabled";
  1421. };
  1422. uart3: serial@021ec000 {
  1423. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  1424. reg = <0x021ec000 0x4000>;
  1425. interrupts = <0 28 0x04>;
  1426. clocks = <&clks 160>, <&clks 161>;
  1427. clock-names = "ipg", "per";
  1428. dmas = <&sdma 29 4 0>, <&sdma 30 4 0>;
  1429. dma-names = "rx", "tx";
  1430. status = "disabled";
  1431. };
  1432. uart4: serial@021f0000 {
  1433. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  1434. reg = <0x021f0000 0x4000>;
  1435. interrupts = <0 29 0x04>;
  1436. clocks = <&clks 160>, <&clks 161>;
  1437. clock-names = "ipg", "per";
  1438. dmas = <&sdma 31 4 0>, <&sdma 32 4 0>;
  1439. dma-names = "rx", "tx";
  1440. status = "disabled";
  1441. };
  1442. uart5: serial@021f4000 {
  1443. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  1444. reg = <0x021f4000 0x4000>;
  1445. interrupts = <0 30 0x04>;
  1446. clocks = <&clks 160>, <&clks 161>;
  1447. clock-names = "ipg", "per";
  1448. dmas = <&sdma 33 4 0>, <&sdma 34 4 0>;
  1449. dma-names = "rx", "tx";
  1450. status = "disabled";
  1451. };
  1452. };
  1453. ipu1: ipu@02400000 {
  1454. #crtc-cells = <1>;
  1455. compatible = "fsl,imx6q-ipu";
  1456. reg = <0x02400000 0x400000>;
  1457. interrupts = <0 6 0x4 0 5 0x4>;
  1458. clocks = <&clks 130>, <&clks 131>, <&clks 132>;
  1459. clock-names = "bus", "di0", "di1";
  1460. resets = <&src 2>;
  1461. };
  1462. };
  1463. };