mach-qt2410.c 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403
  1. /* linux/arch/arm/mach-s3c2410/mach-qt2410.c
  2. *
  3. * Copyright (C) 2006 by OpenMoko, Inc.
  4. * Author: Harald Welte <laforge@openmoko.org>
  5. * All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. *
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/types.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/list.h>
  27. #include <linux/timer.h>
  28. #include <linux/init.h>
  29. #include <linux/sysdev.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/serial_core.h>
  32. #include <linux/spi/spi.h>
  33. #include <linux/spi/spi_bitbang.h>
  34. #include <linux/mtd/mtd.h>
  35. #include <linux/mtd/nand.h>
  36. #include <linux/mtd/nand_ecc.h>
  37. #include <linux/mtd/partitions.h>
  38. #include <asm/mach/arch.h>
  39. #include <asm/mach/map.h>
  40. #include <asm/mach/irq.h>
  41. #include <asm/hardware.h>
  42. #include <asm/io.h>
  43. #include <asm/irq.h>
  44. #include <asm/mach-types.h>
  45. #include <asm/arch/regs-gpio.h>
  46. #include <asm/arch/leds-gpio.h>
  47. #include <asm/plat-s3c/regs-serial.h>
  48. #include <asm/arch/fb.h>
  49. #include <asm/plat-s3c/nand.h>
  50. #include <asm/plat-s3c24xx/udc.h>
  51. #include <asm/arch/spi.h>
  52. #include <asm/arch/spi-gpio.h>
  53. #include <asm/plat-s3c24xx/common-smdk.h>
  54. #include <asm/plat-s3c24xx/devs.h>
  55. #include <asm/plat-s3c24xx/cpu.h>
  56. #include <asm/plat-s3c24xx/pm.h>
  57. static struct map_desc qt2410_iodesc[] __initdata = {
  58. { 0xe0000000, __phys_to_pfn(S3C2410_CS3+0x01000000), SZ_1M, MT_DEVICE }
  59. };
  60. #define UCON S3C2410_UCON_DEFAULT
  61. #define ULCON S3C2410_LCON_CS8 | S3C2410_LCON_PNONE | S3C2410_LCON_STOPB
  62. #define UFCON S3C2410_UFCON_RXTRIG8 | S3C2410_UFCON_FIFOMODE
  63. static struct s3c2410_uartcfg smdk2410_uartcfgs[] = {
  64. [0] = {
  65. .hwport = 0,
  66. .flags = 0,
  67. .ucon = UCON,
  68. .ulcon = ULCON,
  69. .ufcon = UFCON,
  70. },
  71. [1] = {
  72. .hwport = 1,
  73. .flags = 0,
  74. .ucon = UCON,
  75. .ulcon = ULCON,
  76. .ufcon = UFCON,
  77. },
  78. [2] = {
  79. .hwport = 2,
  80. .flags = 0,
  81. .ucon = UCON,
  82. .ulcon = ULCON,
  83. .ufcon = UFCON,
  84. }
  85. };
  86. /* LCD driver info */
  87. static struct s3c2410fb_display qt2410_lcd_cfg[] __initdata = {
  88. {
  89. /* Configuration for 640x480 SHARP LQ080V3DG01 */
  90. .lcdcon1 = S3C2410_LCDCON1_TFT16BPP |
  91. S3C2410_LCDCON1_TFT |
  92. S3C2410_LCDCON1_CLKVAL(0x01), /* HCLK/4 */
  93. .lcdcon2 = S3C2410_LCDCON2_VBPD(18) | /* 19 */
  94. S3C2410_LCDCON2_LINEVAL(479) |
  95. S3C2410_LCDCON2_VFPD(10) | /* 11 */
  96. S3C2410_LCDCON2_VSPW(14), /* 15 */
  97. .lcdcon4 = S3C2410_LCDCON4_MVAL(0) |
  98. S3C2410_LCDCON4_HSPW(95), /* 96 */
  99. .lcdcon5 = S3C2410_LCDCON5_FRM565 |
  100. S3C2410_LCDCON5_INVVLINE |
  101. S3C2410_LCDCON5_INVVFRAME |
  102. S3C2410_LCDCON5_PWREN |
  103. S3C2410_LCDCON5_HWSWP,
  104. .type = S3C2410_LCDCON1_TFT,
  105. .width = 640,
  106. .height = 480,
  107. .xres = 640,
  108. .yres = 480,
  109. .bpp = 16,
  110. .left_margin = 44,
  111. .right_margin = 116,
  112. .hsync_len = 96,
  113. .upper_margin = 19,
  114. .lower_margin = 11,
  115. .vsync_len = 15,
  116. },
  117. {
  118. /* Configuration for 480x640 toppoly TD028TTEC1 */
  119. .lcdcon1 = S3C2410_LCDCON1_TFT16BPP |
  120. S3C2410_LCDCON1_TFT |
  121. S3C2410_LCDCON1_CLKVAL(0x01), /* HCLK/4 */
  122. .lcdcon2 = S3C2410_LCDCON2_VBPD(1) | /* 2 */
  123. S3C2410_LCDCON2_LINEVAL(639) |/* 640 */
  124. S3C2410_LCDCON2_VFPD(3) | /* 4 */
  125. S3C2410_LCDCON2_VSPW(1), /* 2 */
  126. .lcdcon4 = S3C2410_LCDCON4_MVAL(0) |
  127. S3C2410_LCDCON4_HSPW(7), /* 8 */
  128. .lcdcon5 = S3C2410_LCDCON5_FRM565 |
  129. S3C2410_LCDCON5_INVVLINE |
  130. S3C2410_LCDCON5_INVVFRAME |
  131. S3C2410_LCDCON5_PWREN |
  132. S3C2410_LCDCON5_HWSWP,
  133. .type = S3C2410_LCDCON1_TFT,
  134. .width = 480,
  135. .height = 640,
  136. .xres = 480,
  137. .yres = 640,
  138. .bpp = 16,
  139. .left_margin = 8,
  140. .right_margin = 24,
  141. .hsync_len = 8,
  142. .upper_margin = 2,
  143. .lower_margin = 4,
  144. .vsync_len = 2,
  145. },
  146. {
  147. /* Config for 240x320 LCD */
  148. .lcdcon1 = S3C2410_LCDCON1_TFT16BPP |
  149. S3C2410_LCDCON1_TFT |
  150. S3C2410_LCDCON1_CLKVAL(0x04),
  151. .lcdcon2 = S3C2410_LCDCON2_VBPD(1) |
  152. S3C2410_LCDCON2_LINEVAL(319) |
  153. S3C2410_LCDCON2_VFPD(6) |
  154. S3C2410_LCDCON2_VSPW(3),
  155. .lcdcon4 = S3C2410_LCDCON4_MVAL(0) |
  156. S3C2410_LCDCON4_HSPW(3),
  157. .lcdcon5 = S3C2410_LCDCON5_FRM565 |
  158. S3C2410_LCDCON5_INVVLINE |
  159. S3C2410_LCDCON5_INVVFRAME |
  160. S3C2410_LCDCON5_PWREN |
  161. S3C2410_LCDCON5_HWSWP,
  162. .type = S3C2410_LCDCON1_TFT,
  163. .width = 240,
  164. .height = 320,
  165. .xres = 240,
  166. .yres = 320,
  167. .bpp = 16,
  168. .left_margin = 13,
  169. .right_margin = 8,
  170. .hsync_len = 4,
  171. .upper_margin = 2,
  172. .lower_margin = 7,
  173. .vsync_len = 4,
  174. },
  175. };
  176. static struct s3c2410fb_mach_info qt2410_fb_info __initdata = {
  177. .displays = qt2410_lcd_cfg,
  178. .num_displays = ARRAY_SIZE(qt2410_lcd_cfg),
  179. .default_display = 0,
  180. .lpcsel = ((0xCE6) & ~7) | 1<<4,
  181. };
  182. /* CS8900 */
  183. static struct resource qt2410_cs89x0_resources[] = {
  184. [0] = {
  185. .start = 0x19000000,
  186. .end = 0x19000000 + 16,
  187. .flags = IORESOURCE_MEM,
  188. },
  189. [1] = {
  190. .start = IRQ_EINT9,
  191. .end = IRQ_EINT9,
  192. .flags = IORESOURCE_IRQ,
  193. },
  194. };
  195. static struct platform_device qt2410_cs89x0 = {
  196. .name = "cirrus-cs89x0",
  197. .num_resources = ARRAY_SIZE(qt2410_cs89x0_resources),
  198. .resource = qt2410_cs89x0_resources,
  199. };
  200. /* LED */
  201. static struct s3c24xx_led_platdata qt2410_pdata_led = {
  202. .gpio = S3C2410_GPB0,
  203. .flags = S3C24XX_LEDF_ACTLOW | S3C24XX_LEDF_TRISTATE,
  204. .name = "led",
  205. .def_trigger = "timer",
  206. };
  207. static struct platform_device qt2410_led = {
  208. .name = "s3c24xx_led",
  209. .id = 0,
  210. .dev = {
  211. .platform_data = &qt2410_pdata_led,
  212. },
  213. };
  214. /* SPI */
  215. static void spi_gpio_cs(struct s3c2410_spigpio_info *spi, int cs)
  216. {
  217. switch (cs) {
  218. case BITBANG_CS_ACTIVE:
  219. s3c2410_gpio_setpin(S3C2410_GPB5, 0);
  220. break;
  221. case BITBANG_CS_INACTIVE:
  222. s3c2410_gpio_setpin(S3C2410_GPB5, 1);
  223. break;
  224. }
  225. }
  226. static struct s3c2410_spigpio_info spi_gpio_cfg = {
  227. .pin_clk = S3C2410_GPG7,
  228. .pin_mosi = S3C2410_GPG6,
  229. .pin_miso = S3C2410_GPG5,
  230. .chip_select = &spi_gpio_cs,
  231. };
  232. static struct platform_device qt2410_spi = {
  233. .name = "s3c24xx-spi-gpio",
  234. .id = 1,
  235. .dev = {
  236. .platform_data = &spi_gpio_cfg,
  237. },
  238. };
  239. /* Board devices */
  240. static struct platform_device *qt2410_devices[] __initdata = {
  241. &s3c_device_usb,
  242. &s3c_device_lcd,
  243. &s3c_device_wdt,
  244. &s3c_device_i2c,
  245. &s3c_device_iis,
  246. &s3c_device_sdi,
  247. &s3c_device_usbgadget,
  248. &qt2410_spi,
  249. &qt2410_cs89x0,
  250. &qt2410_led,
  251. };
  252. static struct mtd_partition qt2410_nand_part[] = {
  253. [0] = {
  254. .name = "U-Boot",
  255. .size = 0x30000,
  256. .offset = 0,
  257. },
  258. [1] = {
  259. .name = "U-Boot environment",
  260. .offset = 0x30000,
  261. .size = 0x4000,
  262. },
  263. [2] = {
  264. .name = "kernel",
  265. .offset = 0x34000,
  266. .size = SZ_2M,
  267. },
  268. [3] = {
  269. .name = "initrd",
  270. .offset = 0x234000,
  271. .size = SZ_4M,
  272. },
  273. [4] = {
  274. .name = "jffs2",
  275. .offset = 0x634000,
  276. .size = 0x39cc000,
  277. },
  278. };
  279. static struct s3c2410_nand_set qt2410_nand_sets[] = {
  280. [0] = {
  281. .name = "NAND",
  282. .nr_chips = 1,
  283. .nr_partitions = ARRAY_SIZE(qt2410_nand_part),
  284. .partitions = qt2410_nand_part,
  285. },
  286. };
  287. /* choose a set of timings which should suit most 512Mbit
  288. * chips and beyond.
  289. */
  290. static struct s3c2410_platform_nand qt2410_nand_info = {
  291. .tacls = 20,
  292. .twrph0 = 60,
  293. .twrph1 = 20,
  294. .nr_sets = ARRAY_SIZE(qt2410_nand_sets),
  295. .sets = qt2410_nand_sets,
  296. };
  297. /* UDC */
  298. static struct s3c2410_udc_mach_info qt2410_udc_cfg = {
  299. };
  300. static char tft_type = 's';
  301. static int __init qt2410_tft_setup(char *str)
  302. {
  303. tft_type = str[0];
  304. return 1;
  305. }
  306. __setup("tft=", qt2410_tft_setup);
  307. static void __init qt2410_map_io(void)
  308. {
  309. s3c24xx_init_io(qt2410_iodesc, ARRAY_SIZE(qt2410_iodesc));
  310. s3c24xx_init_clocks(12*1000*1000);
  311. s3c24xx_init_uarts(smdk2410_uartcfgs, ARRAY_SIZE(smdk2410_uartcfgs));
  312. }
  313. static void __init qt2410_machine_init(void)
  314. {
  315. s3c_device_nand.dev.platform_data = &qt2410_nand_info;
  316. switch (tft_type) {
  317. case 'p': /* production */
  318. qt2410_fb_info.default_display = 1;
  319. break;
  320. case 'b': /* big */
  321. qt2410_fb_info.default_display = 0;
  322. break;
  323. case 's': /* small */
  324. default:
  325. qt2410_fb_info.default_display = 2;
  326. break;
  327. }
  328. s3c24xx_fb_set_platdata(&qt2410_fb_info);
  329. s3c2410_gpio_cfgpin(S3C2410_GPB0, S3C2410_GPIO_OUTPUT);
  330. s3c2410_gpio_setpin(S3C2410_GPB0, 1);
  331. s3c24xx_udc_set_platdata(&qt2410_udc_cfg);
  332. s3c2410_gpio_cfgpin(S3C2410_GPB5, S3C2410_GPIO_OUTPUT);
  333. platform_add_devices(qt2410_devices, ARRAY_SIZE(qt2410_devices));
  334. s3c2410_pm_init();
  335. }
  336. MACHINE_START(QT2410, "QT2410")
  337. .phys_io = S3C2410_PA_UART,
  338. .io_pg_offst = (((u32)S3C24XX_VA_UART) >> 18) & 0xfffc,
  339. .boot_params = S3C2410_SDRAM_PA + 0x100,
  340. .map_io = qt2410_map_io,
  341. .init_irq = s3c24xx_init_irq,
  342. .init_machine = qt2410_machine_init,
  343. .timer = &s3c24xx_timer,
  344. MACHINE_END