omap_hwmod_44xx_data.c 161 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461
  1. /*
  2. * Hardware modules present on the OMAP44xx chips
  3. *
  4. * Copyright (C) 2009-2012 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley
  8. * Benoit Cousson
  9. *
  10. * This file is automatically generated from the OMAP hardware databases.
  11. * We respectfully ask that any modifications to this file be coordinated
  12. * with the public linux-omap@vger.kernel.org mailing list and the
  13. * authors above to ensure that the autogeneration scripts are kept
  14. * up-to-date with the file contents.
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/io.h>
  21. #include <linux/platform_data/gpio-omap.h>
  22. #include <linux/power/smartreflex.h>
  23. #include <linux/platform_data/omap_ocp2scp.h>
  24. #include <linux/i2c-omap.h>
  25. #include <linux/omap-dma.h>
  26. #include <linux/platform_data/spi-omap2-mcspi.h>
  27. #include <linux/platform_data/asoc-ti-mcbsp.h>
  28. #include <linux/platform_data/iommu-omap.h>
  29. #include <plat/dmtimer.h>
  30. #include "omap_hwmod.h"
  31. #include "omap_hwmod_common_data.h"
  32. #include "cm1_44xx.h"
  33. #include "cm2_44xx.h"
  34. #include "prm44xx.h"
  35. #include "prm-regbits-44xx.h"
  36. #include "i2c.h"
  37. #include "mmc.h"
  38. #include "wd_timer.h"
  39. /* Base offset for all OMAP4 interrupts external to MPUSS */
  40. #define OMAP44XX_IRQ_GIC_START 32
  41. /* Base offset for all OMAP4 dma requests */
  42. #define OMAP44XX_DMA_REQ_START 1
  43. /*
  44. * IP blocks
  45. */
  46. /*
  47. * 'c2c_target_fw' class
  48. * instance(s): c2c_target_fw
  49. */
  50. static struct omap_hwmod_class omap44xx_c2c_target_fw_hwmod_class = {
  51. .name = "c2c_target_fw",
  52. };
  53. /* c2c_target_fw */
  54. static struct omap_hwmod omap44xx_c2c_target_fw_hwmod = {
  55. .name = "c2c_target_fw",
  56. .class = &omap44xx_c2c_target_fw_hwmod_class,
  57. .clkdm_name = "d2d_clkdm",
  58. .prcm = {
  59. .omap4 = {
  60. .clkctrl_offs = OMAP4_CM_D2D_SAD2D_FW_CLKCTRL_OFFSET,
  61. .context_offs = OMAP4_RM_D2D_SAD2D_FW_CONTEXT_OFFSET,
  62. },
  63. },
  64. };
  65. /*
  66. * 'dmm' class
  67. * instance(s): dmm
  68. */
  69. static struct omap_hwmod_class omap44xx_dmm_hwmod_class = {
  70. .name = "dmm",
  71. };
  72. /* dmm */
  73. static struct omap_hwmod_irq_info omap44xx_dmm_irqs[] = {
  74. { .irq = 113 + OMAP44XX_IRQ_GIC_START },
  75. { .irq = -1 }
  76. };
  77. static struct omap_hwmod omap44xx_dmm_hwmod = {
  78. .name = "dmm",
  79. .class = &omap44xx_dmm_hwmod_class,
  80. .clkdm_name = "l3_emif_clkdm",
  81. .mpu_irqs = omap44xx_dmm_irqs,
  82. .prcm = {
  83. .omap4 = {
  84. .clkctrl_offs = OMAP4_CM_MEMIF_DMM_CLKCTRL_OFFSET,
  85. .context_offs = OMAP4_RM_MEMIF_DMM_CONTEXT_OFFSET,
  86. },
  87. },
  88. };
  89. /*
  90. * 'emif_fw' class
  91. * instance(s): emif_fw
  92. */
  93. static struct omap_hwmod_class omap44xx_emif_fw_hwmod_class = {
  94. .name = "emif_fw",
  95. };
  96. /* emif_fw */
  97. static struct omap_hwmod omap44xx_emif_fw_hwmod = {
  98. .name = "emif_fw",
  99. .class = &omap44xx_emif_fw_hwmod_class,
  100. .clkdm_name = "l3_emif_clkdm",
  101. .prcm = {
  102. .omap4 = {
  103. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_FW_CLKCTRL_OFFSET,
  104. .context_offs = OMAP4_RM_MEMIF_EMIF_FW_CONTEXT_OFFSET,
  105. },
  106. },
  107. };
  108. /*
  109. * 'l3' class
  110. * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3
  111. */
  112. static struct omap_hwmod_class omap44xx_l3_hwmod_class = {
  113. .name = "l3",
  114. };
  115. /* l3_instr */
  116. static struct omap_hwmod omap44xx_l3_instr_hwmod = {
  117. .name = "l3_instr",
  118. .class = &omap44xx_l3_hwmod_class,
  119. .clkdm_name = "l3_instr_clkdm",
  120. .prcm = {
  121. .omap4 = {
  122. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET,
  123. .context_offs = OMAP4_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET,
  124. .modulemode = MODULEMODE_HWCTRL,
  125. },
  126. },
  127. };
  128. /* l3_main_1 */
  129. static struct omap_hwmod_irq_info omap44xx_l3_main_1_irqs[] = {
  130. { .name = "dbg_err", .irq = 9 + OMAP44XX_IRQ_GIC_START },
  131. { .name = "app_err", .irq = 10 + OMAP44XX_IRQ_GIC_START },
  132. { .irq = -1 }
  133. };
  134. static struct omap_hwmod omap44xx_l3_main_1_hwmod = {
  135. .name = "l3_main_1",
  136. .class = &omap44xx_l3_hwmod_class,
  137. .clkdm_name = "l3_1_clkdm",
  138. .mpu_irqs = omap44xx_l3_main_1_irqs,
  139. .prcm = {
  140. .omap4 = {
  141. .clkctrl_offs = OMAP4_CM_L3_1_L3_1_CLKCTRL_OFFSET,
  142. .context_offs = OMAP4_RM_L3_1_L3_1_CONTEXT_OFFSET,
  143. },
  144. },
  145. };
  146. /* l3_main_2 */
  147. static struct omap_hwmod omap44xx_l3_main_2_hwmod = {
  148. .name = "l3_main_2",
  149. .class = &omap44xx_l3_hwmod_class,
  150. .clkdm_name = "l3_2_clkdm",
  151. .prcm = {
  152. .omap4 = {
  153. .clkctrl_offs = OMAP4_CM_L3_2_L3_2_CLKCTRL_OFFSET,
  154. .context_offs = OMAP4_RM_L3_2_L3_2_CONTEXT_OFFSET,
  155. },
  156. },
  157. };
  158. /* l3_main_3 */
  159. static struct omap_hwmod omap44xx_l3_main_3_hwmod = {
  160. .name = "l3_main_3",
  161. .class = &omap44xx_l3_hwmod_class,
  162. .clkdm_name = "l3_instr_clkdm",
  163. .prcm = {
  164. .omap4 = {
  165. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_3_CLKCTRL_OFFSET,
  166. .context_offs = OMAP4_RM_L3INSTR_L3_3_CONTEXT_OFFSET,
  167. .modulemode = MODULEMODE_HWCTRL,
  168. },
  169. },
  170. };
  171. /*
  172. * 'l4' class
  173. * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup
  174. */
  175. static struct omap_hwmod_class omap44xx_l4_hwmod_class = {
  176. .name = "l4",
  177. };
  178. /* l4_abe */
  179. static struct omap_hwmod omap44xx_l4_abe_hwmod = {
  180. .name = "l4_abe",
  181. .class = &omap44xx_l4_hwmod_class,
  182. .clkdm_name = "abe_clkdm",
  183. .prcm = {
  184. .omap4 = {
  185. .clkctrl_offs = OMAP4_CM1_ABE_L4ABE_CLKCTRL_OFFSET,
  186. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  187. .lostcontext_mask = OMAP4430_LOSTMEM_AESSMEM_MASK,
  188. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  189. },
  190. },
  191. };
  192. /* l4_cfg */
  193. static struct omap_hwmod omap44xx_l4_cfg_hwmod = {
  194. .name = "l4_cfg",
  195. .class = &omap44xx_l4_hwmod_class,
  196. .clkdm_name = "l4_cfg_clkdm",
  197. .prcm = {
  198. .omap4 = {
  199. .clkctrl_offs = OMAP4_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET,
  200. .context_offs = OMAP4_RM_L4CFG_L4_CFG_CONTEXT_OFFSET,
  201. },
  202. },
  203. };
  204. /* l4_per */
  205. static struct omap_hwmod omap44xx_l4_per_hwmod = {
  206. .name = "l4_per",
  207. .class = &omap44xx_l4_hwmod_class,
  208. .clkdm_name = "l4_per_clkdm",
  209. .prcm = {
  210. .omap4 = {
  211. .clkctrl_offs = OMAP4_CM_L4PER_L4PER_CLKCTRL_OFFSET,
  212. .context_offs = OMAP4_RM_L4PER_L4_PER_CONTEXT_OFFSET,
  213. },
  214. },
  215. };
  216. /* l4_wkup */
  217. static struct omap_hwmod omap44xx_l4_wkup_hwmod = {
  218. .name = "l4_wkup",
  219. .class = &omap44xx_l4_hwmod_class,
  220. .clkdm_name = "l4_wkup_clkdm",
  221. .prcm = {
  222. .omap4 = {
  223. .clkctrl_offs = OMAP4_CM_WKUP_L4WKUP_CLKCTRL_OFFSET,
  224. .context_offs = OMAP4_RM_WKUP_L4WKUP_CONTEXT_OFFSET,
  225. },
  226. },
  227. };
  228. /*
  229. * 'mpu_bus' class
  230. * instance(s): mpu_private
  231. */
  232. static struct omap_hwmod_class omap44xx_mpu_bus_hwmod_class = {
  233. .name = "mpu_bus",
  234. };
  235. /* mpu_private */
  236. static struct omap_hwmod omap44xx_mpu_private_hwmod = {
  237. .name = "mpu_private",
  238. .class = &omap44xx_mpu_bus_hwmod_class,
  239. .clkdm_name = "mpuss_clkdm",
  240. .prcm = {
  241. .omap4 = {
  242. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  243. },
  244. },
  245. };
  246. /*
  247. * 'ocp_wp_noc' class
  248. * instance(s): ocp_wp_noc
  249. */
  250. static struct omap_hwmod_class omap44xx_ocp_wp_noc_hwmod_class = {
  251. .name = "ocp_wp_noc",
  252. };
  253. /* ocp_wp_noc */
  254. static struct omap_hwmod omap44xx_ocp_wp_noc_hwmod = {
  255. .name = "ocp_wp_noc",
  256. .class = &omap44xx_ocp_wp_noc_hwmod_class,
  257. .clkdm_name = "l3_instr_clkdm",
  258. .prcm = {
  259. .omap4 = {
  260. .clkctrl_offs = OMAP4_CM_L3INSTR_OCP_WP1_CLKCTRL_OFFSET,
  261. .context_offs = OMAP4_RM_L3INSTR_OCP_WP1_CONTEXT_OFFSET,
  262. .modulemode = MODULEMODE_HWCTRL,
  263. },
  264. },
  265. };
  266. /*
  267. * Modules omap_hwmod structures
  268. *
  269. * The following IPs are excluded for the moment because:
  270. * - They do not need an explicit SW control using omap_hwmod API.
  271. * - They still need to be validated with the driver
  272. * properly adapted to omap_hwmod / omap_device
  273. *
  274. * usim
  275. */
  276. /*
  277. * 'aess' class
  278. * audio engine sub system
  279. */
  280. static struct omap_hwmod_class_sysconfig omap44xx_aess_sysc = {
  281. .rev_offs = 0x0000,
  282. .sysc_offs = 0x0010,
  283. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  284. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  285. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART |
  286. MSTANDBY_SMART_WKUP),
  287. .sysc_fields = &omap_hwmod_sysc_type2,
  288. };
  289. static struct omap_hwmod_class omap44xx_aess_hwmod_class = {
  290. .name = "aess",
  291. .sysc = &omap44xx_aess_sysc,
  292. .enable_preprogram = omap_hwmod_aess_preprogram,
  293. };
  294. /* aess */
  295. static struct omap_hwmod_irq_info omap44xx_aess_irqs[] = {
  296. { .irq = 99 + OMAP44XX_IRQ_GIC_START },
  297. { .irq = -1 }
  298. };
  299. static struct omap_hwmod_dma_info omap44xx_aess_sdma_reqs[] = {
  300. { .name = "fifo0", .dma_req = 100 + OMAP44XX_DMA_REQ_START },
  301. { .name = "fifo1", .dma_req = 101 + OMAP44XX_DMA_REQ_START },
  302. { .name = "fifo2", .dma_req = 102 + OMAP44XX_DMA_REQ_START },
  303. { .name = "fifo3", .dma_req = 103 + OMAP44XX_DMA_REQ_START },
  304. { .name = "fifo4", .dma_req = 104 + OMAP44XX_DMA_REQ_START },
  305. { .name = "fifo5", .dma_req = 105 + OMAP44XX_DMA_REQ_START },
  306. { .name = "fifo6", .dma_req = 106 + OMAP44XX_DMA_REQ_START },
  307. { .name = "fifo7", .dma_req = 107 + OMAP44XX_DMA_REQ_START },
  308. { .dma_req = -1 }
  309. };
  310. static struct omap_hwmod omap44xx_aess_hwmod = {
  311. .name = "aess",
  312. .class = &omap44xx_aess_hwmod_class,
  313. .clkdm_name = "abe_clkdm",
  314. .mpu_irqs = omap44xx_aess_irqs,
  315. .sdma_reqs = omap44xx_aess_sdma_reqs,
  316. .main_clk = "aess_fclk",
  317. .prcm = {
  318. .omap4 = {
  319. .clkctrl_offs = OMAP4_CM1_ABE_AESS_CLKCTRL_OFFSET,
  320. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  321. .lostcontext_mask = OMAP4430_LOSTCONTEXT_DFF_MASK,
  322. .modulemode = MODULEMODE_SWCTRL,
  323. },
  324. },
  325. };
  326. /*
  327. * 'c2c' class
  328. * chip 2 chip interface used to plug the ape soc (omap) with an external modem
  329. * soc
  330. */
  331. static struct omap_hwmod_class omap44xx_c2c_hwmod_class = {
  332. .name = "c2c",
  333. };
  334. /* c2c */
  335. static struct omap_hwmod_irq_info omap44xx_c2c_irqs[] = {
  336. { .irq = 88 + OMAP44XX_IRQ_GIC_START },
  337. { .irq = -1 }
  338. };
  339. static struct omap_hwmod_dma_info omap44xx_c2c_sdma_reqs[] = {
  340. { .dma_req = 68 + OMAP44XX_DMA_REQ_START },
  341. { .dma_req = -1 }
  342. };
  343. static struct omap_hwmod omap44xx_c2c_hwmod = {
  344. .name = "c2c",
  345. .class = &omap44xx_c2c_hwmod_class,
  346. .clkdm_name = "d2d_clkdm",
  347. .mpu_irqs = omap44xx_c2c_irqs,
  348. .sdma_reqs = omap44xx_c2c_sdma_reqs,
  349. .prcm = {
  350. .omap4 = {
  351. .clkctrl_offs = OMAP4_CM_D2D_SAD2D_CLKCTRL_OFFSET,
  352. .context_offs = OMAP4_RM_D2D_SAD2D_CONTEXT_OFFSET,
  353. },
  354. },
  355. };
  356. /*
  357. * 'counter' class
  358. * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
  359. */
  360. static struct omap_hwmod_class_sysconfig omap44xx_counter_sysc = {
  361. .rev_offs = 0x0000,
  362. .sysc_offs = 0x0004,
  363. .sysc_flags = SYSC_HAS_SIDLEMODE,
  364. .idlemodes = (SIDLE_FORCE | SIDLE_NO),
  365. .sysc_fields = &omap_hwmod_sysc_type1,
  366. };
  367. static struct omap_hwmod_class omap44xx_counter_hwmod_class = {
  368. .name = "counter",
  369. .sysc = &omap44xx_counter_sysc,
  370. };
  371. /* counter_32k */
  372. static struct omap_hwmod omap44xx_counter_32k_hwmod = {
  373. .name = "counter_32k",
  374. .class = &omap44xx_counter_hwmod_class,
  375. .clkdm_name = "l4_wkup_clkdm",
  376. .flags = HWMOD_SWSUP_SIDLE,
  377. .main_clk = "sys_32k_ck",
  378. .prcm = {
  379. .omap4 = {
  380. .clkctrl_offs = OMAP4_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET,
  381. .context_offs = OMAP4_RM_WKUP_SYNCTIMER_CONTEXT_OFFSET,
  382. },
  383. },
  384. };
  385. /*
  386. * 'ctrl_module' class
  387. * attila core control module + core pad control module + wkup pad control
  388. * module + attila wkup control module
  389. */
  390. static struct omap_hwmod_class_sysconfig omap44xx_ctrl_module_sysc = {
  391. .rev_offs = 0x0000,
  392. .sysc_offs = 0x0010,
  393. .sysc_flags = SYSC_HAS_SIDLEMODE,
  394. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  395. SIDLE_SMART_WKUP),
  396. .sysc_fields = &omap_hwmod_sysc_type2,
  397. };
  398. static struct omap_hwmod_class omap44xx_ctrl_module_hwmod_class = {
  399. .name = "ctrl_module",
  400. .sysc = &omap44xx_ctrl_module_sysc,
  401. };
  402. /* ctrl_module_core */
  403. static struct omap_hwmod_irq_info omap44xx_ctrl_module_core_irqs[] = {
  404. { .irq = 8 + OMAP44XX_IRQ_GIC_START },
  405. { .irq = -1 }
  406. };
  407. static struct omap_hwmod omap44xx_ctrl_module_core_hwmod = {
  408. .name = "ctrl_module_core",
  409. .class = &omap44xx_ctrl_module_hwmod_class,
  410. .clkdm_name = "l4_cfg_clkdm",
  411. .mpu_irqs = omap44xx_ctrl_module_core_irqs,
  412. .prcm = {
  413. .omap4 = {
  414. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  415. },
  416. },
  417. };
  418. /* ctrl_module_pad_core */
  419. static struct omap_hwmod omap44xx_ctrl_module_pad_core_hwmod = {
  420. .name = "ctrl_module_pad_core",
  421. .class = &omap44xx_ctrl_module_hwmod_class,
  422. .clkdm_name = "l4_cfg_clkdm",
  423. .prcm = {
  424. .omap4 = {
  425. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  426. },
  427. },
  428. };
  429. /* ctrl_module_wkup */
  430. static struct omap_hwmod omap44xx_ctrl_module_wkup_hwmod = {
  431. .name = "ctrl_module_wkup",
  432. .class = &omap44xx_ctrl_module_hwmod_class,
  433. .clkdm_name = "l4_wkup_clkdm",
  434. .prcm = {
  435. .omap4 = {
  436. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  437. },
  438. },
  439. };
  440. /* ctrl_module_pad_wkup */
  441. static struct omap_hwmod omap44xx_ctrl_module_pad_wkup_hwmod = {
  442. .name = "ctrl_module_pad_wkup",
  443. .class = &omap44xx_ctrl_module_hwmod_class,
  444. .clkdm_name = "l4_wkup_clkdm",
  445. .prcm = {
  446. .omap4 = {
  447. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  448. },
  449. },
  450. };
  451. /*
  452. * 'debugss' class
  453. * debug and emulation sub system
  454. */
  455. static struct omap_hwmod_class omap44xx_debugss_hwmod_class = {
  456. .name = "debugss",
  457. };
  458. /* debugss */
  459. static struct omap_hwmod omap44xx_debugss_hwmod = {
  460. .name = "debugss",
  461. .class = &omap44xx_debugss_hwmod_class,
  462. .clkdm_name = "emu_sys_clkdm",
  463. .main_clk = "trace_clk_div_ck",
  464. .prcm = {
  465. .omap4 = {
  466. .clkctrl_offs = OMAP4_CM_EMU_DEBUGSS_CLKCTRL_OFFSET,
  467. .context_offs = OMAP4_RM_EMU_DEBUGSS_CONTEXT_OFFSET,
  468. },
  469. },
  470. };
  471. /*
  472. * 'dma' class
  473. * dma controller for data exchange between memory to memory (i.e. internal or
  474. * external memory) and gp peripherals to memory or memory to gp peripherals
  475. */
  476. static struct omap_hwmod_class_sysconfig omap44xx_dma_sysc = {
  477. .rev_offs = 0x0000,
  478. .sysc_offs = 0x002c,
  479. .syss_offs = 0x0028,
  480. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  481. SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  482. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  483. SYSS_HAS_RESET_STATUS),
  484. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  485. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  486. .sysc_fields = &omap_hwmod_sysc_type1,
  487. };
  488. static struct omap_hwmod_class omap44xx_dma_hwmod_class = {
  489. .name = "dma",
  490. .sysc = &omap44xx_dma_sysc,
  491. };
  492. /* dma dev_attr */
  493. static struct omap_dma_dev_attr dma_dev_attr = {
  494. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  495. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  496. .lch_count = 32,
  497. };
  498. /* dma_system */
  499. static struct omap_hwmod_irq_info omap44xx_dma_system_irqs[] = {
  500. { .name = "0", .irq = 12 + OMAP44XX_IRQ_GIC_START },
  501. { .name = "1", .irq = 13 + OMAP44XX_IRQ_GIC_START },
  502. { .name = "2", .irq = 14 + OMAP44XX_IRQ_GIC_START },
  503. { .name = "3", .irq = 15 + OMAP44XX_IRQ_GIC_START },
  504. { .irq = -1 }
  505. };
  506. static struct omap_hwmod omap44xx_dma_system_hwmod = {
  507. .name = "dma_system",
  508. .class = &omap44xx_dma_hwmod_class,
  509. .clkdm_name = "l3_dma_clkdm",
  510. .mpu_irqs = omap44xx_dma_system_irqs,
  511. .main_clk = "l3_div_ck",
  512. .prcm = {
  513. .omap4 = {
  514. .clkctrl_offs = OMAP4_CM_SDMA_SDMA_CLKCTRL_OFFSET,
  515. .context_offs = OMAP4_RM_SDMA_SDMA_CONTEXT_OFFSET,
  516. },
  517. },
  518. .dev_attr = &dma_dev_attr,
  519. };
  520. /*
  521. * 'dmic' class
  522. * digital microphone controller
  523. */
  524. static struct omap_hwmod_class_sysconfig omap44xx_dmic_sysc = {
  525. .rev_offs = 0x0000,
  526. .sysc_offs = 0x0010,
  527. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  528. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  529. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  530. SIDLE_SMART_WKUP),
  531. .sysc_fields = &omap_hwmod_sysc_type2,
  532. };
  533. static struct omap_hwmod_class omap44xx_dmic_hwmod_class = {
  534. .name = "dmic",
  535. .sysc = &omap44xx_dmic_sysc,
  536. };
  537. /* dmic */
  538. static struct omap_hwmod_irq_info omap44xx_dmic_irqs[] = {
  539. { .irq = 114 + OMAP44XX_IRQ_GIC_START },
  540. { .irq = -1 }
  541. };
  542. static struct omap_hwmod_dma_info omap44xx_dmic_sdma_reqs[] = {
  543. { .dma_req = 66 + OMAP44XX_DMA_REQ_START },
  544. { .dma_req = -1 }
  545. };
  546. static struct omap_hwmod omap44xx_dmic_hwmod = {
  547. .name = "dmic",
  548. .class = &omap44xx_dmic_hwmod_class,
  549. .clkdm_name = "abe_clkdm",
  550. .mpu_irqs = omap44xx_dmic_irqs,
  551. .sdma_reqs = omap44xx_dmic_sdma_reqs,
  552. .main_clk = "dmic_fck",
  553. .prcm = {
  554. .omap4 = {
  555. .clkctrl_offs = OMAP4_CM1_ABE_DMIC_CLKCTRL_OFFSET,
  556. .context_offs = OMAP4_RM_ABE_DMIC_CONTEXT_OFFSET,
  557. .modulemode = MODULEMODE_SWCTRL,
  558. },
  559. },
  560. };
  561. /*
  562. * 'dsp' class
  563. * dsp sub-system
  564. */
  565. static struct omap_hwmod_class omap44xx_dsp_hwmod_class = {
  566. .name = "dsp",
  567. };
  568. /* dsp */
  569. static struct omap_hwmod_irq_info omap44xx_dsp_irqs[] = {
  570. { .irq = 28 + OMAP44XX_IRQ_GIC_START },
  571. { .irq = -1 }
  572. };
  573. static struct omap_hwmod_rst_info omap44xx_dsp_resets[] = {
  574. { .name = "dsp", .rst_shift = 0 },
  575. };
  576. static struct omap_hwmod omap44xx_dsp_hwmod = {
  577. .name = "dsp",
  578. .class = &omap44xx_dsp_hwmod_class,
  579. .clkdm_name = "tesla_clkdm",
  580. .mpu_irqs = omap44xx_dsp_irqs,
  581. .rst_lines = omap44xx_dsp_resets,
  582. .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_resets),
  583. .main_clk = "dpll_iva_m4x2_ck",
  584. .prcm = {
  585. .omap4 = {
  586. .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
  587. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  588. .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
  589. .modulemode = MODULEMODE_HWCTRL,
  590. },
  591. },
  592. };
  593. /*
  594. * 'dss' class
  595. * display sub-system
  596. */
  597. static struct omap_hwmod_class_sysconfig omap44xx_dss_sysc = {
  598. .rev_offs = 0x0000,
  599. .syss_offs = 0x0014,
  600. .sysc_flags = SYSS_HAS_RESET_STATUS,
  601. };
  602. static struct omap_hwmod_class omap44xx_dss_hwmod_class = {
  603. .name = "dss",
  604. .sysc = &omap44xx_dss_sysc,
  605. .reset = omap_dss_reset,
  606. };
  607. /* dss */
  608. static struct omap_hwmod_opt_clk dss_opt_clks[] = {
  609. { .role = "sys_clk", .clk = "dss_sys_clk" },
  610. { .role = "tv_clk", .clk = "dss_tv_clk" },
  611. { .role = "hdmi_clk", .clk = "dss_48mhz_clk" },
  612. };
  613. static struct omap_hwmod omap44xx_dss_hwmod = {
  614. .name = "dss_core",
  615. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  616. .class = &omap44xx_dss_hwmod_class,
  617. .clkdm_name = "l3_dss_clkdm",
  618. .main_clk = "dss_dss_clk",
  619. .prcm = {
  620. .omap4 = {
  621. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  622. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  623. },
  624. },
  625. .opt_clks = dss_opt_clks,
  626. .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
  627. };
  628. /*
  629. * 'dispc' class
  630. * display controller
  631. */
  632. static struct omap_hwmod_class_sysconfig omap44xx_dispc_sysc = {
  633. .rev_offs = 0x0000,
  634. .sysc_offs = 0x0010,
  635. .syss_offs = 0x0014,
  636. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  637. SYSC_HAS_ENAWAKEUP | SYSC_HAS_MIDLEMODE |
  638. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  639. SYSS_HAS_RESET_STATUS),
  640. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  641. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  642. .sysc_fields = &omap_hwmod_sysc_type1,
  643. };
  644. static struct omap_hwmod_class omap44xx_dispc_hwmod_class = {
  645. .name = "dispc",
  646. .sysc = &omap44xx_dispc_sysc,
  647. };
  648. /* dss_dispc */
  649. static struct omap_hwmod_irq_info omap44xx_dss_dispc_irqs[] = {
  650. { .irq = 25 + OMAP44XX_IRQ_GIC_START },
  651. { .irq = -1 }
  652. };
  653. static struct omap_hwmod_dma_info omap44xx_dss_dispc_sdma_reqs[] = {
  654. { .dma_req = 5 + OMAP44XX_DMA_REQ_START },
  655. { .dma_req = -1 }
  656. };
  657. static struct omap_dss_dispc_dev_attr omap44xx_dss_dispc_dev_attr = {
  658. .manager_count = 3,
  659. .has_framedonetv_irq = 1
  660. };
  661. static struct omap_hwmod omap44xx_dss_dispc_hwmod = {
  662. .name = "dss_dispc",
  663. .class = &omap44xx_dispc_hwmod_class,
  664. .clkdm_name = "l3_dss_clkdm",
  665. .mpu_irqs = omap44xx_dss_dispc_irqs,
  666. .sdma_reqs = omap44xx_dss_dispc_sdma_reqs,
  667. .main_clk = "dss_dss_clk",
  668. .prcm = {
  669. .omap4 = {
  670. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  671. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  672. },
  673. },
  674. .dev_attr = &omap44xx_dss_dispc_dev_attr
  675. };
  676. /*
  677. * 'dsi' class
  678. * display serial interface controller
  679. */
  680. static struct omap_hwmod_class_sysconfig omap44xx_dsi_sysc = {
  681. .rev_offs = 0x0000,
  682. .sysc_offs = 0x0010,
  683. .syss_offs = 0x0014,
  684. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  685. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  686. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  687. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  688. .sysc_fields = &omap_hwmod_sysc_type1,
  689. };
  690. static struct omap_hwmod_class omap44xx_dsi_hwmod_class = {
  691. .name = "dsi",
  692. .sysc = &omap44xx_dsi_sysc,
  693. };
  694. /* dss_dsi1 */
  695. static struct omap_hwmod_irq_info omap44xx_dss_dsi1_irqs[] = {
  696. { .irq = 53 + OMAP44XX_IRQ_GIC_START },
  697. { .irq = -1 }
  698. };
  699. static struct omap_hwmod_dma_info omap44xx_dss_dsi1_sdma_reqs[] = {
  700. { .dma_req = 74 + OMAP44XX_DMA_REQ_START },
  701. { .dma_req = -1 }
  702. };
  703. static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
  704. { .role = "sys_clk", .clk = "dss_sys_clk" },
  705. };
  706. static struct omap_hwmod omap44xx_dss_dsi1_hwmod = {
  707. .name = "dss_dsi1",
  708. .class = &omap44xx_dsi_hwmod_class,
  709. .clkdm_name = "l3_dss_clkdm",
  710. .mpu_irqs = omap44xx_dss_dsi1_irqs,
  711. .sdma_reqs = omap44xx_dss_dsi1_sdma_reqs,
  712. .main_clk = "dss_dss_clk",
  713. .prcm = {
  714. .omap4 = {
  715. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  716. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  717. },
  718. },
  719. .opt_clks = dss_dsi1_opt_clks,
  720. .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks),
  721. };
  722. /* dss_dsi2 */
  723. static struct omap_hwmod_irq_info omap44xx_dss_dsi2_irqs[] = {
  724. { .irq = 84 + OMAP44XX_IRQ_GIC_START },
  725. { .irq = -1 }
  726. };
  727. static struct omap_hwmod_dma_info omap44xx_dss_dsi2_sdma_reqs[] = {
  728. { .dma_req = 83 + OMAP44XX_DMA_REQ_START },
  729. { .dma_req = -1 }
  730. };
  731. static struct omap_hwmod_opt_clk dss_dsi2_opt_clks[] = {
  732. { .role = "sys_clk", .clk = "dss_sys_clk" },
  733. };
  734. static struct omap_hwmod omap44xx_dss_dsi2_hwmod = {
  735. .name = "dss_dsi2",
  736. .class = &omap44xx_dsi_hwmod_class,
  737. .clkdm_name = "l3_dss_clkdm",
  738. .mpu_irqs = omap44xx_dss_dsi2_irqs,
  739. .sdma_reqs = omap44xx_dss_dsi2_sdma_reqs,
  740. .main_clk = "dss_dss_clk",
  741. .prcm = {
  742. .omap4 = {
  743. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  744. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  745. },
  746. },
  747. .opt_clks = dss_dsi2_opt_clks,
  748. .opt_clks_cnt = ARRAY_SIZE(dss_dsi2_opt_clks),
  749. };
  750. /*
  751. * 'hdmi' class
  752. * hdmi controller
  753. */
  754. static struct omap_hwmod_class_sysconfig omap44xx_hdmi_sysc = {
  755. .rev_offs = 0x0000,
  756. .sysc_offs = 0x0010,
  757. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  758. SYSC_HAS_SOFTRESET),
  759. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  760. SIDLE_SMART_WKUP),
  761. .sysc_fields = &omap_hwmod_sysc_type2,
  762. };
  763. static struct omap_hwmod_class omap44xx_hdmi_hwmod_class = {
  764. .name = "hdmi",
  765. .sysc = &omap44xx_hdmi_sysc,
  766. };
  767. /* dss_hdmi */
  768. static struct omap_hwmod_irq_info omap44xx_dss_hdmi_irqs[] = {
  769. { .irq = 101 + OMAP44XX_IRQ_GIC_START },
  770. { .irq = -1 }
  771. };
  772. static struct omap_hwmod_dma_info omap44xx_dss_hdmi_sdma_reqs[] = {
  773. { .dma_req = 75 + OMAP44XX_DMA_REQ_START },
  774. { .dma_req = -1 }
  775. };
  776. static struct omap_hwmod_opt_clk dss_hdmi_opt_clks[] = {
  777. { .role = "sys_clk", .clk = "dss_sys_clk" },
  778. };
  779. static struct omap_hwmod omap44xx_dss_hdmi_hwmod = {
  780. .name = "dss_hdmi",
  781. .class = &omap44xx_hdmi_hwmod_class,
  782. .clkdm_name = "l3_dss_clkdm",
  783. /*
  784. * HDMI audio requires to use no-idle mode. Hence,
  785. * set idle mode by software.
  786. */
  787. .flags = HWMOD_SWSUP_SIDLE,
  788. .mpu_irqs = omap44xx_dss_hdmi_irqs,
  789. .sdma_reqs = omap44xx_dss_hdmi_sdma_reqs,
  790. .main_clk = "dss_48mhz_clk",
  791. .prcm = {
  792. .omap4 = {
  793. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  794. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  795. },
  796. },
  797. .opt_clks = dss_hdmi_opt_clks,
  798. .opt_clks_cnt = ARRAY_SIZE(dss_hdmi_opt_clks),
  799. };
  800. /*
  801. * 'rfbi' class
  802. * remote frame buffer interface
  803. */
  804. static struct omap_hwmod_class_sysconfig omap44xx_rfbi_sysc = {
  805. .rev_offs = 0x0000,
  806. .sysc_offs = 0x0010,
  807. .syss_offs = 0x0014,
  808. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  809. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  810. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  811. .sysc_fields = &omap_hwmod_sysc_type1,
  812. };
  813. static struct omap_hwmod_class omap44xx_rfbi_hwmod_class = {
  814. .name = "rfbi",
  815. .sysc = &omap44xx_rfbi_sysc,
  816. };
  817. /* dss_rfbi */
  818. static struct omap_hwmod_dma_info omap44xx_dss_rfbi_sdma_reqs[] = {
  819. { .dma_req = 13 + OMAP44XX_DMA_REQ_START },
  820. { .dma_req = -1 }
  821. };
  822. static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
  823. { .role = "ick", .clk = "dss_fck" },
  824. };
  825. static struct omap_hwmod omap44xx_dss_rfbi_hwmod = {
  826. .name = "dss_rfbi",
  827. .class = &omap44xx_rfbi_hwmod_class,
  828. .clkdm_name = "l3_dss_clkdm",
  829. .sdma_reqs = omap44xx_dss_rfbi_sdma_reqs,
  830. .main_clk = "dss_dss_clk",
  831. .prcm = {
  832. .omap4 = {
  833. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  834. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  835. },
  836. },
  837. .opt_clks = dss_rfbi_opt_clks,
  838. .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
  839. };
  840. /*
  841. * 'venc' class
  842. * video encoder
  843. */
  844. static struct omap_hwmod_class omap44xx_venc_hwmod_class = {
  845. .name = "venc",
  846. };
  847. /* dss_venc */
  848. static struct omap_hwmod omap44xx_dss_venc_hwmod = {
  849. .name = "dss_venc",
  850. .class = &omap44xx_venc_hwmod_class,
  851. .clkdm_name = "l3_dss_clkdm",
  852. .main_clk = "dss_tv_clk",
  853. .prcm = {
  854. .omap4 = {
  855. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  856. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  857. },
  858. },
  859. };
  860. /*
  861. * 'elm' class
  862. * bch error location module
  863. */
  864. static struct omap_hwmod_class_sysconfig omap44xx_elm_sysc = {
  865. .rev_offs = 0x0000,
  866. .sysc_offs = 0x0010,
  867. .syss_offs = 0x0014,
  868. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  869. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  870. SYSS_HAS_RESET_STATUS),
  871. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  872. .sysc_fields = &omap_hwmod_sysc_type1,
  873. };
  874. static struct omap_hwmod_class omap44xx_elm_hwmod_class = {
  875. .name = "elm",
  876. .sysc = &omap44xx_elm_sysc,
  877. };
  878. /* elm */
  879. static struct omap_hwmod_irq_info omap44xx_elm_irqs[] = {
  880. { .irq = 4 + OMAP44XX_IRQ_GIC_START },
  881. { .irq = -1 }
  882. };
  883. static struct omap_hwmod omap44xx_elm_hwmod = {
  884. .name = "elm",
  885. .class = &omap44xx_elm_hwmod_class,
  886. .clkdm_name = "l4_per_clkdm",
  887. .mpu_irqs = omap44xx_elm_irqs,
  888. .prcm = {
  889. .omap4 = {
  890. .clkctrl_offs = OMAP4_CM_L4PER_ELM_CLKCTRL_OFFSET,
  891. .context_offs = OMAP4_RM_L4PER_ELM_CONTEXT_OFFSET,
  892. },
  893. },
  894. };
  895. /*
  896. * 'emif' class
  897. * external memory interface no1
  898. */
  899. static struct omap_hwmod_class_sysconfig omap44xx_emif_sysc = {
  900. .rev_offs = 0x0000,
  901. };
  902. static struct omap_hwmod_class omap44xx_emif_hwmod_class = {
  903. .name = "emif",
  904. .sysc = &omap44xx_emif_sysc,
  905. };
  906. /* emif1 */
  907. static struct omap_hwmod_irq_info omap44xx_emif1_irqs[] = {
  908. { .irq = 110 + OMAP44XX_IRQ_GIC_START },
  909. { .irq = -1 }
  910. };
  911. static struct omap_hwmod omap44xx_emif1_hwmod = {
  912. .name = "emif1",
  913. .class = &omap44xx_emif_hwmod_class,
  914. .clkdm_name = "l3_emif_clkdm",
  915. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  916. .mpu_irqs = omap44xx_emif1_irqs,
  917. .main_clk = "ddrphy_ck",
  918. .prcm = {
  919. .omap4 = {
  920. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_1_CLKCTRL_OFFSET,
  921. .context_offs = OMAP4_RM_MEMIF_EMIF_1_CONTEXT_OFFSET,
  922. .modulemode = MODULEMODE_HWCTRL,
  923. },
  924. },
  925. };
  926. /* emif2 */
  927. static struct omap_hwmod_irq_info omap44xx_emif2_irqs[] = {
  928. { .irq = 111 + OMAP44XX_IRQ_GIC_START },
  929. { .irq = -1 }
  930. };
  931. static struct omap_hwmod omap44xx_emif2_hwmod = {
  932. .name = "emif2",
  933. .class = &omap44xx_emif_hwmod_class,
  934. .clkdm_name = "l3_emif_clkdm",
  935. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  936. .mpu_irqs = omap44xx_emif2_irqs,
  937. .main_clk = "ddrphy_ck",
  938. .prcm = {
  939. .omap4 = {
  940. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_2_CLKCTRL_OFFSET,
  941. .context_offs = OMAP4_RM_MEMIF_EMIF_2_CONTEXT_OFFSET,
  942. .modulemode = MODULEMODE_HWCTRL,
  943. },
  944. },
  945. };
  946. /*
  947. * 'fdif' class
  948. * face detection hw accelerator module
  949. */
  950. static struct omap_hwmod_class_sysconfig omap44xx_fdif_sysc = {
  951. .rev_offs = 0x0000,
  952. .sysc_offs = 0x0010,
  953. /*
  954. * FDIF needs 100 OCP clk cycles delay after a softreset before
  955. * accessing sysconfig again.
  956. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  957. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  958. *
  959. * TODO: Indicate errata when available.
  960. */
  961. .srst_udelay = 2,
  962. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  963. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  964. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  965. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  966. .sysc_fields = &omap_hwmod_sysc_type2,
  967. };
  968. static struct omap_hwmod_class omap44xx_fdif_hwmod_class = {
  969. .name = "fdif",
  970. .sysc = &omap44xx_fdif_sysc,
  971. };
  972. /* fdif */
  973. static struct omap_hwmod_irq_info omap44xx_fdif_irqs[] = {
  974. { .irq = 69 + OMAP44XX_IRQ_GIC_START },
  975. { .irq = -1 }
  976. };
  977. static struct omap_hwmod omap44xx_fdif_hwmod = {
  978. .name = "fdif",
  979. .class = &omap44xx_fdif_hwmod_class,
  980. .clkdm_name = "iss_clkdm",
  981. .mpu_irqs = omap44xx_fdif_irqs,
  982. .main_clk = "fdif_fck",
  983. .prcm = {
  984. .omap4 = {
  985. .clkctrl_offs = OMAP4_CM_CAM_FDIF_CLKCTRL_OFFSET,
  986. .context_offs = OMAP4_RM_CAM_FDIF_CONTEXT_OFFSET,
  987. .modulemode = MODULEMODE_SWCTRL,
  988. },
  989. },
  990. };
  991. /*
  992. * 'gpio' class
  993. * general purpose io module
  994. */
  995. static struct omap_hwmod_class_sysconfig omap44xx_gpio_sysc = {
  996. .rev_offs = 0x0000,
  997. .sysc_offs = 0x0010,
  998. .syss_offs = 0x0114,
  999. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  1000. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1001. SYSS_HAS_RESET_STATUS),
  1002. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1003. SIDLE_SMART_WKUP),
  1004. .sysc_fields = &omap_hwmod_sysc_type1,
  1005. };
  1006. static struct omap_hwmod_class omap44xx_gpio_hwmod_class = {
  1007. .name = "gpio",
  1008. .sysc = &omap44xx_gpio_sysc,
  1009. .rev = 2,
  1010. };
  1011. /* gpio dev_attr */
  1012. static struct omap_gpio_dev_attr gpio_dev_attr = {
  1013. .bank_width = 32,
  1014. .dbck_flag = true,
  1015. };
  1016. /* gpio1 */
  1017. static struct omap_hwmod_irq_info omap44xx_gpio1_irqs[] = {
  1018. { .irq = 29 + OMAP44XX_IRQ_GIC_START },
  1019. { .irq = -1 }
  1020. };
  1021. static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
  1022. { .role = "dbclk", .clk = "gpio1_dbclk" },
  1023. };
  1024. static struct omap_hwmod omap44xx_gpio1_hwmod = {
  1025. .name = "gpio1",
  1026. .class = &omap44xx_gpio_hwmod_class,
  1027. .clkdm_name = "l4_wkup_clkdm",
  1028. .mpu_irqs = omap44xx_gpio1_irqs,
  1029. .main_clk = "gpio1_ick",
  1030. .prcm = {
  1031. .omap4 = {
  1032. .clkctrl_offs = OMAP4_CM_WKUP_GPIO1_CLKCTRL_OFFSET,
  1033. .context_offs = OMAP4_RM_WKUP_GPIO1_CONTEXT_OFFSET,
  1034. .modulemode = MODULEMODE_HWCTRL,
  1035. },
  1036. },
  1037. .opt_clks = gpio1_opt_clks,
  1038. .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
  1039. .dev_attr = &gpio_dev_attr,
  1040. };
  1041. /* gpio2 */
  1042. static struct omap_hwmod_irq_info omap44xx_gpio2_irqs[] = {
  1043. { .irq = 30 + OMAP44XX_IRQ_GIC_START },
  1044. { .irq = -1 }
  1045. };
  1046. static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
  1047. { .role = "dbclk", .clk = "gpio2_dbclk" },
  1048. };
  1049. static struct omap_hwmod omap44xx_gpio2_hwmod = {
  1050. .name = "gpio2",
  1051. .class = &omap44xx_gpio_hwmod_class,
  1052. .clkdm_name = "l4_per_clkdm",
  1053. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1054. .mpu_irqs = omap44xx_gpio2_irqs,
  1055. .main_clk = "gpio2_ick",
  1056. .prcm = {
  1057. .omap4 = {
  1058. .clkctrl_offs = OMAP4_CM_L4PER_GPIO2_CLKCTRL_OFFSET,
  1059. .context_offs = OMAP4_RM_L4PER_GPIO2_CONTEXT_OFFSET,
  1060. .modulemode = MODULEMODE_HWCTRL,
  1061. },
  1062. },
  1063. .opt_clks = gpio2_opt_clks,
  1064. .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
  1065. .dev_attr = &gpio_dev_attr,
  1066. };
  1067. /* gpio3 */
  1068. static struct omap_hwmod_irq_info omap44xx_gpio3_irqs[] = {
  1069. { .irq = 31 + OMAP44XX_IRQ_GIC_START },
  1070. { .irq = -1 }
  1071. };
  1072. static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
  1073. { .role = "dbclk", .clk = "gpio3_dbclk" },
  1074. };
  1075. static struct omap_hwmod omap44xx_gpio3_hwmod = {
  1076. .name = "gpio3",
  1077. .class = &omap44xx_gpio_hwmod_class,
  1078. .clkdm_name = "l4_per_clkdm",
  1079. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1080. .mpu_irqs = omap44xx_gpio3_irqs,
  1081. .main_clk = "gpio3_ick",
  1082. .prcm = {
  1083. .omap4 = {
  1084. .clkctrl_offs = OMAP4_CM_L4PER_GPIO3_CLKCTRL_OFFSET,
  1085. .context_offs = OMAP4_RM_L4PER_GPIO3_CONTEXT_OFFSET,
  1086. .modulemode = MODULEMODE_HWCTRL,
  1087. },
  1088. },
  1089. .opt_clks = gpio3_opt_clks,
  1090. .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
  1091. .dev_attr = &gpio_dev_attr,
  1092. };
  1093. /* gpio4 */
  1094. static struct omap_hwmod_irq_info omap44xx_gpio4_irqs[] = {
  1095. { .irq = 32 + OMAP44XX_IRQ_GIC_START },
  1096. { .irq = -1 }
  1097. };
  1098. static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
  1099. { .role = "dbclk", .clk = "gpio4_dbclk" },
  1100. };
  1101. static struct omap_hwmod omap44xx_gpio4_hwmod = {
  1102. .name = "gpio4",
  1103. .class = &omap44xx_gpio_hwmod_class,
  1104. .clkdm_name = "l4_per_clkdm",
  1105. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1106. .mpu_irqs = omap44xx_gpio4_irqs,
  1107. .main_clk = "gpio4_ick",
  1108. .prcm = {
  1109. .omap4 = {
  1110. .clkctrl_offs = OMAP4_CM_L4PER_GPIO4_CLKCTRL_OFFSET,
  1111. .context_offs = OMAP4_RM_L4PER_GPIO4_CONTEXT_OFFSET,
  1112. .modulemode = MODULEMODE_HWCTRL,
  1113. },
  1114. },
  1115. .opt_clks = gpio4_opt_clks,
  1116. .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
  1117. .dev_attr = &gpio_dev_attr,
  1118. };
  1119. /* gpio5 */
  1120. static struct omap_hwmod_irq_info omap44xx_gpio5_irqs[] = {
  1121. { .irq = 33 + OMAP44XX_IRQ_GIC_START },
  1122. { .irq = -1 }
  1123. };
  1124. static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
  1125. { .role = "dbclk", .clk = "gpio5_dbclk" },
  1126. };
  1127. static struct omap_hwmod omap44xx_gpio5_hwmod = {
  1128. .name = "gpio5",
  1129. .class = &omap44xx_gpio_hwmod_class,
  1130. .clkdm_name = "l4_per_clkdm",
  1131. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1132. .mpu_irqs = omap44xx_gpio5_irqs,
  1133. .main_clk = "gpio5_ick",
  1134. .prcm = {
  1135. .omap4 = {
  1136. .clkctrl_offs = OMAP4_CM_L4PER_GPIO5_CLKCTRL_OFFSET,
  1137. .context_offs = OMAP4_RM_L4PER_GPIO5_CONTEXT_OFFSET,
  1138. .modulemode = MODULEMODE_HWCTRL,
  1139. },
  1140. },
  1141. .opt_clks = gpio5_opt_clks,
  1142. .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
  1143. .dev_attr = &gpio_dev_attr,
  1144. };
  1145. /* gpio6 */
  1146. static struct omap_hwmod_irq_info omap44xx_gpio6_irqs[] = {
  1147. { .irq = 34 + OMAP44XX_IRQ_GIC_START },
  1148. { .irq = -1 }
  1149. };
  1150. static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
  1151. { .role = "dbclk", .clk = "gpio6_dbclk" },
  1152. };
  1153. static struct omap_hwmod omap44xx_gpio6_hwmod = {
  1154. .name = "gpio6",
  1155. .class = &omap44xx_gpio_hwmod_class,
  1156. .clkdm_name = "l4_per_clkdm",
  1157. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1158. .mpu_irqs = omap44xx_gpio6_irqs,
  1159. .main_clk = "gpio6_ick",
  1160. .prcm = {
  1161. .omap4 = {
  1162. .clkctrl_offs = OMAP4_CM_L4PER_GPIO6_CLKCTRL_OFFSET,
  1163. .context_offs = OMAP4_RM_L4PER_GPIO6_CONTEXT_OFFSET,
  1164. .modulemode = MODULEMODE_HWCTRL,
  1165. },
  1166. },
  1167. .opt_clks = gpio6_opt_clks,
  1168. .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
  1169. .dev_attr = &gpio_dev_attr,
  1170. };
  1171. /*
  1172. * 'gpmc' class
  1173. * general purpose memory controller
  1174. */
  1175. static struct omap_hwmod_class_sysconfig omap44xx_gpmc_sysc = {
  1176. .rev_offs = 0x0000,
  1177. .sysc_offs = 0x0010,
  1178. .syss_offs = 0x0014,
  1179. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  1180. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1181. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1182. .sysc_fields = &omap_hwmod_sysc_type1,
  1183. };
  1184. static struct omap_hwmod_class omap44xx_gpmc_hwmod_class = {
  1185. .name = "gpmc",
  1186. .sysc = &omap44xx_gpmc_sysc,
  1187. };
  1188. /* gpmc */
  1189. static struct omap_hwmod_irq_info omap44xx_gpmc_irqs[] = {
  1190. { .irq = 20 + OMAP44XX_IRQ_GIC_START },
  1191. { .irq = -1 }
  1192. };
  1193. static struct omap_hwmod_dma_info omap44xx_gpmc_sdma_reqs[] = {
  1194. { .dma_req = 3 + OMAP44XX_DMA_REQ_START },
  1195. { .dma_req = -1 }
  1196. };
  1197. static struct omap_hwmod omap44xx_gpmc_hwmod = {
  1198. .name = "gpmc",
  1199. .class = &omap44xx_gpmc_hwmod_class,
  1200. .clkdm_name = "l3_2_clkdm",
  1201. /*
  1202. * XXX HWMOD_INIT_NO_RESET should not be needed for this IP
  1203. * block. It is not being added due to any known bugs with
  1204. * resetting the GPMC IP block, but rather because any timings
  1205. * set by the bootloader are not being correctly programmed by
  1206. * the kernel from the board file or DT data.
  1207. * HWMOD_INIT_NO_RESET should be removed ASAP.
  1208. */
  1209. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  1210. .mpu_irqs = omap44xx_gpmc_irqs,
  1211. .sdma_reqs = omap44xx_gpmc_sdma_reqs,
  1212. .prcm = {
  1213. .omap4 = {
  1214. .clkctrl_offs = OMAP4_CM_L3_2_GPMC_CLKCTRL_OFFSET,
  1215. .context_offs = OMAP4_RM_L3_2_GPMC_CONTEXT_OFFSET,
  1216. .modulemode = MODULEMODE_HWCTRL,
  1217. },
  1218. },
  1219. };
  1220. /*
  1221. * 'gpu' class
  1222. * 2d/3d graphics accelerator
  1223. */
  1224. static struct omap_hwmod_class_sysconfig omap44xx_gpu_sysc = {
  1225. .rev_offs = 0x1fc00,
  1226. .sysc_offs = 0x1fc10,
  1227. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  1228. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1229. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1230. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1231. .sysc_fields = &omap_hwmod_sysc_type2,
  1232. };
  1233. static struct omap_hwmod_class omap44xx_gpu_hwmod_class = {
  1234. .name = "gpu",
  1235. .sysc = &omap44xx_gpu_sysc,
  1236. };
  1237. /* gpu */
  1238. static struct omap_hwmod_irq_info omap44xx_gpu_irqs[] = {
  1239. { .irq = 21 + OMAP44XX_IRQ_GIC_START },
  1240. { .irq = -1 }
  1241. };
  1242. static struct omap_hwmod omap44xx_gpu_hwmod = {
  1243. .name = "gpu",
  1244. .class = &omap44xx_gpu_hwmod_class,
  1245. .clkdm_name = "l3_gfx_clkdm",
  1246. .mpu_irqs = omap44xx_gpu_irqs,
  1247. .main_clk = "gpu_fck",
  1248. .prcm = {
  1249. .omap4 = {
  1250. .clkctrl_offs = OMAP4_CM_GFX_GFX_CLKCTRL_OFFSET,
  1251. .context_offs = OMAP4_RM_GFX_GFX_CONTEXT_OFFSET,
  1252. .modulemode = MODULEMODE_SWCTRL,
  1253. },
  1254. },
  1255. };
  1256. /*
  1257. * 'hdq1w' class
  1258. * hdq / 1-wire serial interface controller
  1259. */
  1260. static struct omap_hwmod_class_sysconfig omap44xx_hdq1w_sysc = {
  1261. .rev_offs = 0x0000,
  1262. .sysc_offs = 0x0014,
  1263. .syss_offs = 0x0018,
  1264. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SOFTRESET |
  1265. SYSS_HAS_RESET_STATUS),
  1266. .sysc_fields = &omap_hwmod_sysc_type1,
  1267. };
  1268. static struct omap_hwmod_class omap44xx_hdq1w_hwmod_class = {
  1269. .name = "hdq1w",
  1270. .sysc = &omap44xx_hdq1w_sysc,
  1271. };
  1272. /* hdq1w */
  1273. static struct omap_hwmod_irq_info omap44xx_hdq1w_irqs[] = {
  1274. { .irq = 58 + OMAP44XX_IRQ_GIC_START },
  1275. { .irq = -1 }
  1276. };
  1277. static struct omap_hwmod omap44xx_hdq1w_hwmod = {
  1278. .name = "hdq1w",
  1279. .class = &omap44xx_hdq1w_hwmod_class,
  1280. .clkdm_name = "l4_per_clkdm",
  1281. .flags = HWMOD_INIT_NO_RESET, /* XXX temporary */
  1282. .mpu_irqs = omap44xx_hdq1w_irqs,
  1283. .main_clk = "hdq1w_fck",
  1284. .prcm = {
  1285. .omap4 = {
  1286. .clkctrl_offs = OMAP4_CM_L4PER_HDQ1W_CLKCTRL_OFFSET,
  1287. .context_offs = OMAP4_RM_L4PER_HDQ1W_CONTEXT_OFFSET,
  1288. .modulemode = MODULEMODE_SWCTRL,
  1289. },
  1290. },
  1291. };
  1292. /*
  1293. * 'hsi' class
  1294. * mipi high-speed synchronous serial interface (multichannel and full-duplex
  1295. * serial if)
  1296. */
  1297. static struct omap_hwmod_class_sysconfig omap44xx_hsi_sysc = {
  1298. .rev_offs = 0x0000,
  1299. .sysc_offs = 0x0010,
  1300. .syss_offs = 0x0014,
  1301. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_EMUFREE |
  1302. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  1303. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1304. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1305. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1306. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1307. .sysc_fields = &omap_hwmod_sysc_type1,
  1308. };
  1309. static struct omap_hwmod_class omap44xx_hsi_hwmod_class = {
  1310. .name = "hsi",
  1311. .sysc = &omap44xx_hsi_sysc,
  1312. };
  1313. /* hsi */
  1314. static struct omap_hwmod_irq_info omap44xx_hsi_irqs[] = {
  1315. { .name = "mpu_p1", .irq = 67 + OMAP44XX_IRQ_GIC_START },
  1316. { .name = "mpu_p2", .irq = 68 + OMAP44XX_IRQ_GIC_START },
  1317. { .name = "mpu_dma", .irq = 71 + OMAP44XX_IRQ_GIC_START },
  1318. { .irq = -1 }
  1319. };
  1320. static struct omap_hwmod omap44xx_hsi_hwmod = {
  1321. .name = "hsi",
  1322. .class = &omap44xx_hsi_hwmod_class,
  1323. .clkdm_name = "l3_init_clkdm",
  1324. .mpu_irqs = omap44xx_hsi_irqs,
  1325. .main_clk = "hsi_fck",
  1326. .prcm = {
  1327. .omap4 = {
  1328. .clkctrl_offs = OMAP4_CM_L3INIT_HSI_CLKCTRL_OFFSET,
  1329. .context_offs = OMAP4_RM_L3INIT_HSI_CONTEXT_OFFSET,
  1330. .modulemode = MODULEMODE_HWCTRL,
  1331. },
  1332. },
  1333. };
  1334. /*
  1335. * 'i2c' class
  1336. * multimaster high-speed i2c controller
  1337. */
  1338. static struct omap_hwmod_class_sysconfig omap44xx_i2c_sysc = {
  1339. .sysc_offs = 0x0010,
  1340. .syss_offs = 0x0090,
  1341. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1342. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1343. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1344. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1345. SIDLE_SMART_WKUP),
  1346. .clockact = CLOCKACT_TEST_ICLK,
  1347. .sysc_fields = &omap_hwmod_sysc_type1,
  1348. };
  1349. static struct omap_hwmod_class omap44xx_i2c_hwmod_class = {
  1350. .name = "i2c",
  1351. .sysc = &omap44xx_i2c_sysc,
  1352. .rev = OMAP_I2C_IP_VERSION_2,
  1353. .reset = &omap_i2c_reset,
  1354. };
  1355. static struct omap_i2c_dev_attr i2c_dev_attr = {
  1356. .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE,
  1357. };
  1358. /* i2c1 */
  1359. static struct omap_hwmod_irq_info omap44xx_i2c1_irqs[] = {
  1360. { .irq = 56 + OMAP44XX_IRQ_GIC_START },
  1361. { .irq = -1 }
  1362. };
  1363. static struct omap_hwmod_dma_info omap44xx_i2c1_sdma_reqs[] = {
  1364. { .name = "tx", .dma_req = 26 + OMAP44XX_DMA_REQ_START },
  1365. { .name = "rx", .dma_req = 27 + OMAP44XX_DMA_REQ_START },
  1366. { .dma_req = -1 }
  1367. };
  1368. static struct omap_hwmod omap44xx_i2c1_hwmod = {
  1369. .name = "i2c1",
  1370. .class = &omap44xx_i2c_hwmod_class,
  1371. .clkdm_name = "l4_per_clkdm",
  1372. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1373. .mpu_irqs = omap44xx_i2c1_irqs,
  1374. .sdma_reqs = omap44xx_i2c1_sdma_reqs,
  1375. .main_clk = "i2c1_fck",
  1376. .prcm = {
  1377. .omap4 = {
  1378. .clkctrl_offs = OMAP4_CM_L4PER_I2C1_CLKCTRL_OFFSET,
  1379. .context_offs = OMAP4_RM_L4PER_I2C1_CONTEXT_OFFSET,
  1380. .modulemode = MODULEMODE_SWCTRL,
  1381. },
  1382. },
  1383. .dev_attr = &i2c_dev_attr,
  1384. };
  1385. /* i2c2 */
  1386. static struct omap_hwmod_irq_info omap44xx_i2c2_irqs[] = {
  1387. { .irq = 57 + OMAP44XX_IRQ_GIC_START },
  1388. { .irq = -1 }
  1389. };
  1390. static struct omap_hwmod_dma_info omap44xx_i2c2_sdma_reqs[] = {
  1391. { .name = "tx", .dma_req = 28 + OMAP44XX_DMA_REQ_START },
  1392. { .name = "rx", .dma_req = 29 + OMAP44XX_DMA_REQ_START },
  1393. { .dma_req = -1 }
  1394. };
  1395. static struct omap_hwmod omap44xx_i2c2_hwmod = {
  1396. .name = "i2c2",
  1397. .class = &omap44xx_i2c_hwmod_class,
  1398. .clkdm_name = "l4_per_clkdm",
  1399. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1400. .mpu_irqs = omap44xx_i2c2_irqs,
  1401. .sdma_reqs = omap44xx_i2c2_sdma_reqs,
  1402. .main_clk = "i2c2_fck",
  1403. .prcm = {
  1404. .omap4 = {
  1405. .clkctrl_offs = OMAP4_CM_L4PER_I2C2_CLKCTRL_OFFSET,
  1406. .context_offs = OMAP4_RM_L4PER_I2C2_CONTEXT_OFFSET,
  1407. .modulemode = MODULEMODE_SWCTRL,
  1408. },
  1409. },
  1410. .dev_attr = &i2c_dev_attr,
  1411. };
  1412. /* i2c3 */
  1413. static struct omap_hwmod_irq_info omap44xx_i2c3_irqs[] = {
  1414. { .irq = 61 + OMAP44XX_IRQ_GIC_START },
  1415. { .irq = -1 }
  1416. };
  1417. static struct omap_hwmod_dma_info omap44xx_i2c3_sdma_reqs[] = {
  1418. { .name = "tx", .dma_req = 24 + OMAP44XX_DMA_REQ_START },
  1419. { .name = "rx", .dma_req = 25 + OMAP44XX_DMA_REQ_START },
  1420. { .dma_req = -1 }
  1421. };
  1422. static struct omap_hwmod omap44xx_i2c3_hwmod = {
  1423. .name = "i2c3",
  1424. .class = &omap44xx_i2c_hwmod_class,
  1425. .clkdm_name = "l4_per_clkdm",
  1426. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1427. .mpu_irqs = omap44xx_i2c3_irqs,
  1428. .sdma_reqs = omap44xx_i2c3_sdma_reqs,
  1429. .main_clk = "i2c3_fck",
  1430. .prcm = {
  1431. .omap4 = {
  1432. .clkctrl_offs = OMAP4_CM_L4PER_I2C3_CLKCTRL_OFFSET,
  1433. .context_offs = OMAP4_RM_L4PER_I2C3_CONTEXT_OFFSET,
  1434. .modulemode = MODULEMODE_SWCTRL,
  1435. },
  1436. },
  1437. .dev_attr = &i2c_dev_attr,
  1438. };
  1439. /* i2c4 */
  1440. static struct omap_hwmod_irq_info omap44xx_i2c4_irqs[] = {
  1441. { .irq = 62 + OMAP44XX_IRQ_GIC_START },
  1442. { .irq = -1 }
  1443. };
  1444. static struct omap_hwmod_dma_info omap44xx_i2c4_sdma_reqs[] = {
  1445. { .name = "tx", .dma_req = 123 + OMAP44XX_DMA_REQ_START },
  1446. { .name = "rx", .dma_req = 124 + OMAP44XX_DMA_REQ_START },
  1447. { .dma_req = -1 }
  1448. };
  1449. static struct omap_hwmod omap44xx_i2c4_hwmod = {
  1450. .name = "i2c4",
  1451. .class = &omap44xx_i2c_hwmod_class,
  1452. .clkdm_name = "l4_per_clkdm",
  1453. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1454. .mpu_irqs = omap44xx_i2c4_irqs,
  1455. .sdma_reqs = omap44xx_i2c4_sdma_reqs,
  1456. .main_clk = "i2c4_fck",
  1457. .prcm = {
  1458. .omap4 = {
  1459. .clkctrl_offs = OMAP4_CM_L4PER_I2C4_CLKCTRL_OFFSET,
  1460. .context_offs = OMAP4_RM_L4PER_I2C4_CONTEXT_OFFSET,
  1461. .modulemode = MODULEMODE_SWCTRL,
  1462. },
  1463. },
  1464. .dev_attr = &i2c_dev_attr,
  1465. };
  1466. /*
  1467. * 'ipu' class
  1468. * imaging processor unit
  1469. */
  1470. static struct omap_hwmod_class omap44xx_ipu_hwmod_class = {
  1471. .name = "ipu",
  1472. };
  1473. /* ipu */
  1474. static struct omap_hwmod_irq_info omap44xx_ipu_irqs[] = {
  1475. { .irq = 100 + OMAP44XX_IRQ_GIC_START },
  1476. { .irq = -1 }
  1477. };
  1478. static struct omap_hwmod_rst_info omap44xx_ipu_resets[] = {
  1479. { .name = "cpu0", .rst_shift = 0 },
  1480. { .name = "cpu1", .rst_shift = 1 },
  1481. };
  1482. static struct omap_hwmod omap44xx_ipu_hwmod = {
  1483. .name = "ipu",
  1484. .class = &omap44xx_ipu_hwmod_class,
  1485. .clkdm_name = "ducati_clkdm",
  1486. .mpu_irqs = omap44xx_ipu_irqs,
  1487. .rst_lines = omap44xx_ipu_resets,
  1488. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_resets),
  1489. .main_clk = "ducati_clk_mux_ck",
  1490. .prcm = {
  1491. .omap4 = {
  1492. .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
  1493. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  1494. .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
  1495. .modulemode = MODULEMODE_HWCTRL,
  1496. },
  1497. },
  1498. };
  1499. /*
  1500. * 'iss' class
  1501. * external images sensor pixel data processor
  1502. */
  1503. static struct omap_hwmod_class_sysconfig omap44xx_iss_sysc = {
  1504. .rev_offs = 0x0000,
  1505. .sysc_offs = 0x0010,
  1506. /*
  1507. * ISS needs 100 OCP clk cycles delay after a softreset before
  1508. * accessing sysconfig again.
  1509. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  1510. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  1511. *
  1512. * TODO: Indicate errata when available.
  1513. */
  1514. .srst_udelay = 2,
  1515. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  1516. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1517. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1518. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1519. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1520. .sysc_fields = &omap_hwmod_sysc_type2,
  1521. };
  1522. static struct omap_hwmod_class omap44xx_iss_hwmod_class = {
  1523. .name = "iss",
  1524. .sysc = &omap44xx_iss_sysc,
  1525. };
  1526. /* iss */
  1527. static struct omap_hwmod_irq_info omap44xx_iss_irqs[] = {
  1528. { .irq = 24 + OMAP44XX_IRQ_GIC_START },
  1529. { .irq = -1 }
  1530. };
  1531. static struct omap_hwmod_dma_info omap44xx_iss_sdma_reqs[] = {
  1532. { .name = "1", .dma_req = 8 + OMAP44XX_DMA_REQ_START },
  1533. { .name = "2", .dma_req = 9 + OMAP44XX_DMA_REQ_START },
  1534. { .name = "3", .dma_req = 11 + OMAP44XX_DMA_REQ_START },
  1535. { .name = "4", .dma_req = 12 + OMAP44XX_DMA_REQ_START },
  1536. { .dma_req = -1 }
  1537. };
  1538. static struct omap_hwmod_opt_clk iss_opt_clks[] = {
  1539. { .role = "ctrlclk", .clk = "iss_ctrlclk" },
  1540. };
  1541. static struct omap_hwmod omap44xx_iss_hwmod = {
  1542. .name = "iss",
  1543. .class = &omap44xx_iss_hwmod_class,
  1544. .clkdm_name = "iss_clkdm",
  1545. .mpu_irqs = omap44xx_iss_irqs,
  1546. .sdma_reqs = omap44xx_iss_sdma_reqs,
  1547. .main_clk = "iss_fck",
  1548. .prcm = {
  1549. .omap4 = {
  1550. .clkctrl_offs = OMAP4_CM_CAM_ISS_CLKCTRL_OFFSET,
  1551. .context_offs = OMAP4_RM_CAM_ISS_CONTEXT_OFFSET,
  1552. .modulemode = MODULEMODE_SWCTRL,
  1553. },
  1554. },
  1555. .opt_clks = iss_opt_clks,
  1556. .opt_clks_cnt = ARRAY_SIZE(iss_opt_clks),
  1557. };
  1558. /*
  1559. * 'iva' class
  1560. * multi-standard video encoder/decoder hardware accelerator
  1561. */
  1562. static struct omap_hwmod_class omap44xx_iva_hwmod_class = {
  1563. .name = "iva",
  1564. };
  1565. /* iva */
  1566. static struct omap_hwmod_irq_info omap44xx_iva_irqs[] = {
  1567. { .name = "sync_1", .irq = 103 + OMAP44XX_IRQ_GIC_START },
  1568. { .name = "sync_0", .irq = 104 + OMAP44XX_IRQ_GIC_START },
  1569. { .name = "mailbox_0", .irq = 107 + OMAP44XX_IRQ_GIC_START },
  1570. { .irq = -1 }
  1571. };
  1572. static struct omap_hwmod_rst_info omap44xx_iva_resets[] = {
  1573. { .name = "seq0", .rst_shift = 0 },
  1574. { .name = "seq1", .rst_shift = 1 },
  1575. { .name = "logic", .rst_shift = 2 },
  1576. };
  1577. static struct omap_hwmod omap44xx_iva_hwmod = {
  1578. .name = "iva",
  1579. .class = &omap44xx_iva_hwmod_class,
  1580. .clkdm_name = "ivahd_clkdm",
  1581. .mpu_irqs = omap44xx_iva_irqs,
  1582. .rst_lines = omap44xx_iva_resets,
  1583. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_resets),
  1584. .main_clk = "iva_fck",
  1585. .prcm = {
  1586. .omap4 = {
  1587. .clkctrl_offs = OMAP4_CM_IVAHD_IVAHD_CLKCTRL_OFFSET,
  1588. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  1589. .context_offs = OMAP4_RM_IVAHD_IVAHD_CONTEXT_OFFSET,
  1590. .modulemode = MODULEMODE_HWCTRL,
  1591. },
  1592. },
  1593. };
  1594. /*
  1595. * 'kbd' class
  1596. * keyboard controller
  1597. */
  1598. static struct omap_hwmod_class_sysconfig omap44xx_kbd_sysc = {
  1599. .rev_offs = 0x0000,
  1600. .sysc_offs = 0x0010,
  1601. .syss_offs = 0x0014,
  1602. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1603. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  1604. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1605. SYSS_HAS_RESET_STATUS),
  1606. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1607. .sysc_fields = &omap_hwmod_sysc_type1,
  1608. };
  1609. static struct omap_hwmod_class omap44xx_kbd_hwmod_class = {
  1610. .name = "kbd",
  1611. .sysc = &omap44xx_kbd_sysc,
  1612. };
  1613. /* kbd */
  1614. static struct omap_hwmod_irq_info omap44xx_kbd_irqs[] = {
  1615. { .irq = 120 + OMAP44XX_IRQ_GIC_START },
  1616. { .irq = -1 }
  1617. };
  1618. static struct omap_hwmod omap44xx_kbd_hwmod = {
  1619. .name = "kbd",
  1620. .class = &omap44xx_kbd_hwmod_class,
  1621. .clkdm_name = "l4_wkup_clkdm",
  1622. .mpu_irqs = omap44xx_kbd_irqs,
  1623. .main_clk = "kbd_fck",
  1624. .prcm = {
  1625. .omap4 = {
  1626. .clkctrl_offs = OMAP4_CM_WKUP_KEYBOARD_CLKCTRL_OFFSET,
  1627. .context_offs = OMAP4_RM_WKUP_KEYBOARD_CONTEXT_OFFSET,
  1628. .modulemode = MODULEMODE_SWCTRL,
  1629. },
  1630. },
  1631. };
  1632. /*
  1633. * 'mailbox' class
  1634. * mailbox module allowing communication between the on-chip processors using a
  1635. * queued mailbox-interrupt mechanism.
  1636. */
  1637. static struct omap_hwmod_class_sysconfig omap44xx_mailbox_sysc = {
  1638. .rev_offs = 0x0000,
  1639. .sysc_offs = 0x0010,
  1640. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  1641. SYSC_HAS_SOFTRESET),
  1642. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1643. .sysc_fields = &omap_hwmod_sysc_type2,
  1644. };
  1645. static struct omap_hwmod_class omap44xx_mailbox_hwmod_class = {
  1646. .name = "mailbox",
  1647. .sysc = &omap44xx_mailbox_sysc,
  1648. };
  1649. /* mailbox */
  1650. static struct omap_hwmod_irq_info omap44xx_mailbox_irqs[] = {
  1651. { .irq = 26 + OMAP44XX_IRQ_GIC_START },
  1652. { .irq = -1 }
  1653. };
  1654. static struct omap_hwmod omap44xx_mailbox_hwmod = {
  1655. .name = "mailbox",
  1656. .class = &omap44xx_mailbox_hwmod_class,
  1657. .clkdm_name = "l4_cfg_clkdm",
  1658. .mpu_irqs = omap44xx_mailbox_irqs,
  1659. .prcm = {
  1660. .omap4 = {
  1661. .clkctrl_offs = OMAP4_CM_L4CFG_MAILBOX_CLKCTRL_OFFSET,
  1662. .context_offs = OMAP4_RM_L4CFG_MAILBOX_CONTEXT_OFFSET,
  1663. },
  1664. },
  1665. };
  1666. /*
  1667. * 'mcasp' class
  1668. * multi-channel audio serial port controller
  1669. */
  1670. /* The IP is not compliant to type1 / type2 scheme */
  1671. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_mcasp = {
  1672. .sidle_shift = 0,
  1673. };
  1674. static struct omap_hwmod_class_sysconfig omap44xx_mcasp_sysc = {
  1675. .sysc_offs = 0x0004,
  1676. .sysc_flags = SYSC_HAS_SIDLEMODE,
  1677. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1678. SIDLE_SMART_WKUP),
  1679. .sysc_fields = &omap_hwmod_sysc_type_mcasp,
  1680. };
  1681. static struct omap_hwmod_class omap44xx_mcasp_hwmod_class = {
  1682. .name = "mcasp",
  1683. .sysc = &omap44xx_mcasp_sysc,
  1684. };
  1685. /* mcasp */
  1686. static struct omap_hwmod_irq_info omap44xx_mcasp_irqs[] = {
  1687. { .name = "arevt", .irq = 108 + OMAP44XX_IRQ_GIC_START },
  1688. { .name = "axevt", .irq = 109 + OMAP44XX_IRQ_GIC_START },
  1689. { .irq = -1 }
  1690. };
  1691. static struct omap_hwmod_dma_info omap44xx_mcasp_sdma_reqs[] = {
  1692. { .name = "axevt", .dma_req = 7 + OMAP44XX_DMA_REQ_START },
  1693. { .name = "arevt", .dma_req = 10 + OMAP44XX_DMA_REQ_START },
  1694. { .dma_req = -1 }
  1695. };
  1696. static struct omap_hwmod omap44xx_mcasp_hwmod = {
  1697. .name = "mcasp",
  1698. .class = &omap44xx_mcasp_hwmod_class,
  1699. .clkdm_name = "abe_clkdm",
  1700. .mpu_irqs = omap44xx_mcasp_irqs,
  1701. .sdma_reqs = omap44xx_mcasp_sdma_reqs,
  1702. .main_clk = "mcasp_fck",
  1703. .prcm = {
  1704. .omap4 = {
  1705. .clkctrl_offs = OMAP4_CM1_ABE_MCASP_CLKCTRL_OFFSET,
  1706. .context_offs = OMAP4_RM_ABE_MCASP_CONTEXT_OFFSET,
  1707. .modulemode = MODULEMODE_SWCTRL,
  1708. },
  1709. },
  1710. };
  1711. /*
  1712. * 'mcbsp' class
  1713. * multi channel buffered serial port controller
  1714. */
  1715. static struct omap_hwmod_class_sysconfig omap44xx_mcbsp_sysc = {
  1716. .sysc_offs = 0x008c,
  1717. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
  1718. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1719. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1720. .sysc_fields = &omap_hwmod_sysc_type1,
  1721. };
  1722. static struct omap_hwmod_class omap44xx_mcbsp_hwmod_class = {
  1723. .name = "mcbsp",
  1724. .sysc = &omap44xx_mcbsp_sysc,
  1725. .rev = MCBSP_CONFIG_TYPE4,
  1726. };
  1727. /* mcbsp1 */
  1728. static struct omap_hwmod_irq_info omap44xx_mcbsp1_irqs[] = {
  1729. { .name = "common", .irq = 17 + OMAP44XX_IRQ_GIC_START },
  1730. { .irq = -1 }
  1731. };
  1732. static struct omap_hwmod_dma_info omap44xx_mcbsp1_sdma_reqs[] = {
  1733. { .name = "tx", .dma_req = 32 + OMAP44XX_DMA_REQ_START },
  1734. { .name = "rx", .dma_req = 33 + OMAP44XX_DMA_REQ_START },
  1735. { .dma_req = -1 }
  1736. };
  1737. static struct omap_hwmod_opt_clk mcbsp1_opt_clks[] = {
  1738. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1739. { .role = "prcm_fck", .clk = "mcbsp1_sync_mux_ck" },
  1740. };
  1741. static struct omap_hwmod omap44xx_mcbsp1_hwmod = {
  1742. .name = "mcbsp1",
  1743. .class = &omap44xx_mcbsp_hwmod_class,
  1744. .clkdm_name = "abe_clkdm",
  1745. .mpu_irqs = omap44xx_mcbsp1_irqs,
  1746. .sdma_reqs = omap44xx_mcbsp1_sdma_reqs,
  1747. .main_clk = "mcbsp1_fck",
  1748. .prcm = {
  1749. .omap4 = {
  1750. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP1_CLKCTRL_OFFSET,
  1751. .context_offs = OMAP4_RM_ABE_MCBSP1_CONTEXT_OFFSET,
  1752. .modulemode = MODULEMODE_SWCTRL,
  1753. },
  1754. },
  1755. .opt_clks = mcbsp1_opt_clks,
  1756. .opt_clks_cnt = ARRAY_SIZE(mcbsp1_opt_clks),
  1757. };
  1758. /* mcbsp2 */
  1759. static struct omap_hwmod_irq_info omap44xx_mcbsp2_irqs[] = {
  1760. { .name = "common", .irq = 22 + OMAP44XX_IRQ_GIC_START },
  1761. { .irq = -1 }
  1762. };
  1763. static struct omap_hwmod_dma_info omap44xx_mcbsp2_sdma_reqs[] = {
  1764. { .name = "tx", .dma_req = 16 + OMAP44XX_DMA_REQ_START },
  1765. { .name = "rx", .dma_req = 17 + OMAP44XX_DMA_REQ_START },
  1766. { .dma_req = -1 }
  1767. };
  1768. static struct omap_hwmod_opt_clk mcbsp2_opt_clks[] = {
  1769. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1770. { .role = "prcm_fck", .clk = "mcbsp2_sync_mux_ck" },
  1771. };
  1772. static struct omap_hwmod omap44xx_mcbsp2_hwmod = {
  1773. .name = "mcbsp2",
  1774. .class = &omap44xx_mcbsp_hwmod_class,
  1775. .clkdm_name = "abe_clkdm",
  1776. .mpu_irqs = omap44xx_mcbsp2_irqs,
  1777. .sdma_reqs = omap44xx_mcbsp2_sdma_reqs,
  1778. .main_clk = "mcbsp2_fck",
  1779. .prcm = {
  1780. .omap4 = {
  1781. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP2_CLKCTRL_OFFSET,
  1782. .context_offs = OMAP4_RM_ABE_MCBSP2_CONTEXT_OFFSET,
  1783. .modulemode = MODULEMODE_SWCTRL,
  1784. },
  1785. },
  1786. .opt_clks = mcbsp2_opt_clks,
  1787. .opt_clks_cnt = ARRAY_SIZE(mcbsp2_opt_clks),
  1788. };
  1789. /* mcbsp3 */
  1790. static struct omap_hwmod_irq_info omap44xx_mcbsp3_irqs[] = {
  1791. { .name = "common", .irq = 23 + OMAP44XX_IRQ_GIC_START },
  1792. { .irq = -1 }
  1793. };
  1794. static struct omap_hwmod_dma_info omap44xx_mcbsp3_sdma_reqs[] = {
  1795. { .name = "tx", .dma_req = 18 + OMAP44XX_DMA_REQ_START },
  1796. { .name = "rx", .dma_req = 19 + OMAP44XX_DMA_REQ_START },
  1797. { .dma_req = -1 }
  1798. };
  1799. static struct omap_hwmod_opt_clk mcbsp3_opt_clks[] = {
  1800. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1801. { .role = "prcm_fck", .clk = "mcbsp3_sync_mux_ck" },
  1802. };
  1803. static struct omap_hwmod omap44xx_mcbsp3_hwmod = {
  1804. .name = "mcbsp3",
  1805. .class = &omap44xx_mcbsp_hwmod_class,
  1806. .clkdm_name = "abe_clkdm",
  1807. .mpu_irqs = omap44xx_mcbsp3_irqs,
  1808. .sdma_reqs = omap44xx_mcbsp3_sdma_reqs,
  1809. .main_clk = "mcbsp3_fck",
  1810. .prcm = {
  1811. .omap4 = {
  1812. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP3_CLKCTRL_OFFSET,
  1813. .context_offs = OMAP4_RM_ABE_MCBSP3_CONTEXT_OFFSET,
  1814. .modulemode = MODULEMODE_SWCTRL,
  1815. },
  1816. },
  1817. .opt_clks = mcbsp3_opt_clks,
  1818. .opt_clks_cnt = ARRAY_SIZE(mcbsp3_opt_clks),
  1819. };
  1820. /* mcbsp4 */
  1821. static struct omap_hwmod_irq_info omap44xx_mcbsp4_irqs[] = {
  1822. { .name = "common", .irq = 16 + OMAP44XX_IRQ_GIC_START },
  1823. { .irq = -1 }
  1824. };
  1825. static struct omap_hwmod_dma_info omap44xx_mcbsp4_sdma_reqs[] = {
  1826. { .name = "tx", .dma_req = 30 + OMAP44XX_DMA_REQ_START },
  1827. { .name = "rx", .dma_req = 31 + OMAP44XX_DMA_REQ_START },
  1828. { .dma_req = -1 }
  1829. };
  1830. static struct omap_hwmod_opt_clk mcbsp4_opt_clks[] = {
  1831. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1832. { .role = "prcm_fck", .clk = "mcbsp4_sync_mux_ck" },
  1833. };
  1834. static struct omap_hwmod omap44xx_mcbsp4_hwmod = {
  1835. .name = "mcbsp4",
  1836. .class = &omap44xx_mcbsp_hwmod_class,
  1837. .clkdm_name = "l4_per_clkdm",
  1838. .mpu_irqs = omap44xx_mcbsp4_irqs,
  1839. .sdma_reqs = omap44xx_mcbsp4_sdma_reqs,
  1840. .main_clk = "mcbsp4_fck",
  1841. .prcm = {
  1842. .omap4 = {
  1843. .clkctrl_offs = OMAP4_CM_L4PER_MCBSP4_CLKCTRL_OFFSET,
  1844. .context_offs = OMAP4_RM_L4PER_MCBSP4_CONTEXT_OFFSET,
  1845. .modulemode = MODULEMODE_SWCTRL,
  1846. },
  1847. },
  1848. .opt_clks = mcbsp4_opt_clks,
  1849. .opt_clks_cnt = ARRAY_SIZE(mcbsp4_opt_clks),
  1850. };
  1851. /*
  1852. * 'mcpdm' class
  1853. * multi channel pdm controller (proprietary interface with phoenix power
  1854. * ic)
  1855. */
  1856. static struct omap_hwmod_class_sysconfig omap44xx_mcpdm_sysc = {
  1857. .rev_offs = 0x0000,
  1858. .sysc_offs = 0x0010,
  1859. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1860. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1861. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1862. SIDLE_SMART_WKUP),
  1863. .sysc_fields = &omap_hwmod_sysc_type2,
  1864. };
  1865. static struct omap_hwmod_class omap44xx_mcpdm_hwmod_class = {
  1866. .name = "mcpdm",
  1867. .sysc = &omap44xx_mcpdm_sysc,
  1868. };
  1869. /* mcpdm */
  1870. static struct omap_hwmod_irq_info omap44xx_mcpdm_irqs[] = {
  1871. { .irq = 112 + OMAP44XX_IRQ_GIC_START },
  1872. { .irq = -1 }
  1873. };
  1874. static struct omap_hwmod_dma_info omap44xx_mcpdm_sdma_reqs[] = {
  1875. { .name = "up_link", .dma_req = 64 + OMAP44XX_DMA_REQ_START },
  1876. { .name = "dn_link", .dma_req = 65 + OMAP44XX_DMA_REQ_START },
  1877. { .dma_req = -1 }
  1878. };
  1879. static struct omap_hwmod omap44xx_mcpdm_hwmod = {
  1880. .name = "mcpdm",
  1881. .class = &omap44xx_mcpdm_hwmod_class,
  1882. .clkdm_name = "abe_clkdm",
  1883. /*
  1884. * It's suspected that the McPDM requires an off-chip main
  1885. * functional clock, controlled via I2C. This IP block is
  1886. * currently reset very early during boot, before I2C is
  1887. * available, so it doesn't seem that we have any choice in
  1888. * the kernel other than to avoid resetting it.
  1889. *
  1890. * Also, McPDM needs to be configured to NO_IDLE mode when it
  1891. * is in used otherwise vital clocks will be gated which
  1892. * results 'slow motion' audio playback.
  1893. */
  1894. .flags = HWMOD_EXT_OPT_MAIN_CLK | HWMOD_SWSUP_SIDLE,
  1895. .mpu_irqs = omap44xx_mcpdm_irqs,
  1896. .sdma_reqs = omap44xx_mcpdm_sdma_reqs,
  1897. .main_clk = "mcpdm_fck",
  1898. .prcm = {
  1899. .omap4 = {
  1900. .clkctrl_offs = OMAP4_CM1_ABE_PDM_CLKCTRL_OFFSET,
  1901. .context_offs = OMAP4_RM_ABE_PDM_CONTEXT_OFFSET,
  1902. .modulemode = MODULEMODE_SWCTRL,
  1903. },
  1904. },
  1905. };
  1906. /*
  1907. * 'mcspi' class
  1908. * multichannel serial port interface (mcspi) / master/slave synchronous serial
  1909. * bus
  1910. */
  1911. static struct omap_hwmod_class_sysconfig omap44xx_mcspi_sysc = {
  1912. .rev_offs = 0x0000,
  1913. .sysc_offs = 0x0010,
  1914. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1915. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1916. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1917. SIDLE_SMART_WKUP),
  1918. .sysc_fields = &omap_hwmod_sysc_type2,
  1919. };
  1920. static struct omap_hwmod_class omap44xx_mcspi_hwmod_class = {
  1921. .name = "mcspi",
  1922. .sysc = &omap44xx_mcspi_sysc,
  1923. .rev = OMAP4_MCSPI_REV,
  1924. };
  1925. /* mcspi1 */
  1926. static struct omap_hwmod_irq_info omap44xx_mcspi1_irqs[] = {
  1927. { .irq = 65 + OMAP44XX_IRQ_GIC_START },
  1928. { .irq = -1 }
  1929. };
  1930. static struct omap_hwmod_dma_info omap44xx_mcspi1_sdma_reqs[] = {
  1931. { .name = "tx0", .dma_req = 34 + OMAP44XX_DMA_REQ_START },
  1932. { .name = "rx0", .dma_req = 35 + OMAP44XX_DMA_REQ_START },
  1933. { .name = "tx1", .dma_req = 36 + OMAP44XX_DMA_REQ_START },
  1934. { .name = "rx1", .dma_req = 37 + OMAP44XX_DMA_REQ_START },
  1935. { .name = "tx2", .dma_req = 38 + OMAP44XX_DMA_REQ_START },
  1936. { .name = "rx2", .dma_req = 39 + OMAP44XX_DMA_REQ_START },
  1937. { .name = "tx3", .dma_req = 40 + OMAP44XX_DMA_REQ_START },
  1938. { .name = "rx3", .dma_req = 41 + OMAP44XX_DMA_REQ_START },
  1939. { .dma_req = -1 }
  1940. };
  1941. /* mcspi1 dev_attr */
  1942. static struct omap2_mcspi_dev_attr mcspi1_dev_attr = {
  1943. .num_chipselect = 4,
  1944. };
  1945. static struct omap_hwmod omap44xx_mcspi1_hwmod = {
  1946. .name = "mcspi1",
  1947. .class = &omap44xx_mcspi_hwmod_class,
  1948. .clkdm_name = "l4_per_clkdm",
  1949. .mpu_irqs = omap44xx_mcspi1_irqs,
  1950. .sdma_reqs = omap44xx_mcspi1_sdma_reqs,
  1951. .main_clk = "mcspi1_fck",
  1952. .prcm = {
  1953. .omap4 = {
  1954. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI1_CLKCTRL_OFFSET,
  1955. .context_offs = OMAP4_RM_L4PER_MCSPI1_CONTEXT_OFFSET,
  1956. .modulemode = MODULEMODE_SWCTRL,
  1957. },
  1958. },
  1959. .dev_attr = &mcspi1_dev_attr,
  1960. };
  1961. /* mcspi2 */
  1962. static struct omap_hwmod_irq_info omap44xx_mcspi2_irqs[] = {
  1963. { .irq = 66 + OMAP44XX_IRQ_GIC_START },
  1964. { .irq = -1 }
  1965. };
  1966. static struct omap_hwmod_dma_info omap44xx_mcspi2_sdma_reqs[] = {
  1967. { .name = "tx0", .dma_req = 42 + OMAP44XX_DMA_REQ_START },
  1968. { .name = "rx0", .dma_req = 43 + OMAP44XX_DMA_REQ_START },
  1969. { .name = "tx1", .dma_req = 44 + OMAP44XX_DMA_REQ_START },
  1970. { .name = "rx1", .dma_req = 45 + OMAP44XX_DMA_REQ_START },
  1971. { .dma_req = -1 }
  1972. };
  1973. /* mcspi2 dev_attr */
  1974. static struct omap2_mcspi_dev_attr mcspi2_dev_attr = {
  1975. .num_chipselect = 2,
  1976. };
  1977. static struct omap_hwmod omap44xx_mcspi2_hwmod = {
  1978. .name = "mcspi2",
  1979. .class = &omap44xx_mcspi_hwmod_class,
  1980. .clkdm_name = "l4_per_clkdm",
  1981. .mpu_irqs = omap44xx_mcspi2_irqs,
  1982. .sdma_reqs = omap44xx_mcspi2_sdma_reqs,
  1983. .main_clk = "mcspi2_fck",
  1984. .prcm = {
  1985. .omap4 = {
  1986. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI2_CLKCTRL_OFFSET,
  1987. .context_offs = OMAP4_RM_L4PER_MCSPI2_CONTEXT_OFFSET,
  1988. .modulemode = MODULEMODE_SWCTRL,
  1989. },
  1990. },
  1991. .dev_attr = &mcspi2_dev_attr,
  1992. };
  1993. /* mcspi3 */
  1994. static struct omap_hwmod_irq_info omap44xx_mcspi3_irqs[] = {
  1995. { .irq = 91 + OMAP44XX_IRQ_GIC_START },
  1996. { .irq = -1 }
  1997. };
  1998. static struct omap_hwmod_dma_info omap44xx_mcspi3_sdma_reqs[] = {
  1999. { .name = "tx0", .dma_req = 14 + OMAP44XX_DMA_REQ_START },
  2000. { .name = "rx0", .dma_req = 15 + OMAP44XX_DMA_REQ_START },
  2001. { .name = "tx1", .dma_req = 22 + OMAP44XX_DMA_REQ_START },
  2002. { .name = "rx1", .dma_req = 23 + OMAP44XX_DMA_REQ_START },
  2003. { .dma_req = -1 }
  2004. };
  2005. /* mcspi3 dev_attr */
  2006. static struct omap2_mcspi_dev_attr mcspi3_dev_attr = {
  2007. .num_chipselect = 2,
  2008. };
  2009. static struct omap_hwmod omap44xx_mcspi3_hwmod = {
  2010. .name = "mcspi3",
  2011. .class = &omap44xx_mcspi_hwmod_class,
  2012. .clkdm_name = "l4_per_clkdm",
  2013. .mpu_irqs = omap44xx_mcspi3_irqs,
  2014. .sdma_reqs = omap44xx_mcspi3_sdma_reqs,
  2015. .main_clk = "mcspi3_fck",
  2016. .prcm = {
  2017. .omap4 = {
  2018. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI3_CLKCTRL_OFFSET,
  2019. .context_offs = OMAP4_RM_L4PER_MCSPI3_CONTEXT_OFFSET,
  2020. .modulemode = MODULEMODE_SWCTRL,
  2021. },
  2022. },
  2023. .dev_attr = &mcspi3_dev_attr,
  2024. };
  2025. /* mcspi4 */
  2026. static struct omap_hwmod_irq_info omap44xx_mcspi4_irqs[] = {
  2027. { .irq = 48 + OMAP44XX_IRQ_GIC_START },
  2028. { .irq = -1 }
  2029. };
  2030. static struct omap_hwmod_dma_info omap44xx_mcspi4_sdma_reqs[] = {
  2031. { .name = "tx0", .dma_req = 69 + OMAP44XX_DMA_REQ_START },
  2032. { .name = "rx0", .dma_req = 70 + OMAP44XX_DMA_REQ_START },
  2033. { .dma_req = -1 }
  2034. };
  2035. /* mcspi4 dev_attr */
  2036. static struct omap2_mcspi_dev_attr mcspi4_dev_attr = {
  2037. .num_chipselect = 1,
  2038. };
  2039. static struct omap_hwmod omap44xx_mcspi4_hwmod = {
  2040. .name = "mcspi4",
  2041. .class = &omap44xx_mcspi_hwmod_class,
  2042. .clkdm_name = "l4_per_clkdm",
  2043. .mpu_irqs = omap44xx_mcspi4_irqs,
  2044. .sdma_reqs = omap44xx_mcspi4_sdma_reqs,
  2045. .main_clk = "mcspi4_fck",
  2046. .prcm = {
  2047. .omap4 = {
  2048. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI4_CLKCTRL_OFFSET,
  2049. .context_offs = OMAP4_RM_L4PER_MCSPI4_CONTEXT_OFFSET,
  2050. .modulemode = MODULEMODE_SWCTRL,
  2051. },
  2052. },
  2053. .dev_attr = &mcspi4_dev_attr,
  2054. };
  2055. /*
  2056. * 'mmc' class
  2057. * multimedia card high-speed/sd/sdio (mmc/sd/sdio) host controller
  2058. */
  2059. static struct omap_hwmod_class_sysconfig omap44xx_mmc_sysc = {
  2060. .rev_offs = 0x0000,
  2061. .sysc_offs = 0x0010,
  2062. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  2063. SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  2064. SYSC_HAS_SOFTRESET),
  2065. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2066. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  2067. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  2068. .sysc_fields = &omap_hwmod_sysc_type2,
  2069. };
  2070. static struct omap_hwmod_class omap44xx_mmc_hwmod_class = {
  2071. .name = "mmc",
  2072. .sysc = &omap44xx_mmc_sysc,
  2073. };
  2074. /* mmc1 */
  2075. static struct omap_hwmod_irq_info omap44xx_mmc1_irqs[] = {
  2076. { .irq = 83 + OMAP44XX_IRQ_GIC_START },
  2077. { .irq = -1 }
  2078. };
  2079. static struct omap_hwmod_dma_info omap44xx_mmc1_sdma_reqs[] = {
  2080. { .name = "tx", .dma_req = 60 + OMAP44XX_DMA_REQ_START },
  2081. { .name = "rx", .dma_req = 61 + OMAP44XX_DMA_REQ_START },
  2082. { .dma_req = -1 }
  2083. };
  2084. /* mmc1 dev_attr */
  2085. static struct omap_mmc_dev_attr mmc1_dev_attr = {
  2086. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  2087. };
  2088. static struct omap_hwmod omap44xx_mmc1_hwmod = {
  2089. .name = "mmc1",
  2090. .class = &omap44xx_mmc_hwmod_class,
  2091. .clkdm_name = "l3_init_clkdm",
  2092. .mpu_irqs = omap44xx_mmc1_irqs,
  2093. .sdma_reqs = omap44xx_mmc1_sdma_reqs,
  2094. .main_clk = "mmc1_fck",
  2095. .prcm = {
  2096. .omap4 = {
  2097. .clkctrl_offs = OMAP4_CM_L3INIT_MMC1_CLKCTRL_OFFSET,
  2098. .context_offs = OMAP4_RM_L3INIT_MMC1_CONTEXT_OFFSET,
  2099. .modulemode = MODULEMODE_SWCTRL,
  2100. },
  2101. },
  2102. .dev_attr = &mmc1_dev_attr,
  2103. };
  2104. /* mmc2 */
  2105. static struct omap_hwmod_irq_info omap44xx_mmc2_irqs[] = {
  2106. { .irq = 86 + OMAP44XX_IRQ_GIC_START },
  2107. { .irq = -1 }
  2108. };
  2109. static struct omap_hwmod_dma_info omap44xx_mmc2_sdma_reqs[] = {
  2110. { .name = "tx", .dma_req = 46 + OMAP44XX_DMA_REQ_START },
  2111. { .name = "rx", .dma_req = 47 + OMAP44XX_DMA_REQ_START },
  2112. { .dma_req = -1 }
  2113. };
  2114. static struct omap_hwmod omap44xx_mmc2_hwmod = {
  2115. .name = "mmc2",
  2116. .class = &omap44xx_mmc_hwmod_class,
  2117. .clkdm_name = "l3_init_clkdm",
  2118. .mpu_irqs = omap44xx_mmc2_irqs,
  2119. .sdma_reqs = omap44xx_mmc2_sdma_reqs,
  2120. .main_clk = "mmc2_fck",
  2121. .prcm = {
  2122. .omap4 = {
  2123. .clkctrl_offs = OMAP4_CM_L3INIT_MMC2_CLKCTRL_OFFSET,
  2124. .context_offs = OMAP4_RM_L3INIT_MMC2_CONTEXT_OFFSET,
  2125. .modulemode = MODULEMODE_SWCTRL,
  2126. },
  2127. },
  2128. };
  2129. /* mmc3 */
  2130. static struct omap_hwmod_irq_info omap44xx_mmc3_irqs[] = {
  2131. { .irq = 94 + OMAP44XX_IRQ_GIC_START },
  2132. { .irq = -1 }
  2133. };
  2134. static struct omap_hwmod_dma_info omap44xx_mmc3_sdma_reqs[] = {
  2135. { .name = "tx", .dma_req = 76 + OMAP44XX_DMA_REQ_START },
  2136. { .name = "rx", .dma_req = 77 + OMAP44XX_DMA_REQ_START },
  2137. { .dma_req = -1 }
  2138. };
  2139. static struct omap_hwmod omap44xx_mmc3_hwmod = {
  2140. .name = "mmc3",
  2141. .class = &omap44xx_mmc_hwmod_class,
  2142. .clkdm_name = "l4_per_clkdm",
  2143. .mpu_irqs = omap44xx_mmc3_irqs,
  2144. .sdma_reqs = omap44xx_mmc3_sdma_reqs,
  2145. .main_clk = "mmc3_fck",
  2146. .prcm = {
  2147. .omap4 = {
  2148. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD3_CLKCTRL_OFFSET,
  2149. .context_offs = OMAP4_RM_L4PER_MMCSD3_CONTEXT_OFFSET,
  2150. .modulemode = MODULEMODE_SWCTRL,
  2151. },
  2152. },
  2153. };
  2154. /* mmc4 */
  2155. static struct omap_hwmod_irq_info omap44xx_mmc4_irqs[] = {
  2156. { .irq = 96 + OMAP44XX_IRQ_GIC_START },
  2157. { .irq = -1 }
  2158. };
  2159. static struct omap_hwmod_dma_info omap44xx_mmc4_sdma_reqs[] = {
  2160. { .name = "tx", .dma_req = 56 + OMAP44XX_DMA_REQ_START },
  2161. { .name = "rx", .dma_req = 57 + OMAP44XX_DMA_REQ_START },
  2162. { .dma_req = -1 }
  2163. };
  2164. static struct omap_hwmod omap44xx_mmc4_hwmod = {
  2165. .name = "mmc4",
  2166. .class = &omap44xx_mmc_hwmod_class,
  2167. .clkdm_name = "l4_per_clkdm",
  2168. .mpu_irqs = omap44xx_mmc4_irqs,
  2169. .sdma_reqs = omap44xx_mmc4_sdma_reqs,
  2170. .main_clk = "mmc4_fck",
  2171. .prcm = {
  2172. .omap4 = {
  2173. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD4_CLKCTRL_OFFSET,
  2174. .context_offs = OMAP4_RM_L4PER_MMCSD4_CONTEXT_OFFSET,
  2175. .modulemode = MODULEMODE_SWCTRL,
  2176. },
  2177. },
  2178. };
  2179. /* mmc5 */
  2180. static struct omap_hwmod_irq_info omap44xx_mmc5_irqs[] = {
  2181. { .irq = 59 + OMAP44XX_IRQ_GIC_START },
  2182. { .irq = -1 }
  2183. };
  2184. static struct omap_hwmod_dma_info omap44xx_mmc5_sdma_reqs[] = {
  2185. { .name = "tx", .dma_req = 58 + OMAP44XX_DMA_REQ_START },
  2186. { .name = "rx", .dma_req = 59 + OMAP44XX_DMA_REQ_START },
  2187. { .dma_req = -1 }
  2188. };
  2189. static struct omap_hwmod omap44xx_mmc5_hwmod = {
  2190. .name = "mmc5",
  2191. .class = &omap44xx_mmc_hwmod_class,
  2192. .clkdm_name = "l4_per_clkdm",
  2193. .mpu_irqs = omap44xx_mmc5_irqs,
  2194. .sdma_reqs = omap44xx_mmc5_sdma_reqs,
  2195. .main_clk = "mmc5_fck",
  2196. .prcm = {
  2197. .omap4 = {
  2198. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD5_CLKCTRL_OFFSET,
  2199. .context_offs = OMAP4_RM_L4PER_MMCSD5_CONTEXT_OFFSET,
  2200. .modulemode = MODULEMODE_SWCTRL,
  2201. },
  2202. },
  2203. };
  2204. /*
  2205. * 'mmu' class
  2206. * The memory management unit performs virtual to physical address translation
  2207. * for its requestors.
  2208. */
  2209. static struct omap_hwmod_class_sysconfig mmu_sysc = {
  2210. .rev_offs = 0x000,
  2211. .sysc_offs = 0x010,
  2212. .syss_offs = 0x014,
  2213. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  2214. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
  2215. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2216. .sysc_fields = &omap_hwmod_sysc_type1,
  2217. };
  2218. static struct omap_hwmod_class omap44xx_mmu_hwmod_class = {
  2219. .name = "mmu",
  2220. .sysc = &mmu_sysc,
  2221. };
  2222. /* mmu ipu */
  2223. static struct omap_mmu_dev_attr mmu_ipu_dev_attr = {
  2224. .da_start = 0x0,
  2225. .da_end = 0xfffff000,
  2226. .nr_tlb_entries = 32,
  2227. };
  2228. static struct omap_hwmod omap44xx_mmu_ipu_hwmod;
  2229. static struct omap_hwmod_irq_info omap44xx_mmu_ipu_irqs[] = {
  2230. { .irq = 100 + OMAP44XX_IRQ_GIC_START, },
  2231. { .irq = -1 }
  2232. };
  2233. static struct omap_hwmod_rst_info omap44xx_mmu_ipu_resets[] = {
  2234. { .name = "mmu_cache", .rst_shift = 2 },
  2235. };
  2236. static struct omap_hwmod_addr_space omap44xx_mmu_ipu_addrs[] = {
  2237. {
  2238. .pa_start = 0x55082000,
  2239. .pa_end = 0x550820ff,
  2240. .flags = ADDR_TYPE_RT,
  2241. },
  2242. { }
  2243. };
  2244. /* l3_main_2 -> mmu_ipu */
  2245. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__mmu_ipu = {
  2246. .master = &omap44xx_l3_main_2_hwmod,
  2247. .slave = &omap44xx_mmu_ipu_hwmod,
  2248. .clk = "l3_div_ck",
  2249. .addr = omap44xx_mmu_ipu_addrs,
  2250. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2251. };
  2252. static struct omap_hwmod omap44xx_mmu_ipu_hwmod = {
  2253. .name = "mmu_ipu",
  2254. .class = &omap44xx_mmu_hwmod_class,
  2255. .clkdm_name = "ducati_clkdm",
  2256. .mpu_irqs = omap44xx_mmu_ipu_irqs,
  2257. .rst_lines = omap44xx_mmu_ipu_resets,
  2258. .rst_lines_cnt = ARRAY_SIZE(omap44xx_mmu_ipu_resets),
  2259. .main_clk = "ducati_clk_mux_ck",
  2260. .prcm = {
  2261. .omap4 = {
  2262. .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
  2263. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  2264. .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
  2265. .modulemode = MODULEMODE_HWCTRL,
  2266. },
  2267. },
  2268. .dev_attr = &mmu_ipu_dev_attr,
  2269. };
  2270. /* mmu dsp */
  2271. static struct omap_mmu_dev_attr mmu_dsp_dev_attr = {
  2272. .da_start = 0x0,
  2273. .da_end = 0xfffff000,
  2274. .nr_tlb_entries = 32,
  2275. };
  2276. static struct omap_hwmod omap44xx_mmu_dsp_hwmod;
  2277. static struct omap_hwmod_irq_info omap44xx_mmu_dsp_irqs[] = {
  2278. { .irq = 28 + OMAP44XX_IRQ_GIC_START },
  2279. { .irq = -1 }
  2280. };
  2281. static struct omap_hwmod_rst_info omap44xx_mmu_dsp_resets[] = {
  2282. { .name = "mmu_cache", .rst_shift = 1 },
  2283. };
  2284. static struct omap_hwmod_addr_space omap44xx_mmu_dsp_addrs[] = {
  2285. {
  2286. .pa_start = 0x4a066000,
  2287. .pa_end = 0x4a0660ff,
  2288. .flags = ADDR_TYPE_RT,
  2289. },
  2290. { }
  2291. };
  2292. /* l4_cfg -> dsp */
  2293. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mmu_dsp = {
  2294. .master = &omap44xx_l4_cfg_hwmod,
  2295. .slave = &omap44xx_mmu_dsp_hwmod,
  2296. .clk = "l4_div_ck",
  2297. .addr = omap44xx_mmu_dsp_addrs,
  2298. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2299. };
  2300. static struct omap_hwmod omap44xx_mmu_dsp_hwmod = {
  2301. .name = "mmu_dsp",
  2302. .class = &omap44xx_mmu_hwmod_class,
  2303. .clkdm_name = "tesla_clkdm",
  2304. .mpu_irqs = omap44xx_mmu_dsp_irqs,
  2305. .rst_lines = omap44xx_mmu_dsp_resets,
  2306. .rst_lines_cnt = ARRAY_SIZE(omap44xx_mmu_dsp_resets),
  2307. .main_clk = "dpll_iva_m4x2_ck",
  2308. .prcm = {
  2309. .omap4 = {
  2310. .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
  2311. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  2312. .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
  2313. .modulemode = MODULEMODE_HWCTRL,
  2314. },
  2315. },
  2316. .dev_attr = &mmu_dsp_dev_attr,
  2317. };
  2318. /*
  2319. * 'mpu' class
  2320. * mpu sub-system
  2321. */
  2322. static struct omap_hwmod_class omap44xx_mpu_hwmod_class = {
  2323. .name = "mpu",
  2324. };
  2325. /* mpu */
  2326. static struct omap_hwmod_irq_info omap44xx_mpu_irqs[] = {
  2327. { .name = "pmu0", .irq = 54 + OMAP44XX_IRQ_GIC_START },
  2328. { .name = "pmu1", .irq = 55 + OMAP44XX_IRQ_GIC_START },
  2329. { .name = "pl310", .irq = 0 + OMAP44XX_IRQ_GIC_START },
  2330. { .name = "cti0", .irq = 1 + OMAP44XX_IRQ_GIC_START },
  2331. { .name = "cti1", .irq = 2 + OMAP44XX_IRQ_GIC_START },
  2332. { .irq = -1 }
  2333. };
  2334. static struct omap_hwmod omap44xx_mpu_hwmod = {
  2335. .name = "mpu",
  2336. .class = &omap44xx_mpu_hwmod_class,
  2337. .clkdm_name = "mpuss_clkdm",
  2338. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  2339. .mpu_irqs = omap44xx_mpu_irqs,
  2340. .main_clk = "dpll_mpu_m2_ck",
  2341. .prcm = {
  2342. .omap4 = {
  2343. .clkctrl_offs = OMAP4_CM_MPU_MPU_CLKCTRL_OFFSET,
  2344. .context_offs = OMAP4_RM_MPU_MPU_CONTEXT_OFFSET,
  2345. },
  2346. },
  2347. };
  2348. /*
  2349. * 'ocmc_ram' class
  2350. * top-level core on-chip ram
  2351. */
  2352. static struct omap_hwmod_class omap44xx_ocmc_ram_hwmod_class = {
  2353. .name = "ocmc_ram",
  2354. };
  2355. /* ocmc_ram */
  2356. static struct omap_hwmod omap44xx_ocmc_ram_hwmod = {
  2357. .name = "ocmc_ram",
  2358. .class = &omap44xx_ocmc_ram_hwmod_class,
  2359. .clkdm_name = "l3_2_clkdm",
  2360. .prcm = {
  2361. .omap4 = {
  2362. .clkctrl_offs = OMAP4_CM_L3_2_OCMC_RAM_CLKCTRL_OFFSET,
  2363. .context_offs = OMAP4_RM_L3_2_OCMC_RAM_CONTEXT_OFFSET,
  2364. },
  2365. },
  2366. };
  2367. /*
  2368. * 'ocp2scp' class
  2369. * bridge to transform ocp interface protocol to scp (serial control port)
  2370. * protocol
  2371. */
  2372. static struct omap_hwmod_class_sysconfig omap44xx_ocp2scp_sysc = {
  2373. .rev_offs = 0x0000,
  2374. .sysc_offs = 0x0010,
  2375. .syss_offs = 0x0014,
  2376. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  2377. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2378. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2379. .sysc_fields = &omap_hwmod_sysc_type1,
  2380. };
  2381. static struct omap_hwmod_class omap44xx_ocp2scp_hwmod_class = {
  2382. .name = "ocp2scp",
  2383. .sysc = &omap44xx_ocp2scp_sysc,
  2384. };
  2385. /* ocp2scp dev_attr */
  2386. static struct resource omap44xx_usb_phy_and_pll_addrs[] = {
  2387. {
  2388. .name = "usb_phy",
  2389. .start = 0x4a0ad080,
  2390. .end = 0x4a0ae000,
  2391. .flags = IORESOURCE_MEM,
  2392. },
  2393. {
  2394. /* XXX: Remove this once control module driver is in place */
  2395. .name = "ctrl_dev",
  2396. .start = 0x4a002300,
  2397. .end = 0x4a002303,
  2398. .flags = IORESOURCE_MEM,
  2399. },
  2400. { }
  2401. };
  2402. static struct omap_ocp2scp_dev ocp2scp_dev_attr[] = {
  2403. {
  2404. .drv_name = "omap-usb2",
  2405. .res = omap44xx_usb_phy_and_pll_addrs,
  2406. },
  2407. { }
  2408. };
  2409. /* ocp2scp_usb_phy */
  2410. static struct omap_hwmod omap44xx_ocp2scp_usb_phy_hwmod = {
  2411. .name = "ocp2scp_usb_phy",
  2412. .class = &omap44xx_ocp2scp_hwmod_class,
  2413. .clkdm_name = "l3_init_clkdm",
  2414. .main_clk = "ocp2scp_usb_phy_phy_48m",
  2415. .prcm = {
  2416. .omap4 = {
  2417. .clkctrl_offs = OMAP4_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL_OFFSET,
  2418. .context_offs = OMAP4_RM_L3INIT_USBPHYOCP2SCP_CONTEXT_OFFSET,
  2419. .modulemode = MODULEMODE_HWCTRL,
  2420. },
  2421. },
  2422. .dev_attr = ocp2scp_dev_attr,
  2423. };
  2424. /*
  2425. * 'prcm' class
  2426. * power and reset manager (part of the prcm infrastructure) + clock manager 2
  2427. * + clock manager 1 (in always on power domain) + local prm in mpu
  2428. */
  2429. static struct omap_hwmod_class omap44xx_prcm_hwmod_class = {
  2430. .name = "prcm",
  2431. };
  2432. /* prcm_mpu */
  2433. static struct omap_hwmod omap44xx_prcm_mpu_hwmod = {
  2434. .name = "prcm_mpu",
  2435. .class = &omap44xx_prcm_hwmod_class,
  2436. .clkdm_name = "l4_wkup_clkdm",
  2437. .flags = HWMOD_NO_IDLEST,
  2438. .prcm = {
  2439. .omap4 = {
  2440. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2441. },
  2442. },
  2443. };
  2444. /* cm_core_aon */
  2445. static struct omap_hwmod omap44xx_cm_core_aon_hwmod = {
  2446. .name = "cm_core_aon",
  2447. .class = &omap44xx_prcm_hwmod_class,
  2448. .flags = HWMOD_NO_IDLEST,
  2449. .prcm = {
  2450. .omap4 = {
  2451. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2452. },
  2453. },
  2454. };
  2455. /* cm_core */
  2456. static struct omap_hwmod omap44xx_cm_core_hwmod = {
  2457. .name = "cm_core",
  2458. .class = &omap44xx_prcm_hwmod_class,
  2459. .flags = HWMOD_NO_IDLEST,
  2460. .prcm = {
  2461. .omap4 = {
  2462. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2463. },
  2464. },
  2465. };
  2466. /* prm */
  2467. static struct omap_hwmod_irq_info omap44xx_prm_irqs[] = {
  2468. { .irq = 11 + OMAP44XX_IRQ_GIC_START },
  2469. { .irq = -1 }
  2470. };
  2471. static struct omap_hwmod_rst_info omap44xx_prm_resets[] = {
  2472. { .name = "rst_global_warm_sw", .rst_shift = 0 },
  2473. { .name = "rst_global_cold_sw", .rst_shift = 1 },
  2474. };
  2475. static struct omap_hwmod omap44xx_prm_hwmod = {
  2476. .name = "prm",
  2477. .class = &omap44xx_prcm_hwmod_class,
  2478. .mpu_irqs = omap44xx_prm_irqs,
  2479. .rst_lines = omap44xx_prm_resets,
  2480. .rst_lines_cnt = ARRAY_SIZE(omap44xx_prm_resets),
  2481. };
  2482. /*
  2483. * 'scrm' class
  2484. * system clock and reset manager
  2485. */
  2486. static struct omap_hwmod_class omap44xx_scrm_hwmod_class = {
  2487. .name = "scrm",
  2488. };
  2489. /* scrm */
  2490. static struct omap_hwmod omap44xx_scrm_hwmod = {
  2491. .name = "scrm",
  2492. .class = &omap44xx_scrm_hwmod_class,
  2493. .clkdm_name = "l4_wkup_clkdm",
  2494. .prcm = {
  2495. .omap4 = {
  2496. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2497. },
  2498. },
  2499. };
  2500. /*
  2501. * 'sl2if' class
  2502. * shared level 2 memory interface
  2503. */
  2504. static struct omap_hwmod_class omap44xx_sl2if_hwmod_class = {
  2505. .name = "sl2if",
  2506. };
  2507. /* sl2if */
  2508. static struct omap_hwmod omap44xx_sl2if_hwmod = {
  2509. .name = "sl2if",
  2510. .class = &omap44xx_sl2if_hwmod_class,
  2511. .clkdm_name = "ivahd_clkdm",
  2512. .prcm = {
  2513. .omap4 = {
  2514. .clkctrl_offs = OMAP4_CM_IVAHD_SL2_CLKCTRL_OFFSET,
  2515. .context_offs = OMAP4_RM_IVAHD_SL2_CONTEXT_OFFSET,
  2516. .modulemode = MODULEMODE_HWCTRL,
  2517. },
  2518. },
  2519. };
  2520. /*
  2521. * 'slimbus' class
  2522. * bidirectional, multi-drop, multi-channel two-line serial interface between
  2523. * the device and external components
  2524. */
  2525. static struct omap_hwmod_class_sysconfig omap44xx_slimbus_sysc = {
  2526. .rev_offs = 0x0000,
  2527. .sysc_offs = 0x0010,
  2528. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  2529. SYSC_HAS_SOFTRESET),
  2530. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2531. SIDLE_SMART_WKUP),
  2532. .sysc_fields = &omap_hwmod_sysc_type2,
  2533. };
  2534. static struct omap_hwmod_class omap44xx_slimbus_hwmod_class = {
  2535. .name = "slimbus",
  2536. .sysc = &omap44xx_slimbus_sysc,
  2537. };
  2538. /* slimbus1 */
  2539. static struct omap_hwmod_irq_info omap44xx_slimbus1_irqs[] = {
  2540. { .irq = 97 + OMAP44XX_IRQ_GIC_START },
  2541. { .irq = -1 }
  2542. };
  2543. static struct omap_hwmod_dma_info omap44xx_slimbus1_sdma_reqs[] = {
  2544. { .name = "tx0", .dma_req = 84 + OMAP44XX_DMA_REQ_START },
  2545. { .name = "tx1", .dma_req = 85 + OMAP44XX_DMA_REQ_START },
  2546. { .name = "tx2", .dma_req = 86 + OMAP44XX_DMA_REQ_START },
  2547. { .name = "tx3", .dma_req = 87 + OMAP44XX_DMA_REQ_START },
  2548. { .name = "rx0", .dma_req = 88 + OMAP44XX_DMA_REQ_START },
  2549. { .name = "rx1", .dma_req = 89 + OMAP44XX_DMA_REQ_START },
  2550. { .name = "rx2", .dma_req = 90 + OMAP44XX_DMA_REQ_START },
  2551. { .name = "rx3", .dma_req = 91 + OMAP44XX_DMA_REQ_START },
  2552. { .dma_req = -1 }
  2553. };
  2554. static struct omap_hwmod_opt_clk slimbus1_opt_clks[] = {
  2555. { .role = "fclk_1", .clk = "slimbus1_fclk_1" },
  2556. { .role = "fclk_0", .clk = "slimbus1_fclk_0" },
  2557. { .role = "fclk_2", .clk = "slimbus1_fclk_2" },
  2558. { .role = "slimbus_clk", .clk = "slimbus1_slimbus_clk" },
  2559. };
  2560. static struct omap_hwmod omap44xx_slimbus1_hwmod = {
  2561. .name = "slimbus1",
  2562. .class = &omap44xx_slimbus_hwmod_class,
  2563. .clkdm_name = "abe_clkdm",
  2564. .mpu_irqs = omap44xx_slimbus1_irqs,
  2565. .sdma_reqs = omap44xx_slimbus1_sdma_reqs,
  2566. .prcm = {
  2567. .omap4 = {
  2568. .clkctrl_offs = OMAP4_CM1_ABE_SLIMBUS_CLKCTRL_OFFSET,
  2569. .context_offs = OMAP4_RM_ABE_SLIMBUS_CONTEXT_OFFSET,
  2570. .modulemode = MODULEMODE_SWCTRL,
  2571. },
  2572. },
  2573. .opt_clks = slimbus1_opt_clks,
  2574. .opt_clks_cnt = ARRAY_SIZE(slimbus1_opt_clks),
  2575. };
  2576. /* slimbus2 */
  2577. static struct omap_hwmod_irq_info omap44xx_slimbus2_irqs[] = {
  2578. { .irq = 98 + OMAP44XX_IRQ_GIC_START },
  2579. { .irq = -1 }
  2580. };
  2581. static struct omap_hwmod_dma_info omap44xx_slimbus2_sdma_reqs[] = {
  2582. { .name = "tx0", .dma_req = 92 + OMAP44XX_DMA_REQ_START },
  2583. { .name = "tx1", .dma_req = 93 + OMAP44XX_DMA_REQ_START },
  2584. { .name = "tx2", .dma_req = 94 + OMAP44XX_DMA_REQ_START },
  2585. { .name = "tx3", .dma_req = 95 + OMAP44XX_DMA_REQ_START },
  2586. { .name = "rx0", .dma_req = 96 + OMAP44XX_DMA_REQ_START },
  2587. { .name = "rx1", .dma_req = 97 + OMAP44XX_DMA_REQ_START },
  2588. { .name = "rx2", .dma_req = 98 + OMAP44XX_DMA_REQ_START },
  2589. { .name = "rx3", .dma_req = 99 + OMAP44XX_DMA_REQ_START },
  2590. { .dma_req = -1 }
  2591. };
  2592. static struct omap_hwmod_opt_clk slimbus2_opt_clks[] = {
  2593. { .role = "fclk_1", .clk = "slimbus2_fclk_1" },
  2594. { .role = "fclk_0", .clk = "slimbus2_fclk_0" },
  2595. { .role = "slimbus_clk", .clk = "slimbus2_slimbus_clk" },
  2596. };
  2597. static struct omap_hwmod omap44xx_slimbus2_hwmod = {
  2598. .name = "slimbus2",
  2599. .class = &omap44xx_slimbus_hwmod_class,
  2600. .clkdm_name = "l4_per_clkdm",
  2601. .mpu_irqs = omap44xx_slimbus2_irqs,
  2602. .sdma_reqs = omap44xx_slimbus2_sdma_reqs,
  2603. .prcm = {
  2604. .omap4 = {
  2605. .clkctrl_offs = OMAP4_CM_L4PER_SLIMBUS2_CLKCTRL_OFFSET,
  2606. .context_offs = OMAP4_RM_L4PER_SLIMBUS2_CONTEXT_OFFSET,
  2607. .modulemode = MODULEMODE_SWCTRL,
  2608. },
  2609. },
  2610. .opt_clks = slimbus2_opt_clks,
  2611. .opt_clks_cnt = ARRAY_SIZE(slimbus2_opt_clks),
  2612. };
  2613. /*
  2614. * 'smartreflex' class
  2615. * smartreflex module (monitor silicon performance and outputs a measure of
  2616. * performance error)
  2617. */
  2618. /* The IP is not compliant to type1 / type2 scheme */
  2619. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_smartreflex = {
  2620. .sidle_shift = 24,
  2621. .enwkup_shift = 26,
  2622. };
  2623. static struct omap_hwmod_class_sysconfig omap44xx_smartreflex_sysc = {
  2624. .sysc_offs = 0x0038,
  2625. .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE),
  2626. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2627. SIDLE_SMART_WKUP),
  2628. .sysc_fields = &omap_hwmod_sysc_type_smartreflex,
  2629. };
  2630. static struct omap_hwmod_class omap44xx_smartreflex_hwmod_class = {
  2631. .name = "smartreflex",
  2632. .sysc = &omap44xx_smartreflex_sysc,
  2633. .rev = 2,
  2634. };
  2635. /* smartreflex_core */
  2636. static struct omap_smartreflex_dev_attr smartreflex_core_dev_attr = {
  2637. .sensor_voltdm_name = "core",
  2638. };
  2639. static struct omap_hwmod_irq_info omap44xx_smartreflex_core_irqs[] = {
  2640. { .irq = 19 + OMAP44XX_IRQ_GIC_START },
  2641. { .irq = -1 }
  2642. };
  2643. static struct omap_hwmod omap44xx_smartreflex_core_hwmod = {
  2644. .name = "smartreflex_core",
  2645. .class = &omap44xx_smartreflex_hwmod_class,
  2646. .clkdm_name = "l4_ao_clkdm",
  2647. .mpu_irqs = omap44xx_smartreflex_core_irqs,
  2648. .main_clk = "smartreflex_core_fck",
  2649. .prcm = {
  2650. .omap4 = {
  2651. .clkctrl_offs = OMAP4_CM_ALWON_SR_CORE_CLKCTRL_OFFSET,
  2652. .context_offs = OMAP4_RM_ALWON_SR_CORE_CONTEXT_OFFSET,
  2653. .modulemode = MODULEMODE_SWCTRL,
  2654. },
  2655. },
  2656. .dev_attr = &smartreflex_core_dev_attr,
  2657. };
  2658. /* smartreflex_iva */
  2659. static struct omap_smartreflex_dev_attr smartreflex_iva_dev_attr = {
  2660. .sensor_voltdm_name = "iva",
  2661. };
  2662. static struct omap_hwmod_irq_info omap44xx_smartreflex_iva_irqs[] = {
  2663. { .irq = 102 + OMAP44XX_IRQ_GIC_START },
  2664. { .irq = -1 }
  2665. };
  2666. static struct omap_hwmod omap44xx_smartreflex_iva_hwmod = {
  2667. .name = "smartreflex_iva",
  2668. .class = &omap44xx_smartreflex_hwmod_class,
  2669. .clkdm_name = "l4_ao_clkdm",
  2670. .mpu_irqs = omap44xx_smartreflex_iva_irqs,
  2671. .main_clk = "smartreflex_iva_fck",
  2672. .prcm = {
  2673. .omap4 = {
  2674. .clkctrl_offs = OMAP4_CM_ALWON_SR_IVA_CLKCTRL_OFFSET,
  2675. .context_offs = OMAP4_RM_ALWON_SR_IVA_CONTEXT_OFFSET,
  2676. .modulemode = MODULEMODE_SWCTRL,
  2677. },
  2678. },
  2679. .dev_attr = &smartreflex_iva_dev_attr,
  2680. };
  2681. /* smartreflex_mpu */
  2682. static struct omap_smartreflex_dev_attr smartreflex_mpu_dev_attr = {
  2683. .sensor_voltdm_name = "mpu",
  2684. };
  2685. static struct omap_hwmod_irq_info omap44xx_smartreflex_mpu_irqs[] = {
  2686. { .irq = 18 + OMAP44XX_IRQ_GIC_START },
  2687. { .irq = -1 }
  2688. };
  2689. static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod = {
  2690. .name = "smartreflex_mpu",
  2691. .class = &omap44xx_smartreflex_hwmod_class,
  2692. .clkdm_name = "l4_ao_clkdm",
  2693. .mpu_irqs = omap44xx_smartreflex_mpu_irqs,
  2694. .main_clk = "smartreflex_mpu_fck",
  2695. .prcm = {
  2696. .omap4 = {
  2697. .clkctrl_offs = OMAP4_CM_ALWON_SR_MPU_CLKCTRL_OFFSET,
  2698. .context_offs = OMAP4_RM_ALWON_SR_MPU_CONTEXT_OFFSET,
  2699. .modulemode = MODULEMODE_SWCTRL,
  2700. },
  2701. },
  2702. .dev_attr = &smartreflex_mpu_dev_attr,
  2703. };
  2704. /*
  2705. * 'spinlock' class
  2706. * spinlock provides hardware assistance for synchronizing the processes
  2707. * running on multiple processors
  2708. */
  2709. static struct omap_hwmod_class_sysconfig omap44xx_spinlock_sysc = {
  2710. .rev_offs = 0x0000,
  2711. .sysc_offs = 0x0010,
  2712. .syss_offs = 0x0014,
  2713. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2714. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  2715. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2716. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2717. SIDLE_SMART_WKUP),
  2718. .sysc_fields = &omap_hwmod_sysc_type1,
  2719. };
  2720. static struct omap_hwmod_class omap44xx_spinlock_hwmod_class = {
  2721. .name = "spinlock",
  2722. .sysc = &omap44xx_spinlock_sysc,
  2723. };
  2724. /* spinlock */
  2725. static struct omap_hwmod omap44xx_spinlock_hwmod = {
  2726. .name = "spinlock",
  2727. .class = &omap44xx_spinlock_hwmod_class,
  2728. .clkdm_name = "l4_cfg_clkdm",
  2729. .prcm = {
  2730. .omap4 = {
  2731. .clkctrl_offs = OMAP4_CM_L4CFG_HW_SEM_CLKCTRL_OFFSET,
  2732. .context_offs = OMAP4_RM_L4CFG_HW_SEM_CONTEXT_OFFSET,
  2733. },
  2734. },
  2735. };
  2736. /*
  2737. * 'timer' class
  2738. * general purpose timer module with accurate 1ms tick
  2739. * This class contains several variants: ['timer_1ms', 'timer']
  2740. */
  2741. static struct omap_hwmod_class_sysconfig omap44xx_timer_1ms_sysc = {
  2742. .rev_offs = 0x0000,
  2743. .sysc_offs = 0x0010,
  2744. .syss_offs = 0x0014,
  2745. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2746. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  2747. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2748. SYSS_HAS_RESET_STATUS),
  2749. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2750. .clockact = CLOCKACT_TEST_ICLK,
  2751. .sysc_fields = &omap_hwmod_sysc_type1,
  2752. };
  2753. static struct omap_hwmod_class omap44xx_timer_1ms_hwmod_class = {
  2754. .name = "timer",
  2755. .sysc = &omap44xx_timer_1ms_sysc,
  2756. };
  2757. static struct omap_hwmod_class_sysconfig omap44xx_timer_sysc = {
  2758. .rev_offs = 0x0000,
  2759. .sysc_offs = 0x0010,
  2760. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  2761. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2762. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2763. SIDLE_SMART_WKUP),
  2764. .sysc_fields = &omap_hwmod_sysc_type2,
  2765. };
  2766. static struct omap_hwmod_class omap44xx_timer_hwmod_class = {
  2767. .name = "timer",
  2768. .sysc = &omap44xx_timer_sysc,
  2769. };
  2770. /* always-on timers dev attribute */
  2771. static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
  2772. .timer_capability = OMAP_TIMER_ALWON,
  2773. };
  2774. /* pwm timers dev attribute */
  2775. static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {
  2776. .timer_capability = OMAP_TIMER_HAS_PWM,
  2777. };
  2778. /* timers with DSP interrupt dev attribute */
  2779. static struct omap_timer_capability_dev_attr capability_dsp_dev_attr = {
  2780. .timer_capability = OMAP_TIMER_HAS_DSP_IRQ,
  2781. };
  2782. /* pwm timers with DSP interrupt dev attribute */
  2783. static struct omap_timer_capability_dev_attr capability_dsp_pwm_dev_attr = {
  2784. .timer_capability = OMAP_TIMER_HAS_DSP_IRQ | OMAP_TIMER_HAS_PWM,
  2785. };
  2786. /* timer1 */
  2787. static struct omap_hwmod_irq_info omap44xx_timer1_irqs[] = {
  2788. { .irq = 37 + OMAP44XX_IRQ_GIC_START },
  2789. { .irq = -1 }
  2790. };
  2791. static struct omap_hwmod omap44xx_timer1_hwmod = {
  2792. .name = "timer1",
  2793. .class = &omap44xx_timer_1ms_hwmod_class,
  2794. .clkdm_name = "l4_wkup_clkdm",
  2795. .flags = HWMOD_SET_DEFAULT_CLOCKACT,
  2796. .mpu_irqs = omap44xx_timer1_irqs,
  2797. .main_clk = "timer1_fck",
  2798. .prcm = {
  2799. .omap4 = {
  2800. .clkctrl_offs = OMAP4_CM_WKUP_TIMER1_CLKCTRL_OFFSET,
  2801. .context_offs = OMAP4_RM_WKUP_TIMER1_CONTEXT_OFFSET,
  2802. .modulemode = MODULEMODE_SWCTRL,
  2803. },
  2804. },
  2805. .dev_attr = &capability_alwon_dev_attr,
  2806. };
  2807. /* timer2 */
  2808. static struct omap_hwmod_irq_info omap44xx_timer2_irqs[] = {
  2809. { .irq = 38 + OMAP44XX_IRQ_GIC_START },
  2810. { .irq = -1 }
  2811. };
  2812. static struct omap_hwmod omap44xx_timer2_hwmod = {
  2813. .name = "timer2",
  2814. .class = &omap44xx_timer_1ms_hwmod_class,
  2815. .clkdm_name = "l4_per_clkdm",
  2816. .flags = HWMOD_SET_DEFAULT_CLOCKACT,
  2817. .mpu_irqs = omap44xx_timer2_irqs,
  2818. .main_clk = "timer2_fck",
  2819. .prcm = {
  2820. .omap4 = {
  2821. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER2_CLKCTRL_OFFSET,
  2822. .context_offs = OMAP4_RM_L4PER_DMTIMER2_CONTEXT_OFFSET,
  2823. .modulemode = MODULEMODE_SWCTRL,
  2824. },
  2825. },
  2826. };
  2827. /* timer3 */
  2828. static struct omap_hwmod_irq_info omap44xx_timer3_irqs[] = {
  2829. { .irq = 39 + OMAP44XX_IRQ_GIC_START },
  2830. { .irq = -1 }
  2831. };
  2832. static struct omap_hwmod omap44xx_timer3_hwmod = {
  2833. .name = "timer3",
  2834. .class = &omap44xx_timer_hwmod_class,
  2835. .clkdm_name = "l4_per_clkdm",
  2836. .mpu_irqs = omap44xx_timer3_irqs,
  2837. .main_clk = "timer3_fck",
  2838. .prcm = {
  2839. .omap4 = {
  2840. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER3_CLKCTRL_OFFSET,
  2841. .context_offs = OMAP4_RM_L4PER_DMTIMER3_CONTEXT_OFFSET,
  2842. .modulemode = MODULEMODE_SWCTRL,
  2843. },
  2844. },
  2845. };
  2846. /* timer4 */
  2847. static struct omap_hwmod_irq_info omap44xx_timer4_irqs[] = {
  2848. { .irq = 40 + OMAP44XX_IRQ_GIC_START },
  2849. { .irq = -1 }
  2850. };
  2851. static struct omap_hwmod omap44xx_timer4_hwmod = {
  2852. .name = "timer4",
  2853. .class = &omap44xx_timer_hwmod_class,
  2854. .clkdm_name = "l4_per_clkdm",
  2855. .mpu_irqs = omap44xx_timer4_irqs,
  2856. .main_clk = "timer4_fck",
  2857. .prcm = {
  2858. .omap4 = {
  2859. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER4_CLKCTRL_OFFSET,
  2860. .context_offs = OMAP4_RM_L4PER_DMTIMER4_CONTEXT_OFFSET,
  2861. .modulemode = MODULEMODE_SWCTRL,
  2862. },
  2863. },
  2864. };
  2865. /* timer5 */
  2866. static struct omap_hwmod_irq_info omap44xx_timer5_irqs[] = {
  2867. { .irq = 41 + OMAP44XX_IRQ_GIC_START },
  2868. { .irq = -1 }
  2869. };
  2870. static struct omap_hwmod omap44xx_timer5_hwmod = {
  2871. .name = "timer5",
  2872. .class = &omap44xx_timer_hwmod_class,
  2873. .clkdm_name = "abe_clkdm",
  2874. .mpu_irqs = omap44xx_timer5_irqs,
  2875. .main_clk = "timer5_fck",
  2876. .prcm = {
  2877. .omap4 = {
  2878. .clkctrl_offs = OMAP4_CM1_ABE_TIMER5_CLKCTRL_OFFSET,
  2879. .context_offs = OMAP4_RM_ABE_TIMER5_CONTEXT_OFFSET,
  2880. .modulemode = MODULEMODE_SWCTRL,
  2881. },
  2882. },
  2883. .dev_attr = &capability_dsp_dev_attr,
  2884. };
  2885. /* timer6 */
  2886. static struct omap_hwmod_irq_info omap44xx_timer6_irqs[] = {
  2887. { .irq = 42 + OMAP44XX_IRQ_GIC_START },
  2888. { .irq = -1 }
  2889. };
  2890. static struct omap_hwmod omap44xx_timer6_hwmod = {
  2891. .name = "timer6",
  2892. .class = &omap44xx_timer_hwmod_class,
  2893. .clkdm_name = "abe_clkdm",
  2894. .mpu_irqs = omap44xx_timer6_irqs,
  2895. .main_clk = "timer6_fck",
  2896. .prcm = {
  2897. .omap4 = {
  2898. .clkctrl_offs = OMAP4_CM1_ABE_TIMER6_CLKCTRL_OFFSET,
  2899. .context_offs = OMAP4_RM_ABE_TIMER6_CONTEXT_OFFSET,
  2900. .modulemode = MODULEMODE_SWCTRL,
  2901. },
  2902. },
  2903. .dev_attr = &capability_dsp_dev_attr,
  2904. };
  2905. /* timer7 */
  2906. static struct omap_hwmod_irq_info omap44xx_timer7_irqs[] = {
  2907. { .irq = 43 + OMAP44XX_IRQ_GIC_START },
  2908. { .irq = -1 }
  2909. };
  2910. static struct omap_hwmod omap44xx_timer7_hwmod = {
  2911. .name = "timer7",
  2912. .class = &omap44xx_timer_hwmod_class,
  2913. .clkdm_name = "abe_clkdm",
  2914. .mpu_irqs = omap44xx_timer7_irqs,
  2915. .main_clk = "timer7_fck",
  2916. .prcm = {
  2917. .omap4 = {
  2918. .clkctrl_offs = OMAP4_CM1_ABE_TIMER7_CLKCTRL_OFFSET,
  2919. .context_offs = OMAP4_RM_ABE_TIMER7_CONTEXT_OFFSET,
  2920. .modulemode = MODULEMODE_SWCTRL,
  2921. },
  2922. },
  2923. .dev_attr = &capability_dsp_dev_attr,
  2924. };
  2925. /* timer8 */
  2926. static struct omap_hwmod_irq_info omap44xx_timer8_irqs[] = {
  2927. { .irq = 44 + OMAP44XX_IRQ_GIC_START },
  2928. { .irq = -1 }
  2929. };
  2930. static struct omap_hwmod omap44xx_timer8_hwmod = {
  2931. .name = "timer8",
  2932. .class = &omap44xx_timer_hwmod_class,
  2933. .clkdm_name = "abe_clkdm",
  2934. .mpu_irqs = omap44xx_timer8_irqs,
  2935. .main_clk = "timer8_fck",
  2936. .prcm = {
  2937. .omap4 = {
  2938. .clkctrl_offs = OMAP4_CM1_ABE_TIMER8_CLKCTRL_OFFSET,
  2939. .context_offs = OMAP4_RM_ABE_TIMER8_CONTEXT_OFFSET,
  2940. .modulemode = MODULEMODE_SWCTRL,
  2941. },
  2942. },
  2943. .dev_attr = &capability_dsp_pwm_dev_attr,
  2944. };
  2945. /* timer9 */
  2946. static struct omap_hwmod_irq_info omap44xx_timer9_irqs[] = {
  2947. { .irq = 45 + OMAP44XX_IRQ_GIC_START },
  2948. { .irq = -1 }
  2949. };
  2950. static struct omap_hwmod omap44xx_timer9_hwmod = {
  2951. .name = "timer9",
  2952. .class = &omap44xx_timer_hwmod_class,
  2953. .clkdm_name = "l4_per_clkdm",
  2954. .mpu_irqs = omap44xx_timer9_irqs,
  2955. .main_clk = "timer9_fck",
  2956. .prcm = {
  2957. .omap4 = {
  2958. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER9_CLKCTRL_OFFSET,
  2959. .context_offs = OMAP4_RM_L4PER_DMTIMER9_CONTEXT_OFFSET,
  2960. .modulemode = MODULEMODE_SWCTRL,
  2961. },
  2962. },
  2963. .dev_attr = &capability_pwm_dev_attr,
  2964. };
  2965. /* timer10 */
  2966. static struct omap_hwmod_irq_info omap44xx_timer10_irqs[] = {
  2967. { .irq = 46 + OMAP44XX_IRQ_GIC_START },
  2968. { .irq = -1 }
  2969. };
  2970. static struct omap_hwmod omap44xx_timer10_hwmod = {
  2971. .name = "timer10",
  2972. .class = &omap44xx_timer_1ms_hwmod_class,
  2973. .clkdm_name = "l4_per_clkdm",
  2974. .flags = HWMOD_SET_DEFAULT_CLOCKACT,
  2975. .mpu_irqs = omap44xx_timer10_irqs,
  2976. .main_clk = "timer10_fck",
  2977. .prcm = {
  2978. .omap4 = {
  2979. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER10_CLKCTRL_OFFSET,
  2980. .context_offs = OMAP4_RM_L4PER_DMTIMER10_CONTEXT_OFFSET,
  2981. .modulemode = MODULEMODE_SWCTRL,
  2982. },
  2983. },
  2984. .dev_attr = &capability_pwm_dev_attr,
  2985. };
  2986. /* timer11 */
  2987. static struct omap_hwmod_irq_info omap44xx_timer11_irqs[] = {
  2988. { .irq = 47 + OMAP44XX_IRQ_GIC_START },
  2989. { .irq = -1 }
  2990. };
  2991. static struct omap_hwmod omap44xx_timer11_hwmod = {
  2992. .name = "timer11",
  2993. .class = &omap44xx_timer_hwmod_class,
  2994. .clkdm_name = "l4_per_clkdm",
  2995. .mpu_irqs = omap44xx_timer11_irqs,
  2996. .main_clk = "timer11_fck",
  2997. .prcm = {
  2998. .omap4 = {
  2999. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER11_CLKCTRL_OFFSET,
  3000. .context_offs = OMAP4_RM_L4PER_DMTIMER11_CONTEXT_OFFSET,
  3001. .modulemode = MODULEMODE_SWCTRL,
  3002. },
  3003. },
  3004. .dev_attr = &capability_pwm_dev_attr,
  3005. };
  3006. /*
  3007. * 'uart' class
  3008. * universal asynchronous receiver/transmitter (uart)
  3009. */
  3010. static struct omap_hwmod_class_sysconfig omap44xx_uart_sysc = {
  3011. .rev_offs = 0x0050,
  3012. .sysc_offs = 0x0054,
  3013. .syss_offs = 0x0058,
  3014. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  3015. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  3016. SYSS_HAS_RESET_STATUS),
  3017. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3018. SIDLE_SMART_WKUP),
  3019. .sysc_fields = &omap_hwmod_sysc_type1,
  3020. };
  3021. static struct omap_hwmod_class omap44xx_uart_hwmod_class = {
  3022. .name = "uart",
  3023. .sysc = &omap44xx_uart_sysc,
  3024. };
  3025. /* uart1 */
  3026. static struct omap_hwmod_irq_info omap44xx_uart1_irqs[] = {
  3027. { .irq = 72 + OMAP44XX_IRQ_GIC_START },
  3028. { .irq = -1 }
  3029. };
  3030. static struct omap_hwmod_dma_info omap44xx_uart1_sdma_reqs[] = {
  3031. { .name = "tx", .dma_req = 48 + OMAP44XX_DMA_REQ_START },
  3032. { .name = "rx", .dma_req = 49 + OMAP44XX_DMA_REQ_START },
  3033. { .dma_req = -1 }
  3034. };
  3035. static struct omap_hwmod omap44xx_uart1_hwmod = {
  3036. .name = "uart1",
  3037. .class = &omap44xx_uart_hwmod_class,
  3038. .clkdm_name = "l4_per_clkdm",
  3039. .mpu_irqs = omap44xx_uart1_irqs,
  3040. .sdma_reqs = omap44xx_uart1_sdma_reqs,
  3041. .main_clk = "uart1_fck",
  3042. .prcm = {
  3043. .omap4 = {
  3044. .clkctrl_offs = OMAP4_CM_L4PER_UART1_CLKCTRL_OFFSET,
  3045. .context_offs = OMAP4_RM_L4PER_UART1_CONTEXT_OFFSET,
  3046. .modulemode = MODULEMODE_SWCTRL,
  3047. },
  3048. },
  3049. };
  3050. /* uart2 */
  3051. static struct omap_hwmod_irq_info omap44xx_uart2_irqs[] = {
  3052. { .irq = 73 + OMAP44XX_IRQ_GIC_START },
  3053. { .irq = -1 }
  3054. };
  3055. static struct omap_hwmod_dma_info omap44xx_uart2_sdma_reqs[] = {
  3056. { .name = "tx", .dma_req = 50 + OMAP44XX_DMA_REQ_START },
  3057. { .name = "rx", .dma_req = 51 + OMAP44XX_DMA_REQ_START },
  3058. { .dma_req = -1 }
  3059. };
  3060. static struct omap_hwmod omap44xx_uart2_hwmod = {
  3061. .name = "uart2",
  3062. .class = &omap44xx_uart_hwmod_class,
  3063. .clkdm_name = "l4_per_clkdm",
  3064. .mpu_irqs = omap44xx_uart2_irqs,
  3065. .sdma_reqs = omap44xx_uart2_sdma_reqs,
  3066. .main_clk = "uart2_fck",
  3067. .prcm = {
  3068. .omap4 = {
  3069. .clkctrl_offs = OMAP4_CM_L4PER_UART2_CLKCTRL_OFFSET,
  3070. .context_offs = OMAP4_RM_L4PER_UART2_CONTEXT_OFFSET,
  3071. .modulemode = MODULEMODE_SWCTRL,
  3072. },
  3073. },
  3074. };
  3075. /* uart3 */
  3076. static struct omap_hwmod_irq_info omap44xx_uart3_irqs[] = {
  3077. { .irq = 74 + OMAP44XX_IRQ_GIC_START },
  3078. { .irq = -1 }
  3079. };
  3080. static struct omap_hwmod_dma_info omap44xx_uart3_sdma_reqs[] = {
  3081. { .name = "tx", .dma_req = 52 + OMAP44XX_DMA_REQ_START },
  3082. { .name = "rx", .dma_req = 53 + OMAP44XX_DMA_REQ_START },
  3083. { .dma_req = -1 }
  3084. };
  3085. static struct omap_hwmod omap44xx_uart3_hwmod = {
  3086. .name = "uart3",
  3087. .class = &omap44xx_uart_hwmod_class,
  3088. .clkdm_name = "l4_per_clkdm",
  3089. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  3090. .mpu_irqs = omap44xx_uart3_irqs,
  3091. .sdma_reqs = omap44xx_uart3_sdma_reqs,
  3092. .main_clk = "uart3_fck",
  3093. .prcm = {
  3094. .omap4 = {
  3095. .clkctrl_offs = OMAP4_CM_L4PER_UART3_CLKCTRL_OFFSET,
  3096. .context_offs = OMAP4_RM_L4PER_UART3_CONTEXT_OFFSET,
  3097. .modulemode = MODULEMODE_SWCTRL,
  3098. },
  3099. },
  3100. };
  3101. /* uart4 */
  3102. static struct omap_hwmod_irq_info omap44xx_uart4_irqs[] = {
  3103. { .irq = 70 + OMAP44XX_IRQ_GIC_START },
  3104. { .irq = -1 }
  3105. };
  3106. static struct omap_hwmod_dma_info omap44xx_uart4_sdma_reqs[] = {
  3107. { .name = "tx", .dma_req = 54 + OMAP44XX_DMA_REQ_START },
  3108. { .name = "rx", .dma_req = 55 + OMAP44XX_DMA_REQ_START },
  3109. { .dma_req = -1 }
  3110. };
  3111. static struct omap_hwmod omap44xx_uart4_hwmod = {
  3112. .name = "uart4",
  3113. .class = &omap44xx_uart_hwmod_class,
  3114. .clkdm_name = "l4_per_clkdm",
  3115. .mpu_irqs = omap44xx_uart4_irqs,
  3116. .sdma_reqs = omap44xx_uart4_sdma_reqs,
  3117. .main_clk = "uart4_fck",
  3118. .prcm = {
  3119. .omap4 = {
  3120. .clkctrl_offs = OMAP4_CM_L4PER_UART4_CLKCTRL_OFFSET,
  3121. .context_offs = OMAP4_RM_L4PER_UART4_CONTEXT_OFFSET,
  3122. .modulemode = MODULEMODE_SWCTRL,
  3123. },
  3124. },
  3125. };
  3126. /*
  3127. * 'usb_host_fs' class
  3128. * full-speed usb host controller
  3129. */
  3130. /* The IP is not compliant to type1 / type2 scheme */
  3131. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_usb_host_fs = {
  3132. .midle_shift = 4,
  3133. .sidle_shift = 2,
  3134. .srst_shift = 1,
  3135. };
  3136. static struct omap_hwmod_class_sysconfig omap44xx_usb_host_fs_sysc = {
  3137. .rev_offs = 0x0000,
  3138. .sysc_offs = 0x0210,
  3139. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  3140. SYSC_HAS_SOFTRESET),
  3141. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3142. SIDLE_SMART_WKUP),
  3143. .sysc_fields = &omap_hwmod_sysc_type_usb_host_fs,
  3144. };
  3145. static struct omap_hwmod_class omap44xx_usb_host_fs_hwmod_class = {
  3146. .name = "usb_host_fs",
  3147. .sysc = &omap44xx_usb_host_fs_sysc,
  3148. };
  3149. /* usb_host_fs */
  3150. static struct omap_hwmod_irq_info omap44xx_usb_host_fs_irqs[] = {
  3151. { .name = "std", .irq = 89 + OMAP44XX_IRQ_GIC_START },
  3152. { .name = "smi", .irq = 90 + OMAP44XX_IRQ_GIC_START },
  3153. { .irq = -1 }
  3154. };
  3155. static struct omap_hwmod omap44xx_usb_host_fs_hwmod = {
  3156. .name = "usb_host_fs",
  3157. .class = &omap44xx_usb_host_fs_hwmod_class,
  3158. .clkdm_name = "l3_init_clkdm",
  3159. .mpu_irqs = omap44xx_usb_host_fs_irqs,
  3160. .main_clk = "usb_host_fs_fck",
  3161. .prcm = {
  3162. .omap4 = {
  3163. .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_FS_CLKCTRL_OFFSET,
  3164. .context_offs = OMAP4_RM_L3INIT_USB_HOST_FS_CONTEXT_OFFSET,
  3165. .modulemode = MODULEMODE_SWCTRL,
  3166. },
  3167. },
  3168. };
  3169. /*
  3170. * 'usb_host_hs' class
  3171. * high-speed multi-port usb host controller
  3172. */
  3173. static struct omap_hwmod_class_sysconfig omap44xx_usb_host_hs_sysc = {
  3174. .rev_offs = 0x0000,
  3175. .sysc_offs = 0x0010,
  3176. .syss_offs = 0x0014,
  3177. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  3178. SYSC_HAS_SOFTRESET),
  3179. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3180. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  3181. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  3182. .sysc_fields = &omap_hwmod_sysc_type2,
  3183. };
  3184. static struct omap_hwmod_class omap44xx_usb_host_hs_hwmod_class = {
  3185. .name = "usb_host_hs",
  3186. .sysc = &omap44xx_usb_host_hs_sysc,
  3187. };
  3188. /* usb_host_hs */
  3189. static struct omap_hwmod_irq_info omap44xx_usb_host_hs_irqs[] = {
  3190. { .name = "ohci-irq", .irq = 76 + OMAP44XX_IRQ_GIC_START },
  3191. { .name = "ehci-irq", .irq = 77 + OMAP44XX_IRQ_GIC_START },
  3192. { .irq = -1 }
  3193. };
  3194. static struct omap_hwmod omap44xx_usb_host_hs_hwmod = {
  3195. .name = "usb_host_hs",
  3196. .class = &omap44xx_usb_host_hs_hwmod_class,
  3197. .clkdm_name = "l3_init_clkdm",
  3198. .main_clk = "usb_host_hs_fck",
  3199. .prcm = {
  3200. .omap4 = {
  3201. .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_CLKCTRL_OFFSET,
  3202. .context_offs = OMAP4_RM_L3INIT_USB_HOST_CONTEXT_OFFSET,
  3203. .modulemode = MODULEMODE_SWCTRL,
  3204. },
  3205. },
  3206. .mpu_irqs = omap44xx_usb_host_hs_irqs,
  3207. /*
  3208. * Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock
  3209. * id: i660
  3210. *
  3211. * Description:
  3212. * In the following configuration :
  3213. * - USBHOST module is set to smart-idle mode
  3214. * - PRCM asserts idle_req to the USBHOST module ( This typically
  3215. * happens when the system is going to a low power mode : all ports
  3216. * have been suspended, the master part of the USBHOST module has
  3217. * entered the standby state, and SW has cut the functional clocks)
  3218. * - an USBHOST interrupt occurs before the module is able to answer
  3219. * idle_ack, typically a remote wakeup IRQ.
  3220. * Then the USB HOST module will enter a deadlock situation where it
  3221. * is no more accessible nor functional.
  3222. *
  3223. * Workaround:
  3224. * Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE
  3225. */
  3226. /*
  3227. * Errata: USB host EHCI may stall when entering smart-standby mode
  3228. * Id: i571
  3229. *
  3230. * Description:
  3231. * When the USBHOST module is set to smart-standby mode, and when it is
  3232. * ready to enter the standby state (i.e. all ports are suspended and
  3233. * all attached devices are in suspend mode), then it can wrongly assert
  3234. * the Mstandby signal too early while there are still some residual OCP
  3235. * transactions ongoing. If this condition occurs, the internal state
  3236. * machine may go to an undefined state and the USB link may be stuck
  3237. * upon the next resume.
  3238. *
  3239. * Workaround:
  3240. * Don't use smart standby; use only force standby,
  3241. * hence HWMOD_SWSUP_MSTANDBY
  3242. */
  3243. /*
  3244. * During system boot; If the hwmod framework resets the module
  3245. * the module will have smart idle settings; which can lead to deadlock
  3246. * (above Errata Id:i660); so, dont reset the module during boot;
  3247. * Use HWMOD_INIT_NO_RESET.
  3248. */
  3249. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY |
  3250. HWMOD_INIT_NO_RESET,
  3251. };
  3252. /*
  3253. * 'usb_otg_hs' class
  3254. * high-speed on-the-go universal serial bus (usb_otg_hs) controller
  3255. */
  3256. static struct omap_hwmod_class_sysconfig omap44xx_usb_otg_hs_sysc = {
  3257. .rev_offs = 0x0400,
  3258. .sysc_offs = 0x0404,
  3259. .syss_offs = 0x0408,
  3260. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  3261. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  3262. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  3263. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3264. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  3265. MSTANDBY_SMART),
  3266. .sysc_fields = &omap_hwmod_sysc_type1,
  3267. };
  3268. static struct omap_hwmod_class omap44xx_usb_otg_hs_hwmod_class = {
  3269. .name = "usb_otg_hs",
  3270. .sysc = &omap44xx_usb_otg_hs_sysc,
  3271. };
  3272. /* usb_otg_hs */
  3273. static struct omap_hwmod_irq_info omap44xx_usb_otg_hs_irqs[] = {
  3274. { .name = "mc", .irq = 92 + OMAP44XX_IRQ_GIC_START },
  3275. { .name = "dma", .irq = 93 + OMAP44XX_IRQ_GIC_START },
  3276. { .irq = -1 }
  3277. };
  3278. static struct omap_hwmod_opt_clk usb_otg_hs_opt_clks[] = {
  3279. { .role = "xclk", .clk = "usb_otg_hs_xclk" },
  3280. };
  3281. static struct omap_hwmod omap44xx_usb_otg_hs_hwmod = {
  3282. .name = "usb_otg_hs",
  3283. .class = &omap44xx_usb_otg_hs_hwmod_class,
  3284. .clkdm_name = "l3_init_clkdm",
  3285. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
  3286. .mpu_irqs = omap44xx_usb_otg_hs_irqs,
  3287. .main_clk = "usb_otg_hs_ick",
  3288. .prcm = {
  3289. .omap4 = {
  3290. .clkctrl_offs = OMAP4_CM_L3INIT_USB_OTG_CLKCTRL_OFFSET,
  3291. .context_offs = OMAP4_RM_L3INIT_USB_OTG_CONTEXT_OFFSET,
  3292. .modulemode = MODULEMODE_HWCTRL,
  3293. },
  3294. },
  3295. .opt_clks = usb_otg_hs_opt_clks,
  3296. .opt_clks_cnt = ARRAY_SIZE(usb_otg_hs_opt_clks),
  3297. };
  3298. /*
  3299. * 'usb_tll_hs' class
  3300. * usb_tll_hs module is the adapter on the usb_host_hs ports
  3301. */
  3302. static struct omap_hwmod_class_sysconfig omap44xx_usb_tll_hs_sysc = {
  3303. .rev_offs = 0x0000,
  3304. .sysc_offs = 0x0010,
  3305. .syss_offs = 0x0014,
  3306. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  3307. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  3308. SYSC_HAS_AUTOIDLE),
  3309. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  3310. .sysc_fields = &omap_hwmod_sysc_type1,
  3311. };
  3312. static struct omap_hwmod_class omap44xx_usb_tll_hs_hwmod_class = {
  3313. .name = "usb_tll_hs",
  3314. .sysc = &omap44xx_usb_tll_hs_sysc,
  3315. };
  3316. static struct omap_hwmod_irq_info omap44xx_usb_tll_hs_irqs[] = {
  3317. { .name = "tll-irq", .irq = 78 + OMAP44XX_IRQ_GIC_START },
  3318. { .irq = -1 }
  3319. };
  3320. static struct omap_hwmod omap44xx_usb_tll_hs_hwmod = {
  3321. .name = "usb_tll_hs",
  3322. .class = &omap44xx_usb_tll_hs_hwmod_class,
  3323. .clkdm_name = "l3_init_clkdm",
  3324. .mpu_irqs = omap44xx_usb_tll_hs_irqs,
  3325. .main_clk = "usb_tll_hs_ick",
  3326. .prcm = {
  3327. .omap4 = {
  3328. .clkctrl_offs = OMAP4_CM_L3INIT_USB_TLL_CLKCTRL_OFFSET,
  3329. .context_offs = OMAP4_RM_L3INIT_USB_TLL_CONTEXT_OFFSET,
  3330. .modulemode = MODULEMODE_HWCTRL,
  3331. },
  3332. },
  3333. };
  3334. /*
  3335. * 'wd_timer' class
  3336. * 32-bit watchdog upward counter that generates a pulse on the reset pin on
  3337. * overflow condition
  3338. */
  3339. static struct omap_hwmod_class_sysconfig omap44xx_wd_timer_sysc = {
  3340. .rev_offs = 0x0000,
  3341. .sysc_offs = 0x0010,
  3342. .syss_offs = 0x0014,
  3343. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
  3344. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  3345. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3346. SIDLE_SMART_WKUP),
  3347. .sysc_fields = &omap_hwmod_sysc_type1,
  3348. };
  3349. static struct omap_hwmod_class omap44xx_wd_timer_hwmod_class = {
  3350. .name = "wd_timer",
  3351. .sysc = &omap44xx_wd_timer_sysc,
  3352. .pre_shutdown = &omap2_wd_timer_disable,
  3353. .reset = &omap2_wd_timer_reset,
  3354. };
  3355. /* wd_timer2 */
  3356. static struct omap_hwmod_irq_info omap44xx_wd_timer2_irqs[] = {
  3357. { .irq = 80 + OMAP44XX_IRQ_GIC_START },
  3358. { .irq = -1 }
  3359. };
  3360. static struct omap_hwmod omap44xx_wd_timer2_hwmod = {
  3361. .name = "wd_timer2",
  3362. .class = &omap44xx_wd_timer_hwmod_class,
  3363. .clkdm_name = "l4_wkup_clkdm",
  3364. .mpu_irqs = omap44xx_wd_timer2_irqs,
  3365. .main_clk = "wd_timer2_fck",
  3366. .prcm = {
  3367. .omap4 = {
  3368. .clkctrl_offs = OMAP4_CM_WKUP_WDT2_CLKCTRL_OFFSET,
  3369. .context_offs = OMAP4_RM_WKUP_WDT2_CONTEXT_OFFSET,
  3370. .modulemode = MODULEMODE_SWCTRL,
  3371. },
  3372. },
  3373. };
  3374. /* wd_timer3 */
  3375. static struct omap_hwmod_irq_info omap44xx_wd_timer3_irqs[] = {
  3376. { .irq = 36 + OMAP44XX_IRQ_GIC_START },
  3377. { .irq = -1 }
  3378. };
  3379. static struct omap_hwmod omap44xx_wd_timer3_hwmod = {
  3380. .name = "wd_timer3",
  3381. .class = &omap44xx_wd_timer_hwmod_class,
  3382. .clkdm_name = "abe_clkdm",
  3383. .mpu_irqs = omap44xx_wd_timer3_irqs,
  3384. .main_clk = "wd_timer3_fck",
  3385. .prcm = {
  3386. .omap4 = {
  3387. .clkctrl_offs = OMAP4_CM1_ABE_WDT3_CLKCTRL_OFFSET,
  3388. .context_offs = OMAP4_RM_ABE_WDT3_CONTEXT_OFFSET,
  3389. .modulemode = MODULEMODE_SWCTRL,
  3390. },
  3391. },
  3392. };
  3393. /*
  3394. * interfaces
  3395. */
  3396. static struct omap_hwmod_addr_space omap44xx_c2c_target_fw_addrs[] = {
  3397. {
  3398. .pa_start = 0x4a204000,
  3399. .pa_end = 0x4a2040ff,
  3400. .flags = ADDR_TYPE_RT
  3401. },
  3402. { }
  3403. };
  3404. /* c2c -> c2c_target_fw */
  3405. static struct omap_hwmod_ocp_if omap44xx_c2c__c2c_target_fw = {
  3406. .master = &omap44xx_c2c_hwmod,
  3407. .slave = &omap44xx_c2c_target_fw_hwmod,
  3408. .clk = "div_core_ck",
  3409. .addr = omap44xx_c2c_target_fw_addrs,
  3410. .user = OCP_USER_MPU,
  3411. };
  3412. /* l4_cfg -> c2c_target_fw */
  3413. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__c2c_target_fw = {
  3414. .master = &omap44xx_l4_cfg_hwmod,
  3415. .slave = &omap44xx_c2c_target_fw_hwmod,
  3416. .clk = "l4_div_ck",
  3417. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3418. };
  3419. /* l3_main_1 -> dmm */
  3420. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__dmm = {
  3421. .master = &omap44xx_l3_main_1_hwmod,
  3422. .slave = &omap44xx_dmm_hwmod,
  3423. .clk = "l3_div_ck",
  3424. .user = OCP_USER_SDMA,
  3425. };
  3426. static struct omap_hwmod_addr_space omap44xx_dmm_addrs[] = {
  3427. {
  3428. .pa_start = 0x4e000000,
  3429. .pa_end = 0x4e0007ff,
  3430. .flags = ADDR_TYPE_RT
  3431. },
  3432. { }
  3433. };
  3434. /* mpu -> dmm */
  3435. static struct omap_hwmod_ocp_if omap44xx_mpu__dmm = {
  3436. .master = &omap44xx_mpu_hwmod,
  3437. .slave = &omap44xx_dmm_hwmod,
  3438. .clk = "l3_div_ck",
  3439. .addr = omap44xx_dmm_addrs,
  3440. .user = OCP_USER_MPU,
  3441. };
  3442. /* c2c -> emif_fw */
  3443. static struct omap_hwmod_ocp_if omap44xx_c2c__emif_fw = {
  3444. .master = &omap44xx_c2c_hwmod,
  3445. .slave = &omap44xx_emif_fw_hwmod,
  3446. .clk = "div_core_ck",
  3447. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3448. };
  3449. /* dmm -> emif_fw */
  3450. static struct omap_hwmod_ocp_if omap44xx_dmm__emif_fw = {
  3451. .master = &omap44xx_dmm_hwmod,
  3452. .slave = &omap44xx_emif_fw_hwmod,
  3453. .clk = "l3_div_ck",
  3454. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3455. };
  3456. static struct omap_hwmod_addr_space omap44xx_emif_fw_addrs[] = {
  3457. {
  3458. .pa_start = 0x4a20c000,
  3459. .pa_end = 0x4a20c0ff,
  3460. .flags = ADDR_TYPE_RT
  3461. },
  3462. { }
  3463. };
  3464. /* l4_cfg -> emif_fw */
  3465. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__emif_fw = {
  3466. .master = &omap44xx_l4_cfg_hwmod,
  3467. .slave = &omap44xx_emif_fw_hwmod,
  3468. .clk = "l4_div_ck",
  3469. .addr = omap44xx_emif_fw_addrs,
  3470. .user = OCP_USER_MPU,
  3471. };
  3472. /* iva -> l3_instr */
  3473. static struct omap_hwmod_ocp_if omap44xx_iva__l3_instr = {
  3474. .master = &omap44xx_iva_hwmod,
  3475. .slave = &omap44xx_l3_instr_hwmod,
  3476. .clk = "l3_div_ck",
  3477. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3478. };
  3479. /* l3_main_3 -> l3_instr */
  3480. static struct omap_hwmod_ocp_if omap44xx_l3_main_3__l3_instr = {
  3481. .master = &omap44xx_l3_main_3_hwmod,
  3482. .slave = &omap44xx_l3_instr_hwmod,
  3483. .clk = "l3_div_ck",
  3484. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3485. };
  3486. /* ocp_wp_noc -> l3_instr */
  3487. static struct omap_hwmod_ocp_if omap44xx_ocp_wp_noc__l3_instr = {
  3488. .master = &omap44xx_ocp_wp_noc_hwmod,
  3489. .slave = &omap44xx_l3_instr_hwmod,
  3490. .clk = "l3_div_ck",
  3491. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3492. };
  3493. /* dsp -> l3_main_1 */
  3494. static struct omap_hwmod_ocp_if omap44xx_dsp__l3_main_1 = {
  3495. .master = &omap44xx_dsp_hwmod,
  3496. .slave = &omap44xx_l3_main_1_hwmod,
  3497. .clk = "l3_div_ck",
  3498. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3499. };
  3500. /* dss -> l3_main_1 */
  3501. static struct omap_hwmod_ocp_if omap44xx_dss__l3_main_1 = {
  3502. .master = &omap44xx_dss_hwmod,
  3503. .slave = &omap44xx_l3_main_1_hwmod,
  3504. .clk = "l3_div_ck",
  3505. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3506. };
  3507. /* l3_main_2 -> l3_main_1 */
  3508. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_1 = {
  3509. .master = &omap44xx_l3_main_2_hwmod,
  3510. .slave = &omap44xx_l3_main_1_hwmod,
  3511. .clk = "l3_div_ck",
  3512. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3513. };
  3514. /* l4_cfg -> l3_main_1 */
  3515. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_1 = {
  3516. .master = &omap44xx_l4_cfg_hwmod,
  3517. .slave = &omap44xx_l3_main_1_hwmod,
  3518. .clk = "l4_div_ck",
  3519. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3520. };
  3521. /* mmc1 -> l3_main_1 */
  3522. static struct omap_hwmod_ocp_if omap44xx_mmc1__l3_main_1 = {
  3523. .master = &omap44xx_mmc1_hwmod,
  3524. .slave = &omap44xx_l3_main_1_hwmod,
  3525. .clk = "l3_div_ck",
  3526. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3527. };
  3528. /* mmc2 -> l3_main_1 */
  3529. static struct omap_hwmod_ocp_if omap44xx_mmc2__l3_main_1 = {
  3530. .master = &omap44xx_mmc2_hwmod,
  3531. .slave = &omap44xx_l3_main_1_hwmod,
  3532. .clk = "l3_div_ck",
  3533. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3534. };
  3535. static struct omap_hwmod_addr_space omap44xx_l3_main_1_addrs[] = {
  3536. {
  3537. .pa_start = 0x44000000,
  3538. .pa_end = 0x44000fff,
  3539. .flags = ADDR_TYPE_RT
  3540. },
  3541. { }
  3542. };
  3543. /* mpu -> l3_main_1 */
  3544. static struct omap_hwmod_ocp_if omap44xx_mpu__l3_main_1 = {
  3545. .master = &omap44xx_mpu_hwmod,
  3546. .slave = &omap44xx_l3_main_1_hwmod,
  3547. .clk = "l3_div_ck",
  3548. .addr = omap44xx_l3_main_1_addrs,
  3549. .user = OCP_USER_MPU,
  3550. };
  3551. /* c2c_target_fw -> l3_main_2 */
  3552. static struct omap_hwmod_ocp_if omap44xx_c2c_target_fw__l3_main_2 = {
  3553. .master = &omap44xx_c2c_target_fw_hwmod,
  3554. .slave = &omap44xx_l3_main_2_hwmod,
  3555. .clk = "l3_div_ck",
  3556. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3557. };
  3558. /* debugss -> l3_main_2 */
  3559. static struct omap_hwmod_ocp_if omap44xx_debugss__l3_main_2 = {
  3560. .master = &omap44xx_debugss_hwmod,
  3561. .slave = &omap44xx_l3_main_2_hwmod,
  3562. .clk = "dbgclk_mux_ck",
  3563. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3564. };
  3565. /* dma_system -> l3_main_2 */
  3566. static struct omap_hwmod_ocp_if omap44xx_dma_system__l3_main_2 = {
  3567. .master = &omap44xx_dma_system_hwmod,
  3568. .slave = &omap44xx_l3_main_2_hwmod,
  3569. .clk = "l3_div_ck",
  3570. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3571. };
  3572. /* fdif -> l3_main_2 */
  3573. static struct omap_hwmod_ocp_if omap44xx_fdif__l3_main_2 = {
  3574. .master = &omap44xx_fdif_hwmod,
  3575. .slave = &omap44xx_l3_main_2_hwmod,
  3576. .clk = "l3_div_ck",
  3577. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3578. };
  3579. /* gpu -> l3_main_2 */
  3580. static struct omap_hwmod_ocp_if omap44xx_gpu__l3_main_2 = {
  3581. .master = &omap44xx_gpu_hwmod,
  3582. .slave = &omap44xx_l3_main_2_hwmod,
  3583. .clk = "l3_div_ck",
  3584. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3585. };
  3586. /* hsi -> l3_main_2 */
  3587. static struct omap_hwmod_ocp_if omap44xx_hsi__l3_main_2 = {
  3588. .master = &omap44xx_hsi_hwmod,
  3589. .slave = &omap44xx_l3_main_2_hwmod,
  3590. .clk = "l3_div_ck",
  3591. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3592. };
  3593. /* ipu -> l3_main_2 */
  3594. static struct omap_hwmod_ocp_if omap44xx_ipu__l3_main_2 = {
  3595. .master = &omap44xx_ipu_hwmod,
  3596. .slave = &omap44xx_l3_main_2_hwmod,
  3597. .clk = "l3_div_ck",
  3598. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3599. };
  3600. /* iss -> l3_main_2 */
  3601. static struct omap_hwmod_ocp_if omap44xx_iss__l3_main_2 = {
  3602. .master = &omap44xx_iss_hwmod,
  3603. .slave = &omap44xx_l3_main_2_hwmod,
  3604. .clk = "l3_div_ck",
  3605. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3606. };
  3607. /* iva -> l3_main_2 */
  3608. static struct omap_hwmod_ocp_if omap44xx_iva__l3_main_2 = {
  3609. .master = &omap44xx_iva_hwmod,
  3610. .slave = &omap44xx_l3_main_2_hwmod,
  3611. .clk = "l3_div_ck",
  3612. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3613. };
  3614. static struct omap_hwmod_addr_space omap44xx_l3_main_2_addrs[] = {
  3615. {
  3616. .pa_start = 0x44800000,
  3617. .pa_end = 0x44801fff,
  3618. .flags = ADDR_TYPE_RT
  3619. },
  3620. { }
  3621. };
  3622. /* l3_main_1 -> l3_main_2 */
  3623. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_2 = {
  3624. .master = &omap44xx_l3_main_1_hwmod,
  3625. .slave = &omap44xx_l3_main_2_hwmod,
  3626. .clk = "l3_div_ck",
  3627. .addr = omap44xx_l3_main_2_addrs,
  3628. .user = OCP_USER_MPU,
  3629. };
  3630. /* l4_cfg -> l3_main_2 */
  3631. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_2 = {
  3632. .master = &omap44xx_l4_cfg_hwmod,
  3633. .slave = &omap44xx_l3_main_2_hwmod,
  3634. .clk = "l4_div_ck",
  3635. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3636. };
  3637. /* usb_host_fs -> l3_main_2 */
  3638. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_usb_host_fs__l3_main_2 = {
  3639. .master = &omap44xx_usb_host_fs_hwmod,
  3640. .slave = &omap44xx_l3_main_2_hwmod,
  3641. .clk = "l3_div_ck",
  3642. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3643. };
  3644. /* usb_host_hs -> l3_main_2 */
  3645. static struct omap_hwmod_ocp_if omap44xx_usb_host_hs__l3_main_2 = {
  3646. .master = &omap44xx_usb_host_hs_hwmod,
  3647. .slave = &omap44xx_l3_main_2_hwmod,
  3648. .clk = "l3_div_ck",
  3649. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3650. };
  3651. /* usb_otg_hs -> l3_main_2 */
  3652. static struct omap_hwmod_ocp_if omap44xx_usb_otg_hs__l3_main_2 = {
  3653. .master = &omap44xx_usb_otg_hs_hwmod,
  3654. .slave = &omap44xx_l3_main_2_hwmod,
  3655. .clk = "l3_div_ck",
  3656. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3657. };
  3658. static struct omap_hwmod_addr_space omap44xx_l3_main_3_addrs[] = {
  3659. {
  3660. .pa_start = 0x45000000,
  3661. .pa_end = 0x45000fff,
  3662. .flags = ADDR_TYPE_RT
  3663. },
  3664. { }
  3665. };
  3666. /* l3_main_1 -> l3_main_3 */
  3667. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_3 = {
  3668. .master = &omap44xx_l3_main_1_hwmod,
  3669. .slave = &omap44xx_l3_main_3_hwmod,
  3670. .clk = "l3_div_ck",
  3671. .addr = omap44xx_l3_main_3_addrs,
  3672. .user = OCP_USER_MPU,
  3673. };
  3674. /* l3_main_2 -> l3_main_3 */
  3675. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_3 = {
  3676. .master = &omap44xx_l3_main_2_hwmod,
  3677. .slave = &omap44xx_l3_main_3_hwmod,
  3678. .clk = "l3_div_ck",
  3679. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3680. };
  3681. /* l4_cfg -> l3_main_3 */
  3682. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_3 = {
  3683. .master = &omap44xx_l4_cfg_hwmod,
  3684. .slave = &omap44xx_l3_main_3_hwmod,
  3685. .clk = "l4_div_ck",
  3686. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3687. };
  3688. /* aess -> l4_abe */
  3689. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_aess__l4_abe = {
  3690. .master = &omap44xx_aess_hwmod,
  3691. .slave = &omap44xx_l4_abe_hwmod,
  3692. .clk = "ocp_abe_iclk",
  3693. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3694. };
  3695. /* dsp -> l4_abe */
  3696. static struct omap_hwmod_ocp_if omap44xx_dsp__l4_abe = {
  3697. .master = &omap44xx_dsp_hwmod,
  3698. .slave = &omap44xx_l4_abe_hwmod,
  3699. .clk = "ocp_abe_iclk",
  3700. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3701. };
  3702. /* l3_main_1 -> l4_abe */
  3703. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_abe = {
  3704. .master = &omap44xx_l3_main_1_hwmod,
  3705. .slave = &omap44xx_l4_abe_hwmod,
  3706. .clk = "l3_div_ck",
  3707. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3708. };
  3709. /* mpu -> l4_abe */
  3710. static struct omap_hwmod_ocp_if omap44xx_mpu__l4_abe = {
  3711. .master = &omap44xx_mpu_hwmod,
  3712. .slave = &omap44xx_l4_abe_hwmod,
  3713. .clk = "ocp_abe_iclk",
  3714. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3715. };
  3716. /* l3_main_1 -> l4_cfg */
  3717. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_cfg = {
  3718. .master = &omap44xx_l3_main_1_hwmod,
  3719. .slave = &omap44xx_l4_cfg_hwmod,
  3720. .clk = "l3_div_ck",
  3721. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3722. };
  3723. /* l3_main_2 -> l4_per */
  3724. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l4_per = {
  3725. .master = &omap44xx_l3_main_2_hwmod,
  3726. .slave = &omap44xx_l4_per_hwmod,
  3727. .clk = "l3_div_ck",
  3728. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3729. };
  3730. /* l4_cfg -> l4_wkup */
  3731. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l4_wkup = {
  3732. .master = &omap44xx_l4_cfg_hwmod,
  3733. .slave = &omap44xx_l4_wkup_hwmod,
  3734. .clk = "l4_div_ck",
  3735. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3736. };
  3737. /* mpu -> mpu_private */
  3738. static struct omap_hwmod_ocp_if omap44xx_mpu__mpu_private = {
  3739. .master = &omap44xx_mpu_hwmod,
  3740. .slave = &omap44xx_mpu_private_hwmod,
  3741. .clk = "l3_div_ck",
  3742. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3743. };
  3744. static struct omap_hwmod_addr_space omap44xx_ocp_wp_noc_addrs[] = {
  3745. {
  3746. .pa_start = 0x4a102000,
  3747. .pa_end = 0x4a10207f,
  3748. .flags = ADDR_TYPE_RT
  3749. },
  3750. { }
  3751. };
  3752. /* l4_cfg -> ocp_wp_noc */
  3753. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp_wp_noc = {
  3754. .master = &omap44xx_l4_cfg_hwmod,
  3755. .slave = &omap44xx_ocp_wp_noc_hwmod,
  3756. .clk = "l4_div_ck",
  3757. .addr = omap44xx_ocp_wp_noc_addrs,
  3758. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3759. };
  3760. static struct omap_hwmod_addr_space omap44xx_aess_addrs[] = {
  3761. {
  3762. .name = "dmem",
  3763. .pa_start = 0x40180000,
  3764. .pa_end = 0x4018ffff
  3765. },
  3766. {
  3767. .name = "cmem",
  3768. .pa_start = 0x401a0000,
  3769. .pa_end = 0x401a1fff
  3770. },
  3771. {
  3772. .name = "smem",
  3773. .pa_start = 0x401c0000,
  3774. .pa_end = 0x401c5fff
  3775. },
  3776. {
  3777. .name = "pmem",
  3778. .pa_start = 0x401e0000,
  3779. .pa_end = 0x401e1fff
  3780. },
  3781. {
  3782. .name = "mpu",
  3783. .pa_start = 0x401f1000,
  3784. .pa_end = 0x401f13ff,
  3785. .flags = ADDR_TYPE_RT
  3786. },
  3787. { }
  3788. };
  3789. /* l4_abe -> aess */
  3790. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_abe__aess = {
  3791. .master = &omap44xx_l4_abe_hwmod,
  3792. .slave = &omap44xx_aess_hwmod,
  3793. .clk = "ocp_abe_iclk",
  3794. .addr = omap44xx_aess_addrs,
  3795. .user = OCP_USER_MPU,
  3796. };
  3797. static struct omap_hwmod_addr_space omap44xx_aess_dma_addrs[] = {
  3798. {
  3799. .name = "dmem_dma",
  3800. .pa_start = 0x49080000,
  3801. .pa_end = 0x4908ffff
  3802. },
  3803. {
  3804. .name = "cmem_dma",
  3805. .pa_start = 0x490a0000,
  3806. .pa_end = 0x490a1fff
  3807. },
  3808. {
  3809. .name = "smem_dma",
  3810. .pa_start = 0x490c0000,
  3811. .pa_end = 0x490c5fff
  3812. },
  3813. {
  3814. .name = "pmem_dma",
  3815. .pa_start = 0x490e0000,
  3816. .pa_end = 0x490e1fff
  3817. },
  3818. {
  3819. .name = "dma",
  3820. .pa_start = 0x490f1000,
  3821. .pa_end = 0x490f13ff,
  3822. .flags = ADDR_TYPE_RT
  3823. },
  3824. { }
  3825. };
  3826. /* l4_abe -> aess (dma) */
  3827. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_abe__aess_dma = {
  3828. .master = &omap44xx_l4_abe_hwmod,
  3829. .slave = &omap44xx_aess_hwmod,
  3830. .clk = "ocp_abe_iclk",
  3831. .addr = omap44xx_aess_dma_addrs,
  3832. .user = OCP_USER_SDMA,
  3833. };
  3834. /* l3_main_2 -> c2c */
  3835. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__c2c = {
  3836. .master = &omap44xx_l3_main_2_hwmod,
  3837. .slave = &omap44xx_c2c_hwmod,
  3838. .clk = "l3_div_ck",
  3839. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3840. };
  3841. static struct omap_hwmod_addr_space omap44xx_counter_32k_addrs[] = {
  3842. {
  3843. .pa_start = 0x4a304000,
  3844. .pa_end = 0x4a30401f,
  3845. .flags = ADDR_TYPE_RT
  3846. },
  3847. { }
  3848. };
  3849. /* l4_wkup -> counter_32k */
  3850. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__counter_32k = {
  3851. .master = &omap44xx_l4_wkup_hwmod,
  3852. .slave = &omap44xx_counter_32k_hwmod,
  3853. .clk = "l4_wkup_clk_mux_ck",
  3854. .addr = omap44xx_counter_32k_addrs,
  3855. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3856. };
  3857. static struct omap_hwmod_addr_space omap44xx_ctrl_module_core_addrs[] = {
  3858. {
  3859. .pa_start = 0x4a002000,
  3860. .pa_end = 0x4a0027ff,
  3861. .flags = ADDR_TYPE_RT
  3862. },
  3863. { }
  3864. };
  3865. /* l4_cfg -> ctrl_module_core */
  3866. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_core = {
  3867. .master = &omap44xx_l4_cfg_hwmod,
  3868. .slave = &omap44xx_ctrl_module_core_hwmod,
  3869. .clk = "l4_div_ck",
  3870. .addr = omap44xx_ctrl_module_core_addrs,
  3871. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3872. };
  3873. static struct omap_hwmod_addr_space omap44xx_ctrl_module_pad_core_addrs[] = {
  3874. {
  3875. .pa_start = 0x4a100000,
  3876. .pa_end = 0x4a1007ff,
  3877. .flags = ADDR_TYPE_RT
  3878. },
  3879. { }
  3880. };
  3881. /* l4_cfg -> ctrl_module_pad_core */
  3882. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_pad_core = {
  3883. .master = &omap44xx_l4_cfg_hwmod,
  3884. .slave = &omap44xx_ctrl_module_pad_core_hwmod,
  3885. .clk = "l4_div_ck",
  3886. .addr = omap44xx_ctrl_module_pad_core_addrs,
  3887. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3888. };
  3889. static struct omap_hwmod_addr_space omap44xx_ctrl_module_wkup_addrs[] = {
  3890. {
  3891. .pa_start = 0x4a30c000,
  3892. .pa_end = 0x4a30c7ff,
  3893. .flags = ADDR_TYPE_RT
  3894. },
  3895. { }
  3896. };
  3897. /* l4_wkup -> ctrl_module_wkup */
  3898. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_wkup = {
  3899. .master = &omap44xx_l4_wkup_hwmod,
  3900. .slave = &omap44xx_ctrl_module_wkup_hwmod,
  3901. .clk = "l4_wkup_clk_mux_ck",
  3902. .addr = omap44xx_ctrl_module_wkup_addrs,
  3903. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3904. };
  3905. static struct omap_hwmod_addr_space omap44xx_ctrl_module_pad_wkup_addrs[] = {
  3906. {
  3907. .pa_start = 0x4a31e000,
  3908. .pa_end = 0x4a31e7ff,
  3909. .flags = ADDR_TYPE_RT
  3910. },
  3911. { }
  3912. };
  3913. /* l4_wkup -> ctrl_module_pad_wkup */
  3914. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_pad_wkup = {
  3915. .master = &omap44xx_l4_wkup_hwmod,
  3916. .slave = &omap44xx_ctrl_module_pad_wkup_hwmod,
  3917. .clk = "l4_wkup_clk_mux_ck",
  3918. .addr = omap44xx_ctrl_module_pad_wkup_addrs,
  3919. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3920. };
  3921. static struct omap_hwmod_addr_space omap44xx_debugss_addrs[] = {
  3922. {
  3923. .pa_start = 0x54160000,
  3924. .pa_end = 0x54167fff,
  3925. .flags = ADDR_TYPE_RT
  3926. },
  3927. { }
  3928. };
  3929. /* l3_instr -> debugss */
  3930. static struct omap_hwmod_ocp_if omap44xx_l3_instr__debugss = {
  3931. .master = &omap44xx_l3_instr_hwmod,
  3932. .slave = &omap44xx_debugss_hwmod,
  3933. .clk = "l3_div_ck",
  3934. .addr = omap44xx_debugss_addrs,
  3935. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3936. };
  3937. static struct omap_hwmod_addr_space omap44xx_dma_system_addrs[] = {
  3938. {
  3939. .pa_start = 0x4a056000,
  3940. .pa_end = 0x4a056fff,
  3941. .flags = ADDR_TYPE_RT
  3942. },
  3943. { }
  3944. };
  3945. /* l4_cfg -> dma_system */
  3946. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dma_system = {
  3947. .master = &omap44xx_l4_cfg_hwmod,
  3948. .slave = &omap44xx_dma_system_hwmod,
  3949. .clk = "l4_div_ck",
  3950. .addr = omap44xx_dma_system_addrs,
  3951. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3952. };
  3953. static struct omap_hwmod_addr_space omap44xx_dmic_addrs[] = {
  3954. {
  3955. .name = "mpu",
  3956. .pa_start = 0x4012e000,
  3957. .pa_end = 0x4012e07f,
  3958. .flags = ADDR_TYPE_RT
  3959. },
  3960. { }
  3961. };
  3962. /* l4_abe -> dmic */
  3963. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic = {
  3964. .master = &omap44xx_l4_abe_hwmod,
  3965. .slave = &omap44xx_dmic_hwmod,
  3966. .clk = "ocp_abe_iclk",
  3967. .addr = omap44xx_dmic_addrs,
  3968. .user = OCP_USER_MPU,
  3969. };
  3970. static struct omap_hwmod_addr_space omap44xx_dmic_dma_addrs[] = {
  3971. {
  3972. .name = "dma",
  3973. .pa_start = 0x4902e000,
  3974. .pa_end = 0x4902e07f,
  3975. .flags = ADDR_TYPE_RT
  3976. },
  3977. { }
  3978. };
  3979. /* l4_abe -> dmic (dma) */
  3980. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic_dma = {
  3981. .master = &omap44xx_l4_abe_hwmod,
  3982. .slave = &omap44xx_dmic_hwmod,
  3983. .clk = "ocp_abe_iclk",
  3984. .addr = omap44xx_dmic_dma_addrs,
  3985. .user = OCP_USER_SDMA,
  3986. };
  3987. /* dsp -> iva */
  3988. static struct omap_hwmod_ocp_if omap44xx_dsp__iva = {
  3989. .master = &omap44xx_dsp_hwmod,
  3990. .slave = &omap44xx_iva_hwmod,
  3991. .clk = "dpll_iva_m5x2_ck",
  3992. .user = OCP_USER_DSP,
  3993. };
  3994. /* dsp -> sl2if */
  3995. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_dsp__sl2if = {
  3996. .master = &omap44xx_dsp_hwmod,
  3997. .slave = &omap44xx_sl2if_hwmod,
  3998. .clk = "dpll_iva_m5x2_ck",
  3999. .user = OCP_USER_DSP,
  4000. };
  4001. /* l4_cfg -> dsp */
  4002. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dsp = {
  4003. .master = &omap44xx_l4_cfg_hwmod,
  4004. .slave = &omap44xx_dsp_hwmod,
  4005. .clk = "l4_div_ck",
  4006. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4007. };
  4008. static struct omap_hwmod_addr_space omap44xx_dss_dma_addrs[] = {
  4009. {
  4010. .pa_start = 0x58000000,
  4011. .pa_end = 0x5800007f,
  4012. .flags = ADDR_TYPE_RT
  4013. },
  4014. { }
  4015. };
  4016. /* l3_main_2 -> dss */
  4017. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss = {
  4018. .master = &omap44xx_l3_main_2_hwmod,
  4019. .slave = &omap44xx_dss_hwmod,
  4020. .clk = "dss_fck",
  4021. .addr = omap44xx_dss_dma_addrs,
  4022. .user = OCP_USER_SDMA,
  4023. };
  4024. static struct omap_hwmod_addr_space omap44xx_dss_addrs[] = {
  4025. {
  4026. .pa_start = 0x48040000,
  4027. .pa_end = 0x4804007f,
  4028. .flags = ADDR_TYPE_RT
  4029. },
  4030. { }
  4031. };
  4032. /* l4_per -> dss */
  4033. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss = {
  4034. .master = &omap44xx_l4_per_hwmod,
  4035. .slave = &omap44xx_dss_hwmod,
  4036. .clk = "l4_div_ck",
  4037. .addr = omap44xx_dss_addrs,
  4038. .user = OCP_USER_MPU,
  4039. };
  4040. static struct omap_hwmod_addr_space omap44xx_dss_dispc_dma_addrs[] = {
  4041. {
  4042. .pa_start = 0x58001000,
  4043. .pa_end = 0x58001fff,
  4044. .flags = ADDR_TYPE_RT
  4045. },
  4046. { }
  4047. };
  4048. /* l3_main_2 -> dss_dispc */
  4049. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dispc = {
  4050. .master = &omap44xx_l3_main_2_hwmod,
  4051. .slave = &omap44xx_dss_dispc_hwmod,
  4052. .clk = "dss_fck",
  4053. .addr = omap44xx_dss_dispc_dma_addrs,
  4054. .user = OCP_USER_SDMA,
  4055. };
  4056. static struct omap_hwmod_addr_space omap44xx_dss_dispc_addrs[] = {
  4057. {
  4058. .pa_start = 0x48041000,
  4059. .pa_end = 0x48041fff,
  4060. .flags = ADDR_TYPE_RT
  4061. },
  4062. { }
  4063. };
  4064. /* l4_per -> dss_dispc */
  4065. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dispc = {
  4066. .master = &omap44xx_l4_per_hwmod,
  4067. .slave = &omap44xx_dss_dispc_hwmod,
  4068. .clk = "l4_div_ck",
  4069. .addr = omap44xx_dss_dispc_addrs,
  4070. .user = OCP_USER_MPU,
  4071. };
  4072. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_dma_addrs[] = {
  4073. {
  4074. .pa_start = 0x58004000,
  4075. .pa_end = 0x580041ff,
  4076. .flags = ADDR_TYPE_RT
  4077. },
  4078. { }
  4079. };
  4080. /* l3_main_2 -> dss_dsi1 */
  4081. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi1 = {
  4082. .master = &omap44xx_l3_main_2_hwmod,
  4083. .slave = &omap44xx_dss_dsi1_hwmod,
  4084. .clk = "dss_fck",
  4085. .addr = omap44xx_dss_dsi1_dma_addrs,
  4086. .user = OCP_USER_SDMA,
  4087. };
  4088. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_addrs[] = {
  4089. {
  4090. .pa_start = 0x48044000,
  4091. .pa_end = 0x480441ff,
  4092. .flags = ADDR_TYPE_RT
  4093. },
  4094. { }
  4095. };
  4096. /* l4_per -> dss_dsi1 */
  4097. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi1 = {
  4098. .master = &omap44xx_l4_per_hwmod,
  4099. .slave = &omap44xx_dss_dsi1_hwmod,
  4100. .clk = "l4_div_ck",
  4101. .addr = omap44xx_dss_dsi1_addrs,
  4102. .user = OCP_USER_MPU,
  4103. };
  4104. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_dma_addrs[] = {
  4105. {
  4106. .pa_start = 0x58005000,
  4107. .pa_end = 0x580051ff,
  4108. .flags = ADDR_TYPE_RT
  4109. },
  4110. { }
  4111. };
  4112. /* l3_main_2 -> dss_dsi2 */
  4113. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi2 = {
  4114. .master = &omap44xx_l3_main_2_hwmod,
  4115. .slave = &omap44xx_dss_dsi2_hwmod,
  4116. .clk = "dss_fck",
  4117. .addr = omap44xx_dss_dsi2_dma_addrs,
  4118. .user = OCP_USER_SDMA,
  4119. };
  4120. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_addrs[] = {
  4121. {
  4122. .pa_start = 0x48045000,
  4123. .pa_end = 0x480451ff,
  4124. .flags = ADDR_TYPE_RT
  4125. },
  4126. { }
  4127. };
  4128. /* l4_per -> dss_dsi2 */
  4129. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi2 = {
  4130. .master = &omap44xx_l4_per_hwmod,
  4131. .slave = &omap44xx_dss_dsi2_hwmod,
  4132. .clk = "l4_div_ck",
  4133. .addr = omap44xx_dss_dsi2_addrs,
  4134. .user = OCP_USER_MPU,
  4135. };
  4136. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_dma_addrs[] = {
  4137. {
  4138. .pa_start = 0x58006000,
  4139. .pa_end = 0x58006fff,
  4140. .flags = ADDR_TYPE_RT
  4141. },
  4142. { }
  4143. };
  4144. /* l3_main_2 -> dss_hdmi */
  4145. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_hdmi = {
  4146. .master = &omap44xx_l3_main_2_hwmod,
  4147. .slave = &omap44xx_dss_hdmi_hwmod,
  4148. .clk = "dss_fck",
  4149. .addr = omap44xx_dss_hdmi_dma_addrs,
  4150. .user = OCP_USER_SDMA,
  4151. };
  4152. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_addrs[] = {
  4153. {
  4154. .pa_start = 0x48046000,
  4155. .pa_end = 0x48046fff,
  4156. .flags = ADDR_TYPE_RT
  4157. },
  4158. { }
  4159. };
  4160. /* l4_per -> dss_hdmi */
  4161. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_hdmi = {
  4162. .master = &omap44xx_l4_per_hwmod,
  4163. .slave = &omap44xx_dss_hdmi_hwmod,
  4164. .clk = "l4_div_ck",
  4165. .addr = omap44xx_dss_hdmi_addrs,
  4166. .user = OCP_USER_MPU,
  4167. };
  4168. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_dma_addrs[] = {
  4169. {
  4170. .pa_start = 0x58002000,
  4171. .pa_end = 0x580020ff,
  4172. .flags = ADDR_TYPE_RT
  4173. },
  4174. { }
  4175. };
  4176. /* l3_main_2 -> dss_rfbi */
  4177. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_rfbi = {
  4178. .master = &omap44xx_l3_main_2_hwmod,
  4179. .slave = &omap44xx_dss_rfbi_hwmod,
  4180. .clk = "dss_fck",
  4181. .addr = omap44xx_dss_rfbi_dma_addrs,
  4182. .user = OCP_USER_SDMA,
  4183. };
  4184. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_addrs[] = {
  4185. {
  4186. .pa_start = 0x48042000,
  4187. .pa_end = 0x480420ff,
  4188. .flags = ADDR_TYPE_RT
  4189. },
  4190. { }
  4191. };
  4192. /* l4_per -> dss_rfbi */
  4193. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_rfbi = {
  4194. .master = &omap44xx_l4_per_hwmod,
  4195. .slave = &omap44xx_dss_rfbi_hwmod,
  4196. .clk = "l4_div_ck",
  4197. .addr = omap44xx_dss_rfbi_addrs,
  4198. .user = OCP_USER_MPU,
  4199. };
  4200. static struct omap_hwmod_addr_space omap44xx_dss_venc_dma_addrs[] = {
  4201. {
  4202. .pa_start = 0x58003000,
  4203. .pa_end = 0x580030ff,
  4204. .flags = ADDR_TYPE_RT
  4205. },
  4206. { }
  4207. };
  4208. /* l3_main_2 -> dss_venc */
  4209. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_venc = {
  4210. .master = &omap44xx_l3_main_2_hwmod,
  4211. .slave = &omap44xx_dss_venc_hwmod,
  4212. .clk = "dss_fck",
  4213. .addr = omap44xx_dss_venc_dma_addrs,
  4214. .user = OCP_USER_SDMA,
  4215. };
  4216. static struct omap_hwmod_addr_space omap44xx_dss_venc_addrs[] = {
  4217. {
  4218. .pa_start = 0x48043000,
  4219. .pa_end = 0x480430ff,
  4220. .flags = ADDR_TYPE_RT
  4221. },
  4222. { }
  4223. };
  4224. /* l4_per -> dss_venc */
  4225. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_venc = {
  4226. .master = &omap44xx_l4_per_hwmod,
  4227. .slave = &omap44xx_dss_venc_hwmod,
  4228. .clk = "l4_div_ck",
  4229. .addr = omap44xx_dss_venc_addrs,
  4230. .user = OCP_USER_MPU,
  4231. };
  4232. static struct omap_hwmod_addr_space omap44xx_elm_addrs[] = {
  4233. {
  4234. .pa_start = 0x48078000,
  4235. .pa_end = 0x48078fff,
  4236. .flags = ADDR_TYPE_RT
  4237. },
  4238. { }
  4239. };
  4240. /* l4_per -> elm */
  4241. static struct omap_hwmod_ocp_if omap44xx_l4_per__elm = {
  4242. .master = &omap44xx_l4_per_hwmod,
  4243. .slave = &omap44xx_elm_hwmod,
  4244. .clk = "l4_div_ck",
  4245. .addr = omap44xx_elm_addrs,
  4246. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4247. };
  4248. static struct omap_hwmod_addr_space omap44xx_emif1_addrs[] = {
  4249. {
  4250. .pa_start = 0x4c000000,
  4251. .pa_end = 0x4c0000ff,
  4252. .flags = ADDR_TYPE_RT
  4253. },
  4254. { }
  4255. };
  4256. /* emif_fw -> emif1 */
  4257. static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif1 = {
  4258. .master = &omap44xx_emif_fw_hwmod,
  4259. .slave = &omap44xx_emif1_hwmod,
  4260. .clk = "l3_div_ck",
  4261. .addr = omap44xx_emif1_addrs,
  4262. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4263. };
  4264. static struct omap_hwmod_addr_space omap44xx_emif2_addrs[] = {
  4265. {
  4266. .pa_start = 0x4d000000,
  4267. .pa_end = 0x4d0000ff,
  4268. .flags = ADDR_TYPE_RT
  4269. },
  4270. { }
  4271. };
  4272. /* emif_fw -> emif2 */
  4273. static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif2 = {
  4274. .master = &omap44xx_emif_fw_hwmod,
  4275. .slave = &omap44xx_emif2_hwmod,
  4276. .clk = "l3_div_ck",
  4277. .addr = omap44xx_emif2_addrs,
  4278. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4279. };
  4280. static struct omap_hwmod_addr_space omap44xx_fdif_addrs[] = {
  4281. {
  4282. .pa_start = 0x4a10a000,
  4283. .pa_end = 0x4a10a1ff,
  4284. .flags = ADDR_TYPE_RT
  4285. },
  4286. { }
  4287. };
  4288. /* l4_cfg -> fdif */
  4289. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__fdif = {
  4290. .master = &omap44xx_l4_cfg_hwmod,
  4291. .slave = &omap44xx_fdif_hwmod,
  4292. .clk = "l4_div_ck",
  4293. .addr = omap44xx_fdif_addrs,
  4294. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4295. };
  4296. static struct omap_hwmod_addr_space omap44xx_gpio1_addrs[] = {
  4297. {
  4298. .pa_start = 0x4a310000,
  4299. .pa_end = 0x4a3101ff,
  4300. .flags = ADDR_TYPE_RT
  4301. },
  4302. { }
  4303. };
  4304. /* l4_wkup -> gpio1 */
  4305. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__gpio1 = {
  4306. .master = &omap44xx_l4_wkup_hwmod,
  4307. .slave = &omap44xx_gpio1_hwmod,
  4308. .clk = "l4_wkup_clk_mux_ck",
  4309. .addr = omap44xx_gpio1_addrs,
  4310. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4311. };
  4312. static struct omap_hwmod_addr_space omap44xx_gpio2_addrs[] = {
  4313. {
  4314. .pa_start = 0x48055000,
  4315. .pa_end = 0x480551ff,
  4316. .flags = ADDR_TYPE_RT
  4317. },
  4318. { }
  4319. };
  4320. /* l4_per -> gpio2 */
  4321. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio2 = {
  4322. .master = &omap44xx_l4_per_hwmod,
  4323. .slave = &omap44xx_gpio2_hwmod,
  4324. .clk = "l4_div_ck",
  4325. .addr = omap44xx_gpio2_addrs,
  4326. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4327. };
  4328. static struct omap_hwmod_addr_space omap44xx_gpio3_addrs[] = {
  4329. {
  4330. .pa_start = 0x48057000,
  4331. .pa_end = 0x480571ff,
  4332. .flags = ADDR_TYPE_RT
  4333. },
  4334. { }
  4335. };
  4336. /* l4_per -> gpio3 */
  4337. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio3 = {
  4338. .master = &omap44xx_l4_per_hwmod,
  4339. .slave = &omap44xx_gpio3_hwmod,
  4340. .clk = "l4_div_ck",
  4341. .addr = omap44xx_gpio3_addrs,
  4342. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4343. };
  4344. static struct omap_hwmod_addr_space omap44xx_gpio4_addrs[] = {
  4345. {
  4346. .pa_start = 0x48059000,
  4347. .pa_end = 0x480591ff,
  4348. .flags = ADDR_TYPE_RT
  4349. },
  4350. { }
  4351. };
  4352. /* l4_per -> gpio4 */
  4353. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio4 = {
  4354. .master = &omap44xx_l4_per_hwmod,
  4355. .slave = &omap44xx_gpio4_hwmod,
  4356. .clk = "l4_div_ck",
  4357. .addr = omap44xx_gpio4_addrs,
  4358. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4359. };
  4360. static struct omap_hwmod_addr_space omap44xx_gpio5_addrs[] = {
  4361. {
  4362. .pa_start = 0x4805b000,
  4363. .pa_end = 0x4805b1ff,
  4364. .flags = ADDR_TYPE_RT
  4365. },
  4366. { }
  4367. };
  4368. /* l4_per -> gpio5 */
  4369. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio5 = {
  4370. .master = &omap44xx_l4_per_hwmod,
  4371. .slave = &omap44xx_gpio5_hwmod,
  4372. .clk = "l4_div_ck",
  4373. .addr = omap44xx_gpio5_addrs,
  4374. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4375. };
  4376. static struct omap_hwmod_addr_space omap44xx_gpio6_addrs[] = {
  4377. {
  4378. .pa_start = 0x4805d000,
  4379. .pa_end = 0x4805d1ff,
  4380. .flags = ADDR_TYPE_RT
  4381. },
  4382. { }
  4383. };
  4384. /* l4_per -> gpio6 */
  4385. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio6 = {
  4386. .master = &omap44xx_l4_per_hwmod,
  4387. .slave = &omap44xx_gpio6_hwmod,
  4388. .clk = "l4_div_ck",
  4389. .addr = omap44xx_gpio6_addrs,
  4390. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4391. };
  4392. static struct omap_hwmod_addr_space omap44xx_gpmc_addrs[] = {
  4393. {
  4394. .pa_start = 0x50000000,
  4395. .pa_end = 0x500003ff,
  4396. .flags = ADDR_TYPE_RT
  4397. },
  4398. { }
  4399. };
  4400. /* l3_main_2 -> gpmc */
  4401. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpmc = {
  4402. .master = &omap44xx_l3_main_2_hwmod,
  4403. .slave = &omap44xx_gpmc_hwmod,
  4404. .clk = "l3_div_ck",
  4405. .addr = omap44xx_gpmc_addrs,
  4406. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4407. };
  4408. static struct omap_hwmod_addr_space omap44xx_gpu_addrs[] = {
  4409. {
  4410. .pa_start = 0x56000000,
  4411. .pa_end = 0x5600ffff,
  4412. .flags = ADDR_TYPE_RT
  4413. },
  4414. { }
  4415. };
  4416. /* l3_main_2 -> gpu */
  4417. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpu = {
  4418. .master = &omap44xx_l3_main_2_hwmod,
  4419. .slave = &omap44xx_gpu_hwmod,
  4420. .clk = "l3_div_ck",
  4421. .addr = omap44xx_gpu_addrs,
  4422. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4423. };
  4424. static struct omap_hwmod_addr_space omap44xx_hdq1w_addrs[] = {
  4425. {
  4426. .pa_start = 0x480b2000,
  4427. .pa_end = 0x480b201f,
  4428. .flags = ADDR_TYPE_RT
  4429. },
  4430. { }
  4431. };
  4432. /* l4_per -> hdq1w */
  4433. static struct omap_hwmod_ocp_if omap44xx_l4_per__hdq1w = {
  4434. .master = &omap44xx_l4_per_hwmod,
  4435. .slave = &omap44xx_hdq1w_hwmod,
  4436. .clk = "l4_div_ck",
  4437. .addr = omap44xx_hdq1w_addrs,
  4438. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4439. };
  4440. static struct omap_hwmod_addr_space omap44xx_hsi_addrs[] = {
  4441. {
  4442. .pa_start = 0x4a058000,
  4443. .pa_end = 0x4a05bfff,
  4444. .flags = ADDR_TYPE_RT
  4445. },
  4446. { }
  4447. };
  4448. /* l4_cfg -> hsi */
  4449. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__hsi = {
  4450. .master = &omap44xx_l4_cfg_hwmod,
  4451. .slave = &omap44xx_hsi_hwmod,
  4452. .clk = "l4_div_ck",
  4453. .addr = omap44xx_hsi_addrs,
  4454. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4455. };
  4456. static struct omap_hwmod_addr_space omap44xx_i2c1_addrs[] = {
  4457. {
  4458. .pa_start = 0x48070000,
  4459. .pa_end = 0x480700ff,
  4460. .flags = ADDR_TYPE_RT
  4461. },
  4462. { }
  4463. };
  4464. /* l4_per -> i2c1 */
  4465. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c1 = {
  4466. .master = &omap44xx_l4_per_hwmod,
  4467. .slave = &omap44xx_i2c1_hwmod,
  4468. .clk = "l4_div_ck",
  4469. .addr = omap44xx_i2c1_addrs,
  4470. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4471. };
  4472. static struct omap_hwmod_addr_space omap44xx_i2c2_addrs[] = {
  4473. {
  4474. .pa_start = 0x48072000,
  4475. .pa_end = 0x480720ff,
  4476. .flags = ADDR_TYPE_RT
  4477. },
  4478. { }
  4479. };
  4480. /* l4_per -> i2c2 */
  4481. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c2 = {
  4482. .master = &omap44xx_l4_per_hwmod,
  4483. .slave = &omap44xx_i2c2_hwmod,
  4484. .clk = "l4_div_ck",
  4485. .addr = omap44xx_i2c2_addrs,
  4486. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4487. };
  4488. static struct omap_hwmod_addr_space omap44xx_i2c3_addrs[] = {
  4489. {
  4490. .pa_start = 0x48060000,
  4491. .pa_end = 0x480600ff,
  4492. .flags = ADDR_TYPE_RT
  4493. },
  4494. { }
  4495. };
  4496. /* l4_per -> i2c3 */
  4497. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c3 = {
  4498. .master = &omap44xx_l4_per_hwmod,
  4499. .slave = &omap44xx_i2c3_hwmod,
  4500. .clk = "l4_div_ck",
  4501. .addr = omap44xx_i2c3_addrs,
  4502. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4503. };
  4504. static struct omap_hwmod_addr_space omap44xx_i2c4_addrs[] = {
  4505. {
  4506. .pa_start = 0x48350000,
  4507. .pa_end = 0x483500ff,
  4508. .flags = ADDR_TYPE_RT
  4509. },
  4510. { }
  4511. };
  4512. /* l4_per -> i2c4 */
  4513. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c4 = {
  4514. .master = &omap44xx_l4_per_hwmod,
  4515. .slave = &omap44xx_i2c4_hwmod,
  4516. .clk = "l4_div_ck",
  4517. .addr = omap44xx_i2c4_addrs,
  4518. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4519. };
  4520. /* l3_main_2 -> ipu */
  4521. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ipu = {
  4522. .master = &omap44xx_l3_main_2_hwmod,
  4523. .slave = &omap44xx_ipu_hwmod,
  4524. .clk = "l3_div_ck",
  4525. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4526. };
  4527. static struct omap_hwmod_addr_space omap44xx_iss_addrs[] = {
  4528. {
  4529. .pa_start = 0x52000000,
  4530. .pa_end = 0x520000ff,
  4531. .flags = ADDR_TYPE_RT
  4532. },
  4533. { }
  4534. };
  4535. /* l3_main_2 -> iss */
  4536. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iss = {
  4537. .master = &omap44xx_l3_main_2_hwmod,
  4538. .slave = &omap44xx_iss_hwmod,
  4539. .clk = "l3_div_ck",
  4540. .addr = omap44xx_iss_addrs,
  4541. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4542. };
  4543. /* iva -> sl2if */
  4544. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_iva__sl2if = {
  4545. .master = &omap44xx_iva_hwmod,
  4546. .slave = &omap44xx_sl2if_hwmod,
  4547. .clk = "dpll_iva_m5x2_ck",
  4548. .user = OCP_USER_IVA,
  4549. };
  4550. static struct omap_hwmod_addr_space omap44xx_iva_addrs[] = {
  4551. {
  4552. .pa_start = 0x5a000000,
  4553. .pa_end = 0x5a07ffff,
  4554. .flags = ADDR_TYPE_RT
  4555. },
  4556. { }
  4557. };
  4558. /* l3_main_2 -> iva */
  4559. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iva = {
  4560. .master = &omap44xx_l3_main_2_hwmod,
  4561. .slave = &omap44xx_iva_hwmod,
  4562. .clk = "l3_div_ck",
  4563. .addr = omap44xx_iva_addrs,
  4564. .user = OCP_USER_MPU,
  4565. };
  4566. static struct omap_hwmod_addr_space omap44xx_kbd_addrs[] = {
  4567. {
  4568. .pa_start = 0x4a31c000,
  4569. .pa_end = 0x4a31c07f,
  4570. .flags = ADDR_TYPE_RT
  4571. },
  4572. { }
  4573. };
  4574. /* l4_wkup -> kbd */
  4575. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__kbd = {
  4576. .master = &omap44xx_l4_wkup_hwmod,
  4577. .slave = &omap44xx_kbd_hwmod,
  4578. .clk = "l4_wkup_clk_mux_ck",
  4579. .addr = omap44xx_kbd_addrs,
  4580. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4581. };
  4582. static struct omap_hwmod_addr_space omap44xx_mailbox_addrs[] = {
  4583. {
  4584. .pa_start = 0x4a0f4000,
  4585. .pa_end = 0x4a0f41ff,
  4586. .flags = ADDR_TYPE_RT
  4587. },
  4588. { }
  4589. };
  4590. /* l4_cfg -> mailbox */
  4591. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mailbox = {
  4592. .master = &omap44xx_l4_cfg_hwmod,
  4593. .slave = &omap44xx_mailbox_hwmod,
  4594. .clk = "l4_div_ck",
  4595. .addr = omap44xx_mailbox_addrs,
  4596. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4597. };
  4598. static struct omap_hwmod_addr_space omap44xx_mcasp_addrs[] = {
  4599. {
  4600. .pa_start = 0x40128000,
  4601. .pa_end = 0x401283ff,
  4602. .flags = ADDR_TYPE_RT
  4603. },
  4604. { }
  4605. };
  4606. /* l4_abe -> mcasp */
  4607. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp = {
  4608. .master = &omap44xx_l4_abe_hwmod,
  4609. .slave = &omap44xx_mcasp_hwmod,
  4610. .clk = "ocp_abe_iclk",
  4611. .addr = omap44xx_mcasp_addrs,
  4612. .user = OCP_USER_MPU,
  4613. };
  4614. static struct omap_hwmod_addr_space omap44xx_mcasp_dma_addrs[] = {
  4615. {
  4616. .pa_start = 0x49028000,
  4617. .pa_end = 0x490283ff,
  4618. .flags = ADDR_TYPE_RT
  4619. },
  4620. { }
  4621. };
  4622. /* l4_abe -> mcasp (dma) */
  4623. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp_dma = {
  4624. .master = &omap44xx_l4_abe_hwmod,
  4625. .slave = &omap44xx_mcasp_hwmod,
  4626. .clk = "ocp_abe_iclk",
  4627. .addr = omap44xx_mcasp_dma_addrs,
  4628. .user = OCP_USER_SDMA,
  4629. };
  4630. static struct omap_hwmod_addr_space omap44xx_mcbsp1_addrs[] = {
  4631. {
  4632. .name = "mpu",
  4633. .pa_start = 0x40122000,
  4634. .pa_end = 0x401220ff,
  4635. .flags = ADDR_TYPE_RT
  4636. },
  4637. { }
  4638. };
  4639. /* l4_abe -> mcbsp1 */
  4640. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1 = {
  4641. .master = &omap44xx_l4_abe_hwmod,
  4642. .slave = &omap44xx_mcbsp1_hwmod,
  4643. .clk = "ocp_abe_iclk",
  4644. .addr = omap44xx_mcbsp1_addrs,
  4645. .user = OCP_USER_MPU,
  4646. };
  4647. static struct omap_hwmod_addr_space omap44xx_mcbsp1_dma_addrs[] = {
  4648. {
  4649. .name = "dma",
  4650. .pa_start = 0x49022000,
  4651. .pa_end = 0x490220ff,
  4652. .flags = ADDR_TYPE_RT
  4653. },
  4654. { }
  4655. };
  4656. /* l4_abe -> mcbsp1 (dma) */
  4657. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1_dma = {
  4658. .master = &omap44xx_l4_abe_hwmod,
  4659. .slave = &omap44xx_mcbsp1_hwmod,
  4660. .clk = "ocp_abe_iclk",
  4661. .addr = omap44xx_mcbsp1_dma_addrs,
  4662. .user = OCP_USER_SDMA,
  4663. };
  4664. static struct omap_hwmod_addr_space omap44xx_mcbsp2_addrs[] = {
  4665. {
  4666. .name = "mpu",
  4667. .pa_start = 0x40124000,
  4668. .pa_end = 0x401240ff,
  4669. .flags = ADDR_TYPE_RT
  4670. },
  4671. { }
  4672. };
  4673. /* l4_abe -> mcbsp2 */
  4674. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2 = {
  4675. .master = &omap44xx_l4_abe_hwmod,
  4676. .slave = &omap44xx_mcbsp2_hwmod,
  4677. .clk = "ocp_abe_iclk",
  4678. .addr = omap44xx_mcbsp2_addrs,
  4679. .user = OCP_USER_MPU,
  4680. };
  4681. static struct omap_hwmod_addr_space omap44xx_mcbsp2_dma_addrs[] = {
  4682. {
  4683. .name = "dma",
  4684. .pa_start = 0x49024000,
  4685. .pa_end = 0x490240ff,
  4686. .flags = ADDR_TYPE_RT
  4687. },
  4688. { }
  4689. };
  4690. /* l4_abe -> mcbsp2 (dma) */
  4691. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2_dma = {
  4692. .master = &omap44xx_l4_abe_hwmod,
  4693. .slave = &omap44xx_mcbsp2_hwmod,
  4694. .clk = "ocp_abe_iclk",
  4695. .addr = omap44xx_mcbsp2_dma_addrs,
  4696. .user = OCP_USER_SDMA,
  4697. };
  4698. static struct omap_hwmod_addr_space omap44xx_mcbsp3_addrs[] = {
  4699. {
  4700. .name = "mpu",
  4701. .pa_start = 0x40126000,
  4702. .pa_end = 0x401260ff,
  4703. .flags = ADDR_TYPE_RT
  4704. },
  4705. { }
  4706. };
  4707. /* l4_abe -> mcbsp3 */
  4708. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3 = {
  4709. .master = &omap44xx_l4_abe_hwmod,
  4710. .slave = &omap44xx_mcbsp3_hwmod,
  4711. .clk = "ocp_abe_iclk",
  4712. .addr = omap44xx_mcbsp3_addrs,
  4713. .user = OCP_USER_MPU,
  4714. };
  4715. static struct omap_hwmod_addr_space omap44xx_mcbsp3_dma_addrs[] = {
  4716. {
  4717. .name = "dma",
  4718. .pa_start = 0x49026000,
  4719. .pa_end = 0x490260ff,
  4720. .flags = ADDR_TYPE_RT
  4721. },
  4722. { }
  4723. };
  4724. /* l4_abe -> mcbsp3 (dma) */
  4725. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3_dma = {
  4726. .master = &omap44xx_l4_abe_hwmod,
  4727. .slave = &omap44xx_mcbsp3_hwmod,
  4728. .clk = "ocp_abe_iclk",
  4729. .addr = omap44xx_mcbsp3_dma_addrs,
  4730. .user = OCP_USER_SDMA,
  4731. };
  4732. static struct omap_hwmod_addr_space omap44xx_mcbsp4_addrs[] = {
  4733. {
  4734. .pa_start = 0x48096000,
  4735. .pa_end = 0x480960ff,
  4736. .flags = ADDR_TYPE_RT
  4737. },
  4738. { }
  4739. };
  4740. /* l4_per -> mcbsp4 */
  4741. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcbsp4 = {
  4742. .master = &omap44xx_l4_per_hwmod,
  4743. .slave = &omap44xx_mcbsp4_hwmod,
  4744. .clk = "l4_div_ck",
  4745. .addr = omap44xx_mcbsp4_addrs,
  4746. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4747. };
  4748. static struct omap_hwmod_addr_space omap44xx_mcpdm_addrs[] = {
  4749. {
  4750. .name = "mpu",
  4751. .pa_start = 0x40132000,
  4752. .pa_end = 0x4013207f,
  4753. .flags = ADDR_TYPE_RT
  4754. },
  4755. { }
  4756. };
  4757. /* l4_abe -> mcpdm */
  4758. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm = {
  4759. .master = &omap44xx_l4_abe_hwmod,
  4760. .slave = &omap44xx_mcpdm_hwmod,
  4761. .clk = "ocp_abe_iclk",
  4762. .addr = omap44xx_mcpdm_addrs,
  4763. .user = OCP_USER_MPU,
  4764. };
  4765. static struct omap_hwmod_addr_space omap44xx_mcpdm_dma_addrs[] = {
  4766. {
  4767. .name = "dma",
  4768. .pa_start = 0x49032000,
  4769. .pa_end = 0x4903207f,
  4770. .flags = ADDR_TYPE_RT
  4771. },
  4772. { }
  4773. };
  4774. /* l4_abe -> mcpdm (dma) */
  4775. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm_dma = {
  4776. .master = &omap44xx_l4_abe_hwmod,
  4777. .slave = &omap44xx_mcpdm_hwmod,
  4778. .clk = "ocp_abe_iclk",
  4779. .addr = omap44xx_mcpdm_dma_addrs,
  4780. .user = OCP_USER_SDMA,
  4781. };
  4782. static struct omap_hwmod_addr_space omap44xx_mcspi1_addrs[] = {
  4783. {
  4784. .pa_start = 0x48098000,
  4785. .pa_end = 0x480981ff,
  4786. .flags = ADDR_TYPE_RT
  4787. },
  4788. { }
  4789. };
  4790. /* l4_per -> mcspi1 */
  4791. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi1 = {
  4792. .master = &omap44xx_l4_per_hwmod,
  4793. .slave = &omap44xx_mcspi1_hwmod,
  4794. .clk = "l4_div_ck",
  4795. .addr = omap44xx_mcspi1_addrs,
  4796. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4797. };
  4798. static struct omap_hwmod_addr_space omap44xx_mcspi2_addrs[] = {
  4799. {
  4800. .pa_start = 0x4809a000,
  4801. .pa_end = 0x4809a1ff,
  4802. .flags = ADDR_TYPE_RT
  4803. },
  4804. { }
  4805. };
  4806. /* l4_per -> mcspi2 */
  4807. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi2 = {
  4808. .master = &omap44xx_l4_per_hwmod,
  4809. .slave = &omap44xx_mcspi2_hwmod,
  4810. .clk = "l4_div_ck",
  4811. .addr = omap44xx_mcspi2_addrs,
  4812. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4813. };
  4814. static struct omap_hwmod_addr_space omap44xx_mcspi3_addrs[] = {
  4815. {
  4816. .pa_start = 0x480b8000,
  4817. .pa_end = 0x480b81ff,
  4818. .flags = ADDR_TYPE_RT
  4819. },
  4820. { }
  4821. };
  4822. /* l4_per -> mcspi3 */
  4823. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi3 = {
  4824. .master = &omap44xx_l4_per_hwmod,
  4825. .slave = &omap44xx_mcspi3_hwmod,
  4826. .clk = "l4_div_ck",
  4827. .addr = omap44xx_mcspi3_addrs,
  4828. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4829. };
  4830. static struct omap_hwmod_addr_space omap44xx_mcspi4_addrs[] = {
  4831. {
  4832. .pa_start = 0x480ba000,
  4833. .pa_end = 0x480ba1ff,
  4834. .flags = ADDR_TYPE_RT
  4835. },
  4836. { }
  4837. };
  4838. /* l4_per -> mcspi4 */
  4839. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi4 = {
  4840. .master = &omap44xx_l4_per_hwmod,
  4841. .slave = &omap44xx_mcspi4_hwmod,
  4842. .clk = "l4_div_ck",
  4843. .addr = omap44xx_mcspi4_addrs,
  4844. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4845. };
  4846. static struct omap_hwmod_addr_space omap44xx_mmc1_addrs[] = {
  4847. {
  4848. .pa_start = 0x4809c000,
  4849. .pa_end = 0x4809c3ff,
  4850. .flags = ADDR_TYPE_RT
  4851. },
  4852. { }
  4853. };
  4854. /* l4_per -> mmc1 */
  4855. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc1 = {
  4856. .master = &omap44xx_l4_per_hwmod,
  4857. .slave = &omap44xx_mmc1_hwmod,
  4858. .clk = "l4_div_ck",
  4859. .addr = omap44xx_mmc1_addrs,
  4860. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4861. };
  4862. static struct omap_hwmod_addr_space omap44xx_mmc2_addrs[] = {
  4863. {
  4864. .pa_start = 0x480b4000,
  4865. .pa_end = 0x480b43ff,
  4866. .flags = ADDR_TYPE_RT
  4867. },
  4868. { }
  4869. };
  4870. /* l4_per -> mmc2 */
  4871. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc2 = {
  4872. .master = &omap44xx_l4_per_hwmod,
  4873. .slave = &omap44xx_mmc2_hwmod,
  4874. .clk = "l4_div_ck",
  4875. .addr = omap44xx_mmc2_addrs,
  4876. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4877. };
  4878. static struct omap_hwmod_addr_space omap44xx_mmc3_addrs[] = {
  4879. {
  4880. .pa_start = 0x480ad000,
  4881. .pa_end = 0x480ad3ff,
  4882. .flags = ADDR_TYPE_RT
  4883. },
  4884. { }
  4885. };
  4886. /* l4_per -> mmc3 */
  4887. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc3 = {
  4888. .master = &omap44xx_l4_per_hwmod,
  4889. .slave = &omap44xx_mmc3_hwmod,
  4890. .clk = "l4_div_ck",
  4891. .addr = omap44xx_mmc3_addrs,
  4892. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4893. };
  4894. static struct omap_hwmod_addr_space omap44xx_mmc4_addrs[] = {
  4895. {
  4896. .pa_start = 0x480d1000,
  4897. .pa_end = 0x480d13ff,
  4898. .flags = ADDR_TYPE_RT
  4899. },
  4900. { }
  4901. };
  4902. /* l4_per -> mmc4 */
  4903. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc4 = {
  4904. .master = &omap44xx_l4_per_hwmod,
  4905. .slave = &omap44xx_mmc4_hwmod,
  4906. .clk = "l4_div_ck",
  4907. .addr = omap44xx_mmc4_addrs,
  4908. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4909. };
  4910. static struct omap_hwmod_addr_space omap44xx_mmc5_addrs[] = {
  4911. {
  4912. .pa_start = 0x480d5000,
  4913. .pa_end = 0x480d53ff,
  4914. .flags = ADDR_TYPE_RT
  4915. },
  4916. { }
  4917. };
  4918. /* l4_per -> mmc5 */
  4919. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc5 = {
  4920. .master = &omap44xx_l4_per_hwmod,
  4921. .slave = &omap44xx_mmc5_hwmod,
  4922. .clk = "l4_div_ck",
  4923. .addr = omap44xx_mmc5_addrs,
  4924. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4925. };
  4926. /* l3_main_2 -> ocmc_ram */
  4927. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ocmc_ram = {
  4928. .master = &omap44xx_l3_main_2_hwmod,
  4929. .slave = &omap44xx_ocmc_ram_hwmod,
  4930. .clk = "l3_div_ck",
  4931. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4932. };
  4933. static struct omap_hwmod_addr_space omap44xx_ocp2scp_usb_phy_addrs[] = {
  4934. {
  4935. .pa_start = 0x4a0ad000,
  4936. .pa_end = 0x4a0ad01f,
  4937. .flags = ADDR_TYPE_RT
  4938. },
  4939. { }
  4940. };
  4941. /* l4_cfg -> ocp2scp_usb_phy */
  4942. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp2scp_usb_phy = {
  4943. .master = &omap44xx_l4_cfg_hwmod,
  4944. .slave = &omap44xx_ocp2scp_usb_phy_hwmod,
  4945. .clk = "l4_div_ck",
  4946. .addr = omap44xx_ocp2scp_usb_phy_addrs,
  4947. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4948. };
  4949. static struct omap_hwmod_addr_space omap44xx_prcm_mpu_addrs[] = {
  4950. {
  4951. .pa_start = 0x48243000,
  4952. .pa_end = 0x48243fff,
  4953. .flags = ADDR_TYPE_RT
  4954. },
  4955. { }
  4956. };
  4957. /* mpu_private -> prcm_mpu */
  4958. static struct omap_hwmod_ocp_if omap44xx_mpu_private__prcm_mpu = {
  4959. .master = &omap44xx_mpu_private_hwmod,
  4960. .slave = &omap44xx_prcm_mpu_hwmod,
  4961. .clk = "l3_div_ck",
  4962. .addr = omap44xx_prcm_mpu_addrs,
  4963. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4964. };
  4965. static struct omap_hwmod_addr_space omap44xx_cm_core_aon_addrs[] = {
  4966. {
  4967. .pa_start = 0x4a004000,
  4968. .pa_end = 0x4a004fff,
  4969. .flags = ADDR_TYPE_RT
  4970. },
  4971. { }
  4972. };
  4973. /* l4_wkup -> cm_core_aon */
  4974. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__cm_core_aon = {
  4975. .master = &omap44xx_l4_wkup_hwmod,
  4976. .slave = &omap44xx_cm_core_aon_hwmod,
  4977. .clk = "l4_wkup_clk_mux_ck",
  4978. .addr = omap44xx_cm_core_aon_addrs,
  4979. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4980. };
  4981. static struct omap_hwmod_addr_space omap44xx_cm_core_addrs[] = {
  4982. {
  4983. .pa_start = 0x4a008000,
  4984. .pa_end = 0x4a009fff,
  4985. .flags = ADDR_TYPE_RT
  4986. },
  4987. { }
  4988. };
  4989. /* l4_cfg -> cm_core */
  4990. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__cm_core = {
  4991. .master = &omap44xx_l4_cfg_hwmod,
  4992. .slave = &omap44xx_cm_core_hwmod,
  4993. .clk = "l4_div_ck",
  4994. .addr = omap44xx_cm_core_addrs,
  4995. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4996. };
  4997. static struct omap_hwmod_addr_space omap44xx_prm_addrs[] = {
  4998. {
  4999. .pa_start = 0x4a306000,
  5000. .pa_end = 0x4a307fff,
  5001. .flags = ADDR_TYPE_RT
  5002. },
  5003. { }
  5004. };
  5005. /* l4_wkup -> prm */
  5006. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__prm = {
  5007. .master = &omap44xx_l4_wkup_hwmod,
  5008. .slave = &omap44xx_prm_hwmod,
  5009. .clk = "l4_wkup_clk_mux_ck",
  5010. .addr = omap44xx_prm_addrs,
  5011. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5012. };
  5013. static struct omap_hwmod_addr_space omap44xx_scrm_addrs[] = {
  5014. {
  5015. .pa_start = 0x4a30a000,
  5016. .pa_end = 0x4a30a7ff,
  5017. .flags = ADDR_TYPE_RT
  5018. },
  5019. { }
  5020. };
  5021. /* l4_wkup -> scrm */
  5022. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__scrm = {
  5023. .master = &omap44xx_l4_wkup_hwmod,
  5024. .slave = &omap44xx_scrm_hwmod,
  5025. .clk = "l4_wkup_clk_mux_ck",
  5026. .addr = omap44xx_scrm_addrs,
  5027. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5028. };
  5029. /* l3_main_2 -> sl2if */
  5030. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l3_main_2__sl2if = {
  5031. .master = &omap44xx_l3_main_2_hwmod,
  5032. .slave = &omap44xx_sl2if_hwmod,
  5033. .clk = "l3_div_ck",
  5034. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5035. };
  5036. static struct omap_hwmod_addr_space omap44xx_slimbus1_addrs[] = {
  5037. {
  5038. .pa_start = 0x4012c000,
  5039. .pa_end = 0x4012c3ff,
  5040. .flags = ADDR_TYPE_RT
  5041. },
  5042. { }
  5043. };
  5044. /* l4_abe -> slimbus1 */
  5045. static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1 = {
  5046. .master = &omap44xx_l4_abe_hwmod,
  5047. .slave = &omap44xx_slimbus1_hwmod,
  5048. .clk = "ocp_abe_iclk",
  5049. .addr = omap44xx_slimbus1_addrs,
  5050. .user = OCP_USER_MPU,
  5051. };
  5052. static struct omap_hwmod_addr_space omap44xx_slimbus1_dma_addrs[] = {
  5053. {
  5054. .pa_start = 0x4902c000,
  5055. .pa_end = 0x4902c3ff,
  5056. .flags = ADDR_TYPE_RT
  5057. },
  5058. { }
  5059. };
  5060. /* l4_abe -> slimbus1 (dma) */
  5061. static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1_dma = {
  5062. .master = &omap44xx_l4_abe_hwmod,
  5063. .slave = &omap44xx_slimbus1_hwmod,
  5064. .clk = "ocp_abe_iclk",
  5065. .addr = omap44xx_slimbus1_dma_addrs,
  5066. .user = OCP_USER_SDMA,
  5067. };
  5068. static struct omap_hwmod_addr_space omap44xx_slimbus2_addrs[] = {
  5069. {
  5070. .pa_start = 0x48076000,
  5071. .pa_end = 0x480763ff,
  5072. .flags = ADDR_TYPE_RT
  5073. },
  5074. { }
  5075. };
  5076. /* l4_per -> slimbus2 */
  5077. static struct omap_hwmod_ocp_if omap44xx_l4_per__slimbus2 = {
  5078. .master = &omap44xx_l4_per_hwmod,
  5079. .slave = &omap44xx_slimbus2_hwmod,
  5080. .clk = "l4_div_ck",
  5081. .addr = omap44xx_slimbus2_addrs,
  5082. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5083. };
  5084. static struct omap_hwmod_addr_space omap44xx_smartreflex_core_addrs[] = {
  5085. {
  5086. .pa_start = 0x4a0dd000,
  5087. .pa_end = 0x4a0dd03f,
  5088. .flags = ADDR_TYPE_RT
  5089. },
  5090. { }
  5091. };
  5092. /* l4_cfg -> smartreflex_core */
  5093. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_core = {
  5094. .master = &omap44xx_l4_cfg_hwmod,
  5095. .slave = &omap44xx_smartreflex_core_hwmod,
  5096. .clk = "l4_div_ck",
  5097. .addr = omap44xx_smartreflex_core_addrs,
  5098. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5099. };
  5100. static struct omap_hwmod_addr_space omap44xx_smartreflex_iva_addrs[] = {
  5101. {
  5102. .pa_start = 0x4a0db000,
  5103. .pa_end = 0x4a0db03f,
  5104. .flags = ADDR_TYPE_RT
  5105. },
  5106. { }
  5107. };
  5108. /* l4_cfg -> smartreflex_iva */
  5109. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_iva = {
  5110. .master = &omap44xx_l4_cfg_hwmod,
  5111. .slave = &omap44xx_smartreflex_iva_hwmod,
  5112. .clk = "l4_div_ck",
  5113. .addr = omap44xx_smartreflex_iva_addrs,
  5114. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5115. };
  5116. static struct omap_hwmod_addr_space omap44xx_smartreflex_mpu_addrs[] = {
  5117. {
  5118. .pa_start = 0x4a0d9000,
  5119. .pa_end = 0x4a0d903f,
  5120. .flags = ADDR_TYPE_RT
  5121. },
  5122. { }
  5123. };
  5124. /* l4_cfg -> smartreflex_mpu */
  5125. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_mpu = {
  5126. .master = &omap44xx_l4_cfg_hwmod,
  5127. .slave = &omap44xx_smartreflex_mpu_hwmod,
  5128. .clk = "l4_div_ck",
  5129. .addr = omap44xx_smartreflex_mpu_addrs,
  5130. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5131. };
  5132. static struct omap_hwmod_addr_space omap44xx_spinlock_addrs[] = {
  5133. {
  5134. .pa_start = 0x4a0f6000,
  5135. .pa_end = 0x4a0f6fff,
  5136. .flags = ADDR_TYPE_RT
  5137. },
  5138. { }
  5139. };
  5140. /* l4_cfg -> spinlock */
  5141. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__spinlock = {
  5142. .master = &omap44xx_l4_cfg_hwmod,
  5143. .slave = &omap44xx_spinlock_hwmod,
  5144. .clk = "l4_div_ck",
  5145. .addr = omap44xx_spinlock_addrs,
  5146. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5147. };
  5148. static struct omap_hwmod_addr_space omap44xx_timer1_addrs[] = {
  5149. {
  5150. .pa_start = 0x4a318000,
  5151. .pa_end = 0x4a31807f,
  5152. .flags = ADDR_TYPE_RT
  5153. },
  5154. { }
  5155. };
  5156. /* l4_wkup -> timer1 */
  5157. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__timer1 = {
  5158. .master = &omap44xx_l4_wkup_hwmod,
  5159. .slave = &omap44xx_timer1_hwmod,
  5160. .clk = "l4_wkup_clk_mux_ck",
  5161. .addr = omap44xx_timer1_addrs,
  5162. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5163. };
  5164. static struct omap_hwmod_addr_space omap44xx_timer2_addrs[] = {
  5165. {
  5166. .pa_start = 0x48032000,
  5167. .pa_end = 0x4803207f,
  5168. .flags = ADDR_TYPE_RT
  5169. },
  5170. { }
  5171. };
  5172. /* l4_per -> timer2 */
  5173. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer2 = {
  5174. .master = &omap44xx_l4_per_hwmod,
  5175. .slave = &omap44xx_timer2_hwmod,
  5176. .clk = "l4_div_ck",
  5177. .addr = omap44xx_timer2_addrs,
  5178. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5179. };
  5180. static struct omap_hwmod_addr_space omap44xx_timer3_addrs[] = {
  5181. {
  5182. .pa_start = 0x48034000,
  5183. .pa_end = 0x4803407f,
  5184. .flags = ADDR_TYPE_RT
  5185. },
  5186. { }
  5187. };
  5188. /* l4_per -> timer3 */
  5189. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer3 = {
  5190. .master = &omap44xx_l4_per_hwmod,
  5191. .slave = &omap44xx_timer3_hwmod,
  5192. .clk = "l4_div_ck",
  5193. .addr = omap44xx_timer3_addrs,
  5194. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5195. };
  5196. static struct omap_hwmod_addr_space omap44xx_timer4_addrs[] = {
  5197. {
  5198. .pa_start = 0x48036000,
  5199. .pa_end = 0x4803607f,
  5200. .flags = ADDR_TYPE_RT
  5201. },
  5202. { }
  5203. };
  5204. /* l4_per -> timer4 */
  5205. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer4 = {
  5206. .master = &omap44xx_l4_per_hwmod,
  5207. .slave = &omap44xx_timer4_hwmod,
  5208. .clk = "l4_div_ck",
  5209. .addr = omap44xx_timer4_addrs,
  5210. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5211. };
  5212. static struct omap_hwmod_addr_space omap44xx_timer5_addrs[] = {
  5213. {
  5214. .pa_start = 0x40138000,
  5215. .pa_end = 0x4013807f,
  5216. .flags = ADDR_TYPE_RT
  5217. },
  5218. { }
  5219. };
  5220. /* l4_abe -> timer5 */
  5221. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5 = {
  5222. .master = &omap44xx_l4_abe_hwmod,
  5223. .slave = &omap44xx_timer5_hwmod,
  5224. .clk = "ocp_abe_iclk",
  5225. .addr = omap44xx_timer5_addrs,
  5226. .user = OCP_USER_MPU,
  5227. };
  5228. static struct omap_hwmod_addr_space omap44xx_timer5_dma_addrs[] = {
  5229. {
  5230. .pa_start = 0x49038000,
  5231. .pa_end = 0x4903807f,
  5232. .flags = ADDR_TYPE_RT
  5233. },
  5234. { }
  5235. };
  5236. /* l4_abe -> timer5 (dma) */
  5237. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5_dma = {
  5238. .master = &omap44xx_l4_abe_hwmod,
  5239. .slave = &omap44xx_timer5_hwmod,
  5240. .clk = "ocp_abe_iclk",
  5241. .addr = omap44xx_timer5_dma_addrs,
  5242. .user = OCP_USER_SDMA,
  5243. };
  5244. static struct omap_hwmod_addr_space omap44xx_timer6_addrs[] = {
  5245. {
  5246. .pa_start = 0x4013a000,
  5247. .pa_end = 0x4013a07f,
  5248. .flags = ADDR_TYPE_RT
  5249. },
  5250. { }
  5251. };
  5252. /* l4_abe -> timer6 */
  5253. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6 = {
  5254. .master = &omap44xx_l4_abe_hwmod,
  5255. .slave = &omap44xx_timer6_hwmod,
  5256. .clk = "ocp_abe_iclk",
  5257. .addr = omap44xx_timer6_addrs,
  5258. .user = OCP_USER_MPU,
  5259. };
  5260. static struct omap_hwmod_addr_space omap44xx_timer6_dma_addrs[] = {
  5261. {
  5262. .pa_start = 0x4903a000,
  5263. .pa_end = 0x4903a07f,
  5264. .flags = ADDR_TYPE_RT
  5265. },
  5266. { }
  5267. };
  5268. /* l4_abe -> timer6 (dma) */
  5269. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6_dma = {
  5270. .master = &omap44xx_l4_abe_hwmod,
  5271. .slave = &omap44xx_timer6_hwmod,
  5272. .clk = "ocp_abe_iclk",
  5273. .addr = omap44xx_timer6_dma_addrs,
  5274. .user = OCP_USER_SDMA,
  5275. };
  5276. static struct omap_hwmod_addr_space omap44xx_timer7_addrs[] = {
  5277. {
  5278. .pa_start = 0x4013c000,
  5279. .pa_end = 0x4013c07f,
  5280. .flags = ADDR_TYPE_RT
  5281. },
  5282. { }
  5283. };
  5284. /* l4_abe -> timer7 */
  5285. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7 = {
  5286. .master = &omap44xx_l4_abe_hwmod,
  5287. .slave = &omap44xx_timer7_hwmod,
  5288. .clk = "ocp_abe_iclk",
  5289. .addr = omap44xx_timer7_addrs,
  5290. .user = OCP_USER_MPU,
  5291. };
  5292. static struct omap_hwmod_addr_space omap44xx_timer7_dma_addrs[] = {
  5293. {
  5294. .pa_start = 0x4903c000,
  5295. .pa_end = 0x4903c07f,
  5296. .flags = ADDR_TYPE_RT
  5297. },
  5298. { }
  5299. };
  5300. /* l4_abe -> timer7 (dma) */
  5301. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7_dma = {
  5302. .master = &omap44xx_l4_abe_hwmod,
  5303. .slave = &omap44xx_timer7_hwmod,
  5304. .clk = "ocp_abe_iclk",
  5305. .addr = omap44xx_timer7_dma_addrs,
  5306. .user = OCP_USER_SDMA,
  5307. };
  5308. static struct omap_hwmod_addr_space omap44xx_timer8_addrs[] = {
  5309. {
  5310. .pa_start = 0x4013e000,
  5311. .pa_end = 0x4013e07f,
  5312. .flags = ADDR_TYPE_RT
  5313. },
  5314. { }
  5315. };
  5316. /* l4_abe -> timer8 */
  5317. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8 = {
  5318. .master = &omap44xx_l4_abe_hwmod,
  5319. .slave = &omap44xx_timer8_hwmod,
  5320. .clk = "ocp_abe_iclk",
  5321. .addr = omap44xx_timer8_addrs,
  5322. .user = OCP_USER_MPU,
  5323. };
  5324. static struct omap_hwmod_addr_space omap44xx_timer8_dma_addrs[] = {
  5325. {
  5326. .pa_start = 0x4903e000,
  5327. .pa_end = 0x4903e07f,
  5328. .flags = ADDR_TYPE_RT
  5329. },
  5330. { }
  5331. };
  5332. /* l4_abe -> timer8 (dma) */
  5333. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8_dma = {
  5334. .master = &omap44xx_l4_abe_hwmod,
  5335. .slave = &omap44xx_timer8_hwmod,
  5336. .clk = "ocp_abe_iclk",
  5337. .addr = omap44xx_timer8_dma_addrs,
  5338. .user = OCP_USER_SDMA,
  5339. };
  5340. static struct omap_hwmod_addr_space omap44xx_timer9_addrs[] = {
  5341. {
  5342. .pa_start = 0x4803e000,
  5343. .pa_end = 0x4803e07f,
  5344. .flags = ADDR_TYPE_RT
  5345. },
  5346. { }
  5347. };
  5348. /* l4_per -> timer9 */
  5349. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer9 = {
  5350. .master = &omap44xx_l4_per_hwmod,
  5351. .slave = &omap44xx_timer9_hwmod,
  5352. .clk = "l4_div_ck",
  5353. .addr = omap44xx_timer9_addrs,
  5354. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5355. };
  5356. static struct omap_hwmod_addr_space omap44xx_timer10_addrs[] = {
  5357. {
  5358. .pa_start = 0x48086000,
  5359. .pa_end = 0x4808607f,
  5360. .flags = ADDR_TYPE_RT
  5361. },
  5362. { }
  5363. };
  5364. /* l4_per -> timer10 */
  5365. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer10 = {
  5366. .master = &omap44xx_l4_per_hwmod,
  5367. .slave = &omap44xx_timer10_hwmod,
  5368. .clk = "l4_div_ck",
  5369. .addr = omap44xx_timer10_addrs,
  5370. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5371. };
  5372. static struct omap_hwmod_addr_space omap44xx_timer11_addrs[] = {
  5373. {
  5374. .pa_start = 0x48088000,
  5375. .pa_end = 0x4808807f,
  5376. .flags = ADDR_TYPE_RT
  5377. },
  5378. { }
  5379. };
  5380. /* l4_per -> timer11 */
  5381. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer11 = {
  5382. .master = &omap44xx_l4_per_hwmod,
  5383. .slave = &omap44xx_timer11_hwmod,
  5384. .clk = "l4_div_ck",
  5385. .addr = omap44xx_timer11_addrs,
  5386. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5387. };
  5388. static struct omap_hwmod_addr_space omap44xx_uart1_addrs[] = {
  5389. {
  5390. .pa_start = 0x4806a000,
  5391. .pa_end = 0x4806a0ff,
  5392. .flags = ADDR_TYPE_RT
  5393. },
  5394. { }
  5395. };
  5396. /* l4_per -> uart1 */
  5397. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart1 = {
  5398. .master = &omap44xx_l4_per_hwmod,
  5399. .slave = &omap44xx_uart1_hwmod,
  5400. .clk = "l4_div_ck",
  5401. .addr = omap44xx_uart1_addrs,
  5402. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5403. };
  5404. static struct omap_hwmod_addr_space omap44xx_uart2_addrs[] = {
  5405. {
  5406. .pa_start = 0x4806c000,
  5407. .pa_end = 0x4806c0ff,
  5408. .flags = ADDR_TYPE_RT
  5409. },
  5410. { }
  5411. };
  5412. /* l4_per -> uart2 */
  5413. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart2 = {
  5414. .master = &omap44xx_l4_per_hwmod,
  5415. .slave = &omap44xx_uart2_hwmod,
  5416. .clk = "l4_div_ck",
  5417. .addr = omap44xx_uart2_addrs,
  5418. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5419. };
  5420. static struct omap_hwmod_addr_space omap44xx_uart3_addrs[] = {
  5421. {
  5422. .pa_start = 0x48020000,
  5423. .pa_end = 0x480200ff,
  5424. .flags = ADDR_TYPE_RT
  5425. },
  5426. { }
  5427. };
  5428. /* l4_per -> uart3 */
  5429. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart3 = {
  5430. .master = &omap44xx_l4_per_hwmod,
  5431. .slave = &omap44xx_uart3_hwmod,
  5432. .clk = "l4_div_ck",
  5433. .addr = omap44xx_uart3_addrs,
  5434. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5435. };
  5436. static struct omap_hwmod_addr_space omap44xx_uart4_addrs[] = {
  5437. {
  5438. .pa_start = 0x4806e000,
  5439. .pa_end = 0x4806e0ff,
  5440. .flags = ADDR_TYPE_RT
  5441. },
  5442. { }
  5443. };
  5444. /* l4_per -> uart4 */
  5445. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart4 = {
  5446. .master = &omap44xx_l4_per_hwmod,
  5447. .slave = &omap44xx_uart4_hwmod,
  5448. .clk = "l4_div_ck",
  5449. .addr = omap44xx_uart4_addrs,
  5450. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5451. };
  5452. static struct omap_hwmod_addr_space omap44xx_usb_host_fs_addrs[] = {
  5453. {
  5454. .pa_start = 0x4a0a9000,
  5455. .pa_end = 0x4a0a93ff,
  5456. .flags = ADDR_TYPE_RT
  5457. },
  5458. { }
  5459. };
  5460. /* l4_cfg -> usb_host_fs */
  5461. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_cfg__usb_host_fs = {
  5462. .master = &omap44xx_l4_cfg_hwmod,
  5463. .slave = &omap44xx_usb_host_fs_hwmod,
  5464. .clk = "l4_div_ck",
  5465. .addr = omap44xx_usb_host_fs_addrs,
  5466. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5467. };
  5468. static struct omap_hwmod_addr_space omap44xx_usb_host_hs_addrs[] = {
  5469. {
  5470. .name = "uhh",
  5471. .pa_start = 0x4a064000,
  5472. .pa_end = 0x4a0647ff,
  5473. .flags = ADDR_TYPE_RT
  5474. },
  5475. {
  5476. .name = "ohci",
  5477. .pa_start = 0x4a064800,
  5478. .pa_end = 0x4a064bff,
  5479. },
  5480. {
  5481. .name = "ehci",
  5482. .pa_start = 0x4a064c00,
  5483. .pa_end = 0x4a064fff,
  5484. },
  5485. {}
  5486. };
  5487. /* l4_cfg -> usb_host_hs */
  5488. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_host_hs = {
  5489. .master = &omap44xx_l4_cfg_hwmod,
  5490. .slave = &omap44xx_usb_host_hs_hwmod,
  5491. .clk = "l4_div_ck",
  5492. .addr = omap44xx_usb_host_hs_addrs,
  5493. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5494. };
  5495. static struct omap_hwmod_addr_space omap44xx_usb_otg_hs_addrs[] = {
  5496. {
  5497. .pa_start = 0x4a0ab000,
  5498. .pa_end = 0x4a0ab7ff,
  5499. .flags = ADDR_TYPE_RT
  5500. },
  5501. {
  5502. /* XXX: Remove this once control module driver is in place */
  5503. .pa_start = 0x4a00233c,
  5504. .pa_end = 0x4a00233f,
  5505. .flags = ADDR_TYPE_RT
  5506. },
  5507. { }
  5508. };
  5509. /* l4_cfg -> usb_otg_hs */
  5510. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_otg_hs = {
  5511. .master = &omap44xx_l4_cfg_hwmod,
  5512. .slave = &omap44xx_usb_otg_hs_hwmod,
  5513. .clk = "l4_div_ck",
  5514. .addr = omap44xx_usb_otg_hs_addrs,
  5515. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5516. };
  5517. static struct omap_hwmod_addr_space omap44xx_usb_tll_hs_addrs[] = {
  5518. {
  5519. .name = "tll",
  5520. .pa_start = 0x4a062000,
  5521. .pa_end = 0x4a063fff,
  5522. .flags = ADDR_TYPE_RT
  5523. },
  5524. {}
  5525. };
  5526. /* l4_cfg -> usb_tll_hs */
  5527. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_tll_hs = {
  5528. .master = &omap44xx_l4_cfg_hwmod,
  5529. .slave = &omap44xx_usb_tll_hs_hwmod,
  5530. .clk = "l4_div_ck",
  5531. .addr = omap44xx_usb_tll_hs_addrs,
  5532. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5533. };
  5534. static struct omap_hwmod_addr_space omap44xx_wd_timer2_addrs[] = {
  5535. {
  5536. .pa_start = 0x4a314000,
  5537. .pa_end = 0x4a31407f,
  5538. .flags = ADDR_TYPE_RT
  5539. },
  5540. { }
  5541. };
  5542. /* l4_wkup -> wd_timer2 */
  5543. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__wd_timer2 = {
  5544. .master = &omap44xx_l4_wkup_hwmod,
  5545. .slave = &omap44xx_wd_timer2_hwmod,
  5546. .clk = "l4_wkup_clk_mux_ck",
  5547. .addr = omap44xx_wd_timer2_addrs,
  5548. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5549. };
  5550. static struct omap_hwmod_addr_space omap44xx_wd_timer3_addrs[] = {
  5551. {
  5552. .pa_start = 0x40130000,
  5553. .pa_end = 0x4013007f,
  5554. .flags = ADDR_TYPE_RT
  5555. },
  5556. { }
  5557. };
  5558. /* l4_abe -> wd_timer3 */
  5559. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3 = {
  5560. .master = &omap44xx_l4_abe_hwmod,
  5561. .slave = &omap44xx_wd_timer3_hwmod,
  5562. .clk = "ocp_abe_iclk",
  5563. .addr = omap44xx_wd_timer3_addrs,
  5564. .user = OCP_USER_MPU,
  5565. };
  5566. static struct omap_hwmod_addr_space omap44xx_wd_timer3_dma_addrs[] = {
  5567. {
  5568. .pa_start = 0x49030000,
  5569. .pa_end = 0x4903007f,
  5570. .flags = ADDR_TYPE_RT
  5571. },
  5572. { }
  5573. };
  5574. /* l4_abe -> wd_timer3 (dma) */
  5575. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3_dma = {
  5576. .master = &omap44xx_l4_abe_hwmod,
  5577. .slave = &omap44xx_wd_timer3_hwmod,
  5578. .clk = "ocp_abe_iclk",
  5579. .addr = omap44xx_wd_timer3_dma_addrs,
  5580. .user = OCP_USER_SDMA,
  5581. };
  5582. static struct omap_hwmod_ocp_if *omap44xx_hwmod_ocp_ifs[] __initdata = {
  5583. &omap44xx_c2c__c2c_target_fw,
  5584. &omap44xx_l4_cfg__c2c_target_fw,
  5585. &omap44xx_l3_main_1__dmm,
  5586. &omap44xx_mpu__dmm,
  5587. &omap44xx_c2c__emif_fw,
  5588. &omap44xx_dmm__emif_fw,
  5589. &omap44xx_l4_cfg__emif_fw,
  5590. &omap44xx_iva__l3_instr,
  5591. &omap44xx_l3_main_3__l3_instr,
  5592. &omap44xx_ocp_wp_noc__l3_instr,
  5593. &omap44xx_dsp__l3_main_1,
  5594. &omap44xx_dss__l3_main_1,
  5595. &omap44xx_l3_main_2__l3_main_1,
  5596. &omap44xx_l4_cfg__l3_main_1,
  5597. &omap44xx_mmc1__l3_main_1,
  5598. &omap44xx_mmc2__l3_main_1,
  5599. &omap44xx_mpu__l3_main_1,
  5600. &omap44xx_c2c_target_fw__l3_main_2,
  5601. &omap44xx_debugss__l3_main_2,
  5602. &omap44xx_dma_system__l3_main_2,
  5603. &omap44xx_fdif__l3_main_2,
  5604. &omap44xx_gpu__l3_main_2,
  5605. &omap44xx_hsi__l3_main_2,
  5606. &omap44xx_ipu__l3_main_2,
  5607. &omap44xx_iss__l3_main_2,
  5608. &omap44xx_iva__l3_main_2,
  5609. &omap44xx_l3_main_1__l3_main_2,
  5610. &omap44xx_l4_cfg__l3_main_2,
  5611. /* &omap44xx_usb_host_fs__l3_main_2, */
  5612. &omap44xx_usb_host_hs__l3_main_2,
  5613. &omap44xx_usb_otg_hs__l3_main_2,
  5614. &omap44xx_l3_main_1__l3_main_3,
  5615. &omap44xx_l3_main_2__l3_main_3,
  5616. &omap44xx_l4_cfg__l3_main_3,
  5617. &omap44xx_aess__l4_abe,
  5618. &omap44xx_dsp__l4_abe,
  5619. &omap44xx_l3_main_1__l4_abe,
  5620. &omap44xx_mpu__l4_abe,
  5621. &omap44xx_l3_main_1__l4_cfg,
  5622. &omap44xx_l3_main_2__l4_per,
  5623. &omap44xx_l4_cfg__l4_wkup,
  5624. &omap44xx_mpu__mpu_private,
  5625. &omap44xx_l4_cfg__ocp_wp_noc,
  5626. &omap44xx_l4_abe__aess,
  5627. &omap44xx_l4_abe__aess_dma,
  5628. &omap44xx_l3_main_2__c2c,
  5629. &omap44xx_l4_wkup__counter_32k,
  5630. &omap44xx_l4_cfg__ctrl_module_core,
  5631. &omap44xx_l4_cfg__ctrl_module_pad_core,
  5632. &omap44xx_l4_wkup__ctrl_module_wkup,
  5633. &omap44xx_l4_wkup__ctrl_module_pad_wkup,
  5634. &omap44xx_l3_instr__debugss,
  5635. &omap44xx_l4_cfg__dma_system,
  5636. &omap44xx_l4_abe__dmic,
  5637. &omap44xx_l4_abe__dmic_dma,
  5638. &omap44xx_dsp__iva,
  5639. /* &omap44xx_dsp__sl2if, */
  5640. &omap44xx_l4_cfg__dsp,
  5641. &omap44xx_l3_main_2__dss,
  5642. &omap44xx_l4_per__dss,
  5643. &omap44xx_l3_main_2__dss_dispc,
  5644. &omap44xx_l4_per__dss_dispc,
  5645. &omap44xx_l3_main_2__dss_dsi1,
  5646. &omap44xx_l4_per__dss_dsi1,
  5647. &omap44xx_l3_main_2__dss_dsi2,
  5648. &omap44xx_l4_per__dss_dsi2,
  5649. &omap44xx_l3_main_2__dss_hdmi,
  5650. &omap44xx_l4_per__dss_hdmi,
  5651. &omap44xx_l3_main_2__dss_rfbi,
  5652. &omap44xx_l4_per__dss_rfbi,
  5653. &omap44xx_l3_main_2__dss_venc,
  5654. &omap44xx_l4_per__dss_venc,
  5655. &omap44xx_l4_per__elm,
  5656. &omap44xx_emif_fw__emif1,
  5657. &omap44xx_emif_fw__emif2,
  5658. &omap44xx_l4_cfg__fdif,
  5659. &omap44xx_l4_wkup__gpio1,
  5660. &omap44xx_l4_per__gpio2,
  5661. &omap44xx_l4_per__gpio3,
  5662. &omap44xx_l4_per__gpio4,
  5663. &omap44xx_l4_per__gpio5,
  5664. &omap44xx_l4_per__gpio6,
  5665. &omap44xx_l3_main_2__gpmc,
  5666. &omap44xx_l3_main_2__gpu,
  5667. &omap44xx_l4_per__hdq1w,
  5668. &omap44xx_l4_cfg__hsi,
  5669. &omap44xx_l4_per__i2c1,
  5670. &omap44xx_l4_per__i2c2,
  5671. &omap44xx_l4_per__i2c3,
  5672. &omap44xx_l4_per__i2c4,
  5673. &omap44xx_l3_main_2__ipu,
  5674. &omap44xx_l3_main_2__iss,
  5675. /* &omap44xx_iva__sl2if, */
  5676. &omap44xx_l3_main_2__iva,
  5677. &omap44xx_l4_wkup__kbd,
  5678. &omap44xx_l4_cfg__mailbox,
  5679. &omap44xx_l4_abe__mcasp,
  5680. &omap44xx_l4_abe__mcasp_dma,
  5681. &omap44xx_l4_abe__mcbsp1,
  5682. &omap44xx_l4_abe__mcbsp1_dma,
  5683. &omap44xx_l4_abe__mcbsp2,
  5684. &omap44xx_l4_abe__mcbsp2_dma,
  5685. &omap44xx_l4_abe__mcbsp3,
  5686. &omap44xx_l4_abe__mcbsp3_dma,
  5687. &omap44xx_l4_per__mcbsp4,
  5688. &omap44xx_l4_abe__mcpdm,
  5689. &omap44xx_l4_abe__mcpdm_dma,
  5690. &omap44xx_l4_per__mcspi1,
  5691. &omap44xx_l4_per__mcspi2,
  5692. &omap44xx_l4_per__mcspi3,
  5693. &omap44xx_l4_per__mcspi4,
  5694. &omap44xx_l4_per__mmc1,
  5695. &omap44xx_l4_per__mmc2,
  5696. &omap44xx_l4_per__mmc3,
  5697. &omap44xx_l4_per__mmc4,
  5698. &omap44xx_l4_per__mmc5,
  5699. &omap44xx_l3_main_2__mmu_ipu,
  5700. &omap44xx_l4_cfg__mmu_dsp,
  5701. &omap44xx_l3_main_2__ocmc_ram,
  5702. &omap44xx_l4_cfg__ocp2scp_usb_phy,
  5703. &omap44xx_mpu_private__prcm_mpu,
  5704. &omap44xx_l4_wkup__cm_core_aon,
  5705. &omap44xx_l4_cfg__cm_core,
  5706. &omap44xx_l4_wkup__prm,
  5707. &omap44xx_l4_wkup__scrm,
  5708. /* &omap44xx_l3_main_2__sl2if, */
  5709. &omap44xx_l4_abe__slimbus1,
  5710. &omap44xx_l4_abe__slimbus1_dma,
  5711. &omap44xx_l4_per__slimbus2,
  5712. &omap44xx_l4_cfg__smartreflex_core,
  5713. &omap44xx_l4_cfg__smartreflex_iva,
  5714. &omap44xx_l4_cfg__smartreflex_mpu,
  5715. &omap44xx_l4_cfg__spinlock,
  5716. &omap44xx_l4_wkup__timer1,
  5717. &omap44xx_l4_per__timer2,
  5718. &omap44xx_l4_per__timer3,
  5719. &omap44xx_l4_per__timer4,
  5720. &omap44xx_l4_abe__timer5,
  5721. &omap44xx_l4_abe__timer5_dma,
  5722. &omap44xx_l4_abe__timer6,
  5723. &omap44xx_l4_abe__timer6_dma,
  5724. &omap44xx_l4_abe__timer7,
  5725. &omap44xx_l4_abe__timer7_dma,
  5726. &omap44xx_l4_abe__timer8,
  5727. &omap44xx_l4_abe__timer8_dma,
  5728. &omap44xx_l4_per__timer9,
  5729. &omap44xx_l4_per__timer10,
  5730. &omap44xx_l4_per__timer11,
  5731. &omap44xx_l4_per__uart1,
  5732. &omap44xx_l4_per__uart2,
  5733. &omap44xx_l4_per__uart3,
  5734. &omap44xx_l4_per__uart4,
  5735. /* &omap44xx_l4_cfg__usb_host_fs, */
  5736. &omap44xx_l4_cfg__usb_host_hs,
  5737. &omap44xx_l4_cfg__usb_otg_hs,
  5738. &omap44xx_l4_cfg__usb_tll_hs,
  5739. &omap44xx_l4_wkup__wd_timer2,
  5740. &omap44xx_l4_abe__wd_timer3,
  5741. &omap44xx_l4_abe__wd_timer3_dma,
  5742. NULL,
  5743. };
  5744. int __init omap44xx_hwmod_init(void)
  5745. {
  5746. omap_hwmod_init();
  5747. return omap_hwmod_register_links(omap44xx_hwmod_ocp_ifs);
  5748. }