rme96.c 67 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449
  1. /*
  2. * ALSA driver for RME Digi96, Digi96/8 and Digi96/8 PRO/PAD/PST audio
  3. * interfaces
  4. *
  5. * Copyright (c) 2000, 2001 Anders Torger <torger@ludd.luth.se>
  6. *
  7. * Thanks to Henk Hesselink <henk@anda.nl> for the analog volume control
  8. * code.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  23. *
  24. */
  25. #include <sound/driver.h>
  26. #include <linux/delay.h>
  27. #include <linux/init.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/pci.h>
  30. #include <linux/slab.h>
  31. #include <linux/moduleparam.h>
  32. #include <sound/core.h>
  33. #include <sound/info.h>
  34. #include <sound/control.h>
  35. #include <sound/pcm.h>
  36. #include <sound/pcm_params.h>
  37. #include <sound/asoundef.h>
  38. #include <sound/initval.h>
  39. #include <asm/io.h>
  40. /* note, two last pcis should be equal, it is not a bug */
  41. MODULE_AUTHOR("Anders Torger <torger@ludd.luth.se>");
  42. MODULE_DESCRIPTION("RME Digi96, Digi96/8, Digi96/8 PRO, Digi96/8 PST, "
  43. "Digi96/8 PAD");
  44. MODULE_LICENSE("GPL");
  45. MODULE_SUPPORTED_DEVICE("{{RME,Digi96},"
  46. "{RME,Digi96/8},"
  47. "{RME,Digi96/8 PRO},"
  48. "{RME,Digi96/8 PST},"
  49. "{RME,Digi96/8 PAD}}");
  50. static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX; /* Index 0-MAX */
  51. static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR; /* ID for this card */
  52. static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP; /* Enable this card */
  53. module_param_array(index, int, NULL, 0444);
  54. MODULE_PARM_DESC(index, "Index value for RME Digi96 soundcard.");
  55. module_param_array(id, charp, NULL, 0444);
  56. MODULE_PARM_DESC(id, "ID string for RME Digi96 soundcard.");
  57. module_param_array(enable, bool, NULL, 0444);
  58. MODULE_PARM_DESC(enable, "Enable RME Digi96 soundcard.");
  59. /*
  60. * Defines for RME Digi96 series, from internal RME reference documents
  61. * dated 12.01.00
  62. */
  63. #define RME96_SPDIF_NCHANNELS 2
  64. /* Playback and capture buffer size */
  65. #define RME96_BUFFER_SIZE 0x10000
  66. /* IO area size */
  67. #define RME96_IO_SIZE 0x60000
  68. /* IO area offsets */
  69. #define RME96_IO_PLAY_BUFFER 0x0
  70. #define RME96_IO_REC_BUFFER 0x10000
  71. #define RME96_IO_CONTROL_REGISTER 0x20000
  72. #define RME96_IO_ADDITIONAL_REG 0x20004
  73. #define RME96_IO_CONFIRM_PLAY_IRQ 0x20008
  74. #define RME96_IO_CONFIRM_REC_IRQ 0x2000C
  75. #define RME96_IO_SET_PLAY_POS 0x40000
  76. #define RME96_IO_RESET_PLAY_POS 0x4FFFC
  77. #define RME96_IO_SET_REC_POS 0x50000
  78. #define RME96_IO_RESET_REC_POS 0x5FFFC
  79. #define RME96_IO_GET_PLAY_POS 0x20000
  80. #define RME96_IO_GET_REC_POS 0x30000
  81. /* Write control register bits */
  82. #define RME96_WCR_START (1 << 0)
  83. #define RME96_WCR_START_2 (1 << 1)
  84. #define RME96_WCR_GAIN_0 (1 << 2)
  85. #define RME96_WCR_GAIN_1 (1 << 3)
  86. #define RME96_WCR_MODE24 (1 << 4)
  87. #define RME96_WCR_MODE24_2 (1 << 5)
  88. #define RME96_WCR_BM (1 << 6)
  89. #define RME96_WCR_BM_2 (1 << 7)
  90. #define RME96_WCR_ADAT (1 << 8)
  91. #define RME96_WCR_FREQ_0 (1 << 9)
  92. #define RME96_WCR_FREQ_1 (1 << 10)
  93. #define RME96_WCR_DS (1 << 11)
  94. #define RME96_WCR_PRO (1 << 12)
  95. #define RME96_WCR_EMP (1 << 13)
  96. #define RME96_WCR_SEL (1 << 14)
  97. #define RME96_WCR_MASTER (1 << 15)
  98. #define RME96_WCR_PD (1 << 16)
  99. #define RME96_WCR_INP_0 (1 << 17)
  100. #define RME96_WCR_INP_1 (1 << 18)
  101. #define RME96_WCR_THRU_0 (1 << 19)
  102. #define RME96_WCR_THRU_1 (1 << 20)
  103. #define RME96_WCR_THRU_2 (1 << 21)
  104. #define RME96_WCR_THRU_3 (1 << 22)
  105. #define RME96_WCR_THRU_4 (1 << 23)
  106. #define RME96_WCR_THRU_5 (1 << 24)
  107. #define RME96_WCR_THRU_6 (1 << 25)
  108. #define RME96_WCR_THRU_7 (1 << 26)
  109. #define RME96_WCR_DOLBY (1 << 27)
  110. #define RME96_WCR_MONITOR_0 (1 << 28)
  111. #define RME96_WCR_MONITOR_1 (1 << 29)
  112. #define RME96_WCR_ISEL (1 << 30)
  113. #define RME96_WCR_IDIS (1 << 31)
  114. #define RME96_WCR_BITPOS_GAIN_0 2
  115. #define RME96_WCR_BITPOS_GAIN_1 3
  116. #define RME96_WCR_BITPOS_FREQ_0 9
  117. #define RME96_WCR_BITPOS_FREQ_1 10
  118. #define RME96_WCR_BITPOS_INP_0 17
  119. #define RME96_WCR_BITPOS_INP_1 18
  120. #define RME96_WCR_BITPOS_MONITOR_0 28
  121. #define RME96_WCR_BITPOS_MONITOR_1 29
  122. /* Read control register bits */
  123. #define RME96_RCR_AUDIO_ADDR_MASK 0xFFFF
  124. #define RME96_RCR_IRQ_2 (1 << 16)
  125. #define RME96_RCR_T_OUT (1 << 17)
  126. #define RME96_RCR_DEV_ID_0 (1 << 21)
  127. #define RME96_RCR_DEV_ID_1 (1 << 22)
  128. #define RME96_RCR_LOCK (1 << 23)
  129. #define RME96_RCR_VERF (1 << 26)
  130. #define RME96_RCR_F0 (1 << 27)
  131. #define RME96_RCR_F1 (1 << 28)
  132. #define RME96_RCR_F2 (1 << 29)
  133. #define RME96_RCR_AUTOSYNC (1 << 30)
  134. #define RME96_RCR_IRQ (1 << 31)
  135. #define RME96_RCR_BITPOS_F0 27
  136. #define RME96_RCR_BITPOS_F1 28
  137. #define RME96_RCR_BITPOS_F2 29
  138. /* Additonal register bits */
  139. #define RME96_AR_WSEL (1 << 0)
  140. #define RME96_AR_ANALOG (1 << 1)
  141. #define RME96_AR_FREQPAD_0 (1 << 2)
  142. #define RME96_AR_FREQPAD_1 (1 << 3)
  143. #define RME96_AR_FREQPAD_2 (1 << 4)
  144. #define RME96_AR_PD2 (1 << 5)
  145. #define RME96_AR_DAC_EN (1 << 6)
  146. #define RME96_AR_CLATCH (1 << 7)
  147. #define RME96_AR_CCLK (1 << 8)
  148. #define RME96_AR_CDATA (1 << 9)
  149. #define RME96_AR_BITPOS_F0 2
  150. #define RME96_AR_BITPOS_F1 3
  151. #define RME96_AR_BITPOS_F2 4
  152. /* Monitor tracks */
  153. #define RME96_MONITOR_TRACKS_1_2 0
  154. #define RME96_MONITOR_TRACKS_3_4 1
  155. #define RME96_MONITOR_TRACKS_5_6 2
  156. #define RME96_MONITOR_TRACKS_7_8 3
  157. /* Attenuation */
  158. #define RME96_ATTENUATION_0 0
  159. #define RME96_ATTENUATION_6 1
  160. #define RME96_ATTENUATION_12 2
  161. #define RME96_ATTENUATION_18 3
  162. /* Input types */
  163. #define RME96_INPUT_OPTICAL 0
  164. #define RME96_INPUT_COAXIAL 1
  165. #define RME96_INPUT_INTERNAL 2
  166. #define RME96_INPUT_XLR 3
  167. #define RME96_INPUT_ANALOG 4
  168. /* Clock modes */
  169. #define RME96_CLOCKMODE_SLAVE 0
  170. #define RME96_CLOCKMODE_MASTER 1
  171. #define RME96_CLOCKMODE_WORDCLOCK 2
  172. /* Block sizes in bytes */
  173. #define RME96_SMALL_BLOCK_SIZE 2048
  174. #define RME96_LARGE_BLOCK_SIZE 8192
  175. /* Volume control */
  176. #define RME96_AD1852_VOL_BITS 14
  177. #define RME96_AD1855_VOL_BITS 10
  178. /*
  179. * PCI vendor/device ids, could in the future be defined in <linux/pci.h>,
  180. * therefore #ifndef is used.
  181. */
  182. #ifndef PCI_VENDOR_ID_XILINX
  183. #define PCI_VENDOR_ID_XILINX 0x10ee
  184. #endif
  185. #ifndef PCI_DEVICE_ID_DIGI96
  186. #define PCI_DEVICE_ID_DIGI96 0x3fc0
  187. #endif
  188. #ifndef PCI_DEVICE_ID_DIGI96_8
  189. #define PCI_DEVICE_ID_DIGI96_8 0x3fc1
  190. #endif
  191. #ifndef PCI_DEVICE_ID_DIGI96_8_PRO
  192. #define PCI_DEVICE_ID_DIGI96_8_PRO 0x3fc2
  193. #endif
  194. #ifndef PCI_DEVICE_ID_DIGI96_8_PAD_OR_PST
  195. #define PCI_DEVICE_ID_DIGI96_8_PAD_OR_PST 0x3fc3
  196. #endif
  197. typedef struct snd_rme96 {
  198. spinlock_t lock;
  199. int irq;
  200. unsigned long port;
  201. void __iomem *iobase;
  202. u32 wcreg; /* cached write control register value */
  203. u32 wcreg_spdif; /* S/PDIF setup */
  204. u32 wcreg_spdif_stream; /* S/PDIF setup (temporary) */
  205. u32 rcreg; /* cached read control register value */
  206. u32 areg; /* cached additional register value */
  207. u16 vol[2]; /* cached volume of analog output */
  208. u8 rev; /* card revision number */
  209. snd_pcm_substream_t *playback_substream;
  210. snd_pcm_substream_t *capture_substream;
  211. int playback_frlog; /* log2 of framesize */
  212. int capture_frlog;
  213. size_t playback_periodsize; /* in bytes, zero if not used */
  214. size_t capture_periodsize; /* in bytes, zero if not used */
  215. snd_card_t *card;
  216. snd_pcm_t *spdif_pcm;
  217. snd_pcm_t *adat_pcm;
  218. struct pci_dev *pci;
  219. snd_kcontrol_t *spdif_ctl;
  220. } rme96_t;
  221. static struct pci_device_id snd_rme96_ids[] = {
  222. { PCI_VENDOR_ID_XILINX, PCI_DEVICE_ID_DIGI96,
  223. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0, },
  224. { PCI_VENDOR_ID_XILINX, PCI_DEVICE_ID_DIGI96_8,
  225. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0, },
  226. { PCI_VENDOR_ID_XILINX, PCI_DEVICE_ID_DIGI96_8_PRO,
  227. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0, },
  228. { PCI_VENDOR_ID_XILINX, PCI_DEVICE_ID_DIGI96_8_PAD_OR_PST,
  229. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0, },
  230. { 0, }
  231. };
  232. MODULE_DEVICE_TABLE(pci, snd_rme96_ids);
  233. #define RME96_ISPLAYING(rme96) ((rme96)->wcreg & RME96_WCR_START)
  234. #define RME96_ISRECORDING(rme96) ((rme96)->wcreg & RME96_WCR_START_2)
  235. #define RME96_HAS_ANALOG_IN(rme96) ((rme96)->pci->device == PCI_DEVICE_ID_DIGI96_8_PAD_OR_PST)
  236. #define RME96_HAS_ANALOG_OUT(rme96) ((rme96)->pci->device == PCI_DEVICE_ID_DIGI96_8_PRO || \
  237. (rme96)->pci->device == PCI_DEVICE_ID_DIGI96_8_PAD_OR_PST)
  238. #define RME96_DAC_IS_1852(rme96) (RME96_HAS_ANALOG_OUT(rme96) && (rme96)->rev >= 4)
  239. #define RME96_DAC_IS_1855(rme96) (((rme96)->pci->device == PCI_DEVICE_ID_DIGI96_8_PAD_OR_PST && (rme96)->rev < 4) || \
  240. ((rme96)->pci->device == PCI_DEVICE_ID_DIGI96_8_PRO && (rme96)->rev == 2))
  241. #define RME96_185X_MAX_OUT(rme96) ((1 << (RME96_DAC_IS_1852(rme96) ? RME96_AD1852_VOL_BITS : RME96_AD1855_VOL_BITS)) - 1)
  242. static int
  243. snd_rme96_playback_prepare(snd_pcm_substream_t *substream);
  244. static int
  245. snd_rme96_capture_prepare(snd_pcm_substream_t *substream);
  246. static int
  247. snd_rme96_playback_trigger(snd_pcm_substream_t *substream,
  248. int cmd);
  249. static int
  250. snd_rme96_capture_trigger(snd_pcm_substream_t *substream,
  251. int cmd);
  252. static snd_pcm_uframes_t
  253. snd_rme96_playback_pointer(snd_pcm_substream_t *substream);
  254. static snd_pcm_uframes_t
  255. snd_rme96_capture_pointer(snd_pcm_substream_t *substream);
  256. static void __devinit
  257. snd_rme96_proc_init(rme96_t *rme96);
  258. static int
  259. snd_rme96_create_switches(snd_card_t *card,
  260. rme96_t *rme96);
  261. static int
  262. snd_rme96_getinputtype(rme96_t *rme96);
  263. static inline unsigned int
  264. snd_rme96_playback_ptr(rme96_t *rme96)
  265. {
  266. return (readl(rme96->iobase + RME96_IO_GET_PLAY_POS)
  267. & RME96_RCR_AUDIO_ADDR_MASK) >> rme96->playback_frlog;
  268. }
  269. static inline unsigned int
  270. snd_rme96_capture_ptr(rme96_t *rme96)
  271. {
  272. return (readl(rme96->iobase + RME96_IO_GET_REC_POS)
  273. & RME96_RCR_AUDIO_ADDR_MASK) >> rme96->capture_frlog;
  274. }
  275. static int
  276. snd_rme96_ratecode(int rate)
  277. {
  278. switch (rate) {
  279. case 32000: return SNDRV_PCM_RATE_32000;
  280. case 44100: return SNDRV_PCM_RATE_44100;
  281. case 48000: return SNDRV_PCM_RATE_48000;
  282. case 64000: return SNDRV_PCM_RATE_64000;
  283. case 88200: return SNDRV_PCM_RATE_88200;
  284. case 96000: return SNDRV_PCM_RATE_96000;
  285. }
  286. return 0;
  287. }
  288. static int
  289. snd_rme96_playback_silence(snd_pcm_substream_t *substream,
  290. int channel, /* not used (interleaved data) */
  291. snd_pcm_uframes_t pos,
  292. snd_pcm_uframes_t count)
  293. {
  294. rme96_t *rme96 = snd_pcm_substream_chip(substream);
  295. count <<= rme96->playback_frlog;
  296. pos <<= rme96->playback_frlog;
  297. memset_io(rme96->iobase + RME96_IO_PLAY_BUFFER + pos,
  298. 0, count);
  299. return 0;
  300. }
  301. static int
  302. snd_rme96_playback_copy(snd_pcm_substream_t *substream,
  303. int channel, /* not used (interleaved data) */
  304. snd_pcm_uframes_t pos,
  305. void __user *src,
  306. snd_pcm_uframes_t count)
  307. {
  308. rme96_t *rme96 = snd_pcm_substream_chip(substream);
  309. count <<= rme96->playback_frlog;
  310. pos <<= rme96->playback_frlog;
  311. copy_from_user_toio(rme96->iobase + RME96_IO_PLAY_BUFFER + pos, src,
  312. count);
  313. return 0;
  314. }
  315. static int
  316. snd_rme96_capture_copy(snd_pcm_substream_t *substream,
  317. int channel, /* not used (interleaved data) */
  318. snd_pcm_uframes_t pos,
  319. void __user *dst,
  320. snd_pcm_uframes_t count)
  321. {
  322. rme96_t *rme96 = snd_pcm_substream_chip(substream);
  323. count <<= rme96->capture_frlog;
  324. pos <<= rme96->capture_frlog;
  325. copy_to_user_fromio(dst, rme96->iobase + RME96_IO_REC_BUFFER + pos,
  326. count);
  327. return 0;
  328. }
  329. /*
  330. * Digital output capabilites (S/PDIF)
  331. */
  332. static snd_pcm_hardware_t snd_rme96_playback_spdif_info =
  333. {
  334. .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
  335. SNDRV_PCM_INFO_MMAP_VALID |
  336. SNDRV_PCM_INFO_INTERLEAVED |
  337. SNDRV_PCM_INFO_PAUSE),
  338. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  339. SNDRV_PCM_FMTBIT_S32_LE),
  340. .rates = (SNDRV_PCM_RATE_32000 |
  341. SNDRV_PCM_RATE_44100 |
  342. SNDRV_PCM_RATE_48000 |
  343. SNDRV_PCM_RATE_64000 |
  344. SNDRV_PCM_RATE_88200 |
  345. SNDRV_PCM_RATE_96000),
  346. .rate_min = 32000,
  347. .rate_max = 96000,
  348. .channels_min = 2,
  349. .channels_max = 2,
  350. .buffer_bytes_max = RME96_BUFFER_SIZE,
  351. .period_bytes_min = RME96_SMALL_BLOCK_SIZE,
  352. .period_bytes_max = RME96_LARGE_BLOCK_SIZE,
  353. .periods_min = RME96_BUFFER_SIZE / RME96_LARGE_BLOCK_SIZE,
  354. .periods_max = RME96_BUFFER_SIZE / RME96_SMALL_BLOCK_SIZE,
  355. .fifo_size = 0,
  356. };
  357. /*
  358. * Digital input capabilites (S/PDIF)
  359. */
  360. static snd_pcm_hardware_t snd_rme96_capture_spdif_info =
  361. {
  362. .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
  363. SNDRV_PCM_INFO_MMAP_VALID |
  364. SNDRV_PCM_INFO_INTERLEAVED |
  365. SNDRV_PCM_INFO_PAUSE),
  366. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  367. SNDRV_PCM_FMTBIT_S32_LE),
  368. .rates = (SNDRV_PCM_RATE_32000 |
  369. SNDRV_PCM_RATE_44100 |
  370. SNDRV_PCM_RATE_48000 |
  371. SNDRV_PCM_RATE_64000 |
  372. SNDRV_PCM_RATE_88200 |
  373. SNDRV_PCM_RATE_96000),
  374. .rate_min = 32000,
  375. .rate_max = 96000,
  376. .channels_min = 2,
  377. .channels_max = 2,
  378. .buffer_bytes_max = RME96_BUFFER_SIZE,
  379. .period_bytes_min = RME96_SMALL_BLOCK_SIZE,
  380. .period_bytes_max = RME96_LARGE_BLOCK_SIZE,
  381. .periods_min = RME96_BUFFER_SIZE / RME96_LARGE_BLOCK_SIZE,
  382. .periods_max = RME96_BUFFER_SIZE / RME96_SMALL_BLOCK_SIZE,
  383. .fifo_size = 0,
  384. };
  385. /*
  386. * Digital output capabilites (ADAT)
  387. */
  388. static snd_pcm_hardware_t snd_rme96_playback_adat_info =
  389. {
  390. .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
  391. SNDRV_PCM_INFO_MMAP_VALID |
  392. SNDRV_PCM_INFO_INTERLEAVED |
  393. SNDRV_PCM_INFO_PAUSE),
  394. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  395. SNDRV_PCM_FMTBIT_S32_LE),
  396. .rates = (SNDRV_PCM_RATE_44100 |
  397. SNDRV_PCM_RATE_48000),
  398. .rate_min = 44100,
  399. .rate_max = 48000,
  400. .channels_min = 8,
  401. .channels_max = 8,
  402. .buffer_bytes_max = RME96_BUFFER_SIZE,
  403. .period_bytes_min = RME96_SMALL_BLOCK_SIZE,
  404. .period_bytes_max = RME96_LARGE_BLOCK_SIZE,
  405. .periods_min = RME96_BUFFER_SIZE / RME96_LARGE_BLOCK_SIZE,
  406. .periods_max = RME96_BUFFER_SIZE / RME96_SMALL_BLOCK_SIZE,
  407. .fifo_size = 0,
  408. };
  409. /*
  410. * Digital input capabilites (ADAT)
  411. */
  412. static snd_pcm_hardware_t snd_rme96_capture_adat_info =
  413. {
  414. .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
  415. SNDRV_PCM_INFO_MMAP_VALID |
  416. SNDRV_PCM_INFO_INTERLEAVED |
  417. SNDRV_PCM_INFO_PAUSE),
  418. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  419. SNDRV_PCM_FMTBIT_S32_LE),
  420. .rates = (SNDRV_PCM_RATE_44100 |
  421. SNDRV_PCM_RATE_48000),
  422. .rate_min = 44100,
  423. .rate_max = 48000,
  424. .channels_min = 8,
  425. .channels_max = 8,
  426. .buffer_bytes_max = RME96_BUFFER_SIZE,
  427. .period_bytes_min = RME96_SMALL_BLOCK_SIZE,
  428. .period_bytes_max = RME96_LARGE_BLOCK_SIZE,
  429. .periods_min = RME96_BUFFER_SIZE / RME96_LARGE_BLOCK_SIZE,
  430. .periods_max = RME96_BUFFER_SIZE / RME96_SMALL_BLOCK_SIZE,
  431. .fifo_size = 0,
  432. };
  433. /*
  434. * The CDATA, CCLK and CLATCH bits can be used to write to the SPI interface
  435. * of the AD1852 or AD1852 D/A converter on the board. CDATA must be set up
  436. * on the falling edge of CCLK and be stable on the rising edge. The rising
  437. * edge of CLATCH after the last data bit clocks in the whole data word.
  438. * A fast processor could probably drive the SPI interface faster than the
  439. * DAC can handle (3MHz for the 1855, unknown for the 1852). The udelay(1)
  440. * limits the data rate to 500KHz and only causes a delay of 33 microsecs.
  441. *
  442. * NOTE: increased delay from 1 to 10, since there where problems setting
  443. * the volume.
  444. */
  445. static void
  446. snd_rme96_write_SPI(rme96_t *rme96, u16 val)
  447. {
  448. int i;
  449. for (i = 0; i < 16; i++) {
  450. if (val & 0x8000) {
  451. rme96->areg |= RME96_AR_CDATA;
  452. } else {
  453. rme96->areg &= ~RME96_AR_CDATA;
  454. }
  455. rme96->areg &= ~(RME96_AR_CCLK | RME96_AR_CLATCH);
  456. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  457. udelay(10);
  458. rme96->areg |= RME96_AR_CCLK;
  459. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  460. udelay(10);
  461. val <<= 1;
  462. }
  463. rme96->areg &= ~(RME96_AR_CCLK | RME96_AR_CDATA);
  464. rme96->areg |= RME96_AR_CLATCH;
  465. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  466. udelay(10);
  467. rme96->areg &= ~RME96_AR_CLATCH;
  468. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  469. }
  470. static void
  471. snd_rme96_apply_dac_volume(rme96_t *rme96)
  472. {
  473. if (RME96_DAC_IS_1852(rme96)) {
  474. snd_rme96_write_SPI(rme96, (rme96->vol[0] << 2) | 0x0);
  475. snd_rme96_write_SPI(rme96, (rme96->vol[1] << 2) | 0x2);
  476. } else if (RME96_DAC_IS_1855(rme96)) {
  477. snd_rme96_write_SPI(rme96, (rme96->vol[0] & 0x3FF) | 0x000);
  478. snd_rme96_write_SPI(rme96, (rme96->vol[1] & 0x3FF) | 0x400);
  479. }
  480. }
  481. static void
  482. snd_rme96_reset_dac(rme96_t *rme96)
  483. {
  484. writel(rme96->wcreg | RME96_WCR_PD,
  485. rme96->iobase + RME96_IO_CONTROL_REGISTER);
  486. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  487. }
  488. static int
  489. snd_rme96_getmontracks(rme96_t *rme96)
  490. {
  491. return ((rme96->wcreg >> RME96_WCR_BITPOS_MONITOR_0) & 1) +
  492. (((rme96->wcreg >> RME96_WCR_BITPOS_MONITOR_1) & 1) << 1);
  493. }
  494. static int
  495. snd_rme96_setmontracks(rme96_t *rme96,
  496. int montracks)
  497. {
  498. if (montracks & 1) {
  499. rme96->wcreg |= RME96_WCR_MONITOR_0;
  500. } else {
  501. rme96->wcreg &= ~RME96_WCR_MONITOR_0;
  502. }
  503. if (montracks & 2) {
  504. rme96->wcreg |= RME96_WCR_MONITOR_1;
  505. } else {
  506. rme96->wcreg &= ~RME96_WCR_MONITOR_1;
  507. }
  508. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  509. return 0;
  510. }
  511. static int
  512. snd_rme96_getattenuation(rme96_t *rme96)
  513. {
  514. return ((rme96->wcreg >> RME96_WCR_BITPOS_GAIN_0) & 1) +
  515. (((rme96->wcreg >> RME96_WCR_BITPOS_GAIN_1) & 1) << 1);
  516. }
  517. static int
  518. snd_rme96_setattenuation(rme96_t *rme96,
  519. int attenuation)
  520. {
  521. switch (attenuation) {
  522. case 0:
  523. rme96->wcreg = (rme96->wcreg & ~RME96_WCR_GAIN_0) &
  524. ~RME96_WCR_GAIN_1;
  525. break;
  526. case 1:
  527. rme96->wcreg = (rme96->wcreg | RME96_WCR_GAIN_0) &
  528. ~RME96_WCR_GAIN_1;
  529. break;
  530. case 2:
  531. rme96->wcreg = (rme96->wcreg & ~RME96_WCR_GAIN_0) |
  532. RME96_WCR_GAIN_1;
  533. break;
  534. case 3:
  535. rme96->wcreg = (rme96->wcreg | RME96_WCR_GAIN_0) |
  536. RME96_WCR_GAIN_1;
  537. break;
  538. default:
  539. return -EINVAL;
  540. }
  541. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  542. return 0;
  543. }
  544. static int
  545. snd_rme96_capture_getrate(rme96_t *rme96,
  546. int *is_adat)
  547. {
  548. int n, rate;
  549. *is_adat = 0;
  550. if (rme96->areg & RME96_AR_ANALOG) {
  551. /* Analog input, overrides S/PDIF setting */
  552. n = ((rme96->areg >> RME96_AR_BITPOS_F0) & 1) +
  553. (((rme96->areg >> RME96_AR_BITPOS_F1) & 1) << 1);
  554. switch (n) {
  555. case 1:
  556. rate = 32000;
  557. break;
  558. case 2:
  559. rate = 44100;
  560. break;
  561. case 3:
  562. rate = 48000;
  563. break;
  564. default:
  565. return -1;
  566. }
  567. return (rme96->areg & RME96_AR_BITPOS_F2) ? rate << 1 : rate;
  568. }
  569. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  570. if (rme96->rcreg & RME96_RCR_LOCK) {
  571. /* ADAT rate */
  572. *is_adat = 1;
  573. if (rme96->rcreg & RME96_RCR_T_OUT) {
  574. return 48000;
  575. }
  576. return 44100;
  577. }
  578. if (rme96->rcreg & RME96_RCR_VERF) {
  579. return -1;
  580. }
  581. /* S/PDIF rate */
  582. n = ((rme96->rcreg >> RME96_RCR_BITPOS_F0) & 1) +
  583. (((rme96->rcreg >> RME96_RCR_BITPOS_F1) & 1) << 1) +
  584. (((rme96->rcreg >> RME96_RCR_BITPOS_F2) & 1) << 2);
  585. switch (n) {
  586. case 0:
  587. if (rme96->rcreg & RME96_RCR_T_OUT) {
  588. return 64000;
  589. }
  590. return -1;
  591. case 3: return 96000;
  592. case 4: return 88200;
  593. case 5: return 48000;
  594. case 6: return 44100;
  595. case 7: return 32000;
  596. default:
  597. break;
  598. }
  599. return -1;
  600. }
  601. static int
  602. snd_rme96_playback_getrate(rme96_t *rme96)
  603. {
  604. int rate, dummy;
  605. if (!(rme96->wcreg & RME96_WCR_MASTER) &&
  606. snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  607. (rate = snd_rme96_capture_getrate(rme96, &dummy)) > 0)
  608. {
  609. /* slave clock */
  610. return rate;
  611. }
  612. rate = ((rme96->wcreg >> RME96_WCR_BITPOS_FREQ_0) & 1) +
  613. (((rme96->wcreg >> RME96_WCR_BITPOS_FREQ_1) & 1) << 1);
  614. switch (rate) {
  615. case 1:
  616. rate = 32000;
  617. break;
  618. case 2:
  619. rate = 44100;
  620. break;
  621. case 3:
  622. rate = 48000;
  623. break;
  624. default:
  625. return -1;
  626. }
  627. return (rme96->wcreg & RME96_WCR_DS) ? rate << 1 : rate;
  628. }
  629. static int
  630. snd_rme96_playback_setrate(rme96_t *rme96,
  631. int rate)
  632. {
  633. int ds;
  634. ds = rme96->wcreg & RME96_WCR_DS;
  635. switch (rate) {
  636. case 32000:
  637. rme96->wcreg &= ~RME96_WCR_DS;
  638. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_0) &
  639. ~RME96_WCR_FREQ_1;
  640. break;
  641. case 44100:
  642. rme96->wcreg &= ~RME96_WCR_DS;
  643. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_1) &
  644. ~RME96_WCR_FREQ_0;
  645. break;
  646. case 48000:
  647. rme96->wcreg &= ~RME96_WCR_DS;
  648. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_0) |
  649. RME96_WCR_FREQ_1;
  650. break;
  651. case 64000:
  652. rme96->wcreg |= RME96_WCR_DS;
  653. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_0) &
  654. ~RME96_WCR_FREQ_1;
  655. break;
  656. case 88200:
  657. rme96->wcreg |= RME96_WCR_DS;
  658. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_1) &
  659. ~RME96_WCR_FREQ_0;
  660. break;
  661. case 96000:
  662. rme96->wcreg |= RME96_WCR_DS;
  663. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_0) |
  664. RME96_WCR_FREQ_1;
  665. break;
  666. default:
  667. return -EINVAL;
  668. }
  669. if ((!ds && rme96->wcreg & RME96_WCR_DS) ||
  670. (ds && !(rme96->wcreg & RME96_WCR_DS)))
  671. {
  672. /* change to/from double-speed: reset the DAC (if available) */
  673. snd_rme96_reset_dac(rme96);
  674. } else {
  675. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  676. }
  677. return 0;
  678. }
  679. static int
  680. snd_rme96_capture_analog_setrate(rme96_t *rme96,
  681. int rate)
  682. {
  683. switch (rate) {
  684. case 32000:
  685. rme96->areg = ((rme96->areg | RME96_AR_FREQPAD_0) &
  686. ~RME96_AR_FREQPAD_1) & ~RME96_AR_FREQPAD_2;
  687. break;
  688. case 44100:
  689. rme96->areg = ((rme96->areg & ~RME96_AR_FREQPAD_0) |
  690. RME96_AR_FREQPAD_1) & ~RME96_AR_FREQPAD_2;
  691. break;
  692. case 48000:
  693. rme96->areg = ((rme96->areg | RME96_AR_FREQPAD_0) |
  694. RME96_AR_FREQPAD_1) & ~RME96_AR_FREQPAD_2;
  695. break;
  696. case 64000:
  697. if (rme96->rev < 4) {
  698. return -EINVAL;
  699. }
  700. rme96->areg = ((rme96->areg | RME96_AR_FREQPAD_0) &
  701. ~RME96_AR_FREQPAD_1) | RME96_AR_FREQPAD_2;
  702. break;
  703. case 88200:
  704. if (rme96->rev < 4) {
  705. return -EINVAL;
  706. }
  707. rme96->areg = ((rme96->areg & ~RME96_AR_FREQPAD_0) |
  708. RME96_AR_FREQPAD_1) | RME96_AR_FREQPAD_2;
  709. break;
  710. case 96000:
  711. rme96->areg = ((rme96->areg | RME96_AR_FREQPAD_0) |
  712. RME96_AR_FREQPAD_1) | RME96_AR_FREQPAD_2;
  713. break;
  714. default:
  715. return -EINVAL;
  716. }
  717. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  718. return 0;
  719. }
  720. static int
  721. snd_rme96_setclockmode(rme96_t *rme96,
  722. int mode)
  723. {
  724. switch (mode) {
  725. case RME96_CLOCKMODE_SLAVE:
  726. /* AutoSync */
  727. rme96->wcreg &= ~RME96_WCR_MASTER;
  728. rme96->areg &= ~RME96_AR_WSEL;
  729. break;
  730. case RME96_CLOCKMODE_MASTER:
  731. /* Internal */
  732. rme96->wcreg |= RME96_WCR_MASTER;
  733. rme96->areg &= ~RME96_AR_WSEL;
  734. break;
  735. case RME96_CLOCKMODE_WORDCLOCK:
  736. /* Word clock is a master mode */
  737. rme96->wcreg |= RME96_WCR_MASTER;
  738. rme96->areg |= RME96_AR_WSEL;
  739. break;
  740. default:
  741. return -EINVAL;
  742. }
  743. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  744. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  745. return 0;
  746. }
  747. static int
  748. snd_rme96_getclockmode(rme96_t *rme96)
  749. {
  750. if (rme96->areg & RME96_AR_WSEL) {
  751. return RME96_CLOCKMODE_WORDCLOCK;
  752. }
  753. return (rme96->wcreg & RME96_WCR_MASTER) ? RME96_CLOCKMODE_MASTER :
  754. RME96_CLOCKMODE_SLAVE;
  755. }
  756. static int
  757. snd_rme96_setinputtype(rme96_t *rme96,
  758. int type)
  759. {
  760. int n;
  761. switch (type) {
  762. case RME96_INPUT_OPTICAL:
  763. rme96->wcreg = (rme96->wcreg & ~RME96_WCR_INP_0) &
  764. ~RME96_WCR_INP_1;
  765. break;
  766. case RME96_INPUT_COAXIAL:
  767. rme96->wcreg = (rme96->wcreg | RME96_WCR_INP_0) &
  768. ~RME96_WCR_INP_1;
  769. break;
  770. case RME96_INPUT_INTERNAL:
  771. rme96->wcreg = (rme96->wcreg & ~RME96_WCR_INP_0) |
  772. RME96_WCR_INP_1;
  773. break;
  774. case RME96_INPUT_XLR:
  775. if ((rme96->pci->device != PCI_DEVICE_ID_DIGI96_8_PAD_OR_PST &&
  776. rme96->pci->device != PCI_DEVICE_ID_DIGI96_8_PRO) ||
  777. (rme96->pci->device == PCI_DEVICE_ID_DIGI96_8_PAD_OR_PST &&
  778. rme96->rev > 4))
  779. {
  780. /* Only Digi96/8 PRO and Digi96/8 PAD supports XLR */
  781. return -EINVAL;
  782. }
  783. rme96->wcreg = (rme96->wcreg | RME96_WCR_INP_0) |
  784. RME96_WCR_INP_1;
  785. break;
  786. case RME96_INPUT_ANALOG:
  787. if (!RME96_HAS_ANALOG_IN(rme96)) {
  788. return -EINVAL;
  789. }
  790. rme96->areg |= RME96_AR_ANALOG;
  791. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  792. if (rme96->rev < 4) {
  793. /*
  794. * Revision less than 004 does not support 64 and
  795. * 88.2 kHz
  796. */
  797. if (snd_rme96_capture_getrate(rme96, &n) == 88200) {
  798. snd_rme96_capture_analog_setrate(rme96, 44100);
  799. }
  800. if (snd_rme96_capture_getrate(rme96, &n) == 64000) {
  801. snd_rme96_capture_analog_setrate(rme96, 32000);
  802. }
  803. }
  804. return 0;
  805. default:
  806. return -EINVAL;
  807. }
  808. if (type != RME96_INPUT_ANALOG && RME96_HAS_ANALOG_IN(rme96)) {
  809. rme96->areg &= ~RME96_AR_ANALOG;
  810. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  811. }
  812. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  813. return 0;
  814. }
  815. static int
  816. snd_rme96_getinputtype(rme96_t *rme96)
  817. {
  818. if (rme96->areg & RME96_AR_ANALOG) {
  819. return RME96_INPUT_ANALOG;
  820. }
  821. return ((rme96->wcreg >> RME96_WCR_BITPOS_INP_0) & 1) +
  822. (((rme96->wcreg >> RME96_WCR_BITPOS_INP_1) & 1) << 1);
  823. }
  824. static void
  825. snd_rme96_setframelog(rme96_t *rme96,
  826. int n_channels,
  827. int is_playback)
  828. {
  829. int frlog;
  830. if (n_channels == 2) {
  831. frlog = 1;
  832. } else {
  833. /* assume 8 channels */
  834. frlog = 3;
  835. }
  836. if (is_playback) {
  837. frlog += (rme96->wcreg & RME96_WCR_MODE24) ? 2 : 1;
  838. rme96->playback_frlog = frlog;
  839. } else {
  840. frlog += (rme96->wcreg & RME96_WCR_MODE24_2) ? 2 : 1;
  841. rme96->capture_frlog = frlog;
  842. }
  843. }
  844. static int
  845. snd_rme96_playback_setformat(rme96_t *rme96,
  846. int format)
  847. {
  848. switch (format) {
  849. case SNDRV_PCM_FORMAT_S16_LE:
  850. rme96->wcreg &= ~RME96_WCR_MODE24;
  851. break;
  852. case SNDRV_PCM_FORMAT_S32_LE:
  853. rme96->wcreg |= RME96_WCR_MODE24;
  854. break;
  855. default:
  856. return -EINVAL;
  857. }
  858. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  859. return 0;
  860. }
  861. static int
  862. snd_rme96_capture_setformat(rme96_t *rme96,
  863. int format)
  864. {
  865. switch (format) {
  866. case SNDRV_PCM_FORMAT_S16_LE:
  867. rme96->wcreg &= ~RME96_WCR_MODE24_2;
  868. break;
  869. case SNDRV_PCM_FORMAT_S32_LE:
  870. rme96->wcreg |= RME96_WCR_MODE24_2;
  871. break;
  872. default:
  873. return -EINVAL;
  874. }
  875. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  876. return 0;
  877. }
  878. static void
  879. snd_rme96_set_period_properties(rme96_t *rme96,
  880. size_t period_bytes)
  881. {
  882. switch (period_bytes) {
  883. case RME96_LARGE_BLOCK_SIZE:
  884. rme96->wcreg &= ~RME96_WCR_ISEL;
  885. break;
  886. case RME96_SMALL_BLOCK_SIZE:
  887. rme96->wcreg |= RME96_WCR_ISEL;
  888. break;
  889. default:
  890. snd_BUG();
  891. break;
  892. }
  893. rme96->wcreg &= ~RME96_WCR_IDIS;
  894. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  895. }
  896. static int
  897. snd_rme96_playback_hw_params(snd_pcm_substream_t *substream,
  898. snd_pcm_hw_params_t *params)
  899. {
  900. rme96_t *rme96 = snd_pcm_substream_chip(substream);
  901. snd_pcm_runtime_t *runtime = substream->runtime;
  902. int err, rate, dummy;
  903. runtime->dma_area = (void *)(rme96->iobase + RME96_IO_PLAY_BUFFER);
  904. runtime->dma_addr = rme96->port + RME96_IO_PLAY_BUFFER;
  905. runtime->dma_bytes = RME96_BUFFER_SIZE;
  906. spin_lock_irq(&rme96->lock);
  907. if (!(rme96->wcreg & RME96_WCR_MASTER) &&
  908. snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  909. (rate = snd_rme96_capture_getrate(rme96, &dummy)) > 0)
  910. {
  911. /* slave clock */
  912. if ((int)params_rate(params) != rate) {
  913. spin_unlock_irq(&rme96->lock);
  914. return -EIO;
  915. }
  916. } else if ((err = snd_rme96_playback_setrate(rme96, params_rate(params))) < 0) {
  917. spin_unlock_irq(&rme96->lock);
  918. return err;
  919. }
  920. if ((err = snd_rme96_playback_setformat(rme96, params_format(params))) < 0) {
  921. spin_unlock_irq(&rme96->lock);
  922. return err;
  923. }
  924. snd_rme96_setframelog(rme96, params_channels(params), 1);
  925. if (rme96->capture_periodsize != 0) {
  926. if (params_period_size(params) << rme96->playback_frlog !=
  927. rme96->capture_periodsize)
  928. {
  929. spin_unlock_irq(&rme96->lock);
  930. return -EBUSY;
  931. }
  932. }
  933. rme96->playback_periodsize =
  934. params_period_size(params) << rme96->playback_frlog;
  935. snd_rme96_set_period_properties(rme96, rme96->playback_periodsize);
  936. /* S/PDIF setup */
  937. if ((rme96->wcreg & RME96_WCR_ADAT) == 0) {
  938. rme96->wcreg &= ~(RME96_WCR_PRO | RME96_WCR_DOLBY | RME96_WCR_EMP);
  939. writel(rme96->wcreg |= rme96->wcreg_spdif_stream, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  940. }
  941. spin_unlock_irq(&rme96->lock);
  942. return 0;
  943. }
  944. static int
  945. snd_rme96_capture_hw_params(snd_pcm_substream_t *substream,
  946. snd_pcm_hw_params_t *params)
  947. {
  948. rme96_t *rme96 = snd_pcm_substream_chip(substream);
  949. snd_pcm_runtime_t *runtime = substream->runtime;
  950. int err, isadat, rate;
  951. runtime->dma_area = (void *)(rme96->iobase + RME96_IO_REC_BUFFER);
  952. runtime->dma_addr = rme96->port + RME96_IO_REC_BUFFER;
  953. runtime->dma_bytes = RME96_BUFFER_SIZE;
  954. spin_lock_irq(&rme96->lock);
  955. if ((err = snd_rme96_capture_setformat(rme96, params_format(params))) < 0) {
  956. spin_unlock_irq(&rme96->lock);
  957. return err;
  958. }
  959. if (snd_rme96_getinputtype(rme96) == RME96_INPUT_ANALOG) {
  960. if ((err = snd_rme96_capture_analog_setrate(rme96,
  961. params_rate(params))) < 0)
  962. {
  963. spin_unlock_irq(&rme96->lock);
  964. return err;
  965. }
  966. } else if ((rate = snd_rme96_capture_getrate(rme96, &isadat)) > 0) {
  967. if ((int)params_rate(params) != rate) {
  968. spin_unlock_irq(&rme96->lock);
  969. return -EIO;
  970. }
  971. if ((isadat && runtime->hw.channels_min == 2) ||
  972. (!isadat && runtime->hw.channels_min == 8))
  973. {
  974. spin_unlock_irq(&rme96->lock);
  975. return -EIO;
  976. }
  977. }
  978. snd_rme96_setframelog(rme96, params_channels(params), 0);
  979. if (rme96->playback_periodsize != 0) {
  980. if (params_period_size(params) << rme96->capture_frlog !=
  981. rme96->playback_periodsize)
  982. {
  983. spin_unlock_irq(&rme96->lock);
  984. return -EBUSY;
  985. }
  986. }
  987. rme96->capture_periodsize =
  988. params_period_size(params) << rme96->capture_frlog;
  989. snd_rme96_set_period_properties(rme96, rme96->capture_periodsize);
  990. spin_unlock_irq(&rme96->lock);
  991. return 0;
  992. }
  993. static void
  994. snd_rme96_playback_start(rme96_t *rme96,
  995. int from_pause)
  996. {
  997. if (!from_pause) {
  998. writel(0, rme96->iobase + RME96_IO_RESET_PLAY_POS);
  999. }
  1000. rme96->wcreg |= RME96_WCR_START;
  1001. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1002. }
  1003. static void
  1004. snd_rme96_capture_start(rme96_t *rme96,
  1005. int from_pause)
  1006. {
  1007. if (!from_pause) {
  1008. writel(0, rme96->iobase + RME96_IO_RESET_REC_POS);
  1009. }
  1010. rme96->wcreg |= RME96_WCR_START_2;
  1011. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1012. }
  1013. static void
  1014. snd_rme96_playback_stop(rme96_t *rme96)
  1015. {
  1016. /*
  1017. * Check if there is an unconfirmed IRQ, if so confirm it, or else
  1018. * the hardware will not stop generating interrupts
  1019. */
  1020. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1021. if (rme96->rcreg & RME96_RCR_IRQ) {
  1022. writel(0, rme96->iobase + RME96_IO_CONFIRM_PLAY_IRQ);
  1023. }
  1024. rme96->wcreg &= ~RME96_WCR_START;
  1025. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1026. }
  1027. static void
  1028. snd_rme96_capture_stop(rme96_t *rme96)
  1029. {
  1030. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1031. if (rme96->rcreg & RME96_RCR_IRQ_2) {
  1032. writel(0, rme96->iobase + RME96_IO_CONFIRM_REC_IRQ);
  1033. }
  1034. rme96->wcreg &= ~RME96_WCR_START_2;
  1035. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1036. }
  1037. static irqreturn_t
  1038. snd_rme96_interrupt(int irq,
  1039. void *dev_id,
  1040. struct pt_regs *regs)
  1041. {
  1042. rme96_t *rme96 = (rme96_t *)dev_id;
  1043. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1044. /* fastpath out, to ease interrupt sharing */
  1045. if (!((rme96->rcreg & RME96_RCR_IRQ) ||
  1046. (rme96->rcreg & RME96_RCR_IRQ_2)))
  1047. {
  1048. return IRQ_NONE;
  1049. }
  1050. if (rme96->rcreg & RME96_RCR_IRQ) {
  1051. /* playback */
  1052. snd_pcm_period_elapsed(rme96->playback_substream);
  1053. writel(0, rme96->iobase + RME96_IO_CONFIRM_PLAY_IRQ);
  1054. }
  1055. if (rme96->rcreg & RME96_RCR_IRQ_2) {
  1056. /* capture */
  1057. snd_pcm_period_elapsed(rme96->capture_substream);
  1058. writel(0, rme96->iobase + RME96_IO_CONFIRM_REC_IRQ);
  1059. }
  1060. return IRQ_HANDLED;
  1061. }
  1062. static unsigned int period_bytes[] = { RME96_SMALL_BLOCK_SIZE, RME96_LARGE_BLOCK_SIZE };
  1063. static snd_pcm_hw_constraint_list_t hw_constraints_period_bytes = {
  1064. .count = ARRAY_SIZE(period_bytes),
  1065. .list = period_bytes,
  1066. .mask = 0
  1067. };
  1068. static int
  1069. snd_rme96_playback_spdif_open(snd_pcm_substream_t *substream)
  1070. {
  1071. int rate, dummy;
  1072. rme96_t *rme96 = snd_pcm_substream_chip(substream);
  1073. snd_pcm_runtime_t *runtime = substream->runtime;
  1074. snd_pcm_set_sync(substream);
  1075. spin_lock_irq(&rme96->lock);
  1076. if (rme96->playback_substream != NULL) {
  1077. spin_unlock_irq(&rme96->lock);
  1078. return -EBUSY;
  1079. }
  1080. rme96->wcreg &= ~RME96_WCR_ADAT;
  1081. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1082. rme96->playback_substream = substream;
  1083. spin_unlock_irq(&rme96->lock);
  1084. runtime->hw = snd_rme96_playback_spdif_info;
  1085. if (!(rme96->wcreg & RME96_WCR_MASTER) &&
  1086. snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  1087. (rate = snd_rme96_capture_getrate(rme96, &dummy)) > 0)
  1088. {
  1089. /* slave clock */
  1090. runtime->hw.rates = snd_rme96_ratecode(rate);
  1091. runtime->hw.rate_min = rate;
  1092. runtime->hw.rate_max = rate;
  1093. }
  1094. snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_BYTES, RME96_BUFFER_SIZE, RME96_BUFFER_SIZE);
  1095. snd_pcm_hw_constraint_list(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES, &hw_constraints_period_bytes);
  1096. rme96->wcreg_spdif_stream = rme96->wcreg_spdif;
  1097. rme96->spdif_ctl->vd[0].access &= ~SNDRV_CTL_ELEM_ACCESS_INACTIVE;
  1098. snd_ctl_notify(rme96->card, SNDRV_CTL_EVENT_MASK_VALUE |
  1099. SNDRV_CTL_EVENT_MASK_INFO, &rme96->spdif_ctl->id);
  1100. return 0;
  1101. }
  1102. static int
  1103. snd_rme96_capture_spdif_open(snd_pcm_substream_t *substream)
  1104. {
  1105. int isadat, rate;
  1106. rme96_t *rme96 = snd_pcm_substream_chip(substream);
  1107. snd_pcm_runtime_t *runtime = substream->runtime;
  1108. snd_pcm_set_sync(substream);
  1109. runtime->hw = snd_rme96_capture_spdif_info;
  1110. if (snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  1111. (rate = snd_rme96_capture_getrate(rme96, &isadat)) > 0)
  1112. {
  1113. if (isadat) {
  1114. return -EIO;
  1115. }
  1116. runtime->hw.rates = snd_rme96_ratecode(rate);
  1117. runtime->hw.rate_min = rate;
  1118. runtime->hw.rate_max = rate;
  1119. }
  1120. spin_lock_irq(&rme96->lock);
  1121. if (rme96->capture_substream != NULL) {
  1122. spin_unlock_irq(&rme96->lock);
  1123. return -EBUSY;
  1124. }
  1125. rme96->capture_substream = substream;
  1126. spin_unlock_irq(&rme96->lock);
  1127. snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_BYTES, RME96_BUFFER_SIZE, RME96_BUFFER_SIZE);
  1128. snd_pcm_hw_constraint_list(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES, &hw_constraints_period_bytes);
  1129. return 0;
  1130. }
  1131. static int
  1132. snd_rme96_playback_adat_open(snd_pcm_substream_t *substream)
  1133. {
  1134. int rate, dummy;
  1135. rme96_t *rme96 = snd_pcm_substream_chip(substream);
  1136. snd_pcm_runtime_t *runtime = substream->runtime;
  1137. snd_pcm_set_sync(substream);
  1138. spin_lock_irq(&rme96->lock);
  1139. if (rme96->playback_substream != NULL) {
  1140. spin_unlock_irq(&rme96->lock);
  1141. return -EBUSY;
  1142. }
  1143. rme96->wcreg |= RME96_WCR_ADAT;
  1144. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1145. rme96->playback_substream = substream;
  1146. spin_unlock_irq(&rme96->lock);
  1147. runtime->hw = snd_rme96_playback_adat_info;
  1148. if (!(rme96->wcreg & RME96_WCR_MASTER) &&
  1149. snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  1150. (rate = snd_rme96_capture_getrate(rme96, &dummy)) > 0)
  1151. {
  1152. /* slave clock */
  1153. runtime->hw.rates = snd_rme96_ratecode(rate);
  1154. runtime->hw.rate_min = rate;
  1155. runtime->hw.rate_max = rate;
  1156. }
  1157. snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_BYTES, RME96_BUFFER_SIZE, RME96_BUFFER_SIZE);
  1158. snd_pcm_hw_constraint_list(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES, &hw_constraints_period_bytes);
  1159. return 0;
  1160. }
  1161. static int
  1162. snd_rme96_capture_adat_open(snd_pcm_substream_t *substream)
  1163. {
  1164. int isadat, rate;
  1165. rme96_t *rme96 = snd_pcm_substream_chip(substream);
  1166. snd_pcm_runtime_t *runtime = substream->runtime;
  1167. snd_pcm_set_sync(substream);
  1168. runtime->hw = snd_rme96_capture_adat_info;
  1169. if (snd_rme96_getinputtype(rme96) == RME96_INPUT_ANALOG) {
  1170. /* makes no sense to use analog input. Note that analog
  1171. expension cards AEB4/8-I are RME96_INPUT_INTERNAL */
  1172. return -EIO;
  1173. }
  1174. if ((rate = snd_rme96_capture_getrate(rme96, &isadat)) > 0) {
  1175. if (!isadat) {
  1176. return -EIO;
  1177. }
  1178. runtime->hw.rates = snd_rme96_ratecode(rate);
  1179. runtime->hw.rate_min = rate;
  1180. runtime->hw.rate_max = rate;
  1181. }
  1182. spin_lock_irq(&rme96->lock);
  1183. if (rme96->capture_substream != NULL) {
  1184. spin_unlock_irq(&rme96->lock);
  1185. return -EBUSY;
  1186. }
  1187. rme96->capture_substream = substream;
  1188. spin_unlock_irq(&rme96->lock);
  1189. snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_BYTES, RME96_BUFFER_SIZE, RME96_BUFFER_SIZE);
  1190. snd_pcm_hw_constraint_list(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES, &hw_constraints_period_bytes);
  1191. return 0;
  1192. }
  1193. static int
  1194. snd_rme96_playback_close(snd_pcm_substream_t *substream)
  1195. {
  1196. rme96_t *rme96 = snd_pcm_substream_chip(substream);
  1197. int spdif = 0;
  1198. spin_lock_irq(&rme96->lock);
  1199. if (RME96_ISPLAYING(rme96)) {
  1200. snd_rme96_playback_stop(rme96);
  1201. }
  1202. rme96->playback_substream = NULL;
  1203. rme96->playback_periodsize = 0;
  1204. spdif = (rme96->wcreg & RME96_WCR_ADAT) == 0;
  1205. spin_unlock_irq(&rme96->lock);
  1206. if (spdif) {
  1207. rme96->spdif_ctl->vd[0].access |= SNDRV_CTL_ELEM_ACCESS_INACTIVE;
  1208. snd_ctl_notify(rme96->card, SNDRV_CTL_EVENT_MASK_VALUE |
  1209. SNDRV_CTL_EVENT_MASK_INFO, &rme96->spdif_ctl->id);
  1210. }
  1211. return 0;
  1212. }
  1213. static int
  1214. snd_rme96_capture_close(snd_pcm_substream_t *substream)
  1215. {
  1216. rme96_t *rme96 = snd_pcm_substream_chip(substream);
  1217. spin_lock_irq(&rme96->lock);
  1218. if (RME96_ISRECORDING(rme96)) {
  1219. snd_rme96_capture_stop(rme96);
  1220. }
  1221. rme96->capture_substream = NULL;
  1222. rme96->capture_periodsize = 0;
  1223. spin_unlock_irq(&rme96->lock);
  1224. return 0;
  1225. }
  1226. static int
  1227. snd_rme96_playback_prepare(snd_pcm_substream_t *substream)
  1228. {
  1229. rme96_t *rme96 = snd_pcm_substream_chip(substream);
  1230. spin_lock_irq(&rme96->lock);
  1231. if (RME96_ISPLAYING(rme96)) {
  1232. snd_rme96_playback_stop(rme96);
  1233. }
  1234. writel(0, rme96->iobase + RME96_IO_RESET_PLAY_POS);
  1235. spin_unlock_irq(&rme96->lock);
  1236. return 0;
  1237. }
  1238. static int
  1239. snd_rme96_capture_prepare(snd_pcm_substream_t *substream)
  1240. {
  1241. rme96_t *rme96 = snd_pcm_substream_chip(substream);
  1242. spin_lock_irq(&rme96->lock);
  1243. if (RME96_ISRECORDING(rme96)) {
  1244. snd_rme96_capture_stop(rme96);
  1245. }
  1246. writel(0, rme96->iobase + RME96_IO_RESET_REC_POS);
  1247. spin_unlock_irq(&rme96->lock);
  1248. return 0;
  1249. }
  1250. static int
  1251. snd_rme96_playback_trigger(snd_pcm_substream_t *substream,
  1252. int cmd)
  1253. {
  1254. rme96_t *rme96 = snd_pcm_substream_chip(substream);
  1255. switch (cmd) {
  1256. case SNDRV_PCM_TRIGGER_START:
  1257. if (!RME96_ISPLAYING(rme96)) {
  1258. if (substream != rme96->playback_substream) {
  1259. return -EBUSY;
  1260. }
  1261. snd_rme96_playback_start(rme96, 0);
  1262. }
  1263. break;
  1264. case SNDRV_PCM_TRIGGER_STOP:
  1265. if (RME96_ISPLAYING(rme96)) {
  1266. if (substream != rme96->playback_substream) {
  1267. return -EBUSY;
  1268. }
  1269. snd_rme96_playback_stop(rme96);
  1270. }
  1271. break;
  1272. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1273. if (RME96_ISPLAYING(rme96)) {
  1274. snd_rme96_playback_stop(rme96);
  1275. }
  1276. break;
  1277. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1278. if (!RME96_ISPLAYING(rme96)) {
  1279. snd_rme96_playback_start(rme96, 1);
  1280. }
  1281. break;
  1282. default:
  1283. return -EINVAL;
  1284. }
  1285. return 0;
  1286. }
  1287. static int
  1288. snd_rme96_capture_trigger(snd_pcm_substream_t *substream,
  1289. int cmd)
  1290. {
  1291. rme96_t *rme96 = snd_pcm_substream_chip(substream);
  1292. switch (cmd) {
  1293. case SNDRV_PCM_TRIGGER_START:
  1294. if (!RME96_ISRECORDING(rme96)) {
  1295. if (substream != rme96->capture_substream) {
  1296. return -EBUSY;
  1297. }
  1298. snd_rme96_capture_start(rme96, 0);
  1299. }
  1300. break;
  1301. case SNDRV_PCM_TRIGGER_STOP:
  1302. if (RME96_ISRECORDING(rme96)) {
  1303. if (substream != rme96->capture_substream) {
  1304. return -EBUSY;
  1305. }
  1306. snd_rme96_capture_stop(rme96);
  1307. }
  1308. break;
  1309. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1310. if (RME96_ISRECORDING(rme96)) {
  1311. snd_rme96_capture_stop(rme96);
  1312. }
  1313. break;
  1314. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1315. if (!RME96_ISRECORDING(rme96)) {
  1316. snd_rme96_capture_start(rme96, 1);
  1317. }
  1318. break;
  1319. default:
  1320. return -EINVAL;
  1321. }
  1322. return 0;
  1323. }
  1324. static snd_pcm_uframes_t
  1325. snd_rme96_playback_pointer(snd_pcm_substream_t *substream)
  1326. {
  1327. rme96_t *rme96 = snd_pcm_substream_chip(substream);
  1328. return snd_rme96_playback_ptr(rme96);
  1329. }
  1330. static snd_pcm_uframes_t
  1331. snd_rme96_capture_pointer(snd_pcm_substream_t *substream)
  1332. {
  1333. rme96_t *rme96 = snd_pcm_substream_chip(substream);
  1334. return snd_rme96_capture_ptr(rme96);
  1335. }
  1336. static snd_pcm_ops_t snd_rme96_playback_spdif_ops = {
  1337. .open = snd_rme96_playback_spdif_open,
  1338. .close = snd_rme96_playback_close,
  1339. .ioctl = snd_pcm_lib_ioctl,
  1340. .hw_params = snd_rme96_playback_hw_params,
  1341. .prepare = snd_rme96_playback_prepare,
  1342. .trigger = snd_rme96_playback_trigger,
  1343. .pointer = snd_rme96_playback_pointer,
  1344. .copy = snd_rme96_playback_copy,
  1345. .silence = snd_rme96_playback_silence,
  1346. .mmap = snd_pcm_lib_mmap_iomem,
  1347. };
  1348. static snd_pcm_ops_t snd_rme96_capture_spdif_ops = {
  1349. .open = snd_rme96_capture_spdif_open,
  1350. .close = snd_rme96_capture_close,
  1351. .ioctl = snd_pcm_lib_ioctl,
  1352. .hw_params = snd_rme96_capture_hw_params,
  1353. .prepare = snd_rme96_capture_prepare,
  1354. .trigger = snd_rme96_capture_trigger,
  1355. .pointer = snd_rme96_capture_pointer,
  1356. .copy = snd_rme96_capture_copy,
  1357. .mmap = snd_pcm_lib_mmap_iomem,
  1358. };
  1359. static snd_pcm_ops_t snd_rme96_playback_adat_ops = {
  1360. .open = snd_rme96_playback_adat_open,
  1361. .close = snd_rme96_playback_close,
  1362. .ioctl = snd_pcm_lib_ioctl,
  1363. .hw_params = snd_rme96_playback_hw_params,
  1364. .prepare = snd_rme96_playback_prepare,
  1365. .trigger = snd_rme96_playback_trigger,
  1366. .pointer = snd_rme96_playback_pointer,
  1367. .copy = snd_rme96_playback_copy,
  1368. .silence = snd_rme96_playback_silence,
  1369. .mmap = snd_pcm_lib_mmap_iomem,
  1370. };
  1371. static snd_pcm_ops_t snd_rme96_capture_adat_ops = {
  1372. .open = snd_rme96_capture_adat_open,
  1373. .close = snd_rme96_capture_close,
  1374. .ioctl = snd_pcm_lib_ioctl,
  1375. .hw_params = snd_rme96_capture_hw_params,
  1376. .prepare = snd_rme96_capture_prepare,
  1377. .trigger = snd_rme96_capture_trigger,
  1378. .pointer = snd_rme96_capture_pointer,
  1379. .copy = snd_rme96_capture_copy,
  1380. .mmap = snd_pcm_lib_mmap_iomem,
  1381. };
  1382. static void
  1383. snd_rme96_free(void *private_data)
  1384. {
  1385. rme96_t *rme96 = (rme96_t *)private_data;
  1386. if (rme96 == NULL) {
  1387. return;
  1388. }
  1389. if (rme96->irq >= 0) {
  1390. snd_rme96_playback_stop(rme96);
  1391. snd_rme96_capture_stop(rme96);
  1392. rme96->areg &= ~RME96_AR_DAC_EN;
  1393. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1394. free_irq(rme96->irq, (void *)rme96);
  1395. rme96->irq = -1;
  1396. }
  1397. if (rme96->iobase) {
  1398. iounmap(rme96->iobase);
  1399. rme96->iobase = NULL;
  1400. }
  1401. if (rme96->port) {
  1402. pci_release_regions(rme96->pci);
  1403. rme96->port = 0;
  1404. }
  1405. pci_disable_device(rme96->pci);
  1406. }
  1407. static void
  1408. snd_rme96_free_spdif_pcm(snd_pcm_t *pcm)
  1409. {
  1410. rme96_t *rme96 = (rme96_t *) pcm->private_data;
  1411. rme96->spdif_pcm = NULL;
  1412. }
  1413. static void
  1414. snd_rme96_free_adat_pcm(snd_pcm_t *pcm)
  1415. {
  1416. rme96_t *rme96 = (rme96_t *) pcm->private_data;
  1417. rme96->adat_pcm = NULL;
  1418. }
  1419. static int __devinit
  1420. snd_rme96_create(rme96_t *rme96)
  1421. {
  1422. struct pci_dev *pci = rme96->pci;
  1423. int err;
  1424. rme96->irq = -1;
  1425. spin_lock_init(&rme96->lock);
  1426. if ((err = pci_enable_device(pci)) < 0)
  1427. return err;
  1428. if ((err = pci_request_regions(pci, "RME96")) < 0)
  1429. return err;
  1430. rme96->port = pci_resource_start(rme96->pci, 0);
  1431. if (request_irq(pci->irq, snd_rme96_interrupt, SA_INTERRUPT|SA_SHIRQ, "RME96", (void *)rme96)) {
  1432. snd_printk("unable to grab IRQ %d\n", pci->irq);
  1433. return -EBUSY;
  1434. }
  1435. rme96->irq = pci->irq;
  1436. if ((rme96->iobase = ioremap_nocache(rme96->port, RME96_IO_SIZE)) == 0) {
  1437. snd_printk("unable to remap memory region 0x%lx-0x%lx\n", rme96->port, rme96->port + RME96_IO_SIZE - 1);
  1438. return -ENOMEM;
  1439. }
  1440. /* read the card's revision number */
  1441. pci_read_config_byte(pci, 8, &rme96->rev);
  1442. /* set up ALSA pcm device for S/PDIF */
  1443. if ((err = snd_pcm_new(rme96->card, "Digi96 IEC958", 0,
  1444. 1, 1, &rme96->spdif_pcm)) < 0)
  1445. {
  1446. return err;
  1447. }
  1448. rme96->spdif_pcm->private_data = rme96;
  1449. rme96->spdif_pcm->private_free = snd_rme96_free_spdif_pcm;
  1450. strcpy(rme96->spdif_pcm->name, "Digi96 IEC958");
  1451. snd_pcm_set_ops(rme96->spdif_pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_rme96_playback_spdif_ops);
  1452. snd_pcm_set_ops(rme96->spdif_pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_rme96_capture_spdif_ops);
  1453. rme96->spdif_pcm->info_flags = 0;
  1454. /* set up ALSA pcm device for ADAT */
  1455. if (pci->device == PCI_DEVICE_ID_DIGI96) {
  1456. /* ADAT is not available on the base model */
  1457. rme96->adat_pcm = NULL;
  1458. } else {
  1459. if ((err = snd_pcm_new(rme96->card, "Digi96 ADAT", 1,
  1460. 1, 1, &rme96->adat_pcm)) < 0)
  1461. {
  1462. return err;
  1463. }
  1464. rme96->adat_pcm->private_data = rme96;
  1465. rme96->adat_pcm->private_free = snd_rme96_free_adat_pcm;
  1466. strcpy(rme96->adat_pcm->name, "Digi96 ADAT");
  1467. snd_pcm_set_ops(rme96->adat_pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_rme96_playback_adat_ops);
  1468. snd_pcm_set_ops(rme96->adat_pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_rme96_capture_adat_ops);
  1469. rme96->adat_pcm->info_flags = 0;
  1470. }
  1471. rme96->playback_periodsize = 0;
  1472. rme96->capture_periodsize = 0;
  1473. /* make sure playback/capture is stopped, if by some reason active */
  1474. snd_rme96_playback_stop(rme96);
  1475. snd_rme96_capture_stop(rme96);
  1476. /* set default values in registers */
  1477. rme96->wcreg =
  1478. RME96_WCR_FREQ_1 | /* set 44.1 kHz playback */
  1479. RME96_WCR_SEL | /* normal playback */
  1480. RME96_WCR_MASTER | /* set to master clock mode */
  1481. RME96_WCR_INP_0; /* set coaxial input */
  1482. rme96->areg = RME96_AR_FREQPAD_1; /* set 44.1 kHz analog capture */
  1483. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1484. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1485. /* reset the ADC */
  1486. writel(rme96->areg | RME96_AR_PD2,
  1487. rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1488. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1489. /* reset and enable the DAC (order is important). */
  1490. snd_rme96_reset_dac(rme96);
  1491. rme96->areg |= RME96_AR_DAC_EN;
  1492. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1493. /* reset playback and record buffer pointers */
  1494. writel(0, rme96->iobase + RME96_IO_RESET_PLAY_POS);
  1495. writel(0, rme96->iobase + RME96_IO_RESET_REC_POS);
  1496. /* reset volume */
  1497. rme96->vol[0] = rme96->vol[1] = 0;
  1498. if (RME96_HAS_ANALOG_OUT(rme96)) {
  1499. snd_rme96_apply_dac_volume(rme96);
  1500. }
  1501. /* init switch interface */
  1502. if ((err = snd_rme96_create_switches(rme96->card, rme96)) < 0) {
  1503. return err;
  1504. }
  1505. /* init proc interface */
  1506. snd_rme96_proc_init(rme96);
  1507. return 0;
  1508. }
  1509. /*
  1510. * proc interface
  1511. */
  1512. static void
  1513. snd_rme96_proc_read(snd_info_entry_t *entry, snd_info_buffer_t *buffer)
  1514. {
  1515. int n;
  1516. rme96_t *rme96 = (rme96_t *)entry->private_data;
  1517. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1518. snd_iprintf(buffer, rme96->card->longname);
  1519. snd_iprintf(buffer, " (index #%d)\n", rme96->card->number + 1);
  1520. snd_iprintf(buffer, "\nGeneral settings\n");
  1521. if (rme96->wcreg & RME96_WCR_IDIS) {
  1522. snd_iprintf(buffer, " period size: N/A (interrupts "
  1523. "disabled)\n");
  1524. } else if (rme96->wcreg & RME96_WCR_ISEL) {
  1525. snd_iprintf(buffer, " period size: 2048 bytes\n");
  1526. } else {
  1527. snd_iprintf(buffer, " period size: 8192 bytes\n");
  1528. }
  1529. snd_iprintf(buffer, "\nInput settings\n");
  1530. switch (snd_rme96_getinputtype(rme96)) {
  1531. case RME96_INPUT_OPTICAL:
  1532. snd_iprintf(buffer, " input: optical");
  1533. break;
  1534. case RME96_INPUT_COAXIAL:
  1535. snd_iprintf(buffer, " input: coaxial");
  1536. break;
  1537. case RME96_INPUT_INTERNAL:
  1538. snd_iprintf(buffer, " input: internal");
  1539. break;
  1540. case RME96_INPUT_XLR:
  1541. snd_iprintf(buffer, " input: XLR");
  1542. break;
  1543. case RME96_INPUT_ANALOG:
  1544. snd_iprintf(buffer, " input: analog");
  1545. break;
  1546. }
  1547. if (snd_rme96_capture_getrate(rme96, &n) < 0) {
  1548. snd_iprintf(buffer, "\n sample rate: no valid signal\n");
  1549. } else {
  1550. if (n) {
  1551. snd_iprintf(buffer, " (8 channels)\n");
  1552. } else {
  1553. snd_iprintf(buffer, " (2 channels)\n");
  1554. }
  1555. snd_iprintf(buffer, " sample rate: %d Hz\n",
  1556. snd_rme96_capture_getrate(rme96, &n));
  1557. }
  1558. if (rme96->wcreg & RME96_WCR_MODE24_2) {
  1559. snd_iprintf(buffer, " sample format: 24 bit\n");
  1560. } else {
  1561. snd_iprintf(buffer, " sample format: 16 bit\n");
  1562. }
  1563. snd_iprintf(buffer, "\nOutput settings\n");
  1564. if (rme96->wcreg & RME96_WCR_SEL) {
  1565. snd_iprintf(buffer, " output signal: normal playback\n");
  1566. } else {
  1567. snd_iprintf(buffer, " output signal: same as input\n");
  1568. }
  1569. snd_iprintf(buffer, " sample rate: %d Hz\n",
  1570. snd_rme96_playback_getrate(rme96));
  1571. if (rme96->wcreg & RME96_WCR_MODE24) {
  1572. snd_iprintf(buffer, " sample format: 24 bit\n");
  1573. } else {
  1574. snd_iprintf(buffer, " sample format: 16 bit\n");
  1575. }
  1576. if (rme96->areg & RME96_AR_WSEL) {
  1577. snd_iprintf(buffer, " sample clock source: word clock\n");
  1578. } else if (rme96->wcreg & RME96_WCR_MASTER) {
  1579. snd_iprintf(buffer, " sample clock source: internal\n");
  1580. } else if (snd_rme96_getinputtype(rme96) == RME96_INPUT_ANALOG) {
  1581. snd_iprintf(buffer, " sample clock source: autosync (internal anyway due to analog input setting)\n");
  1582. } else if (snd_rme96_capture_getrate(rme96, &n) < 0) {
  1583. snd_iprintf(buffer, " sample clock source: autosync (internal anyway due to no valid signal)\n");
  1584. } else {
  1585. snd_iprintf(buffer, " sample clock source: autosync\n");
  1586. }
  1587. if (rme96->wcreg & RME96_WCR_PRO) {
  1588. snd_iprintf(buffer, " format: AES/EBU (professional)\n");
  1589. } else {
  1590. snd_iprintf(buffer, " format: IEC958 (consumer)\n");
  1591. }
  1592. if (rme96->wcreg & RME96_WCR_EMP) {
  1593. snd_iprintf(buffer, " emphasis: on\n");
  1594. } else {
  1595. snd_iprintf(buffer, " emphasis: off\n");
  1596. }
  1597. if (rme96->wcreg & RME96_WCR_DOLBY) {
  1598. snd_iprintf(buffer, " non-audio (dolby): on\n");
  1599. } else {
  1600. snd_iprintf(buffer, " non-audio (dolby): off\n");
  1601. }
  1602. if (RME96_HAS_ANALOG_IN(rme96)) {
  1603. snd_iprintf(buffer, "\nAnalog output settings\n");
  1604. switch (snd_rme96_getmontracks(rme96)) {
  1605. case RME96_MONITOR_TRACKS_1_2:
  1606. snd_iprintf(buffer, " monitored ADAT tracks: 1+2\n");
  1607. break;
  1608. case RME96_MONITOR_TRACKS_3_4:
  1609. snd_iprintf(buffer, " monitored ADAT tracks: 3+4\n");
  1610. break;
  1611. case RME96_MONITOR_TRACKS_5_6:
  1612. snd_iprintf(buffer, " monitored ADAT tracks: 5+6\n");
  1613. break;
  1614. case RME96_MONITOR_TRACKS_7_8:
  1615. snd_iprintf(buffer, " monitored ADAT tracks: 7+8\n");
  1616. break;
  1617. }
  1618. switch (snd_rme96_getattenuation(rme96)) {
  1619. case RME96_ATTENUATION_0:
  1620. snd_iprintf(buffer, " attenuation: 0 dB\n");
  1621. break;
  1622. case RME96_ATTENUATION_6:
  1623. snd_iprintf(buffer, " attenuation: -6 dB\n");
  1624. break;
  1625. case RME96_ATTENUATION_12:
  1626. snd_iprintf(buffer, " attenuation: -12 dB\n");
  1627. break;
  1628. case RME96_ATTENUATION_18:
  1629. snd_iprintf(buffer, " attenuation: -18 dB\n");
  1630. break;
  1631. }
  1632. snd_iprintf(buffer, " volume left: %u\n", rme96->vol[0]);
  1633. snd_iprintf(buffer, " volume right: %u\n", rme96->vol[1]);
  1634. }
  1635. }
  1636. static void __devinit
  1637. snd_rme96_proc_init(rme96_t *rme96)
  1638. {
  1639. snd_info_entry_t *entry;
  1640. if (! snd_card_proc_new(rme96->card, "rme96", &entry))
  1641. snd_info_set_text_ops(entry, rme96, 1024, snd_rme96_proc_read);
  1642. }
  1643. /*
  1644. * control interface
  1645. */
  1646. static int
  1647. snd_rme96_info_loopback_control(snd_kcontrol_t *kcontrol, snd_ctl_elem_info_t * uinfo)
  1648. {
  1649. uinfo->type = SNDRV_CTL_ELEM_TYPE_BOOLEAN;
  1650. uinfo->count = 1;
  1651. uinfo->value.integer.min = 0;
  1652. uinfo->value.integer.max = 1;
  1653. return 0;
  1654. }
  1655. static int
  1656. snd_rme96_get_loopback_control(snd_kcontrol_t * kcontrol, snd_ctl_elem_value_t * ucontrol)
  1657. {
  1658. rme96_t *rme96 = snd_kcontrol_chip(kcontrol);
  1659. spin_lock_irq(&rme96->lock);
  1660. ucontrol->value.integer.value[0] = rme96->wcreg & RME96_WCR_SEL ? 0 : 1;
  1661. spin_unlock_irq(&rme96->lock);
  1662. return 0;
  1663. }
  1664. static int
  1665. snd_rme96_put_loopback_control(snd_kcontrol_t * kcontrol, snd_ctl_elem_value_t * ucontrol)
  1666. {
  1667. rme96_t *rme96 = snd_kcontrol_chip(kcontrol);
  1668. unsigned int val;
  1669. int change;
  1670. val = ucontrol->value.integer.value[0] ? 0 : RME96_WCR_SEL;
  1671. spin_lock_irq(&rme96->lock);
  1672. val = (rme96->wcreg & ~RME96_WCR_SEL) | val;
  1673. change = val != rme96->wcreg;
  1674. rme96->wcreg = val;
  1675. writel(val, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1676. spin_unlock_irq(&rme96->lock);
  1677. return change;
  1678. }
  1679. static int
  1680. snd_rme96_info_inputtype_control(snd_kcontrol_t *kcontrol, snd_ctl_elem_info_t * uinfo)
  1681. {
  1682. static char *_texts[5] = { "Optical", "Coaxial", "Internal", "XLR", "Analog" };
  1683. rme96_t *rme96 = snd_kcontrol_chip(kcontrol);
  1684. char *texts[5] = { _texts[0], _texts[1], _texts[2], _texts[3], _texts[4] };
  1685. uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
  1686. uinfo->count = 1;
  1687. switch (rme96->pci->device) {
  1688. case PCI_DEVICE_ID_DIGI96:
  1689. case PCI_DEVICE_ID_DIGI96_8:
  1690. uinfo->value.enumerated.items = 3;
  1691. break;
  1692. case PCI_DEVICE_ID_DIGI96_8_PRO:
  1693. uinfo->value.enumerated.items = 4;
  1694. break;
  1695. case PCI_DEVICE_ID_DIGI96_8_PAD_OR_PST:
  1696. if (rme96->rev > 4) {
  1697. /* PST */
  1698. uinfo->value.enumerated.items = 4;
  1699. texts[3] = _texts[4]; /* Analog instead of XLR */
  1700. } else {
  1701. /* PAD */
  1702. uinfo->value.enumerated.items = 5;
  1703. }
  1704. break;
  1705. default:
  1706. snd_BUG();
  1707. break;
  1708. }
  1709. if (uinfo->value.enumerated.item > uinfo->value.enumerated.items - 1) {
  1710. uinfo->value.enumerated.item = uinfo->value.enumerated.items - 1;
  1711. }
  1712. strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
  1713. return 0;
  1714. }
  1715. static int
  1716. snd_rme96_get_inputtype_control(snd_kcontrol_t * kcontrol, snd_ctl_elem_value_t * ucontrol)
  1717. {
  1718. rme96_t *rme96 = snd_kcontrol_chip(kcontrol);
  1719. unsigned int items = 3;
  1720. spin_lock_irq(&rme96->lock);
  1721. ucontrol->value.enumerated.item[0] = snd_rme96_getinputtype(rme96);
  1722. switch (rme96->pci->device) {
  1723. case PCI_DEVICE_ID_DIGI96:
  1724. case PCI_DEVICE_ID_DIGI96_8:
  1725. items = 3;
  1726. break;
  1727. case PCI_DEVICE_ID_DIGI96_8_PRO:
  1728. items = 4;
  1729. break;
  1730. case PCI_DEVICE_ID_DIGI96_8_PAD_OR_PST:
  1731. if (rme96->rev > 4) {
  1732. /* for handling PST case, (INPUT_ANALOG is moved to INPUT_XLR */
  1733. if (ucontrol->value.enumerated.item[0] == RME96_INPUT_ANALOG) {
  1734. ucontrol->value.enumerated.item[0] = RME96_INPUT_XLR;
  1735. }
  1736. items = 4;
  1737. } else {
  1738. items = 5;
  1739. }
  1740. break;
  1741. default:
  1742. snd_BUG();
  1743. break;
  1744. }
  1745. if (ucontrol->value.enumerated.item[0] >= items) {
  1746. ucontrol->value.enumerated.item[0] = items - 1;
  1747. }
  1748. spin_unlock_irq(&rme96->lock);
  1749. return 0;
  1750. }
  1751. static int
  1752. snd_rme96_put_inputtype_control(snd_kcontrol_t * kcontrol, snd_ctl_elem_value_t * ucontrol)
  1753. {
  1754. rme96_t *rme96 = snd_kcontrol_chip(kcontrol);
  1755. unsigned int val;
  1756. int change, items = 3;
  1757. switch (rme96->pci->device) {
  1758. case PCI_DEVICE_ID_DIGI96:
  1759. case PCI_DEVICE_ID_DIGI96_8:
  1760. items = 3;
  1761. break;
  1762. case PCI_DEVICE_ID_DIGI96_8_PRO:
  1763. items = 4;
  1764. break;
  1765. case PCI_DEVICE_ID_DIGI96_8_PAD_OR_PST:
  1766. if (rme96->rev > 4) {
  1767. items = 4;
  1768. } else {
  1769. items = 5;
  1770. }
  1771. break;
  1772. default:
  1773. snd_BUG();
  1774. break;
  1775. }
  1776. val = ucontrol->value.enumerated.item[0] % items;
  1777. /* special case for PST */
  1778. if (rme96->pci->device == PCI_DEVICE_ID_DIGI96_8_PAD_OR_PST && rme96->rev > 4) {
  1779. if (val == RME96_INPUT_XLR) {
  1780. val = RME96_INPUT_ANALOG;
  1781. }
  1782. }
  1783. spin_lock_irq(&rme96->lock);
  1784. change = (int)val != snd_rme96_getinputtype(rme96);
  1785. snd_rme96_setinputtype(rme96, val);
  1786. spin_unlock_irq(&rme96->lock);
  1787. return change;
  1788. }
  1789. static int
  1790. snd_rme96_info_clockmode_control(snd_kcontrol_t *kcontrol, snd_ctl_elem_info_t * uinfo)
  1791. {
  1792. static char *texts[3] = { "AutoSync", "Internal", "Word" };
  1793. uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
  1794. uinfo->count = 1;
  1795. uinfo->value.enumerated.items = 3;
  1796. if (uinfo->value.enumerated.item > 2) {
  1797. uinfo->value.enumerated.item = 2;
  1798. }
  1799. strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
  1800. return 0;
  1801. }
  1802. static int
  1803. snd_rme96_get_clockmode_control(snd_kcontrol_t * kcontrol, snd_ctl_elem_value_t * ucontrol)
  1804. {
  1805. rme96_t *rme96 = snd_kcontrol_chip(kcontrol);
  1806. spin_lock_irq(&rme96->lock);
  1807. ucontrol->value.enumerated.item[0] = snd_rme96_getclockmode(rme96);
  1808. spin_unlock_irq(&rme96->lock);
  1809. return 0;
  1810. }
  1811. static int
  1812. snd_rme96_put_clockmode_control(snd_kcontrol_t * kcontrol, snd_ctl_elem_value_t * ucontrol)
  1813. {
  1814. rme96_t *rme96 = snd_kcontrol_chip(kcontrol);
  1815. unsigned int val;
  1816. int change;
  1817. val = ucontrol->value.enumerated.item[0] % 3;
  1818. spin_lock_irq(&rme96->lock);
  1819. change = (int)val != snd_rme96_getclockmode(rme96);
  1820. snd_rme96_setclockmode(rme96, val);
  1821. spin_unlock_irq(&rme96->lock);
  1822. return change;
  1823. }
  1824. static int
  1825. snd_rme96_info_attenuation_control(snd_kcontrol_t *kcontrol, snd_ctl_elem_info_t * uinfo)
  1826. {
  1827. static char *texts[4] = { "0 dB", "-6 dB", "-12 dB", "-18 dB" };
  1828. uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
  1829. uinfo->count = 1;
  1830. uinfo->value.enumerated.items = 4;
  1831. if (uinfo->value.enumerated.item > 3) {
  1832. uinfo->value.enumerated.item = 3;
  1833. }
  1834. strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
  1835. return 0;
  1836. }
  1837. static int
  1838. snd_rme96_get_attenuation_control(snd_kcontrol_t * kcontrol, snd_ctl_elem_value_t * ucontrol)
  1839. {
  1840. rme96_t *rme96 = snd_kcontrol_chip(kcontrol);
  1841. spin_lock_irq(&rme96->lock);
  1842. ucontrol->value.enumerated.item[0] = snd_rme96_getattenuation(rme96);
  1843. spin_unlock_irq(&rme96->lock);
  1844. return 0;
  1845. }
  1846. static int
  1847. snd_rme96_put_attenuation_control(snd_kcontrol_t * kcontrol, snd_ctl_elem_value_t * ucontrol)
  1848. {
  1849. rme96_t *rme96 = snd_kcontrol_chip(kcontrol);
  1850. unsigned int val;
  1851. int change;
  1852. val = ucontrol->value.enumerated.item[0] % 4;
  1853. spin_lock_irq(&rme96->lock);
  1854. change = (int)val != snd_rme96_getattenuation(rme96);
  1855. snd_rme96_setattenuation(rme96, val);
  1856. spin_unlock_irq(&rme96->lock);
  1857. return change;
  1858. }
  1859. static int
  1860. snd_rme96_info_montracks_control(snd_kcontrol_t *kcontrol, snd_ctl_elem_info_t * uinfo)
  1861. {
  1862. static char *texts[4] = { "1+2", "3+4", "5+6", "7+8" };
  1863. uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
  1864. uinfo->count = 1;
  1865. uinfo->value.enumerated.items = 4;
  1866. if (uinfo->value.enumerated.item > 3) {
  1867. uinfo->value.enumerated.item = 3;
  1868. }
  1869. strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
  1870. return 0;
  1871. }
  1872. static int
  1873. snd_rme96_get_montracks_control(snd_kcontrol_t * kcontrol, snd_ctl_elem_value_t * ucontrol)
  1874. {
  1875. rme96_t *rme96 = snd_kcontrol_chip(kcontrol);
  1876. spin_lock_irq(&rme96->lock);
  1877. ucontrol->value.enumerated.item[0] = snd_rme96_getmontracks(rme96);
  1878. spin_unlock_irq(&rme96->lock);
  1879. return 0;
  1880. }
  1881. static int
  1882. snd_rme96_put_montracks_control(snd_kcontrol_t * kcontrol, snd_ctl_elem_value_t * ucontrol)
  1883. {
  1884. rme96_t *rme96 = snd_kcontrol_chip(kcontrol);
  1885. unsigned int val;
  1886. int change;
  1887. val = ucontrol->value.enumerated.item[0] % 4;
  1888. spin_lock_irq(&rme96->lock);
  1889. change = (int)val != snd_rme96_getmontracks(rme96);
  1890. snd_rme96_setmontracks(rme96, val);
  1891. spin_unlock_irq(&rme96->lock);
  1892. return change;
  1893. }
  1894. static u32 snd_rme96_convert_from_aes(snd_aes_iec958_t *aes)
  1895. {
  1896. u32 val = 0;
  1897. val |= (aes->status[0] & IEC958_AES0_PROFESSIONAL) ? RME96_WCR_PRO : 0;
  1898. val |= (aes->status[0] & IEC958_AES0_NONAUDIO) ? RME96_WCR_DOLBY : 0;
  1899. if (val & RME96_WCR_PRO)
  1900. val |= (aes->status[0] & IEC958_AES0_PRO_EMPHASIS_5015) ? RME96_WCR_EMP : 0;
  1901. else
  1902. val |= (aes->status[0] & IEC958_AES0_CON_EMPHASIS_5015) ? RME96_WCR_EMP : 0;
  1903. return val;
  1904. }
  1905. static void snd_rme96_convert_to_aes(snd_aes_iec958_t *aes, u32 val)
  1906. {
  1907. aes->status[0] = ((val & RME96_WCR_PRO) ? IEC958_AES0_PROFESSIONAL : 0) |
  1908. ((val & RME96_WCR_DOLBY) ? IEC958_AES0_NONAUDIO : 0);
  1909. if (val & RME96_WCR_PRO)
  1910. aes->status[0] |= (val & RME96_WCR_EMP) ? IEC958_AES0_PRO_EMPHASIS_5015 : 0;
  1911. else
  1912. aes->status[0] |= (val & RME96_WCR_EMP) ? IEC958_AES0_CON_EMPHASIS_5015 : 0;
  1913. }
  1914. static int snd_rme96_control_spdif_info(snd_kcontrol_t *kcontrol, snd_ctl_elem_info_t * uinfo)
  1915. {
  1916. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  1917. uinfo->count = 1;
  1918. return 0;
  1919. }
  1920. static int snd_rme96_control_spdif_get(snd_kcontrol_t * kcontrol, snd_ctl_elem_value_t * ucontrol)
  1921. {
  1922. rme96_t *rme96 = snd_kcontrol_chip(kcontrol);
  1923. snd_rme96_convert_to_aes(&ucontrol->value.iec958, rme96->wcreg_spdif);
  1924. return 0;
  1925. }
  1926. static int snd_rme96_control_spdif_put(snd_kcontrol_t * kcontrol, snd_ctl_elem_value_t * ucontrol)
  1927. {
  1928. rme96_t *rme96 = snd_kcontrol_chip(kcontrol);
  1929. int change;
  1930. u32 val;
  1931. val = snd_rme96_convert_from_aes(&ucontrol->value.iec958);
  1932. spin_lock_irq(&rme96->lock);
  1933. change = val != rme96->wcreg_spdif;
  1934. rme96->wcreg_spdif = val;
  1935. spin_unlock_irq(&rme96->lock);
  1936. return change;
  1937. }
  1938. static int snd_rme96_control_spdif_stream_info(snd_kcontrol_t *kcontrol, snd_ctl_elem_info_t * uinfo)
  1939. {
  1940. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  1941. uinfo->count = 1;
  1942. return 0;
  1943. }
  1944. static int snd_rme96_control_spdif_stream_get(snd_kcontrol_t * kcontrol, snd_ctl_elem_value_t * ucontrol)
  1945. {
  1946. rme96_t *rme96 = snd_kcontrol_chip(kcontrol);
  1947. snd_rme96_convert_to_aes(&ucontrol->value.iec958, rme96->wcreg_spdif_stream);
  1948. return 0;
  1949. }
  1950. static int snd_rme96_control_spdif_stream_put(snd_kcontrol_t * kcontrol, snd_ctl_elem_value_t * ucontrol)
  1951. {
  1952. rme96_t *rme96 = snd_kcontrol_chip(kcontrol);
  1953. int change;
  1954. u32 val;
  1955. val = snd_rme96_convert_from_aes(&ucontrol->value.iec958);
  1956. spin_lock_irq(&rme96->lock);
  1957. change = val != rme96->wcreg_spdif_stream;
  1958. rme96->wcreg_spdif_stream = val;
  1959. rme96->wcreg &= ~(RME96_WCR_PRO | RME96_WCR_DOLBY | RME96_WCR_EMP);
  1960. rme96->wcreg |= val;
  1961. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1962. spin_unlock_irq(&rme96->lock);
  1963. return change;
  1964. }
  1965. static int snd_rme96_control_spdif_mask_info(snd_kcontrol_t *kcontrol, snd_ctl_elem_info_t * uinfo)
  1966. {
  1967. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  1968. uinfo->count = 1;
  1969. return 0;
  1970. }
  1971. static int snd_rme96_control_spdif_mask_get(snd_kcontrol_t * kcontrol, snd_ctl_elem_value_t * ucontrol)
  1972. {
  1973. ucontrol->value.iec958.status[0] = kcontrol->private_value;
  1974. return 0;
  1975. }
  1976. static int
  1977. snd_rme96_dac_volume_info(snd_kcontrol_t *kcontrol, snd_ctl_elem_info_t * uinfo)
  1978. {
  1979. rme96_t *rme96 = snd_kcontrol_chip(kcontrol);
  1980. uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
  1981. uinfo->count = 2;
  1982. uinfo->value.integer.min = 0;
  1983. uinfo->value.integer.max = RME96_185X_MAX_OUT(rme96);
  1984. return 0;
  1985. }
  1986. static int
  1987. snd_rme96_dac_volume_get(snd_kcontrol_t *kcontrol, snd_ctl_elem_value_t *u)
  1988. {
  1989. rme96_t *rme96 = snd_kcontrol_chip(kcontrol);
  1990. spin_lock_irq(&rme96->lock);
  1991. u->value.integer.value[0] = rme96->vol[0];
  1992. u->value.integer.value[1] = rme96->vol[1];
  1993. spin_unlock_irq(&rme96->lock);
  1994. return 0;
  1995. }
  1996. static int
  1997. snd_rme96_dac_volume_put(snd_kcontrol_t *kcontrol, snd_ctl_elem_value_t *u)
  1998. {
  1999. rme96_t *rme96 = snd_kcontrol_chip(kcontrol);
  2000. int change = 0;
  2001. if (!RME96_HAS_ANALOG_OUT(rme96)) {
  2002. return -EINVAL;
  2003. }
  2004. spin_lock_irq(&rme96->lock);
  2005. if (u->value.integer.value[0] != rme96->vol[0]) {
  2006. rme96->vol[0] = u->value.integer.value[0];
  2007. change = 1;
  2008. }
  2009. if (u->value.integer.value[1] != rme96->vol[1]) {
  2010. rme96->vol[1] = u->value.integer.value[1];
  2011. change = 1;
  2012. }
  2013. if (change) {
  2014. snd_rme96_apply_dac_volume(rme96);
  2015. }
  2016. spin_unlock_irq(&rme96->lock);
  2017. return change;
  2018. }
  2019. static snd_kcontrol_new_t snd_rme96_controls[] = {
  2020. {
  2021. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2022. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,DEFAULT),
  2023. .info = snd_rme96_control_spdif_info,
  2024. .get = snd_rme96_control_spdif_get,
  2025. .put = snd_rme96_control_spdif_put
  2026. },
  2027. {
  2028. .access = SNDRV_CTL_ELEM_ACCESS_READWRITE | SNDRV_CTL_ELEM_ACCESS_INACTIVE,
  2029. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2030. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,PCM_STREAM),
  2031. .info = snd_rme96_control_spdif_stream_info,
  2032. .get = snd_rme96_control_spdif_stream_get,
  2033. .put = snd_rme96_control_spdif_stream_put
  2034. },
  2035. {
  2036. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  2037. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2038. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,CON_MASK),
  2039. .info = snd_rme96_control_spdif_mask_info,
  2040. .get = snd_rme96_control_spdif_mask_get,
  2041. .private_value = IEC958_AES0_NONAUDIO |
  2042. IEC958_AES0_PROFESSIONAL |
  2043. IEC958_AES0_CON_EMPHASIS
  2044. },
  2045. {
  2046. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  2047. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2048. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,PRO_MASK),
  2049. .info = snd_rme96_control_spdif_mask_info,
  2050. .get = snd_rme96_control_spdif_mask_get,
  2051. .private_value = IEC958_AES0_NONAUDIO |
  2052. IEC958_AES0_PROFESSIONAL |
  2053. IEC958_AES0_PRO_EMPHASIS
  2054. },
  2055. {
  2056. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2057. .name = "Input Connector",
  2058. .info = snd_rme96_info_inputtype_control,
  2059. .get = snd_rme96_get_inputtype_control,
  2060. .put = snd_rme96_put_inputtype_control
  2061. },
  2062. {
  2063. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2064. .name = "Loopback Input",
  2065. .info = snd_rme96_info_loopback_control,
  2066. .get = snd_rme96_get_loopback_control,
  2067. .put = snd_rme96_put_loopback_control
  2068. },
  2069. {
  2070. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2071. .name = "Sample Clock Source",
  2072. .info = snd_rme96_info_clockmode_control,
  2073. .get = snd_rme96_get_clockmode_control,
  2074. .put = snd_rme96_put_clockmode_control
  2075. },
  2076. {
  2077. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2078. .name = "Monitor Tracks",
  2079. .info = snd_rme96_info_montracks_control,
  2080. .get = snd_rme96_get_montracks_control,
  2081. .put = snd_rme96_put_montracks_control
  2082. },
  2083. {
  2084. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2085. .name = "Attenuation",
  2086. .info = snd_rme96_info_attenuation_control,
  2087. .get = snd_rme96_get_attenuation_control,
  2088. .put = snd_rme96_put_attenuation_control
  2089. },
  2090. {
  2091. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2092. .name = "DAC Playback Volume",
  2093. .info = snd_rme96_dac_volume_info,
  2094. .get = snd_rme96_dac_volume_get,
  2095. .put = snd_rme96_dac_volume_put
  2096. }
  2097. };
  2098. static int
  2099. snd_rme96_create_switches(snd_card_t *card,
  2100. rme96_t *rme96)
  2101. {
  2102. int idx, err;
  2103. snd_kcontrol_t *kctl;
  2104. for (idx = 0; idx < 7; idx++) {
  2105. if ((err = snd_ctl_add(card, kctl = snd_ctl_new1(&snd_rme96_controls[idx], rme96))) < 0)
  2106. return err;
  2107. if (idx == 1) /* IEC958 (S/PDIF) Stream */
  2108. rme96->spdif_ctl = kctl;
  2109. }
  2110. if (RME96_HAS_ANALOG_OUT(rme96)) {
  2111. for (idx = 7; idx < 10; idx++)
  2112. if ((err = snd_ctl_add(card, snd_ctl_new1(&snd_rme96_controls[idx], rme96))) < 0)
  2113. return err;
  2114. }
  2115. return 0;
  2116. }
  2117. /*
  2118. * Card initialisation
  2119. */
  2120. static void snd_rme96_card_free(snd_card_t *card)
  2121. {
  2122. snd_rme96_free(card->private_data);
  2123. }
  2124. static int __devinit
  2125. snd_rme96_probe(struct pci_dev *pci,
  2126. const struct pci_device_id *pci_id)
  2127. {
  2128. static int dev;
  2129. rme96_t *rme96;
  2130. snd_card_t *card;
  2131. int err;
  2132. u8 val;
  2133. if (dev >= SNDRV_CARDS) {
  2134. return -ENODEV;
  2135. }
  2136. if (!enable[dev]) {
  2137. dev++;
  2138. return -ENOENT;
  2139. }
  2140. if ((card = snd_card_new(index[dev], id[dev], THIS_MODULE,
  2141. sizeof(rme96_t))) == NULL)
  2142. return -ENOMEM;
  2143. card->private_free = snd_rme96_card_free;
  2144. rme96 = (rme96_t *)card->private_data;
  2145. rme96->card = card;
  2146. rme96->pci = pci;
  2147. snd_card_set_dev(card, &pci->dev);
  2148. if ((err = snd_rme96_create(rme96)) < 0) {
  2149. snd_card_free(card);
  2150. return err;
  2151. }
  2152. strcpy(card->driver, "Digi96");
  2153. switch (rme96->pci->device) {
  2154. case PCI_DEVICE_ID_DIGI96:
  2155. strcpy(card->shortname, "RME Digi96");
  2156. break;
  2157. case PCI_DEVICE_ID_DIGI96_8:
  2158. strcpy(card->shortname, "RME Digi96/8");
  2159. break;
  2160. case PCI_DEVICE_ID_DIGI96_8_PRO:
  2161. strcpy(card->shortname, "RME Digi96/8 PRO");
  2162. break;
  2163. case PCI_DEVICE_ID_DIGI96_8_PAD_OR_PST:
  2164. pci_read_config_byte(rme96->pci, 8, &val);
  2165. if (val < 5) {
  2166. strcpy(card->shortname, "RME Digi96/8 PAD");
  2167. } else {
  2168. strcpy(card->shortname, "RME Digi96/8 PST");
  2169. }
  2170. break;
  2171. }
  2172. sprintf(card->longname, "%s at 0x%lx, irq %d", card->shortname,
  2173. rme96->port, rme96->irq);
  2174. if ((err = snd_card_register(card)) < 0) {
  2175. snd_card_free(card);
  2176. return err;
  2177. }
  2178. pci_set_drvdata(pci, card);
  2179. dev++;
  2180. return 0;
  2181. }
  2182. static void __devexit snd_rme96_remove(struct pci_dev *pci)
  2183. {
  2184. snd_card_free(pci_get_drvdata(pci));
  2185. pci_set_drvdata(pci, NULL);
  2186. }
  2187. static struct pci_driver driver = {
  2188. .name = "RME Digi96",
  2189. .id_table = snd_rme96_ids,
  2190. .probe = snd_rme96_probe,
  2191. .remove = __devexit_p(snd_rme96_remove),
  2192. };
  2193. static int __init alsa_card_rme96_init(void)
  2194. {
  2195. return pci_register_driver(&driver);
  2196. }
  2197. static void __exit alsa_card_rme96_exit(void)
  2198. {
  2199. pci_unregister_driver(&driver);
  2200. }
  2201. module_init(alsa_card_rme96_init)
  2202. module_exit(alsa_card_rme96_exit)