processor.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481
  1. /*
  2. * include/asm-x86_64/processor.h
  3. *
  4. * Copyright (C) 1994 Linus Torvalds
  5. */
  6. #ifndef __ASM_X86_64_PROCESSOR_H
  7. #define __ASM_X86_64_PROCESSOR_H
  8. #include <asm/segment.h>
  9. #include <asm/page.h>
  10. #include <asm/types.h>
  11. #include <asm/sigcontext.h>
  12. #include <asm/cpufeature.h>
  13. #include <linux/config.h>
  14. #include <linux/threads.h>
  15. #include <asm/msr.h>
  16. #include <asm/current.h>
  17. #include <asm/system.h>
  18. #include <asm/mmsegment.h>
  19. #include <asm/percpu.h>
  20. #include <linux/personality.h>
  21. #define TF_MASK 0x00000100
  22. #define IF_MASK 0x00000200
  23. #define IOPL_MASK 0x00003000
  24. #define NT_MASK 0x00004000
  25. #define VM_MASK 0x00020000
  26. #define AC_MASK 0x00040000
  27. #define VIF_MASK 0x00080000 /* virtual interrupt flag */
  28. #define VIP_MASK 0x00100000 /* virtual interrupt pending */
  29. #define ID_MASK 0x00200000
  30. #define desc_empty(desc) \
  31. (!((desc)->a | (desc)->b))
  32. #define desc_equal(desc1, desc2) \
  33. (((desc1)->a == (desc2)->a) && ((desc1)->b == (desc2)->b))
  34. /*
  35. * Default implementation of macro that returns current
  36. * instruction pointer ("program counter").
  37. */
  38. #define current_text_addr() ({ void *pc; asm volatile("leaq 1f(%%rip),%0\n1:":"=r"(pc)); pc; })
  39. /*
  40. * CPU type and hardware bug flags. Kept separately for each CPU.
  41. */
  42. struct cpuinfo_x86 {
  43. __u8 x86; /* CPU family */
  44. __u8 x86_vendor; /* CPU vendor */
  45. __u8 x86_model;
  46. __u8 x86_mask;
  47. int cpuid_level; /* Maximum supported CPUID level, -1=no CPUID */
  48. __u32 x86_capability[NCAPINTS];
  49. char x86_vendor_id[16];
  50. char x86_model_id[64];
  51. int x86_cache_size; /* in KB */
  52. int x86_clflush_size;
  53. int x86_cache_alignment;
  54. int x86_tlbsize; /* number of 4K pages in DTLB/ITLB combined(in pages)*/
  55. __u8 x86_virt_bits, x86_phys_bits;
  56. __u8 x86_num_cores;
  57. __u32 x86_power;
  58. __u32 extended_cpuid_level; /* Max extended CPUID function supported */
  59. unsigned long loops_per_jiffy;
  60. } ____cacheline_aligned;
  61. #define X86_VENDOR_INTEL 0
  62. #define X86_VENDOR_CYRIX 1
  63. #define X86_VENDOR_AMD 2
  64. #define X86_VENDOR_UMC 3
  65. #define X86_VENDOR_NEXGEN 4
  66. #define X86_VENDOR_CENTAUR 5
  67. #define X86_VENDOR_RISE 6
  68. #define X86_VENDOR_TRANSMETA 7
  69. #define X86_VENDOR_NUM 8
  70. #define X86_VENDOR_UNKNOWN 0xff
  71. #ifdef CONFIG_SMP
  72. extern struct cpuinfo_x86 cpu_data[];
  73. #define current_cpu_data cpu_data[smp_processor_id()]
  74. #else
  75. #define cpu_data (&boot_cpu_data)
  76. #define current_cpu_data boot_cpu_data
  77. #endif
  78. extern char ignore_irq13;
  79. extern void identify_cpu(struct cpuinfo_x86 *);
  80. extern void print_cpu_info(struct cpuinfo_x86 *);
  81. extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
  82. /*
  83. * EFLAGS bits
  84. */
  85. #define X86_EFLAGS_CF 0x00000001 /* Carry Flag */
  86. #define X86_EFLAGS_PF 0x00000004 /* Parity Flag */
  87. #define X86_EFLAGS_AF 0x00000010 /* Auxillary carry Flag */
  88. #define X86_EFLAGS_ZF 0x00000040 /* Zero Flag */
  89. #define X86_EFLAGS_SF 0x00000080 /* Sign Flag */
  90. #define X86_EFLAGS_TF 0x00000100 /* Trap Flag */
  91. #define X86_EFLAGS_IF 0x00000200 /* Interrupt Flag */
  92. #define X86_EFLAGS_DF 0x00000400 /* Direction Flag */
  93. #define X86_EFLAGS_OF 0x00000800 /* Overflow Flag */
  94. #define X86_EFLAGS_IOPL 0x00003000 /* IOPL mask */
  95. #define X86_EFLAGS_NT 0x00004000 /* Nested Task */
  96. #define X86_EFLAGS_RF 0x00010000 /* Resume Flag */
  97. #define X86_EFLAGS_VM 0x00020000 /* Virtual Mode */
  98. #define X86_EFLAGS_AC 0x00040000 /* Alignment Check */
  99. #define X86_EFLAGS_VIF 0x00080000 /* Virtual Interrupt Flag */
  100. #define X86_EFLAGS_VIP 0x00100000 /* Virtual Interrupt Pending */
  101. #define X86_EFLAGS_ID 0x00200000 /* CPUID detection flag */
  102. /*
  103. * Intel CPU features in CR4
  104. */
  105. #define X86_CR4_VME 0x0001 /* enable vm86 extensions */
  106. #define X86_CR4_PVI 0x0002 /* virtual interrupts flag enable */
  107. #define X86_CR4_TSD 0x0004 /* disable time stamp at ipl 3 */
  108. #define X86_CR4_DE 0x0008 /* enable debugging extensions */
  109. #define X86_CR4_PSE 0x0010 /* enable page size extensions */
  110. #define X86_CR4_PAE 0x0020 /* enable physical address extensions */
  111. #define X86_CR4_MCE 0x0040 /* Machine check enable */
  112. #define X86_CR4_PGE 0x0080 /* enable global pages */
  113. #define X86_CR4_PCE 0x0100 /* enable performance counters at ipl 3 */
  114. #define X86_CR4_OSFXSR 0x0200 /* enable fast FPU save and restore */
  115. #define X86_CR4_OSXMMEXCPT 0x0400 /* enable unmasked SSE exceptions */
  116. /*
  117. * Save the cr4 feature set we're using (ie
  118. * Pentium 4MB enable and PPro Global page
  119. * enable), so that any CPU's that boot up
  120. * after us can get the correct flags.
  121. */
  122. extern unsigned long mmu_cr4_features;
  123. static inline void set_in_cr4 (unsigned long mask)
  124. {
  125. mmu_cr4_features |= mask;
  126. __asm__("movq %%cr4,%%rax\n\t"
  127. "orq %0,%%rax\n\t"
  128. "movq %%rax,%%cr4\n"
  129. : : "irg" (mask)
  130. :"ax");
  131. }
  132. static inline void clear_in_cr4 (unsigned long mask)
  133. {
  134. mmu_cr4_features &= ~mask;
  135. __asm__("movq %%cr4,%%rax\n\t"
  136. "andq %0,%%rax\n\t"
  137. "movq %%rax,%%cr4\n"
  138. : : "irg" (~mask)
  139. :"ax");
  140. }
  141. /*
  142. * User space process size. 47bits minus one guard page.
  143. */
  144. #define TASK_SIZE64 (0x800000000000UL - 4096)
  145. /* This decides where the kernel will search for a free chunk of vm
  146. * space during mmap's.
  147. */
  148. #define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? 0xc0000000 : 0xFFFFe000)
  149. #define TASK_SIZE (test_thread_flag(TIF_IA32) ? IA32_PAGE_OFFSET : TASK_SIZE64)
  150. #define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_IA32)) ? IA32_PAGE_OFFSET : TASK_SIZE64)
  151. #define TASK_UNMAPPED_BASE PAGE_ALIGN(TASK_SIZE/3)
  152. /*
  153. * Size of io_bitmap.
  154. */
  155. #define IO_BITMAP_BITS 65536
  156. #define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
  157. #define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
  158. #define IO_BITMAP_OFFSET offsetof(struct tss_struct,io_bitmap)
  159. #define INVALID_IO_BITMAP_OFFSET 0x8000
  160. struct i387_fxsave_struct {
  161. u16 cwd;
  162. u16 swd;
  163. u16 twd;
  164. u16 fop;
  165. u64 rip;
  166. u64 rdp;
  167. u32 mxcsr;
  168. u32 mxcsr_mask;
  169. u32 st_space[32]; /* 8*16 bytes for each FP-reg = 128 bytes */
  170. u32 xmm_space[64]; /* 16*16 bytes for each XMM-reg = 128 bytes */
  171. u32 padding[24];
  172. } __attribute__ ((aligned (16)));
  173. union i387_union {
  174. struct i387_fxsave_struct fxsave;
  175. };
  176. struct tss_struct {
  177. u32 reserved1;
  178. u64 rsp0;
  179. u64 rsp1;
  180. u64 rsp2;
  181. u64 reserved2;
  182. u64 ist[7];
  183. u32 reserved3;
  184. u32 reserved4;
  185. u16 reserved5;
  186. u16 io_bitmap_base;
  187. /*
  188. * The extra 1 is there because the CPU will access an
  189. * additional byte beyond the end of the IO permission
  190. * bitmap. The extra byte must be all 1 bits, and must
  191. * be within the limit. Thus we have:
  192. *
  193. * 128 bytes, the bitmap itself, for ports 0..0x3ff
  194. * 8 bytes, for an extra "long" of ~0UL
  195. */
  196. unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
  197. } __attribute__((packed)) ____cacheline_aligned;
  198. extern struct cpuinfo_x86 boot_cpu_data;
  199. DECLARE_PER_CPU(struct tss_struct,init_tss);
  200. #define ARCH_MIN_TASKALIGN 16
  201. struct thread_struct {
  202. unsigned long rsp0;
  203. unsigned long rsp;
  204. unsigned long userrsp; /* Copy from PDA */
  205. unsigned long fs;
  206. unsigned long gs;
  207. unsigned short es, ds, fsindex, gsindex;
  208. /* Hardware debugging registers */
  209. unsigned long debugreg0;
  210. unsigned long debugreg1;
  211. unsigned long debugreg2;
  212. unsigned long debugreg3;
  213. unsigned long debugreg6;
  214. unsigned long debugreg7;
  215. /* fault info */
  216. unsigned long cr2, trap_no, error_code;
  217. /* floating point info */
  218. union i387_union i387 __attribute__((aligned(16)));
  219. /* IO permissions. the bitmap could be moved into the GDT, that would make
  220. switch faster for a limited number of ioperm using tasks. -AK */
  221. int ioperm;
  222. unsigned long *io_bitmap_ptr;
  223. unsigned io_bitmap_max;
  224. /* cached TLS descriptors. */
  225. u64 tls_array[GDT_ENTRY_TLS_ENTRIES];
  226. } __attribute__((aligned(16)));
  227. #define INIT_THREAD { \
  228. .rsp0 = (unsigned long)&init_stack + sizeof(init_stack) \
  229. }
  230. #define INIT_TSS { \
  231. .rsp0 = (unsigned long)&init_stack + sizeof(init_stack) \
  232. }
  233. #define INIT_MMAP \
  234. { &init_mm, 0, 0, NULL, PAGE_SHARED, VM_READ | VM_WRITE | VM_EXEC, 1, NULL, NULL }
  235. #define STACKFAULT_STACK 1
  236. #define DOUBLEFAULT_STACK 2
  237. #define NMI_STACK 3
  238. #define DEBUG_STACK 4
  239. #define MCE_STACK 5
  240. #define N_EXCEPTION_STACKS 5 /* hw limit: 7 */
  241. #define EXCEPTION_STKSZ (PAGE_SIZE << EXCEPTION_STACK_ORDER)
  242. #define EXCEPTION_STACK_ORDER 0
  243. #define start_thread(regs,new_rip,new_rsp) do { \
  244. asm volatile("movl %0,%%fs; movl %0,%%es; movl %0,%%ds": :"r" (0)); \
  245. load_gs_index(0); \
  246. (regs)->rip = (new_rip); \
  247. (regs)->rsp = (new_rsp); \
  248. write_pda(oldrsp, (new_rsp)); \
  249. (regs)->cs = __USER_CS; \
  250. (regs)->ss = __USER_DS; \
  251. (regs)->eflags = 0x200; \
  252. set_fs(USER_DS); \
  253. } while(0)
  254. #define get_debugreg(var, register) \
  255. __asm__("movq %%db" #register ", %0" \
  256. :"=r" (var))
  257. #define set_debugreg(value, register) \
  258. __asm__("movq %0,%%db" #register \
  259. : /* no output */ \
  260. :"r" (value))
  261. struct task_struct;
  262. struct mm_struct;
  263. /* Free all resources held by a thread. */
  264. extern void release_thread(struct task_struct *);
  265. /* Prepare to copy thread state - unlazy all lazy status */
  266. extern void prepare_to_copy(struct task_struct *tsk);
  267. /*
  268. * create a kernel thread without removing it from tasklists
  269. */
  270. extern long kernel_thread(int (*fn)(void *), void * arg, unsigned long flags);
  271. /*
  272. * Return saved PC of a blocked thread.
  273. * What is this good for? it will be always the scheduler or ret_from_fork.
  274. */
  275. #define thread_saved_pc(t) (*(unsigned long *)((t)->thread.rsp - 8))
  276. extern unsigned long get_wchan(struct task_struct *p);
  277. #define KSTK_EIP(tsk) \
  278. (((struct pt_regs *)(tsk->thread.rsp0 - sizeof(struct pt_regs)))->rip)
  279. #define KSTK_ESP(tsk) -1 /* sorry. doesn't work for syscall. */
  280. struct microcode_header {
  281. unsigned int hdrver;
  282. unsigned int rev;
  283. unsigned int date;
  284. unsigned int sig;
  285. unsigned int cksum;
  286. unsigned int ldrver;
  287. unsigned int pf;
  288. unsigned int datasize;
  289. unsigned int totalsize;
  290. unsigned int reserved[3];
  291. };
  292. struct microcode {
  293. struct microcode_header hdr;
  294. unsigned int bits[0];
  295. };
  296. typedef struct microcode microcode_t;
  297. typedef struct microcode_header microcode_header_t;
  298. /* microcode format is extended from prescott processors */
  299. struct extended_signature {
  300. unsigned int sig;
  301. unsigned int pf;
  302. unsigned int cksum;
  303. };
  304. struct extended_sigtable {
  305. unsigned int count;
  306. unsigned int cksum;
  307. unsigned int reserved[3];
  308. struct extended_signature sigs[0];
  309. };
  310. /* '6' because it used to be for P6 only (but now covers Pentium 4 as well) */
  311. #define MICROCODE_IOCFREE _IO('6',0)
  312. #define ASM_NOP1 K8_NOP1
  313. #define ASM_NOP2 K8_NOP2
  314. #define ASM_NOP3 K8_NOP3
  315. #define ASM_NOP4 K8_NOP4
  316. #define ASM_NOP5 K8_NOP5
  317. #define ASM_NOP6 K8_NOP6
  318. #define ASM_NOP7 K8_NOP7
  319. #define ASM_NOP8 K8_NOP8
  320. /* Opteron nops */
  321. #define K8_NOP1 ".byte 0x90\n"
  322. #define K8_NOP2 ".byte 0x66,0x90\n"
  323. #define K8_NOP3 ".byte 0x66,0x66,0x90\n"
  324. #define K8_NOP4 ".byte 0x66,0x66,0x66,0x90\n"
  325. #define K8_NOP5 K8_NOP3 K8_NOP2
  326. #define K8_NOP6 K8_NOP3 K8_NOP3
  327. #define K8_NOP7 K8_NOP4 K8_NOP3
  328. #define K8_NOP8 K8_NOP4 K8_NOP4
  329. #define ASM_NOP_MAX 8
  330. /* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
  331. static inline void rep_nop(void)
  332. {
  333. __asm__ __volatile__("rep;nop": : :"memory");
  334. }
  335. /* Stop speculative execution */
  336. static inline void sync_core(void)
  337. {
  338. int tmp;
  339. asm volatile("cpuid" : "=a" (tmp) : "0" (1) : "ebx","ecx","edx","memory");
  340. }
  341. #define cpu_has_fpu 1
  342. #define ARCH_HAS_PREFETCH
  343. static inline void prefetch(void *x)
  344. {
  345. asm volatile("prefetcht0 %0" :: "m" (*(unsigned long *)x));
  346. }
  347. #define ARCH_HAS_PREFETCHW 1
  348. static inline void prefetchw(void *x)
  349. {
  350. alternative_input("prefetcht0 (%1)",
  351. "prefetchw (%1)",
  352. X86_FEATURE_3DNOW,
  353. "r" (x));
  354. }
  355. #define ARCH_HAS_SPINLOCK_PREFETCH 1
  356. #define spin_lock_prefetch(x) prefetchw(x)
  357. #define cpu_relax() rep_nop()
  358. /*
  359. * NSC/Cyrix CPU configuration register indexes
  360. */
  361. #define CX86_CCR0 0xc0
  362. #define CX86_CCR1 0xc1
  363. #define CX86_CCR2 0xc2
  364. #define CX86_CCR3 0xc3
  365. #define CX86_CCR4 0xe8
  366. #define CX86_CCR5 0xe9
  367. #define CX86_CCR6 0xea
  368. #define CX86_CCR7 0xeb
  369. #define CX86_DIR0 0xfe
  370. #define CX86_DIR1 0xff
  371. #define CX86_ARR_BASE 0xc4
  372. #define CX86_RCR_BASE 0xdc
  373. /*
  374. * NSC/Cyrix CPU indexed register access macros
  375. */
  376. #define getCx86(reg) ({ outb((reg), 0x22); inb(0x23); })
  377. #define setCx86(reg, data) do { \
  378. outb((reg), 0x22); \
  379. outb((data), 0x23); \
  380. } while (0)
  381. static inline void serialize_cpu(void)
  382. {
  383. __asm__ __volatile__ ("cpuid" : : : "ax", "bx", "cx", "dx");
  384. }
  385. static inline void __monitor(const void *eax, unsigned long ecx,
  386. unsigned long edx)
  387. {
  388. /* "monitor %eax,%ecx,%edx;" */
  389. asm volatile(
  390. ".byte 0x0f,0x01,0xc8;"
  391. : :"a" (eax), "c" (ecx), "d"(edx));
  392. }
  393. static inline void __mwait(unsigned long eax, unsigned long ecx)
  394. {
  395. /* "mwait %eax,%ecx;" */
  396. asm volatile(
  397. ".byte 0x0f,0x01,0xc9;"
  398. : :"a" (eax), "c" (ecx));
  399. }
  400. #define stack_current() \
  401. ({ \
  402. struct thread_info *ti; \
  403. asm("andq %%rsp,%0; ":"=r" (ti) : "0" (CURRENT_MASK)); \
  404. ti->task; \
  405. })
  406. #define cache_line_size() (boot_cpu_data.x86_cache_alignment)
  407. extern unsigned long boot_option_idle_override;
  408. /* Boot loader type from the setup header */
  409. extern int bootloader_type;
  410. #endif /* __ASM_X86_64_PROCESSOR_H */