ppc_asm.h 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350
  1. /*
  2. * include/asm-ppc/ppc_asm.h
  3. *
  4. * Definitions used by various bits of low-level assembly code on PowerPC.
  5. *
  6. * Copyright (C) 1995-1999 Gary Thomas, Paul Mackerras, Cort Dougan.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * as published by the Free Software Foundation; either version
  11. * 2 of the License, or (at your option) any later version.
  12. */
  13. #include <linux/config.h>
  14. /*
  15. * Macros for storing registers into and loading registers from
  16. * exception frames.
  17. */
  18. #define SAVE_GPR(n, base) stw n,GPR0+4*(n)(base)
  19. #define SAVE_2GPRS(n, base) SAVE_GPR(n, base); SAVE_GPR(n+1, base)
  20. #define SAVE_4GPRS(n, base) SAVE_2GPRS(n, base); SAVE_2GPRS(n+2, base)
  21. #define SAVE_8GPRS(n, base) SAVE_4GPRS(n, base); SAVE_4GPRS(n+4, base)
  22. #define SAVE_10GPRS(n, base) SAVE_8GPRS(n, base); SAVE_2GPRS(n+8, base)
  23. #define REST_GPR(n, base) lwz n,GPR0+4*(n)(base)
  24. #define REST_2GPRS(n, base) REST_GPR(n, base); REST_GPR(n+1, base)
  25. #define REST_4GPRS(n, base) REST_2GPRS(n, base); REST_2GPRS(n+2, base)
  26. #define REST_8GPRS(n, base) REST_4GPRS(n, base); REST_4GPRS(n+4, base)
  27. #define REST_10GPRS(n, base) REST_8GPRS(n, base); REST_2GPRS(n+8, base)
  28. #define SAVE_NVGPRS(base) SAVE_GPR(13, base); SAVE_8GPRS(14, base); \
  29. SAVE_10GPRS(22, base)
  30. #define REST_NVGPRS(base) REST_GPR(13, base); REST_8GPRS(14, base); \
  31. REST_10GPRS(22, base)
  32. #define SAVE_FPR(n, base) stfd n,THREAD_FPR0+8*(n)(base)
  33. #define SAVE_2FPRS(n, base) SAVE_FPR(n, base); SAVE_FPR(n+1, base)
  34. #define SAVE_4FPRS(n, base) SAVE_2FPRS(n, base); SAVE_2FPRS(n+2, base)
  35. #define SAVE_8FPRS(n, base) SAVE_4FPRS(n, base); SAVE_4FPRS(n+4, base)
  36. #define SAVE_16FPRS(n, base) SAVE_8FPRS(n, base); SAVE_8FPRS(n+8, base)
  37. #define SAVE_32FPRS(n, base) SAVE_16FPRS(n, base); SAVE_16FPRS(n+16, base)
  38. #define REST_FPR(n, base) lfd n,THREAD_FPR0+8*(n)(base)
  39. #define REST_2FPRS(n, base) REST_FPR(n, base); REST_FPR(n+1, base)
  40. #define REST_4FPRS(n, base) REST_2FPRS(n, base); REST_2FPRS(n+2, base)
  41. #define REST_8FPRS(n, base) REST_4FPRS(n, base); REST_4FPRS(n+4, base)
  42. #define REST_16FPRS(n, base) REST_8FPRS(n, base); REST_8FPRS(n+8, base)
  43. #define REST_32FPRS(n, base) REST_16FPRS(n, base); REST_16FPRS(n+16, base)
  44. #define SAVE_VR(n,b,base) li b,THREAD_VR0+(16*(n)); stvx n,b,base
  45. #define SAVE_2VR(n,b,base) SAVE_VR(n,b,base); SAVE_VR(n+1,b,base)
  46. #define SAVE_4VR(n,b,base) SAVE_2VR(n,b,base); SAVE_2VR(n+2,b,base)
  47. #define SAVE_8VR(n,b,base) SAVE_4VR(n,b,base); SAVE_4VR(n+4,b,base)
  48. #define SAVE_16VR(n,b,base) SAVE_8VR(n,b,base); SAVE_8VR(n+8,b,base)
  49. #define SAVE_32VR(n,b,base) SAVE_16VR(n,b,base); SAVE_16VR(n+16,b,base)
  50. #define REST_VR(n,b,base) li b,THREAD_VR0+(16*(n)); lvx n,b,base
  51. #define REST_2VR(n,b,base) REST_VR(n,b,base); REST_VR(n+1,b,base)
  52. #define REST_4VR(n,b,base) REST_2VR(n,b,base); REST_2VR(n+2,b,base)
  53. #define REST_8VR(n,b,base) REST_4VR(n,b,base); REST_4VR(n+4,b,base)
  54. #define REST_16VR(n,b,base) REST_8VR(n,b,base); REST_8VR(n+8,b,base)
  55. #define REST_32VR(n,b,base) REST_16VR(n,b,base); REST_16VR(n+16,b,base)
  56. #define SAVE_EVR(n,s,base) evmergehi s,s,n; stw s,THREAD_EVR0+4*(n)(base)
  57. #define SAVE_2EVR(n,s,base) SAVE_EVR(n,s,base); SAVE_EVR(n+1,s,base)
  58. #define SAVE_4EVR(n,s,base) SAVE_2EVR(n,s,base); SAVE_2EVR(n+2,s,base)
  59. #define SAVE_8EVR(n,s,base) SAVE_4EVR(n,s,base); SAVE_4EVR(n+4,s,base)
  60. #define SAVE_16EVR(n,s,base) SAVE_8EVR(n,s,base); SAVE_8EVR(n+8,s,base)
  61. #define SAVE_32EVR(n,s,base) SAVE_16EVR(n,s,base); SAVE_16EVR(n+16,s,base)
  62. #define REST_EVR(n,s,base) lwz s,THREAD_EVR0+4*(n)(base); evmergelo n,s,n
  63. #define REST_2EVR(n,s,base) REST_EVR(n,s,base); REST_EVR(n+1,s,base)
  64. #define REST_4EVR(n,s,base) REST_2EVR(n,s,base); REST_2EVR(n+2,s,base)
  65. #define REST_8EVR(n,s,base) REST_4EVR(n,s,base); REST_4EVR(n+4,s,base)
  66. #define REST_16EVR(n,s,base) REST_8EVR(n,s,base); REST_8EVR(n+8,s,base)
  67. #define REST_32EVR(n,s,base) REST_16EVR(n,s,base); REST_16EVR(n+16,s,base)
  68. #ifdef CONFIG_PPC601_SYNC_FIX
  69. #define SYNC \
  70. BEGIN_FTR_SECTION \
  71. sync; \
  72. isync; \
  73. END_FTR_SECTION_IFSET(CPU_FTR_601)
  74. #define SYNC_601 \
  75. BEGIN_FTR_SECTION \
  76. sync; \
  77. END_FTR_SECTION_IFSET(CPU_FTR_601)
  78. #define ISYNC_601 \
  79. BEGIN_FTR_SECTION \
  80. isync; \
  81. END_FTR_SECTION_IFSET(CPU_FTR_601)
  82. #else
  83. #define SYNC
  84. #define SYNC_601
  85. #define ISYNC_601
  86. #endif
  87. #ifndef CONFIG_SMP
  88. #define TLBSYNC
  89. #else /* CONFIG_SMP */
  90. /* tlbsync is not implemented on 601 */
  91. #define TLBSYNC \
  92. BEGIN_FTR_SECTION \
  93. tlbsync; \
  94. sync; \
  95. END_FTR_SECTION_IFCLR(CPU_FTR_601)
  96. #endif
  97. /*
  98. * This instruction is not implemented on the PPC 603 or 601; however, on
  99. * the 403GCX and 405GP tlbia IS defined and tlbie is not.
  100. * All of these instructions exist in the 8xx, they have magical powers,
  101. * and they must be used.
  102. */
  103. #if !defined(CONFIG_4xx) && !defined(CONFIG_8xx)
  104. #define tlbia \
  105. li r4,1024; \
  106. mtctr r4; \
  107. lis r4,KERNELBASE@h; \
  108. 0: tlbie r4; \
  109. addi r4,r4,0x1000; \
  110. bdnz 0b
  111. #endif
  112. #ifdef CONFIG_BOOKE
  113. #define tophys(rd,rs) \
  114. addis rd,rs,0
  115. #define tovirt(rd,rs) \
  116. addis rd,rs,0
  117. #else /* CONFIG_BOOKE */
  118. /*
  119. * On APUS (Amiga PowerPC cpu upgrade board), we don't know the
  120. * physical base address of RAM at compile time.
  121. */
  122. #define tophys(rd,rs) \
  123. 0: addis rd,rs,-KERNELBASE@h; \
  124. .section ".vtop_fixup","aw"; \
  125. .align 1; \
  126. .long 0b; \
  127. .previous
  128. #define tovirt(rd,rs) \
  129. 0: addis rd,rs,KERNELBASE@h; \
  130. .section ".ptov_fixup","aw"; \
  131. .align 1; \
  132. .long 0b; \
  133. .previous
  134. #endif /* CONFIG_BOOKE */
  135. /*
  136. * On 64-bit cpus, we use the rfid instruction instead of rfi, but
  137. * we then have to make sure we preserve the top 32 bits except for
  138. * the 64-bit mode bit, which we clear.
  139. */
  140. #ifdef CONFIG_PPC64BRIDGE
  141. #define FIX_SRR1(ra, rb) \
  142. mr rb,ra; \
  143. mfmsr ra; \
  144. clrldi ra,ra,1; /* turn off 64-bit mode */ \
  145. rldimi ra,rb,0,32
  146. #define RFI .long 0x4c000024 /* rfid instruction */
  147. #define MTMSRD(r) .long (0x7c000164 + ((r) << 21)) /* mtmsrd */
  148. #define CLR_TOP32(r) rlwinm (r),(r),0,0,31 /* clear top 32 bits */
  149. #else
  150. #define FIX_SRR1(ra, rb)
  151. #ifndef CONFIG_40x
  152. #define RFI rfi
  153. #else
  154. #define RFI rfi; b . /* Prevent prefetch past rfi */
  155. #endif
  156. #define MTMSRD(r) mtmsr r
  157. #define CLR_TOP32(r)
  158. #endif /* CONFIG_PPC64BRIDGE */
  159. #define RFCI .long 0x4c000066 /* rfci instruction */
  160. #define RFDI .long 0x4c00004e /* rfdi instruction */
  161. #define RFMCI .long 0x4c00004c /* rfmci instruction */
  162. #ifdef CONFIG_IBM405_ERR77
  163. #define PPC405_ERR77(ra,rb) dcbt ra, rb;
  164. #define PPC405_ERR77_SYNC sync;
  165. #else
  166. #define PPC405_ERR77(ra,rb)
  167. #define PPC405_ERR77_SYNC
  168. #endif
  169. #ifdef CONFIG_IBM440EP_ERR42
  170. #define PPC440EP_ERR42 isync
  171. #else
  172. #define PPC440EP_ERR42
  173. #endif
  174. /* The boring bits... */
  175. /* Condition Register Bit Fields */
  176. #define cr0 0
  177. #define cr1 1
  178. #define cr2 2
  179. #define cr3 3
  180. #define cr4 4
  181. #define cr5 5
  182. #define cr6 6
  183. #define cr7 7
  184. /* General Purpose Registers (GPRs) */
  185. #define r0 0
  186. #define r1 1
  187. #define r2 2
  188. #define r3 3
  189. #define r4 4
  190. #define r5 5
  191. #define r6 6
  192. #define r7 7
  193. #define r8 8
  194. #define r9 9
  195. #define r10 10
  196. #define r11 11
  197. #define r12 12
  198. #define r13 13
  199. #define r14 14
  200. #define r15 15
  201. #define r16 16
  202. #define r17 17
  203. #define r18 18
  204. #define r19 19
  205. #define r20 20
  206. #define r21 21
  207. #define r22 22
  208. #define r23 23
  209. #define r24 24
  210. #define r25 25
  211. #define r26 26
  212. #define r27 27
  213. #define r28 28
  214. #define r29 29
  215. #define r30 30
  216. #define r31 31
  217. /* Floating Point Registers (FPRs) */
  218. #define fr0 0
  219. #define fr1 1
  220. #define fr2 2
  221. #define fr3 3
  222. #define fr4 4
  223. #define fr5 5
  224. #define fr6 6
  225. #define fr7 7
  226. #define fr8 8
  227. #define fr9 9
  228. #define fr10 10
  229. #define fr11 11
  230. #define fr12 12
  231. #define fr13 13
  232. #define fr14 14
  233. #define fr15 15
  234. #define fr16 16
  235. #define fr17 17
  236. #define fr18 18
  237. #define fr19 19
  238. #define fr20 20
  239. #define fr21 21
  240. #define fr22 22
  241. #define fr23 23
  242. #define fr24 24
  243. #define fr25 25
  244. #define fr26 26
  245. #define fr27 27
  246. #define fr28 28
  247. #define fr29 29
  248. #define fr30 30
  249. #define fr31 31
  250. #define vr0 0
  251. #define vr1 1
  252. #define vr2 2
  253. #define vr3 3
  254. #define vr4 4
  255. #define vr5 5
  256. #define vr6 6
  257. #define vr7 7
  258. #define vr8 8
  259. #define vr9 9
  260. #define vr10 10
  261. #define vr11 11
  262. #define vr12 12
  263. #define vr13 13
  264. #define vr14 14
  265. #define vr15 15
  266. #define vr16 16
  267. #define vr17 17
  268. #define vr18 18
  269. #define vr19 19
  270. #define vr20 20
  271. #define vr21 21
  272. #define vr22 22
  273. #define vr23 23
  274. #define vr24 24
  275. #define vr25 25
  276. #define vr26 26
  277. #define vr27 27
  278. #define vr28 28
  279. #define vr29 29
  280. #define vr30 30
  281. #define vr31 31
  282. #define evr0 0
  283. #define evr1 1
  284. #define evr2 2
  285. #define evr3 3
  286. #define evr4 4
  287. #define evr5 5
  288. #define evr6 6
  289. #define evr7 7
  290. #define evr8 8
  291. #define evr9 9
  292. #define evr10 10
  293. #define evr11 11
  294. #define evr12 12
  295. #define evr13 13
  296. #define evr14 14
  297. #define evr15 15
  298. #define evr16 16
  299. #define evr17 17
  300. #define evr18 18
  301. #define evr19 19
  302. #define evr20 20
  303. #define evr21 21
  304. #define evr22 22
  305. #define evr23 23
  306. #define evr24 24
  307. #define evr25 25
  308. #define evr26 26
  309. #define evr27 27
  310. #define evr28 28
  311. #define evr29 29
  312. #define evr30 30
  313. #define evr31 31
  314. /* some stab codes */
  315. #define N_FUN 36
  316. #define N_RSYM 64
  317. #define N_SLINE 68
  318. #define N_SO 100