irq.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408
  1. #ifdef __KERNEL__
  2. #ifndef _ASM_IRQ_H
  3. #define _ASM_IRQ_H
  4. #include <linux/config.h>
  5. #include <asm/machdep.h> /* ppc_md */
  6. #include <asm/atomic.h>
  7. /*
  8. * These constants are used for passing information about interrupt
  9. * signal polarity and level/edge sensing to the low-level PIC chip
  10. * drivers.
  11. */
  12. #define IRQ_SENSE_MASK 0x1
  13. #define IRQ_SENSE_LEVEL 0x1 /* interrupt on active level */
  14. #define IRQ_SENSE_EDGE 0x0 /* interrupt triggered by edge */
  15. #define IRQ_POLARITY_MASK 0x2
  16. #define IRQ_POLARITY_POSITIVE 0x2 /* high level or low->high edge */
  17. #define IRQ_POLARITY_NEGATIVE 0x0 /* low level or high->low edge */
  18. /*
  19. * IRQ line status macro IRQ_PER_CPU is used
  20. */
  21. #define ARCH_HAS_IRQ_PER_CPU
  22. #if defined(CONFIG_40x)
  23. #include <asm/ibm4xx.h>
  24. #ifndef NR_BOARD_IRQS
  25. #define NR_BOARD_IRQS 0
  26. #endif
  27. #ifndef UIC_WIDTH /* Number of interrupts per device */
  28. #define UIC_WIDTH 32
  29. #endif
  30. #ifndef NR_UICS /* number of UIC devices */
  31. #define NR_UICS 1
  32. #endif
  33. #if defined (CONFIG_403)
  34. /*
  35. * The PowerPC 403 cores' Asynchronous Interrupt Controller (AIC) has
  36. * 32 possible interrupts, a majority of which are not implemented on
  37. * all cores. There are six configurable, external interrupt pins and
  38. * there are eight internal interrupts for the on-chip serial port
  39. * (SPU), DMA controller, and JTAG controller.
  40. *
  41. */
  42. #define NR_AIC_IRQS 32
  43. #define NR_IRQS (NR_AIC_IRQS + NR_BOARD_IRQS)
  44. #elif !defined (CONFIG_403)
  45. /*
  46. * The PowerPC 405 cores' Universal Interrupt Controller (UIC) has 32
  47. * possible interrupts as well. There are seven, configurable external
  48. * interrupt pins and there are 17 internal interrupts for the on-chip
  49. * serial port, DMA controller, on-chip Ethernet controller, PCI, etc.
  50. *
  51. */
  52. #define NR_UIC_IRQS UIC_WIDTH
  53. #define NR_IRQS ((NR_UIC_IRQS * NR_UICS) + NR_BOARD_IRQS)
  54. #endif
  55. static __inline__ int
  56. irq_canonicalize(int irq)
  57. {
  58. return (irq);
  59. }
  60. #elif defined(CONFIG_44x)
  61. #include <asm/ibm44x.h>
  62. #define NR_UIC_IRQS 32
  63. #define NR_IRQS ((NR_UIC_IRQS * NR_UICS) + NR_BOARD_IRQS)
  64. static __inline__ int
  65. irq_canonicalize(int irq)
  66. {
  67. return (irq);
  68. }
  69. #elif defined(CONFIG_8xx)
  70. /* Now include the board configuration specific associations.
  71. */
  72. #include <asm/mpc8xx.h>
  73. /* The MPC8xx cores have 16 possible interrupts. There are eight
  74. * possible level sensitive interrupts assigned and generated internally
  75. * from such devices as CPM, PCMCIA, RTC, PIT, TimeBase and Decrementer.
  76. * There are eight external interrupts (IRQs) that can be configured
  77. * as either level or edge sensitive.
  78. *
  79. * On some implementations, there is also the possibility of an 8259
  80. * through the PCI and PCI-ISA bridges.
  81. *
  82. * We are "flattening" the interrupt vectors of the cascaded CPM
  83. * and 8259 interrupt controllers so that we can uniquely identify
  84. * any interrupt source with a single integer.
  85. */
  86. #define NR_SIU_INTS 16
  87. #define NR_CPM_INTS 32
  88. #ifndef NR_8259_INTS
  89. #define NR_8259_INTS 0
  90. #endif
  91. #define SIU_IRQ_OFFSET 0
  92. #define CPM_IRQ_OFFSET (SIU_IRQ_OFFSET + NR_SIU_INTS)
  93. #define I8259_IRQ_OFFSET (CPM_IRQ_OFFSET + NR_CPM_INTS)
  94. #define NR_IRQS (NR_SIU_INTS + NR_CPM_INTS + NR_8259_INTS)
  95. /* These values must be zero-based and map 1:1 with the SIU configuration.
  96. * They are used throughout the 8xx I/O subsystem to generate
  97. * interrupt masks, flags, and other control patterns. This is why the
  98. * current kernel assumption of the 8259 as the base controller is such
  99. * a pain in the butt.
  100. */
  101. #define SIU_IRQ0 (0) /* Highest priority */
  102. #define SIU_LEVEL0 (1)
  103. #define SIU_IRQ1 (2)
  104. #define SIU_LEVEL1 (3)
  105. #define SIU_IRQ2 (4)
  106. #define SIU_LEVEL2 (5)
  107. #define SIU_IRQ3 (6)
  108. #define SIU_LEVEL3 (7)
  109. #define SIU_IRQ4 (8)
  110. #define SIU_LEVEL4 (9)
  111. #define SIU_IRQ5 (10)
  112. #define SIU_LEVEL5 (11)
  113. #define SIU_IRQ6 (12)
  114. #define SIU_LEVEL6 (13)
  115. #define SIU_IRQ7 (14)
  116. #define SIU_LEVEL7 (15)
  117. /* The internal interrupts we can configure as we see fit.
  118. * My personal preference is CPM at level 2, which puts it above the
  119. * MBX PCI/ISA/IDE interrupts.
  120. */
  121. #ifndef PIT_INTERRUPT
  122. #define PIT_INTERRUPT SIU_LEVEL0
  123. #endif
  124. #ifndef CPM_INTERRUPT
  125. #define CPM_INTERRUPT SIU_LEVEL2
  126. #endif
  127. #ifndef PCMCIA_INTERRUPT
  128. #define PCMCIA_INTERRUPT SIU_LEVEL6
  129. #endif
  130. #ifndef DEC_INTERRUPT
  131. #define DEC_INTERRUPT SIU_LEVEL7
  132. #endif
  133. /* Some internal interrupt registers use an 8-bit mask for the interrupt
  134. * level instead of a number.
  135. */
  136. #define mk_int_int_mask(IL) (1 << (7 - (IL/2)))
  137. /* always the same on 8xx -- Cort */
  138. static __inline__ int irq_canonicalize(int irq)
  139. {
  140. return irq;
  141. }
  142. #elif defined(CONFIG_83xx)
  143. #include <asm/mpc83xx.h>
  144. static __inline__ int irq_canonicalize(int irq)
  145. {
  146. return irq;
  147. }
  148. #define NR_IRQS (NR_IPIC_INTS)
  149. #elif defined(CONFIG_85xx)
  150. /* Now include the board configuration specific associations.
  151. */
  152. #include <asm/mpc85xx.h>
  153. /* The MPC8548 openpic has 48 internal interrupts and 12 external
  154. * interrupts.
  155. *
  156. * We are "flattening" the interrupt vectors of the cascaded CPM
  157. * so that we can uniquely identify any interrupt source with a
  158. * single integer.
  159. */
  160. #define NR_CPM_INTS 64
  161. #define NR_EPIC_INTS 60
  162. #ifndef NR_8259_INTS
  163. #define NR_8259_INTS 0
  164. #endif
  165. #define NUM_8259_INTERRUPTS NR_8259_INTS
  166. #ifndef CPM_IRQ_OFFSET
  167. #define CPM_IRQ_OFFSET 0
  168. #endif
  169. #define NR_IRQS (NR_EPIC_INTS + NR_CPM_INTS + NR_8259_INTS)
  170. /* Internal IRQs on MPC85xx OpenPIC */
  171. #ifndef MPC85xx_OPENPIC_IRQ_OFFSET
  172. #ifdef CONFIG_CPM2
  173. #define MPC85xx_OPENPIC_IRQ_OFFSET (CPM_IRQ_OFFSET + NR_CPM_INTS)
  174. #else
  175. #define MPC85xx_OPENPIC_IRQ_OFFSET 0
  176. #endif
  177. #endif
  178. /* Not all of these exist on all MPC85xx implementations */
  179. #define MPC85xx_IRQ_L2CACHE ( 0 + MPC85xx_OPENPIC_IRQ_OFFSET)
  180. #define MPC85xx_IRQ_ECM ( 1 + MPC85xx_OPENPIC_IRQ_OFFSET)
  181. #define MPC85xx_IRQ_DDR ( 2 + MPC85xx_OPENPIC_IRQ_OFFSET)
  182. #define MPC85xx_IRQ_LBIU ( 3 + MPC85xx_OPENPIC_IRQ_OFFSET)
  183. #define MPC85xx_IRQ_DMA0 ( 4 + MPC85xx_OPENPIC_IRQ_OFFSET)
  184. #define MPC85xx_IRQ_DMA1 ( 5 + MPC85xx_OPENPIC_IRQ_OFFSET)
  185. #define MPC85xx_IRQ_DMA2 ( 6 + MPC85xx_OPENPIC_IRQ_OFFSET)
  186. #define MPC85xx_IRQ_DMA3 ( 7 + MPC85xx_OPENPIC_IRQ_OFFSET)
  187. #define MPC85xx_IRQ_PCI1 ( 8 + MPC85xx_OPENPIC_IRQ_OFFSET)
  188. #define MPC85xx_IRQ_PCI2 ( 9 + MPC85xx_OPENPIC_IRQ_OFFSET)
  189. #define MPC85xx_IRQ_RIO_ERROR ( 9 + MPC85xx_OPENPIC_IRQ_OFFSET)
  190. #define MPC85xx_IRQ_RIO_BELL (10 + MPC85xx_OPENPIC_IRQ_OFFSET)
  191. #define MPC85xx_IRQ_RIO_TX (11 + MPC85xx_OPENPIC_IRQ_OFFSET)
  192. #define MPC85xx_IRQ_RIO_RX (12 + MPC85xx_OPENPIC_IRQ_OFFSET)
  193. #define MPC85xx_IRQ_TSEC1_TX (13 + MPC85xx_OPENPIC_IRQ_OFFSET)
  194. #define MPC85xx_IRQ_TSEC1_RX (14 + MPC85xx_OPENPIC_IRQ_OFFSET)
  195. #define MPC85xx_IRQ_TSEC3_TX (15 + MPC85xx_OPENPIC_IRQ_OFFSET)
  196. #define MPC85xx_IRQ_TSEC3_RX (16 + MPC85xx_OPENPIC_IRQ_OFFSET)
  197. #define MPC85xx_IRQ_TSEC3_ERROR (17 + MPC85xx_OPENPIC_IRQ_OFFSET)
  198. #define MPC85xx_IRQ_TSEC1_ERROR (18 + MPC85xx_OPENPIC_IRQ_OFFSET)
  199. #define MPC85xx_IRQ_TSEC2_TX (19 + MPC85xx_OPENPIC_IRQ_OFFSET)
  200. #define MPC85xx_IRQ_TSEC2_RX (20 + MPC85xx_OPENPIC_IRQ_OFFSET)
  201. #define MPC85xx_IRQ_TSEC4_TX (21 + MPC85xx_OPENPIC_IRQ_OFFSET)
  202. #define MPC85xx_IRQ_TSEC4_RX (22 + MPC85xx_OPENPIC_IRQ_OFFSET)
  203. #define MPC85xx_IRQ_TSEC4_ERROR (23 + MPC85xx_OPENPIC_IRQ_OFFSET)
  204. #define MPC85xx_IRQ_TSEC2_ERROR (24 + MPC85xx_OPENPIC_IRQ_OFFSET)
  205. #define MPC85xx_IRQ_FEC (25 + MPC85xx_OPENPIC_IRQ_OFFSET)
  206. #define MPC85xx_IRQ_DUART (26 + MPC85xx_OPENPIC_IRQ_OFFSET)
  207. #define MPC85xx_IRQ_IIC1 (27 + MPC85xx_OPENPIC_IRQ_OFFSET)
  208. #define MPC85xx_IRQ_PERFMON (28 + MPC85xx_OPENPIC_IRQ_OFFSET)
  209. #define MPC85xx_IRQ_SEC2 (29 + MPC85xx_OPENPIC_IRQ_OFFSET)
  210. #define MPC85xx_IRQ_CPM (30 + MPC85xx_OPENPIC_IRQ_OFFSET)
  211. /* The 12 external interrupt lines */
  212. #define MPC85xx_IRQ_EXT0 (48 + MPC85xx_OPENPIC_IRQ_OFFSET)
  213. #define MPC85xx_IRQ_EXT1 (49 + MPC85xx_OPENPIC_IRQ_OFFSET)
  214. #define MPC85xx_IRQ_EXT2 (50 + MPC85xx_OPENPIC_IRQ_OFFSET)
  215. #define MPC85xx_IRQ_EXT3 (51 + MPC85xx_OPENPIC_IRQ_OFFSET)
  216. #define MPC85xx_IRQ_EXT4 (52 + MPC85xx_OPENPIC_IRQ_OFFSET)
  217. #define MPC85xx_IRQ_EXT5 (53 + MPC85xx_OPENPIC_IRQ_OFFSET)
  218. #define MPC85xx_IRQ_EXT6 (54 + MPC85xx_OPENPIC_IRQ_OFFSET)
  219. #define MPC85xx_IRQ_EXT7 (55 + MPC85xx_OPENPIC_IRQ_OFFSET)
  220. #define MPC85xx_IRQ_EXT8 (56 + MPC85xx_OPENPIC_IRQ_OFFSET)
  221. #define MPC85xx_IRQ_EXT9 (57 + MPC85xx_OPENPIC_IRQ_OFFSET)
  222. #define MPC85xx_IRQ_EXT10 (58 + MPC85xx_OPENPIC_IRQ_OFFSET)
  223. #define MPC85xx_IRQ_EXT11 (59 + MPC85xx_OPENPIC_IRQ_OFFSET)
  224. /* CPM related interrupts */
  225. #define SIU_INT_ERROR ((uint)0x00+CPM_IRQ_OFFSET)
  226. #define SIU_INT_I2C ((uint)0x01+CPM_IRQ_OFFSET)
  227. #define SIU_INT_SPI ((uint)0x02+CPM_IRQ_OFFSET)
  228. #define SIU_INT_RISC ((uint)0x03+CPM_IRQ_OFFSET)
  229. #define SIU_INT_SMC1 ((uint)0x04+CPM_IRQ_OFFSET)
  230. #define SIU_INT_SMC2 ((uint)0x05+CPM_IRQ_OFFSET)
  231. #define SIU_INT_USB ((uint)0x0b+CPM_IRQ_OFFSET)
  232. #define SIU_INT_TIMER1 ((uint)0x0c+CPM_IRQ_OFFSET)
  233. #define SIU_INT_TIMER2 ((uint)0x0d+CPM_IRQ_OFFSET)
  234. #define SIU_INT_TIMER3 ((uint)0x0e+CPM_IRQ_OFFSET)
  235. #define SIU_INT_TIMER4 ((uint)0x0f+CPM_IRQ_OFFSET)
  236. #define SIU_INT_FCC1 ((uint)0x20+CPM_IRQ_OFFSET)
  237. #define SIU_INT_FCC2 ((uint)0x21+CPM_IRQ_OFFSET)
  238. #define SIU_INT_FCC3 ((uint)0x22+CPM_IRQ_OFFSET)
  239. #define SIU_INT_MCC1 ((uint)0x24+CPM_IRQ_OFFSET)
  240. #define SIU_INT_MCC2 ((uint)0x25+CPM_IRQ_OFFSET)
  241. #define SIU_INT_SCC1 ((uint)0x28+CPM_IRQ_OFFSET)
  242. #define SIU_INT_SCC2 ((uint)0x29+CPM_IRQ_OFFSET)
  243. #define SIU_INT_SCC3 ((uint)0x2a+CPM_IRQ_OFFSET)
  244. #define SIU_INT_SCC4 ((uint)0x2b+CPM_IRQ_OFFSET)
  245. #define SIU_INT_PC15 ((uint)0x30+CPM_IRQ_OFFSET)
  246. #define SIU_INT_PC14 ((uint)0x31+CPM_IRQ_OFFSET)
  247. #define SIU_INT_PC13 ((uint)0x32+CPM_IRQ_OFFSET)
  248. #define SIU_INT_PC12 ((uint)0x33+CPM_IRQ_OFFSET)
  249. #define SIU_INT_PC11 ((uint)0x34+CPM_IRQ_OFFSET)
  250. #define SIU_INT_PC10 ((uint)0x35+CPM_IRQ_OFFSET)
  251. #define SIU_INT_PC9 ((uint)0x36+CPM_IRQ_OFFSET)
  252. #define SIU_INT_PC8 ((uint)0x37+CPM_IRQ_OFFSET)
  253. #define SIU_INT_PC7 ((uint)0x38+CPM_IRQ_OFFSET)
  254. #define SIU_INT_PC6 ((uint)0x39+CPM_IRQ_OFFSET)
  255. #define SIU_INT_PC5 ((uint)0x3a+CPM_IRQ_OFFSET)
  256. #define SIU_INT_PC4 ((uint)0x3b+CPM_IRQ_OFFSET)
  257. #define SIU_INT_PC3 ((uint)0x3c+CPM_IRQ_OFFSET)
  258. #define SIU_INT_PC2 ((uint)0x3d+CPM_IRQ_OFFSET)
  259. #define SIU_INT_PC1 ((uint)0x3e+CPM_IRQ_OFFSET)
  260. #define SIU_INT_PC0 ((uint)0x3f+CPM_IRQ_OFFSET)
  261. static __inline__ int irq_canonicalize(int irq)
  262. {
  263. return irq;
  264. }
  265. #else /* CONFIG_40x + CONFIG_8xx */
  266. /*
  267. * this is the # irq's for all ppc arch's (pmac/chrp/prep)
  268. * so it is the max of them all
  269. */
  270. #define NR_IRQS 256
  271. #ifndef CONFIG_8260
  272. #define NUM_8259_INTERRUPTS 16
  273. #else /* CONFIG_8260 */
  274. /* The 8260 has an internal interrupt controller with a maximum of
  275. * 64 IRQs. We will use NR_IRQs from above since it is large enough.
  276. * Don't be confused by the 8260 documentation where they list an
  277. * "interrupt number" and "interrupt vector". We are only interested
  278. * in the interrupt vector. There are "reserved" holes where the
  279. * vector number increases, but the interrupt number in the table does not.
  280. * (Document errata updates have fixed this...make sure you have up to
  281. * date processor documentation -- Dan).
  282. */
  283. #ifndef CPM_IRQ_OFFSET
  284. #define CPM_IRQ_OFFSET 0
  285. #endif
  286. #define NR_CPM_INTS 64
  287. #define SIU_INT_ERROR ((uint)0x00 + CPM_IRQ_OFFSET)
  288. #define SIU_INT_I2C ((uint)0x01 + CPM_IRQ_OFFSET)
  289. #define SIU_INT_SPI ((uint)0x02 + CPM_IRQ_OFFSET)
  290. #define SIU_INT_RISC ((uint)0x03 + CPM_IRQ_OFFSET)
  291. #define SIU_INT_SMC1 ((uint)0x04 + CPM_IRQ_OFFSET)
  292. #define SIU_INT_SMC2 ((uint)0x05 + CPM_IRQ_OFFSET)
  293. #define SIU_INT_IDMA1 ((uint)0x06 + CPM_IRQ_OFFSET)
  294. #define SIU_INT_IDMA2 ((uint)0x07 + CPM_IRQ_OFFSET)
  295. #define SIU_INT_IDMA3 ((uint)0x08 + CPM_IRQ_OFFSET)
  296. #define SIU_INT_IDMA4 ((uint)0x09 + CPM_IRQ_OFFSET)
  297. #define SIU_INT_SDMA ((uint)0x0a + CPM_IRQ_OFFSET)
  298. #define SIU_INT_USB ((uint)0x0b + CPM_IRQ_OFFSET)
  299. #define SIU_INT_TIMER1 ((uint)0x0c + CPM_IRQ_OFFSET)
  300. #define SIU_INT_TIMER2 ((uint)0x0d + CPM_IRQ_OFFSET)
  301. #define SIU_INT_TIMER3 ((uint)0x0e + CPM_IRQ_OFFSET)
  302. #define SIU_INT_TIMER4 ((uint)0x0f + CPM_IRQ_OFFSET)
  303. #define SIU_INT_TMCNT ((uint)0x10 + CPM_IRQ_OFFSET)
  304. #define SIU_INT_PIT ((uint)0x11 + CPM_IRQ_OFFSET)
  305. #define SIU_INT_IRQ1 ((uint)0x13 + CPM_IRQ_OFFSET)
  306. #define SIU_INT_IRQ2 ((uint)0x14 + CPM_IRQ_OFFSET)
  307. #define SIU_INT_IRQ3 ((uint)0x15 + CPM_IRQ_OFFSET)
  308. #define SIU_INT_IRQ4 ((uint)0x16 + CPM_IRQ_OFFSET)
  309. #define SIU_INT_IRQ5 ((uint)0x17 + CPM_IRQ_OFFSET)
  310. #define SIU_INT_IRQ6 ((uint)0x18 + CPM_IRQ_OFFSET)
  311. #define SIU_INT_IRQ7 ((uint)0x19 + CPM_IRQ_OFFSET)
  312. #define SIU_INT_FCC1 ((uint)0x20 + CPM_IRQ_OFFSET)
  313. #define SIU_INT_FCC2 ((uint)0x21 + CPM_IRQ_OFFSET)
  314. #define SIU_INT_FCC3 ((uint)0x22 + CPM_IRQ_OFFSET)
  315. #define SIU_INT_MCC1 ((uint)0x24 + CPM_IRQ_OFFSET)
  316. #define SIU_INT_MCC2 ((uint)0x25 + CPM_IRQ_OFFSET)
  317. #define SIU_INT_SCC1 ((uint)0x28 + CPM_IRQ_OFFSET)
  318. #define SIU_INT_SCC2 ((uint)0x29 + CPM_IRQ_OFFSET)
  319. #define SIU_INT_SCC3 ((uint)0x2a + CPM_IRQ_OFFSET)
  320. #define SIU_INT_SCC4 ((uint)0x2b + CPM_IRQ_OFFSET)
  321. #define SIU_INT_PC15 ((uint)0x30 + CPM_IRQ_OFFSET)
  322. #define SIU_INT_PC14 ((uint)0x31 + CPM_IRQ_OFFSET)
  323. #define SIU_INT_PC13 ((uint)0x32 + CPM_IRQ_OFFSET)
  324. #define SIU_INT_PC12 ((uint)0x33 + CPM_IRQ_OFFSET)
  325. #define SIU_INT_PC11 ((uint)0x34 + CPM_IRQ_OFFSET)
  326. #define SIU_INT_PC10 ((uint)0x35 + CPM_IRQ_OFFSET)
  327. #define SIU_INT_PC9 ((uint)0x36 + CPM_IRQ_OFFSET)
  328. #define SIU_INT_PC8 ((uint)0x37 + CPM_IRQ_OFFSET)
  329. #define SIU_INT_PC7 ((uint)0x38 + CPM_IRQ_OFFSET)
  330. #define SIU_INT_PC6 ((uint)0x39 + CPM_IRQ_OFFSET)
  331. #define SIU_INT_PC5 ((uint)0x3a + CPM_IRQ_OFFSET)
  332. #define SIU_INT_PC4 ((uint)0x3b + CPM_IRQ_OFFSET)
  333. #define SIU_INT_PC3 ((uint)0x3c + CPM_IRQ_OFFSET)
  334. #define SIU_INT_PC2 ((uint)0x3d + CPM_IRQ_OFFSET)
  335. #define SIU_INT_PC1 ((uint)0x3e + CPM_IRQ_OFFSET)
  336. #define SIU_INT_PC0 ((uint)0x3f + CPM_IRQ_OFFSET)
  337. #endif /* CONFIG_8260 */
  338. /*
  339. * This gets called from serial.c, which is now used on
  340. * powermacs as well as prep/chrp boxes.
  341. * Prep and chrp both have cascaded 8259 PICs.
  342. */
  343. static __inline__ int irq_canonicalize(int irq)
  344. {
  345. if (ppc_md.irq_canonicalize)
  346. return ppc_md.irq_canonicalize(irq);
  347. return irq;
  348. }
  349. #endif
  350. #define NR_MASK_WORDS ((NR_IRQS + 31) / 32)
  351. /* pedantic: these are long because they are used with set_bit --RR */
  352. extern unsigned long ppc_cached_irq_mask[NR_MASK_WORDS];
  353. extern unsigned long ppc_lost_interrupts[NR_MASK_WORDS];
  354. extern atomic_t ppc_n_lost_interrupts;
  355. #endif /* _ASM_IRQ_H */
  356. #endif /* __KERNEL__ */