mmu_context.h 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188
  1. #ifndef _ASM_IA64_MMU_CONTEXT_H
  2. #define _ASM_IA64_MMU_CONTEXT_H
  3. /*
  4. * Copyright (C) 1998-2002 Hewlett-Packard Co
  5. * David Mosberger-Tang <davidm@hpl.hp.com>
  6. */
  7. /*
  8. * Routines to manage the allocation of task context numbers. Task context numbers are
  9. * used to reduce or eliminate the need to perform TLB flushes due to context switches.
  10. * Context numbers are implemented using ia-64 region ids. Since the IA-64 TLB does not
  11. * consider the region number when performing a TLB lookup, we need to assign a unique
  12. * region id to each region in a process. We use the least significant three bits in a
  13. * region id for this purpose.
  14. */
  15. #define IA64_REGION_ID_KERNEL 0 /* the kernel's region id (tlb.c depends on this being 0) */
  16. #define ia64_rid(ctx,addr) (((ctx) << 3) | (addr >> 61))
  17. # include <asm/page.h>
  18. # ifndef __ASSEMBLY__
  19. #include <linux/compiler.h>
  20. #include <linux/percpu.h>
  21. #include <linux/sched.h>
  22. #include <linux/spinlock.h>
  23. #include <asm/processor.h>
  24. struct ia64_ctx {
  25. spinlock_t lock;
  26. unsigned int next; /* next context number to use */
  27. unsigned int limit; /* next >= limit => must call wrap_mmu_context() */
  28. unsigned int max_ctx; /* max. context value supported by all CPUs */
  29. };
  30. extern struct ia64_ctx ia64_ctx;
  31. DECLARE_PER_CPU(u8, ia64_need_tlb_flush);
  32. extern void wrap_mmu_context (struct mm_struct *mm);
  33. static inline void
  34. enter_lazy_tlb (struct mm_struct *mm, struct task_struct *tsk)
  35. {
  36. }
  37. /*
  38. * When the context counter wraps around all TLBs need to be flushed because an old
  39. * context number might have been reused. This is signalled by the ia64_need_tlb_flush
  40. * per-CPU variable, which is checked in the routine below. Called by activate_mm().
  41. * <efocht@ess.nec.de>
  42. */
  43. static inline void
  44. delayed_tlb_flush (void)
  45. {
  46. extern void local_flush_tlb_all (void);
  47. unsigned long flags;
  48. if (unlikely(__ia64_per_cpu_var(ia64_need_tlb_flush))) {
  49. spin_lock_irqsave(&ia64_ctx.lock, flags);
  50. {
  51. if (__ia64_per_cpu_var(ia64_need_tlb_flush)) {
  52. local_flush_tlb_all();
  53. __ia64_per_cpu_var(ia64_need_tlb_flush) = 0;
  54. }
  55. }
  56. spin_unlock_irqrestore(&ia64_ctx.lock, flags);
  57. }
  58. }
  59. static inline nv_mm_context_t
  60. get_mmu_context (struct mm_struct *mm)
  61. {
  62. unsigned long flags;
  63. nv_mm_context_t context = mm->context;
  64. if (unlikely(!context)) {
  65. spin_lock_irqsave(&ia64_ctx.lock, flags);
  66. {
  67. /* re-check, now that we've got the lock: */
  68. context = mm->context;
  69. if (context == 0) {
  70. cpus_clear(mm->cpu_vm_mask);
  71. if (ia64_ctx.next >= ia64_ctx.limit)
  72. wrap_mmu_context(mm);
  73. mm->context = context = ia64_ctx.next++;
  74. }
  75. }
  76. spin_unlock_irqrestore(&ia64_ctx.lock, flags);
  77. }
  78. /*
  79. * Ensure we're not starting to use "context" before any old
  80. * uses of it are gone from our TLB.
  81. */
  82. delayed_tlb_flush();
  83. return context;
  84. }
  85. /*
  86. * Initialize context number to some sane value. MM is guaranteed to be a brand-new
  87. * address-space, so no TLB flushing is needed, ever.
  88. */
  89. static inline int
  90. init_new_context (struct task_struct *p, struct mm_struct *mm)
  91. {
  92. mm->context = 0;
  93. return 0;
  94. }
  95. static inline void
  96. destroy_context (struct mm_struct *mm)
  97. {
  98. /* Nothing to do. */
  99. }
  100. static inline void
  101. reload_context (nv_mm_context_t context)
  102. {
  103. unsigned long rid;
  104. unsigned long rid_incr = 0;
  105. unsigned long rr0, rr1, rr2, rr3, rr4, old_rr4;
  106. old_rr4 = ia64_get_rr(RGN_BASE(RGN_HPAGE));
  107. rid = context << 3; /* make space for encoding the region number */
  108. rid_incr = 1 << 8;
  109. /* encode the region id, preferred page size, and VHPT enable bit: */
  110. rr0 = (rid << 8) | (PAGE_SHIFT << 2) | 1;
  111. rr1 = rr0 + 1*rid_incr;
  112. rr2 = rr0 + 2*rid_incr;
  113. rr3 = rr0 + 3*rid_incr;
  114. rr4 = rr0 + 4*rid_incr;
  115. #ifdef CONFIG_HUGETLB_PAGE
  116. rr4 = (rr4 & (~(0xfcUL))) | (old_rr4 & 0xfc);
  117. # if RGN_HPAGE != 4
  118. # error "reload_context assumes RGN_HPAGE is 4"
  119. # endif
  120. #endif
  121. ia64_set_rr(0x0000000000000000UL, rr0);
  122. ia64_set_rr(0x2000000000000000UL, rr1);
  123. ia64_set_rr(0x4000000000000000UL, rr2);
  124. ia64_set_rr(0x6000000000000000UL, rr3);
  125. ia64_set_rr(0x8000000000000000UL, rr4);
  126. ia64_srlz_i(); /* srlz.i implies srlz.d */
  127. }
  128. /*
  129. * Must be called with preemption off
  130. */
  131. static inline void
  132. activate_context (struct mm_struct *mm)
  133. {
  134. nv_mm_context_t context;
  135. do {
  136. context = get_mmu_context(mm);
  137. if (!cpu_isset(smp_processor_id(), mm->cpu_vm_mask))
  138. cpu_set(smp_processor_id(), mm->cpu_vm_mask);
  139. reload_context(context);
  140. /* in the unlikely event of a TLB-flush by another thread, redo the load: */
  141. } while (unlikely(context != mm->context));
  142. }
  143. #define deactivate_mm(tsk,mm) do { } while (0)
  144. /*
  145. * Switch from address space PREV to address space NEXT.
  146. */
  147. static inline void
  148. activate_mm (struct mm_struct *prev, struct mm_struct *next)
  149. {
  150. /*
  151. * We may get interrupts here, but that's OK because interrupt handlers cannot
  152. * touch user-space.
  153. */
  154. ia64_set_kr(IA64_KR_PT_BASE, __pa(next->pgd));
  155. activate_context(next);
  156. }
  157. #define switch_mm(prev_mm,next_mm,next_task) activate_mm(prev_mm, next_mm)
  158. # endif /* ! __ASSEMBLY__ */
  159. #endif /* _ASM_IA64_MMU_CONTEXT_H */