io.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476
  1. #ifndef _ASM_IA64_IO_H
  2. #define _ASM_IA64_IO_H
  3. /*
  4. * This file contains the definitions for the emulated IO instructions
  5. * inb/inw/inl/outb/outw/outl and the "string versions" of the same
  6. * (insb/insw/insl/outsb/outsw/outsl). You can also use "pausing"
  7. * versions of the single-IO instructions (inb_p/inw_p/..).
  8. *
  9. * This file is not meant to be obfuscating: it's just complicated to
  10. * (a) handle it all in a way that makes gcc able to optimize it as
  11. * well as possible and (b) trying to avoid writing the same thing
  12. * over and over again with slight variations and possibly making a
  13. * mistake somewhere.
  14. *
  15. * Copyright (C) 1998-2003 Hewlett-Packard Co
  16. * David Mosberger-Tang <davidm@hpl.hp.com>
  17. * Copyright (C) 1999 Asit Mallick <asit.k.mallick@intel.com>
  18. * Copyright (C) 1999 Don Dugger <don.dugger@intel.com>
  19. */
  20. /* We don't use IO slowdowns on the ia64, but.. */
  21. #define __SLOW_DOWN_IO do { } while (0)
  22. #define SLOW_DOWN_IO do { } while (0)
  23. #define __IA64_UNCACHED_OFFSET RGN_BASE(RGN_UNCACHED)
  24. /*
  25. * The legacy I/O space defined by the ia64 architecture supports only 65536 ports, but
  26. * large machines may have multiple other I/O spaces so we can't place any a priori limit
  27. * on IO_SPACE_LIMIT. These additional spaces are described in ACPI.
  28. */
  29. #define IO_SPACE_LIMIT 0xffffffffffffffffUL
  30. #define MAX_IO_SPACES_BITS 4
  31. #define MAX_IO_SPACES (1UL << MAX_IO_SPACES_BITS)
  32. #define IO_SPACE_BITS 24
  33. #define IO_SPACE_SIZE (1UL << IO_SPACE_BITS)
  34. #define IO_SPACE_NR(port) ((port) >> IO_SPACE_BITS)
  35. #define IO_SPACE_BASE(space) ((space) << IO_SPACE_BITS)
  36. #define IO_SPACE_PORT(port) ((port) & (IO_SPACE_SIZE - 1))
  37. #define IO_SPACE_SPARSE_ENCODING(p) ((((p) >> 2) << 12) | ((p) & 0xfff))
  38. struct io_space {
  39. unsigned long mmio_base; /* base in MMIO space */
  40. int sparse;
  41. };
  42. extern struct io_space io_space[];
  43. extern unsigned int num_io_spaces;
  44. # ifdef __KERNEL__
  45. /*
  46. * All MMIO iomem cookies are in region 6; anything less is a PIO cookie:
  47. * 0xCxxxxxxxxxxxxxxx MMIO cookie (return from ioremap)
  48. * 0x000000001SPPPPPP PIO cookie (S=space number, P..P=port)
  49. *
  50. * ioread/writeX() uses the leading 1 in PIO cookies (PIO_OFFSET) to catch
  51. * code that uses bare port numbers without the prerequisite pci_iomap().
  52. */
  53. #define PIO_OFFSET (1UL << (MAX_IO_SPACES_BITS + IO_SPACE_BITS))
  54. #define PIO_MASK (PIO_OFFSET - 1)
  55. #define PIO_RESERVED __IA64_UNCACHED_OFFSET
  56. #define HAVE_ARCH_PIO_SIZE
  57. #include <asm/intrinsics.h>
  58. #include <asm/machvec.h>
  59. #include <asm/page.h>
  60. #include <asm/system.h>
  61. #include <asm-generic/iomap.h>
  62. /*
  63. * Change virtual addresses to physical addresses and vv.
  64. */
  65. static inline unsigned long
  66. virt_to_phys (volatile void *address)
  67. {
  68. return (unsigned long) address - PAGE_OFFSET;
  69. }
  70. static inline void*
  71. phys_to_virt (unsigned long address)
  72. {
  73. return (void *) (address + PAGE_OFFSET);
  74. }
  75. #define ARCH_HAS_VALID_PHYS_ADDR_RANGE
  76. extern int valid_phys_addr_range (unsigned long addr, size_t *count); /* efi.c */
  77. /*
  78. * The following two macros are deprecated and scheduled for removal.
  79. * Please use the PCI-DMA interface defined in <asm/pci.h> instead.
  80. */
  81. #define bus_to_virt phys_to_virt
  82. #define virt_to_bus virt_to_phys
  83. #define page_to_bus page_to_phys
  84. # endif /* KERNEL */
  85. /*
  86. * Memory fence w/accept. This should never be used in code that is
  87. * not IA-64 specific.
  88. */
  89. #define __ia64_mf_a() ia64_mfa()
  90. /**
  91. * ___ia64_mmiowb - I/O write barrier
  92. *
  93. * Ensure ordering of I/O space writes. This will make sure that writes
  94. * following the barrier will arrive after all previous writes. For most
  95. * ia64 platforms, this is a simple 'mf.a' instruction.
  96. *
  97. * See Documentation/DocBook/deviceiobook.tmpl for more information.
  98. */
  99. static inline void ___ia64_mmiowb(void)
  100. {
  101. ia64_mfa();
  102. }
  103. static inline void*
  104. __ia64_mk_io_addr (unsigned long port)
  105. {
  106. struct io_space *space;
  107. unsigned long offset;
  108. space = &io_space[IO_SPACE_NR(port)];
  109. port = IO_SPACE_PORT(port);
  110. if (space->sparse)
  111. offset = IO_SPACE_SPARSE_ENCODING(port);
  112. else
  113. offset = port;
  114. return (void *) (space->mmio_base | offset);
  115. }
  116. #define __ia64_inb ___ia64_inb
  117. #define __ia64_inw ___ia64_inw
  118. #define __ia64_inl ___ia64_inl
  119. #define __ia64_outb ___ia64_outb
  120. #define __ia64_outw ___ia64_outw
  121. #define __ia64_outl ___ia64_outl
  122. #define __ia64_readb ___ia64_readb
  123. #define __ia64_readw ___ia64_readw
  124. #define __ia64_readl ___ia64_readl
  125. #define __ia64_readq ___ia64_readq
  126. #define __ia64_readb_relaxed ___ia64_readb
  127. #define __ia64_readw_relaxed ___ia64_readw
  128. #define __ia64_readl_relaxed ___ia64_readl
  129. #define __ia64_readq_relaxed ___ia64_readq
  130. #define __ia64_writeb ___ia64_writeb
  131. #define __ia64_writew ___ia64_writew
  132. #define __ia64_writel ___ia64_writel
  133. #define __ia64_writeq ___ia64_writeq
  134. #define __ia64_mmiowb ___ia64_mmiowb
  135. /*
  136. * For the in/out routines, we need to do "mf.a" _after_ doing the I/O access to ensure
  137. * that the access has completed before executing other I/O accesses. Since we're doing
  138. * the accesses through an uncachable (UC) translation, the CPU will execute them in
  139. * program order. However, we still need to tell the compiler not to shuffle them around
  140. * during optimization, which is why we use "volatile" pointers.
  141. */
  142. static inline unsigned int
  143. ___ia64_inb (unsigned long port)
  144. {
  145. volatile unsigned char *addr = __ia64_mk_io_addr(port);
  146. unsigned char ret;
  147. ret = *addr;
  148. __ia64_mf_a();
  149. return ret;
  150. }
  151. static inline unsigned int
  152. ___ia64_inw (unsigned long port)
  153. {
  154. volatile unsigned short *addr = __ia64_mk_io_addr(port);
  155. unsigned short ret;
  156. ret = *addr;
  157. __ia64_mf_a();
  158. return ret;
  159. }
  160. static inline unsigned int
  161. ___ia64_inl (unsigned long port)
  162. {
  163. volatile unsigned int *addr = __ia64_mk_io_addr(port);
  164. unsigned int ret;
  165. ret = *addr;
  166. __ia64_mf_a();
  167. return ret;
  168. }
  169. static inline void
  170. ___ia64_outb (unsigned char val, unsigned long port)
  171. {
  172. volatile unsigned char *addr = __ia64_mk_io_addr(port);
  173. *addr = val;
  174. __ia64_mf_a();
  175. }
  176. static inline void
  177. ___ia64_outw (unsigned short val, unsigned long port)
  178. {
  179. volatile unsigned short *addr = __ia64_mk_io_addr(port);
  180. *addr = val;
  181. __ia64_mf_a();
  182. }
  183. static inline void
  184. ___ia64_outl (unsigned int val, unsigned long port)
  185. {
  186. volatile unsigned int *addr = __ia64_mk_io_addr(port);
  187. *addr = val;
  188. __ia64_mf_a();
  189. }
  190. static inline void
  191. __insb (unsigned long port, void *dst, unsigned long count)
  192. {
  193. unsigned char *dp = dst;
  194. while (count--)
  195. *dp++ = platform_inb(port);
  196. }
  197. static inline void
  198. __insw (unsigned long port, void *dst, unsigned long count)
  199. {
  200. unsigned short *dp = dst;
  201. while (count--)
  202. *dp++ = platform_inw(port);
  203. }
  204. static inline void
  205. __insl (unsigned long port, void *dst, unsigned long count)
  206. {
  207. unsigned int *dp = dst;
  208. while (count--)
  209. *dp++ = platform_inl(port);
  210. }
  211. static inline void
  212. __outsb (unsigned long port, const void *src, unsigned long count)
  213. {
  214. const unsigned char *sp = src;
  215. while (count--)
  216. platform_outb(*sp++, port);
  217. }
  218. static inline void
  219. __outsw (unsigned long port, const void *src, unsigned long count)
  220. {
  221. const unsigned short *sp = src;
  222. while (count--)
  223. platform_outw(*sp++, port);
  224. }
  225. static inline void
  226. __outsl (unsigned long port, const void *src, unsigned long count)
  227. {
  228. const unsigned int *sp = src;
  229. while (count--)
  230. platform_outl(*sp++, port);
  231. }
  232. /*
  233. * Unfortunately, some platforms are broken and do not follow the IA-64 architecture
  234. * specification regarding legacy I/O support. Thus, we have to make these operations
  235. * platform dependent...
  236. */
  237. #define __inb platform_inb
  238. #define __inw platform_inw
  239. #define __inl platform_inl
  240. #define __outb platform_outb
  241. #define __outw platform_outw
  242. #define __outl platform_outl
  243. #define __mmiowb platform_mmiowb
  244. #define inb(p) __inb(p)
  245. #define inw(p) __inw(p)
  246. #define inl(p) __inl(p)
  247. #define insb(p,d,c) __insb(p,d,c)
  248. #define insw(p,d,c) __insw(p,d,c)
  249. #define insl(p,d,c) __insl(p,d,c)
  250. #define outb(v,p) __outb(v,p)
  251. #define outw(v,p) __outw(v,p)
  252. #define outl(v,p) __outl(v,p)
  253. #define outsb(p,s,c) __outsb(p,s,c)
  254. #define outsw(p,s,c) __outsw(p,s,c)
  255. #define outsl(p,s,c) __outsl(p,s,c)
  256. #define mmiowb() __mmiowb()
  257. /*
  258. * The address passed to these functions are ioremap()ped already.
  259. *
  260. * We need these to be machine vectors since some platforms don't provide
  261. * DMA coherence via PIO reads (PCI drivers and the spec imply that this is
  262. * a good idea). Writes are ok though for all existing ia64 platforms (and
  263. * hopefully it'll stay that way).
  264. */
  265. static inline unsigned char
  266. ___ia64_readb (const volatile void __iomem *addr)
  267. {
  268. return *(volatile unsigned char __force *)addr;
  269. }
  270. static inline unsigned short
  271. ___ia64_readw (const volatile void __iomem *addr)
  272. {
  273. return *(volatile unsigned short __force *)addr;
  274. }
  275. static inline unsigned int
  276. ___ia64_readl (const volatile void __iomem *addr)
  277. {
  278. return *(volatile unsigned int __force *) addr;
  279. }
  280. static inline unsigned long
  281. ___ia64_readq (const volatile void __iomem *addr)
  282. {
  283. return *(volatile unsigned long __force *) addr;
  284. }
  285. static inline void
  286. __writeb (unsigned char val, volatile void __iomem *addr)
  287. {
  288. *(volatile unsigned char __force *) addr = val;
  289. }
  290. static inline void
  291. __writew (unsigned short val, volatile void __iomem *addr)
  292. {
  293. *(volatile unsigned short __force *) addr = val;
  294. }
  295. static inline void
  296. __writel (unsigned int val, volatile void __iomem *addr)
  297. {
  298. *(volatile unsigned int __force *) addr = val;
  299. }
  300. static inline void
  301. __writeq (unsigned long val, volatile void __iomem *addr)
  302. {
  303. *(volatile unsigned long __force *) addr = val;
  304. }
  305. #define __readb platform_readb
  306. #define __readw platform_readw
  307. #define __readl platform_readl
  308. #define __readq platform_readq
  309. #define __readb_relaxed platform_readb_relaxed
  310. #define __readw_relaxed platform_readw_relaxed
  311. #define __readl_relaxed platform_readl_relaxed
  312. #define __readq_relaxed platform_readq_relaxed
  313. #define readb(a) __readb((a))
  314. #define readw(a) __readw((a))
  315. #define readl(a) __readl((a))
  316. #define readq(a) __readq((a))
  317. #define readb_relaxed(a) __readb_relaxed((a))
  318. #define readw_relaxed(a) __readw_relaxed((a))
  319. #define readl_relaxed(a) __readl_relaxed((a))
  320. #define readq_relaxed(a) __readq_relaxed((a))
  321. #define __raw_readb readb
  322. #define __raw_readw readw
  323. #define __raw_readl readl
  324. #define __raw_readq readq
  325. #define __raw_readb_relaxed readb_relaxed
  326. #define __raw_readw_relaxed readw_relaxed
  327. #define __raw_readl_relaxed readl_relaxed
  328. #define __raw_readq_relaxed readq_relaxed
  329. #define writeb(v,a) __writeb((v), (a))
  330. #define writew(v,a) __writew((v), (a))
  331. #define writel(v,a) __writel((v), (a))
  332. #define writeq(v,a) __writeq((v), (a))
  333. #define __raw_writeb writeb
  334. #define __raw_writew writew
  335. #define __raw_writel writel
  336. #define __raw_writeq writeq
  337. #ifndef inb_p
  338. # define inb_p inb
  339. #endif
  340. #ifndef inw_p
  341. # define inw_p inw
  342. #endif
  343. #ifndef inl_p
  344. # define inl_p inl
  345. #endif
  346. #ifndef outb_p
  347. # define outb_p outb
  348. #endif
  349. #ifndef outw_p
  350. # define outw_p outw
  351. #endif
  352. #ifndef outl_p
  353. # define outl_p outl
  354. #endif
  355. /*
  356. * An "address" in IO memory space is not clearly either an integer or a pointer. We will
  357. * accept both, thus the casts.
  358. *
  359. * On ia-64, we access the physical I/O memory space through the uncached kernel region.
  360. */
  361. static inline void __iomem *
  362. ioremap (unsigned long offset, unsigned long size)
  363. {
  364. return (void __iomem *) (__IA64_UNCACHED_OFFSET | (offset));
  365. }
  366. static inline void
  367. iounmap (volatile void __iomem *addr)
  368. {
  369. }
  370. #define ioremap_nocache(o,s) ioremap(o,s)
  371. # ifdef __KERNEL__
  372. /*
  373. * String version of IO memory access ops:
  374. */
  375. extern void memcpy_fromio(void *dst, const volatile void __iomem *src, long n);
  376. extern void memcpy_toio(volatile void __iomem *dst, const void *src, long n);
  377. extern void memset_io(volatile void __iomem *s, int c, long n);
  378. #define dma_cache_inv(_start,_size) do { } while (0)
  379. #define dma_cache_wback(_start,_size) do { } while (0)
  380. #define dma_cache_wback_inv(_start,_size) do { } while (0)
  381. # endif /* __KERNEL__ */
  382. /*
  383. * Enabling BIO_VMERGE_BOUNDARY forces us to turn off I/O MMU bypassing. It is said that
  384. * BIO-level virtual merging can give up to 4% performance boost (not verified for ia64).
  385. * On the other hand, we know that I/O MMU bypassing gives ~8% performance improvement on
  386. * SPECweb-like workloads on zx1-based machines. Thus, for now we favor I/O MMU bypassing
  387. * over BIO-level virtual merging.
  388. */
  389. extern unsigned long ia64_max_iommu_merge_mask;
  390. #if 1
  391. #define BIO_VMERGE_BOUNDARY 0
  392. #else
  393. /*
  394. * It makes no sense at all to have this BIO_VMERGE_BOUNDARY macro here. Should be
  395. * replaced by dma_merge_mask() or something of that sort. Note: the only way
  396. * BIO_VMERGE_BOUNDARY is used is to mask off bits. Effectively, our definition gets
  397. * expanded into:
  398. *
  399. * addr & ((ia64_max_iommu_merge_mask + 1) - 1) == (addr & ia64_max_iommu_vmerge_mask)
  400. *
  401. * which is precisely what we want.
  402. */
  403. #define BIO_VMERGE_BOUNDARY (ia64_max_iommu_merge_mask + 1)
  404. #endif
  405. #endif /* _ASM_IA64_IO_H */