system.h 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128
  1. /* system.h: FR-V CPU control definitions
  2. *
  3. * Copyright (C) 2003 Red Hat, Inc. All Rights Reserved.
  4. * Written by David Howells (dhowells@redhat.com)
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #ifndef _ASM_SYSTEM_H
  12. #define _ASM_SYSTEM_H
  13. #include <linux/config.h> /* get configuration macros */
  14. #include <linux/linkage.h>
  15. #include <asm/atomic.h>
  16. struct thread_struct;
  17. #define prepare_to_switch() do { } while(0)
  18. /*
  19. * switch_to(prev, next) should switch from task `prev' to `next'
  20. * `prev' will never be the same as `next'.
  21. * The `mb' is to tell GCC not to cache `current' across this call.
  22. */
  23. extern asmlinkage
  24. struct task_struct *__switch_to(struct thread_struct *prev_thread,
  25. struct thread_struct *next_thread,
  26. struct task_struct *prev);
  27. #define switch_to(prev, next, last) \
  28. do { \
  29. (prev)->thread.sched_lr = \
  30. (unsigned long) __builtin_return_address(0); \
  31. (last) = __switch_to(&(prev)->thread, &(next)->thread, (prev)); \
  32. mb(); \
  33. } while(0)
  34. /*
  35. * interrupt flag manipulation
  36. */
  37. #define local_irq_disable() \
  38. do { \
  39. unsigned long psr; \
  40. asm volatile(" movsg psr,%0 \n" \
  41. " andi %0,%2,%0 \n" \
  42. " ori %0,%1,%0 \n" \
  43. " movgs %0,psr \n" \
  44. : "=r"(psr) \
  45. : "i" (PSR_PIL_14), "i" (~PSR_PIL) \
  46. : "memory"); \
  47. } while(0)
  48. #define local_irq_enable() \
  49. do { \
  50. unsigned long psr; \
  51. asm volatile(" movsg psr,%0 \n" \
  52. " andi %0,%1,%0 \n" \
  53. " movgs %0,psr \n" \
  54. : "=r"(psr) \
  55. : "i" (~PSR_PIL) \
  56. : "memory"); \
  57. } while(0)
  58. #define local_save_flags(flags) \
  59. do { \
  60. typecheck(unsigned long, flags); \
  61. asm("movsg psr,%0" \
  62. : "=r"(flags) \
  63. : \
  64. : "memory"); \
  65. } while(0)
  66. #define local_irq_save(flags) \
  67. do { \
  68. unsigned long npsr; \
  69. typecheck(unsigned long, flags); \
  70. asm volatile(" movsg psr,%0 \n" \
  71. " andi %0,%3,%1 \n" \
  72. " ori %1,%2,%1 \n" \
  73. " movgs %1,psr \n" \
  74. : "=r"(flags), "=r"(npsr) \
  75. : "i" (PSR_PIL_14), "i" (~PSR_PIL) \
  76. : "memory"); \
  77. } while(0)
  78. #define local_irq_restore(flags) \
  79. do { \
  80. typecheck(unsigned long, flags); \
  81. asm volatile(" movgs %0,psr \n" \
  82. : \
  83. : "r" (flags) \
  84. : "memory"); \
  85. } while(0)
  86. #define irqs_disabled() \
  87. ((__get_PSR() & PSR_PIL) >= PSR_PIL_14)
  88. /*
  89. * Force strict CPU ordering.
  90. */
  91. #define nop() asm volatile ("nop"::)
  92. #define mb() asm volatile ("membar" : : :"memory")
  93. #define rmb() asm volatile ("membar" : : :"memory")
  94. #define wmb() asm volatile ("membar" : : :"memory")
  95. #define set_mb(var, value) do { var = value; mb(); } while (0)
  96. #define set_wmb(var, value) do { var = value; wmb(); } while (0)
  97. #define smp_mb() mb()
  98. #define smp_rmb() rmb()
  99. #define smp_wmb() wmb()
  100. #define read_barrier_depends() do {} while(0)
  101. #define smp_read_barrier_depends() read_barrier_depends()
  102. #define HARD_RESET_NOW() \
  103. do { \
  104. cli(); \
  105. } while(1)
  106. extern void die_if_kernel(const char *, ...) __attribute__((format(printf, 1, 2)));
  107. extern void free_initmem(void);
  108. #define arch_align_stack(x) (x)
  109. #endif /* _ASM_SYSTEM_H */