system.h 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252
  1. #ifndef __ASM_ARM_SYSTEM_H
  2. #define __ASM_ARM_SYSTEM_H
  3. #ifdef __KERNEL__
  4. #include <linux/config.h>
  5. /*
  6. * This is used to ensure the compiler did actually allocate the register we
  7. * asked it for some inline assembly sequences. Apparently we can't trust
  8. * the compiler from one version to another so a bit of paranoia won't hurt.
  9. * This string is meant to be concatenated with the inline asm string and
  10. * will cause compilation to stop on mismatch. (From ARM32 - may come in handy)
  11. */
  12. #define __asmeq(x, y) ".ifnc " x "," y " ; .err ; .endif\n\t"
  13. #ifndef __ASSEMBLY__
  14. #include <linux/linkage.h>
  15. struct thread_info;
  16. struct task_struct;
  17. #if 0
  18. /* information about the system we're running on */
  19. extern unsigned int system_rev;
  20. extern unsigned int system_serial_low;
  21. extern unsigned int system_serial_high;
  22. extern unsigned int mem_fclk_21285;
  23. FIXME - sort this
  24. /*
  25. * We need to turn the caches off before calling the reset vector - RiscOS
  26. * messes up if we don't
  27. */
  28. #define proc_hard_reset() cpu_proc_fin()
  29. #endif
  30. struct pt_regs;
  31. void die(const char *msg, struct pt_regs *regs, int err)
  32. __attribute__((noreturn));
  33. void die_if_kernel(const char *str, struct pt_regs *regs, int err);
  34. void hook_fault_code(int nr, int (*fn)(unsigned long, unsigned int,
  35. struct pt_regs *),
  36. int sig, const char *name);
  37. #include <asm/proc-fns.h>
  38. #define xchg(ptr,x) \
  39. ((__typeof__(*(ptr)))__xchg((unsigned long)(x),(ptr),sizeof(*(ptr))))
  40. #define tas(ptr) (xchg((ptr),1))
  41. extern asmlinkage void __backtrace(void);
  42. #define set_cr(x) \
  43. __asm__ __volatile__( \
  44. "mcr p15, 0, %0, c1, c0, 0 @ set CR" \
  45. : : "r" (x) : "cc")
  46. #define get_cr() \
  47. ({ \
  48. unsigned int __val; \
  49. __asm__ __volatile__( \
  50. "mrc p15, 0, %0, c1, c0, 0 @ get CR" \
  51. : "=r" (__val) : : "cc"); \
  52. __val; \
  53. })
  54. extern unsigned long cr_no_alignment; /* defined in entry-armv.S */
  55. extern unsigned long cr_alignment; /* defined in entry-armv.S */
  56. #define UDBG_UNDEFINED (1 << 0)
  57. #define UDBG_SYSCALL (1 << 1)
  58. #define UDBG_BADABORT (1 << 2)
  59. #define UDBG_SEGV (1 << 3)
  60. #define UDBG_BUS (1 << 4)
  61. extern unsigned int user_debug;
  62. #define vectors_base() (0)
  63. #define mb() __asm__ __volatile__ ("" : : : "memory")
  64. #define rmb() mb()
  65. #define wmb() mb()
  66. #define nop() __asm__ __volatile__("mov\tr0,r0\t@ nop\n\t");
  67. #define read_barrier_depends() do { } while(0)
  68. #define set_mb(var, value) do { var = value; mb(); } while (0)
  69. #define set_wmb(var, value) do { var = value; wmb(); } while (0)
  70. /*
  71. * We assume knowledge of how
  72. * spin_unlock_irq() and friends are implemented. This avoids
  73. * us needlessly decrementing and incrementing the preempt count.
  74. */
  75. #define prepare_arch_switch(rq,next) local_irq_enable()
  76. #define finish_arch_switch(rq,prev) spin_unlock(&(rq)->lock)
  77. #define task_running(rq,p) ((rq)->curr == (p))
  78. /*
  79. * switch_to(prev, next) should switch from task `prev' to `next'
  80. * `prev' will never be the same as `next'. schedule() itself
  81. * contains the memory barrier to tell GCC not to cache `current'.
  82. */
  83. extern struct task_struct *__switch_to(struct task_struct *, struct thread_info *, struct thread_info *);
  84. #define switch_to(prev,next,last) \
  85. do { \
  86. last = __switch_to(prev,prev->thread_info,next->thread_info); \
  87. } while (0)
  88. /*
  89. * Save the current interrupt enable state & disable IRQs
  90. */
  91. #define local_irq_save(x) \
  92. do { \
  93. unsigned long temp; \
  94. __asm__ __volatile__( \
  95. " mov %0, pc @ save_flags_cli\n" \
  96. " orr %1, %0, #0x08000000\n" \
  97. " and %0, %0, #0x0c000000\n" \
  98. " teqp %1, #0\n" \
  99. : "=r" (x), "=r" (temp) \
  100. : \
  101. : "memory"); \
  102. } while (0)
  103. /*
  104. * Enable IRQs (sti)
  105. */
  106. #define local_irq_enable() \
  107. do { \
  108. unsigned long temp; \
  109. __asm__ __volatile__( \
  110. " mov %0, pc @ sti\n" \
  111. " bic %0, %0, #0x08000000\n" \
  112. " teqp %0, #0\n" \
  113. : "=r" (temp) \
  114. : \
  115. : "memory"); \
  116. } while(0)
  117. /*
  118. * Disable IRQs (cli)
  119. */
  120. #define local_irq_disable() \
  121. do { \
  122. unsigned long temp; \
  123. __asm__ __volatile__( \
  124. " mov %0, pc @ cli\n" \
  125. " orr %0, %0, #0x08000000\n" \
  126. " teqp %0, #0\n" \
  127. : "=r" (temp) \
  128. : \
  129. : "memory"); \
  130. } while(0)
  131. /* Enable FIQs (stf) */
  132. #define __stf() do { \
  133. unsigned long temp; \
  134. __asm__ __volatile__( \
  135. " mov %0, pc @ stf\n" \
  136. " bic %0, %0, #0x04000000\n" \
  137. " teqp %0, #0\n" \
  138. : "=r" (temp)); \
  139. } while(0)
  140. /* Disable FIQs (clf) */
  141. #define __clf() do { \
  142. unsigned long temp; \
  143. __asm__ __volatile__( \
  144. " mov %0, pc @ clf\n" \
  145. " orr %0, %0, #0x04000000\n" \
  146. " teqp %0, #0\n" \
  147. : "=r" (temp)); \
  148. } while(0)
  149. /*
  150. * Save the current interrupt enable state.
  151. */
  152. #define local_save_flags(x) \
  153. do { \
  154. __asm__ __volatile__( \
  155. " mov %0, pc @ save_flags\n" \
  156. " and %0, %0, #0x0c000000\n" \
  157. : "=r" (x)); \
  158. } while (0)
  159. /*
  160. * restore saved IRQ & FIQ state
  161. */
  162. #define local_irq_restore(x) \
  163. do { \
  164. unsigned long temp; \
  165. __asm__ __volatile__( \
  166. " mov %0, pc @ restore_flags\n" \
  167. " bic %0, %0, #0x0c000000\n" \
  168. " orr %0, %0, %1\n" \
  169. " teqp %0, #0\n" \
  170. : "=&r" (temp) \
  171. : "r" (x) \
  172. : "memory"); \
  173. } while (0)
  174. #ifdef CONFIG_SMP
  175. #error SMP not supported
  176. #endif
  177. #define smp_mb() barrier()
  178. #define smp_rmb() barrier()
  179. #define smp_wmb() barrier()
  180. #define smp_read_barrier_depends() do { } while(0)
  181. #define clf() __clf()
  182. #define stf() __stf()
  183. #define irqs_disabled() \
  184. ({ \
  185. unsigned long flags; \
  186. local_save_flags(flags); \
  187. flags & PSR_I_BIT; \
  188. })
  189. static inline unsigned long __xchg(unsigned long x, volatile void *ptr, int size)
  190. {
  191. extern void __bad_xchg(volatile void *, int);
  192. switch (size) {
  193. case 1: return cpu_xchg_1(x, ptr);
  194. case 4: return cpu_xchg_4(x, ptr);
  195. default: __bad_xchg(ptr, size);
  196. }
  197. return 0;
  198. }
  199. #endif /* __ASSEMBLY__ */
  200. #define arch_align_stack(x) (x)
  201. #endif /* __KERNEL__ */
  202. #endif