mux.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575
  1. /*
  2. * linux/include/asm-arm/arch-omap/mux.h
  3. *
  4. * Table of the Omap register configurations for the FUNC_MUX and
  5. * PULL_DWN combinations.
  6. *
  7. * Copyright (C) 2003 Nokia Corporation
  8. *
  9. * Written by Tony Lindgren <tony.lindgren@nokia.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  24. *
  25. * NOTE: Please use the following naming style for new pin entries.
  26. * For example, W8_1610_MMC2_DAT0, where:
  27. * - W8 = ball
  28. * - 1610 = 1510 or 1610, none if common for both 1510 and 1610
  29. * - MMC2_DAT0 = function
  30. *
  31. * Change log:
  32. * Added entry for the I2C interface. (02Feb 2004)
  33. * Copyright (C) 2004 Texas Instruments
  34. *
  35. * Added entry for the keypad and uwire CS1. (09Mar 2004)
  36. * Copyright (C) 2004 Texas Instruments
  37. *
  38. */
  39. #ifndef __ASM_ARCH_MUX_H
  40. #define __ASM_ARCH_MUX_H
  41. #define PU_PD_SEL_NA 0 /* No pu_pd reg available */
  42. #define PULL_DWN_CTRL_NA 0 /* No pull-down control needed */
  43. #ifdef CONFIG_OMAP_MUX_DEBUG
  44. #define MUX_REG(reg, mode_offset, mode) .mux_reg_name = "FUNC_MUX_CTRL_"#reg, \
  45. .mux_reg = FUNC_MUX_CTRL_##reg, \
  46. .mask_offset = mode_offset, \
  47. .mask = mode,
  48. #define PULL_REG(reg, bit, status) .pull_name = "PULL_DWN_CTRL_"#reg, \
  49. .pull_reg = PULL_DWN_CTRL_##reg, \
  50. .pull_bit = bit, \
  51. .pull_val = status,
  52. #define PU_PD_REG(reg, status) .pu_pd_name = "PU_PD_SEL_"#reg, \
  53. .pu_pd_reg = PU_PD_SEL_##reg, \
  54. .pu_pd_val = status,
  55. #else
  56. #define MUX_REG(reg, mode_offset, mode) .mux_reg = FUNC_MUX_CTRL_##reg, \
  57. .mask_offset = mode_offset, \
  58. .mask = mode,
  59. #define PULL_REG(reg, bit, status) .pull_reg = PULL_DWN_CTRL_##reg, \
  60. .pull_bit = bit, \
  61. .pull_val = status,
  62. #define PU_PD_REG(reg, status) .pu_pd_reg = PU_PD_SEL_##reg, \
  63. .pu_pd_val = status,
  64. #endif /* CONFIG_OMAP_MUX_DEBUG */
  65. #define MUX_CFG(desc, mux_reg, mode_offset, mode, \
  66. pull_reg, pull_bit, pull_status, \
  67. pu_pd_reg, pu_pd_status, debug_status) \
  68. { \
  69. .name = desc, \
  70. .debug = debug_status, \
  71. MUX_REG(mux_reg, mode_offset, mode) \
  72. PULL_REG(pull_reg, pull_bit, pull_status) \
  73. PU_PD_REG(pu_pd_reg, pu_pd_status) \
  74. },
  75. #define PULL_DISABLED 0
  76. #define PULL_ENABLED 1
  77. #define PULL_DOWN 0
  78. #define PULL_UP 1
  79. typedef struct {
  80. char *name;
  81. unsigned char busy;
  82. unsigned char debug;
  83. const char *mux_reg_name;
  84. const unsigned int mux_reg;
  85. const unsigned char mask_offset;
  86. const unsigned char mask;
  87. const char *pull_name;
  88. const unsigned int pull_reg;
  89. const unsigned char pull_val;
  90. const unsigned char pull_bit;
  91. const char *pu_pd_name;
  92. const unsigned int pu_pd_reg;
  93. const unsigned char pu_pd_val;
  94. } reg_cfg_set;
  95. /*
  96. * Lookup table for FUNC_MUX and PULL_DWN register combinations for each
  97. * device. See also reg_cfg_table below for the register values.
  98. */
  99. typedef enum {
  100. /* UART1 (BT_UART_GATING)*/
  101. UART1_TX = 0,
  102. UART1_RTS,
  103. /* UART2 (COM_UART_GATING)*/
  104. UART2_TX,
  105. UART2_RX,
  106. UART2_CTS,
  107. UART2_RTS,
  108. /* UART3 (GIGA_UART_GATING) */
  109. UART3_TX,
  110. UART3_RX,
  111. UART3_CTS,
  112. UART3_RTS,
  113. UART3_CLKREQ,
  114. UART3_BCLK, /* 12MHz clock out */
  115. Y15_1610_UART3_RTS,
  116. /* PWT & PWL */
  117. PWT,
  118. PWL,
  119. /* USB master generic */
  120. R18_USB_VBUS,
  121. R18_1510_USB_GPIO0,
  122. W4_USB_PUEN,
  123. W4_USB_CLKO,
  124. W4_USB_HIGHZ,
  125. W4_GPIO58,
  126. /* USB1 master */
  127. USB1_SUSP,
  128. USB1_SEO,
  129. W13_1610_USB1_SE0,
  130. USB1_TXEN,
  131. USB1_TXD,
  132. USB1_VP,
  133. USB1_VM,
  134. USB1_RCV,
  135. USB1_SPEED,
  136. R13_1610_USB1_SPEED,
  137. R13_1710_USB1_SE0,
  138. /* USB2 master */
  139. USB2_SUSP,
  140. USB2_VP,
  141. USB2_TXEN,
  142. USB2_VM,
  143. USB2_RCV,
  144. USB2_SEO,
  145. USB2_TXD,
  146. /* OMAP-1510 GPIO */
  147. R18_1510_GPIO0,
  148. R19_1510_GPIO1,
  149. M14_1510_GPIO2,
  150. /* OMAP1610 GPIO */
  151. P18_1610_GPIO3,
  152. Y15_1610_GPIO17,
  153. /* OMAP-1710 GPIO */
  154. R18_1710_GPIO0,
  155. V2_1710_GPIO10,
  156. N21_1710_GPIO14,
  157. W15_1710_GPIO40,
  158. /* MPUIO */
  159. MPUIO2,
  160. N15_1610_MPUIO2,
  161. MPUIO4,
  162. MPUIO5,
  163. T20_1610_MPUIO5,
  164. W11_1610_MPUIO6,
  165. V10_1610_MPUIO7,
  166. W11_1610_MPUIO9,
  167. V10_1610_MPUIO10,
  168. W10_1610_MPUIO11,
  169. E20_1610_MPUIO13,
  170. U20_1610_MPUIO14,
  171. E19_1610_MPUIO15,
  172. /* MCBSP2 */
  173. MCBSP2_CLKR,
  174. MCBSP2_CLKX,
  175. MCBSP2_DR,
  176. MCBSP2_DX,
  177. MCBSP2_FSR,
  178. MCBSP2_FSX,
  179. /* MCBSP3 */
  180. MCBSP3_CLKX,
  181. /* Misc ballouts */
  182. BALLOUT_V8_ARMIO3,
  183. N20_HDQ,
  184. /* OMAP-1610 MMC2 */
  185. W8_1610_MMC2_DAT0,
  186. V8_1610_MMC2_DAT1,
  187. W15_1610_MMC2_DAT2,
  188. R10_1610_MMC2_DAT3,
  189. Y10_1610_MMC2_CLK,
  190. Y8_1610_MMC2_CMD,
  191. V9_1610_MMC2_CMDDIR,
  192. V5_1610_MMC2_DATDIR0,
  193. W19_1610_MMC2_DATDIR1,
  194. R18_1610_MMC2_CLKIN,
  195. /* OMAP-1610 External Trace Interface */
  196. M19_1610_ETM_PSTAT0,
  197. L15_1610_ETM_PSTAT1,
  198. L18_1610_ETM_PSTAT2,
  199. L19_1610_ETM_D0,
  200. J19_1610_ETM_D6,
  201. J18_1610_ETM_D7,
  202. /* OMAP16XX GPIO */
  203. P20_1610_GPIO4,
  204. V9_1610_GPIO7,
  205. W8_1610_GPIO9,
  206. N20_1610_GPIO11,
  207. N19_1610_GPIO13,
  208. P10_1610_GPIO22,
  209. V5_1610_GPIO24,
  210. AA20_1610_GPIO_41,
  211. W19_1610_GPIO48,
  212. M7_1610_GPIO62,
  213. V14_16XX_GPIO37,
  214. R9_16XX_GPIO18,
  215. L14_16XX_GPIO49,
  216. /* OMAP-1610 uWire */
  217. V19_1610_UWIRE_SCLK,
  218. U18_1610_UWIRE_SDI,
  219. W21_1610_UWIRE_SDO,
  220. N14_1610_UWIRE_CS0,
  221. P15_1610_UWIRE_CS3,
  222. N15_1610_UWIRE_CS1,
  223. /* OMAP-1610 Flash */
  224. L3_1610_FLASH_CS2B_OE,
  225. M8_1610_FLASH_CS2B_WE,
  226. /* First MMC */
  227. MMC_CMD,
  228. MMC_DAT1,
  229. MMC_DAT2,
  230. MMC_DAT0,
  231. MMC_CLK,
  232. MMC_DAT3,
  233. /* OMAP-1710 MMC CMDDIR and DATDIR0 */
  234. M15_1710_MMC_CLKI,
  235. P19_1710_MMC_CMDDIR,
  236. P20_1710_MMC_DATDIR0,
  237. /* OMAP-1610 USB0 alternate pin configuration */
  238. W9_USB0_TXEN,
  239. AA9_USB0_VP,
  240. Y5_USB0_RCV,
  241. R9_USB0_VM,
  242. V6_USB0_TXD,
  243. W5_USB0_SE0,
  244. V9_USB0_SPEED,
  245. V9_USB0_SUSP,
  246. /* USB2 */
  247. W9_USB2_TXEN,
  248. AA9_USB2_VP,
  249. Y5_USB2_RCV,
  250. R9_USB2_VM,
  251. V6_USB2_TXD,
  252. W5_USB2_SE0,
  253. /* 16XX UART */
  254. R13_1610_UART1_TX,
  255. V14_16XX_UART1_RX,
  256. R14_1610_UART1_CTS,
  257. AA15_1610_UART1_RTS,
  258. R9_16XX_UART2_RX,
  259. L14_16XX_UART3_RX,
  260. /* I2C OMAP-1610 */
  261. I2C_SCL,
  262. I2C_SDA,
  263. /* Keypad */
  264. F18_1610_KBC0,
  265. D20_1610_KBC1,
  266. D19_1610_KBC2,
  267. E18_1610_KBC3,
  268. C21_1610_KBC4,
  269. G18_1610_KBR0,
  270. F19_1610_KBR1,
  271. H14_1610_KBR2,
  272. E20_1610_KBR3,
  273. E19_1610_KBR4,
  274. N19_1610_KBR5,
  275. /* Power management */
  276. T20_1610_LOW_PWR,
  277. /* MCLK Settings */
  278. V5_1710_MCLK_ON,
  279. V5_1710_MCLK_OFF,
  280. R10_1610_MCLK_ON,
  281. R10_1610_MCLK_OFF,
  282. /* CompactFlash controller */
  283. P11_1610_CF_CD2,
  284. R11_1610_CF_IOIS16,
  285. V10_1610_CF_IREQ,
  286. W10_1610_CF_RESET,
  287. W11_1610_CF_CD1,
  288. } reg_cfg_t;
  289. #if defined(__MUX_C__) && defined(CONFIG_OMAP_MUX)
  290. /*
  291. * Table of various FUNC_MUX and PULL_DWN combinations for each device.
  292. * See also reg_cfg_t above for the lookup table.
  293. */
  294. static const reg_cfg_set __initdata_or_module
  295. reg_cfg_table[] = {
  296. /*
  297. * description mux mode mux pull pull pull pu_pd pu dbg
  298. * reg offset mode reg bit ena reg
  299. */
  300. MUX_CFG("UART1_TX", 9, 21, 1, 2, 3, 0, NA, 0, 0)
  301. MUX_CFG("UART1_RTS", 9, 12, 1, 2, 0, 0, NA, 0, 0)
  302. /* UART2 (COM_UART_GATING), conflicts with USB2 */
  303. MUX_CFG("UART2_TX", C, 27, 1, 3, 3, 0, NA, 0, 0)
  304. MUX_CFG("UART2_RX", C, 18, 0, 3, 1, 1, NA, 0, 0)
  305. MUX_CFG("UART2_CTS", C, 21, 0, 3, 1, 1, NA, 0, 0)
  306. MUX_CFG("UART2_RTS", C, 24, 1, 3, 2, 0, NA, 0, 0)
  307. /* UART3 (GIGA_UART_GATING) */
  308. MUX_CFG("UART3_TX", 6, 0, 1, 0, 30, 0, NA, 0, 0)
  309. MUX_CFG("UART3_RX", 6, 3, 0, 0, 31, 1, NA, 0, 0)
  310. MUX_CFG("UART3_CTS", 5, 12, 2, 0, 24, 0, NA, 0, 0)
  311. MUX_CFG("UART3_RTS", 5, 15, 2, 0, 25, 0, NA, 0, 0)
  312. MUX_CFG("UART3_CLKREQ", 9, 27, 0, 2, 5, 0, NA, 0, 0)
  313. MUX_CFG("UART3_BCLK", A, 0, 0, 2, 6, 0, NA, 0, 0)
  314. MUX_CFG("Y15_1610_UART3_RTS", A, 0, 1, 2, 6, 0, NA, 0, 0)
  315. /* PWT & PWL, conflicts with UART3 */
  316. MUX_CFG("PWT", 6, 0, 2, 0, 30, 0, NA, 0, 0)
  317. MUX_CFG("PWL", 6, 3, 1, 0, 31, 1, NA, 0, 0)
  318. /* USB internal master generic */
  319. MUX_CFG("R18_USB_VBUS", 7, 9, 2, 1, 11, 0, NA, 0, 1)
  320. MUX_CFG("R18_1510_USB_GPIO0", 7, 9, 0, 1, 11, 1, NA, 0, 1)
  321. /* works around erratum: W4_USB_PUEN and W4_USB_PUDIS are switched! */
  322. MUX_CFG("W4_USB_PUEN", D, 3, 3, 3, 5, 1, NA, 0, 1)
  323. MUX_CFG("W4_USB_CLKO", D, 3, 1, 3, 5, 0, NA, 0, 1)
  324. MUX_CFG("W4_USB_HIGHZ", D, 3, 4, 3, 5, 0, 3, 0, 1)
  325. MUX_CFG("W4_GPIO58", D, 3, 7, 3, 5, 0, 3, 0, 1)
  326. /* USB1 master */
  327. MUX_CFG("USB1_SUSP", 8, 27, 2, 1, 27, 0, NA, 0, 1)
  328. MUX_CFG("USB1_SE0", 9, 0, 2, 1, 28, 0, NA, 0, 1)
  329. MUX_CFG("W13_1610_USB1_SE0", 9, 0, 4, 1, 28, 0, NA, 0, 1)
  330. MUX_CFG("USB1_TXEN", 9, 3, 2, 1, 29, 0, NA, 0, 1)
  331. MUX_CFG("USB1_TXD", 9, 24, 1, 2, 4, 0, NA, 0, 1)
  332. MUX_CFG("USB1_VP", A, 3, 1, 2, 7, 0, NA, 0, 1)
  333. MUX_CFG("USB1_VM", A, 6, 1, 2, 8, 0, NA, 0, 1)
  334. MUX_CFG("USB1_RCV", A, 9, 1, 2, 9, 0, NA, 0, 1)
  335. MUX_CFG("USB1_SPEED", A, 12, 2, 2, 10, 0, NA, 0, 1)
  336. MUX_CFG("R13_1610_USB1_SPEED", A, 12, 5, 2, 10, 0, NA, 0, 1)
  337. MUX_CFG("R13_1710_USB1_SEO", A, 12, 5, 2, 10, 0, NA, 0, 1)
  338. /* USB2 master */
  339. MUX_CFG("USB2_SUSP", B, 3, 1, 2, 17, 0, NA, 0, 1)
  340. MUX_CFG("USB2_VP", B, 6, 1, 2, 18, 0, NA, 0, 1)
  341. MUX_CFG("USB2_TXEN", B, 9, 1, 2, 19, 0, NA, 0, 1)
  342. MUX_CFG("USB2_VM", C, 18, 1, 3, 0, 0, NA, 0, 1)
  343. MUX_CFG("USB2_RCV", C, 21, 1, 3, 1, 0, NA, 0, 1)
  344. MUX_CFG("USB2_SE0", C, 24, 2, 3, 2, 0, NA, 0, 1)
  345. MUX_CFG("USB2_TXD", C, 27, 2, 3, 3, 0, NA, 0, 1)
  346. /* OMAP-1510 GPIO */
  347. MUX_CFG("R18_1510_GPIO0", 7, 9, 0, 1, 11, 1, 0, 0, 1)
  348. MUX_CFG("R19_1510_GPIO1", 7, 6, 0, 1, 10, 1, 0, 0, 1)
  349. MUX_CFG("M14_1510_GPIO2", 7, 3, 0, 1, 9, 1, 0, 0, 1)
  350. /* OMAP1610 GPIO */
  351. MUX_CFG("P18_1610_GPIO3", 7, 0, 0, 1, 8, 0, NA, 0, 1)
  352. MUX_CFG("Y15_1610_GPIO17", A, 0, 7, 2, 6, 0, NA, 0, 1)
  353. /* OMAP-1710 GPIO */
  354. MUX_CFG("R18_1710_GPIO0", 7, 9, 0, 1, 11, 1, 1, 1, 1)
  355. MUX_CFG("V2_1710_GPIO10", F, 27, 1, 4, 3, 1, 4, 1, 1)
  356. MUX_CFG("N21_1710_GPIO14", 6, 9, 0, 1, 1, 1, 1, 1, 1)
  357. MUX_CFG("W15_1710_GPIO40", 9, 27, 7, 2, 5, 1, 2, 1, 1)
  358. /* MPUIO */
  359. MUX_CFG("MPUIO2", 7, 18, 0, 1, 14, 1, NA, 0, 1)
  360. MUX_CFG("N15_1610_MPUIO2", 7, 18, 0, 1, 14, 1, 1, 0, 1)
  361. MUX_CFG("MPUIO4", 7, 15, 0, 1, 13, 1, NA, 0, 1)
  362. MUX_CFG("MPUIO5", 7, 12, 0, 1, 12, 1, NA, 0, 1)
  363. MUX_CFG("T20_1610_MPUIO5", 7, 12, 0, 1, 12, 0, 3, 0, 1)
  364. MUX_CFG("W11_1610_MPUIO6", 10, 15, 2, 3, 8, 0, 3, 0, 1)
  365. MUX_CFG("V10_1610_MPUIO7", A, 24, 2, 2, 14, 0, 2, 0, 1)
  366. MUX_CFG("W11_1610_MPUIO9", 10, 15, 1, 3, 8, 0, 3, 0, 1)
  367. MUX_CFG("V10_1610_MPUIO10", A, 24, 1, 2, 14, 0, 2, 0, 1)
  368. MUX_CFG("W10_1610_MPUIO11", A, 18, 2, 2, 11, 0, 2, 0, 1)
  369. MUX_CFG("E20_1610_MPUIO13", 3, 21, 1, 0, 7, 0, 0, 0, 1)
  370. MUX_CFG("U20_1610_MPUIO14", 9, 6, 6, 0, 30, 0, 0, 0, 1)
  371. MUX_CFG("E19_1610_MPUIO15", 3, 18, 1, 0, 6, 0, 0, 0, 1)
  372. /* MCBSP2 */
  373. MUX_CFG("MCBSP2_CLKR", C, 6, 0, 2, 27, 1, NA, 0, 1)
  374. MUX_CFG("MCBSP2_CLKX", C, 9, 0, 2, 29, 1, NA, 0, 1)
  375. MUX_CFG("MCBSP2_DR", C, 0, 0, 2, 26, 1, NA, 0, 1)
  376. MUX_CFG("MCBSP2_DX", C, 15, 0, 2, 31, 1, NA, 0, 1)
  377. MUX_CFG("MCBSP2_FSR", C, 12, 0, 2, 30, 1, NA, 0, 1)
  378. MUX_CFG("MCBSP2_FSX", C, 3, 0, 2, 27, 1, NA, 0, 1)
  379. /* MCBSP3 NOTE: Mode must 1 for clock */
  380. MUX_CFG("MCBSP3_CLKX", 9, 3, 1, 1, 29, 0, NA, 0, 1)
  381. /* Misc ballouts */
  382. MUX_CFG("BALLOUT_V8_ARMIO3", B, 18, 0, 2, 25, 1, NA, 0, 1)
  383. MUX_CFG("N20_HDQ", 6, 18, 1, 1, 4, 0, 1, 4, 0)
  384. /* OMAP-1610 MMC2 */
  385. MUX_CFG("W8_1610_MMC2_DAT0", B, 21, 6, 2, 23, 1, 2, 1, 1)
  386. MUX_CFG("V8_1610_MMC2_DAT1", B, 27, 6, 2, 25, 1, 2, 1, 1)
  387. MUX_CFG("W15_1610_MMC2_DAT2", 9, 12, 6, 2, 5, 1, 2, 1, 1)
  388. MUX_CFG("R10_1610_MMC2_DAT3", B, 18, 6, 2, 22, 1, 2, 1, 1)
  389. MUX_CFG("Y10_1610_MMC2_CLK", B, 3, 6, 2, 17, 0, 2, 0, 1)
  390. MUX_CFG("Y8_1610_MMC2_CMD", B, 24, 6, 2, 24, 1, 2, 1, 1)
  391. MUX_CFG("V9_1610_MMC2_CMDDIR", B, 12, 6, 2, 20, 0, 2, 1, 1)
  392. MUX_CFG("V5_1610_MMC2_DATDIR0", B, 15, 6, 2, 21, 0, 2, 1, 1)
  393. MUX_CFG("W19_1610_MMC2_DATDIR1", 8, 15, 6, 1, 23, 0, 1, 1, 1)
  394. MUX_CFG("R18_1610_MMC2_CLKIN", 7, 9, 6, 1, 11, 0, 1, 11, 1)
  395. /* OMAP-1610 External Trace Interface */
  396. MUX_CFG("M19_1610_ETM_PSTAT0", 5, 27, 1, 0, 29, 0, 0, 0, 1)
  397. MUX_CFG("L15_1610_ETM_PSTAT1", 5, 24, 1, 0, 28, 0, 0, 0, 1)
  398. MUX_CFG("L18_1610_ETM_PSTAT2", 5, 21, 1, 0, 27, 0, 0, 0, 1)
  399. MUX_CFG("L19_1610_ETM_D0", 5, 18, 1, 0, 26, 0, 0, 0, 1)
  400. MUX_CFG("J19_1610_ETM_D6", 5, 0, 1, 0, 20, 0, 0, 0, 1)
  401. MUX_CFG("J18_1610_ETM_D7", 5, 27, 1, 0, 19, 0, 0, 0, 1)
  402. /* OMAP16XX GPIO */
  403. MUX_CFG("P20_1610_GPIO4", 6, 27, 0, 1, 7, 0, 1, 1, 1)
  404. MUX_CFG("V9_1610_GPIO7", B, 12, 1, 2, 20, 0, 2, 1, 1)
  405. MUX_CFG("W8_1610_GPIO9", B, 21, 0, 2, 23, 0, 2, 1, 1)
  406. MUX_CFG("N20_1610_GPIO11", 6, 18, 0, 1, 4, 0, 1, 1, 1)
  407. MUX_CFG("N19_1610_GPIO13", 6, 12, 0, 1, 2, 0, 1, 1, 1)
  408. MUX_CFG("P10_1610_GPIO22", C, 0, 7, 2, 26, 0, 2, 1, 1)
  409. MUX_CFG("V5_1610_GPIO24", B, 15, 7, 2, 21, 0, 2, 1, 1)
  410. MUX_CFG("AA20_1610_GPIO_41", 9, 9, 7, 1, 31, 0, 1, 1, 1)
  411. MUX_CFG("W19_1610_GPIO48", 8, 15, 7, 1, 23, 1, 1, 0, 1)
  412. MUX_CFG("M7_1610_GPIO62", 10, 0, 0, 4, 24, 0, 4, 0, 1)
  413. MUX_CFG("V14_16XX_GPIO37", 9, 18, 7, 2, 2, 0, 2, 2, 0)
  414. MUX_CFG("R9_16XX_GPIO18", C, 18, 7, 3, 0, 0, 3, 0, 0)
  415. MUX_CFG("L14_16XX_GPIO49", 6, 3, 7, 0, 31, 0, 0, 31, 0)
  416. /* OMAP-1610 uWire */
  417. MUX_CFG("V19_1610_UWIRE_SCLK", 8, 6, 0, 1, 20, 0, 1, 1, 1)
  418. MUX_CFG("U18_1610_UWIRE_SDI", 8, 0, 0, 1, 18, 0, 1, 1, 1)
  419. MUX_CFG("W21_1610_UWIRE_SDO", 8, 3, 0, 1, 19, 0, 1, 1, 1)
  420. MUX_CFG("N14_1610_UWIRE_CS0", 8, 9, 1, 1, 21, 0, 1, 1, 1)
  421. MUX_CFG("P15_1610_UWIRE_CS3", 8, 12, 1, 1, 22, 0, 1, 1, 1)
  422. MUX_CFG("N15_1610_UWIRE_CS1", 7, 18, 2, 1, 14, 0, NA, 0, 1)
  423. /* OMAP-1610 Flash */
  424. MUX_CFG("L3_1610_FLASH_CS2B_OE",10, 6, 1, NA, 0, 0, NA, 0, 1)
  425. MUX_CFG("M8_1610_FLASH_CS2B_WE",10, 3, 1, NA, 0, 0, NA, 0, 1)
  426. /* First MMC interface, same on 1510, 1610 and 1710 */
  427. MUX_CFG("MMC_CMD", A, 27, 0, 2, 15, 1, 2, 1, 1)
  428. MUX_CFG("MMC_DAT1", A, 24, 0, 2, 14, 1, 2, 1, 1)
  429. MUX_CFG("MMC_DAT2", A, 18, 0, 2, 12, 1, 2, 1, 1)
  430. MUX_CFG("MMC_DAT0", B, 0, 0, 2, 16, 1, 2, 1, 1)
  431. MUX_CFG("MMC_CLK", A, 21, 0, NA, 0, 0, NA, 0, 1)
  432. MUX_CFG("MMC_DAT3", 10, 15, 0, 3, 8, 1, 3, 1, 1)
  433. MUX_CFG("M15_1710_MMC_CLKI", 6, 21, 2, 0, 0, 0, NA, 0, 1)
  434. MUX_CFG("P19_1710_MMC_CMDDIR", 6, 24, 6, 0, 0, 0, NA, 0, 1)
  435. MUX_CFG("P20_1710_MMC_DATDIR0", 6, 27, 5, 0, 0, 0, NA, 0, 1)
  436. /* OMAP-1610 USB0 alternate configuration */
  437. MUX_CFG("W9_USB0_TXEN", B, 9, 5, 2, 19, 0, 2, 0, 1)
  438. MUX_CFG("AA9_USB0_VP", B, 6, 5, 2, 18, 0, 2, 0, 1)
  439. MUX_CFG("Y5_USB0_RCV", C, 21, 5, 3, 1, 0, 1, 0, 1)
  440. MUX_CFG("R9_USB0_VM", C, 18, 5, 3, 0, 0, 3, 0, 1)
  441. MUX_CFG("V6_USB0_TXD", C, 27, 5, 3, 3, 0, 3, 0, 1)
  442. MUX_CFG("W5_USB0_SE0", C, 24, 5, 3, 2, 0, 3, 0, 1)
  443. MUX_CFG("V9_USB0_SPEED", B, 12, 5, 2, 20, 0, 2, 0, 1)
  444. MUX_CFG("Y10_USB0_SUSP", B, 3, 5, 2, 17, 0, 2, 0, 1)
  445. /* USB2 interface */
  446. MUX_CFG("W9_USB2_TXEN", B, 9, 1, NA, 0, 0, NA, 0, 1)
  447. MUX_CFG("AA9_USB2_VP", B, 6, 1, NA, 0, 0, NA, 0, 1)
  448. MUX_CFG("Y5_USB2_RCV", C, 21, 1, NA, 0, 0, NA, 0, 1)
  449. MUX_CFG("R9_USB2_VM", C, 18, 1, NA, 0, 0, NA, 0, 1)
  450. MUX_CFG("V6_USB2_TXD", C, 27, 2, NA, 0, 0, NA, 0, 1)
  451. MUX_CFG("W5_USB2_SE0", C, 24, 2, NA, 0, 0, NA, 0, 1)
  452. /* 16XX UART */
  453. MUX_CFG("R13_1610_UART1_TX", A, 12, 6, 2, 10, 0, 2, 10, 1)
  454. MUX_CFG("V14_16XX_UART1_RX", 9, 18, 0, 2, 2, 0, 2, 2, 1)
  455. MUX_CFG("R14_1610_UART1_CTS", 9, 15, 0, 2, 1, 0, 2, 1, 1)
  456. MUX_CFG("AA15_1610_UART1_RTS", 9, 12, 1, 2, 0, 0, 2, 0, 1)
  457. MUX_CFG("R9_16XX_UART2_RX", C, 18, 0, 3, 0, 0, 3, 0, 1)
  458. MUX_CFG("L14_16XX_UART3_RX", 6, 3, 0, 0, 31, 0, 0, 31, 1)
  459. /* I2C interface */
  460. MUX_CFG("I2C_SCL", 7, 24, 0, NA, 0, 0, NA, 0, 0)
  461. MUX_CFG("I2C_SDA", 7, 27, 0, NA, 0, 0, NA, 0, 0)
  462. /* Keypad */
  463. MUX_CFG("F18_1610_KBC0", 3, 15, 0, 0, 5, 1, 0, 0, 0)
  464. MUX_CFG("D20_1610_KBC1", 3, 12, 0, 0, 4, 1, 0, 0, 0)
  465. MUX_CFG("D19_1610_KBC2", 3, 9, 0, 0, 3, 1, 0, 0, 0)
  466. MUX_CFG("E18_1610_KBC3", 3, 6, 0, 0, 2, 1, 0, 0, 0)
  467. MUX_CFG("C21_1610_KBC4", 3, 3, 0, 0, 1, 1, 0, 0, 0)
  468. MUX_CFG("G18_1610_KBR0", 4, 0, 0, 0, 10, 1, 0, 1, 0)
  469. MUX_CFG("F19_1610_KBR1", 3, 27, 0, 0, 9, 1, 0, 1, 0)
  470. MUX_CFG("H14_1610_KBR2", 3, 24, 0, 0, 8, 1, 0, 1, 0)
  471. MUX_CFG("E20_1610_KBR3", 3, 21, 0, 0, 7, 1, 0, 1, 0)
  472. MUX_CFG("E19_1610_KBR4", 3, 18, 0, 0, 6, 1, 0, 1, 0)
  473. MUX_CFG("N19_1610_KBR5", 6, 12, 1, 1, 2, 1, 1, 1, 0)
  474. /* Power management */
  475. MUX_CFG("T20_1610_LOW_PWR", 7, 12, 1, NA, 0, 0, NA, 0, 0)
  476. /* MCLK Settings */
  477. MUX_CFG("V5_1710_MCLK_ON", B, 15, 0, NA, 0, 0, NA, 0, 0)
  478. MUX_CFG("V5_1710_MCLK_OFF", B, 15, 6, NA, 0, 0, NA, 0, 0)
  479. MUX_CFG("R10_1610_MCLK_ON", B, 18, 0, NA, 22, 0, NA, 1, 0)
  480. MUX_CFG("R10_1610_MCLK_OFF", B, 18, 6, 2, 22, 1, 2, 1, 1)
  481. /* CompactFlash controller, conflicts with MMC1 */
  482. MUX_CFG("P11_1610_CF_CD2", A, 27, 3, 2, 15, 1, 2, 1, 1)
  483. MUX_CFG("R11_1610_CF_IOIS16", B, 0, 3, 2, 16, 1, 2, 1, 1)
  484. MUX_CFG("V10_1610_CF_IREQ", A, 24, 3, 2, 14, 0, 2, 0, 1)
  485. MUX_CFG("W10_1610_CF_RESET", A, 18, 3, 2, 12, 1, 2, 1, 1)
  486. MUX_CFG("W11_1610_CF_CD1", 10, 15, 3, 3, 8, 1, 3, 1, 1)
  487. };
  488. #endif /* __MUX_C__ */
  489. #ifdef CONFIG_OMAP_MUX
  490. /* setup pin muxing in Linux */
  491. extern int omap_cfg_reg(reg_cfg_t reg_cfg);
  492. #else
  493. /* boot loader does it all (no warnings from CONFIG_OMAP_MUX_WARNINGS) */
  494. static inline int omap_cfg_reg(reg_cfg_t reg_cfg) { return 0; }
  495. #endif
  496. #endif