pm2fb.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314
  1. /*
  2. * Permedia2 framebuffer driver.
  3. *
  4. * 2.5/2.6 driver:
  5. * Copyright (c) 2003 Jim Hague (jim.hague@acm.org)
  6. *
  7. * based on 2.4 driver:
  8. * Copyright (c) 1998-2000 Ilario Nardinocchi (nardinoc@CS.UniBO.IT)
  9. * Copyright (c) 1999 Jakub Jelinek (jakub@redhat.com)
  10. *
  11. * and additional input from James Simmon's port of Hannu Mallat's tdfx
  12. * driver.
  13. *
  14. * I have a Creative Graphics Blaster Exxtreme card - pm2fb on x86. I
  15. * have no access to other pm2fb implementations. Sparc (and thus
  16. * hopefully other big-endian) devices now work, thanks to a lot of
  17. * testing work by Ron Murray. I have no access to CVision hardware,
  18. * and therefore for now I am omitting the CVision code.
  19. *
  20. * Multiple boards support has been on the TODO list for ages.
  21. * Don't expect this to change.
  22. *
  23. * This file is subject to the terms and conditions of the GNU General Public
  24. * License. See the file COPYING in the main directory of this archive for
  25. * more details.
  26. *
  27. *
  28. */
  29. #include <linux/config.h>
  30. #include <linux/module.h>
  31. #include <linux/moduleparam.h>
  32. #include <linux/kernel.h>
  33. #include <linux/errno.h>
  34. #include <linux/string.h>
  35. #include <linux/mm.h>
  36. #include <linux/tty.h>
  37. #include <linux/slab.h>
  38. #include <linux/delay.h>
  39. #include <linux/fb.h>
  40. #include <linux/init.h>
  41. #include <linux/pci.h>
  42. #include <video/permedia2.h>
  43. #include <video/cvisionppc.h>
  44. #if !defined(__LITTLE_ENDIAN) && !defined(__BIG_ENDIAN)
  45. #error "The endianness of the target host has not been defined."
  46. #endif
  47. #if !defined(CONFIG_PCI)
  48. #error "Only generic PCI cards supported."
  49. #endif
  50. #undef PM2FB_MASTER_DEBUG
  51. #ifdef PM2FB_MASTER_DEBUG
  52. #define DPRINTK(a,b...) printk(KERN_DEBUG "pm2fb: %s: " a, __FUNCTION__ , ## b)
  53. #else
  54. #define DPRINTK(a,b...)
  55. #endif
  56. /*
  57. * Driver data
  58. */
  59. static char *mode __devinitdata = NULL;
  60. /*
  61. * The XFree GLINT driver will (I think to implement hardware cursor
  62. * support on TVP4010 and similar where there is no RAMDAC - see
  63. * comment in set_video) always request +ve sync regardless of what
  64. * the mode requires. This screws me because I have a Sun
  65. * fixed-frequency monitor which absolutely has to have -ve sync. So
  66. * these flags allow the user to specify that requests for +ve sync
  67. * should be silently turned in -ve sync.
  68. */
  69. static int lowhsync __devinitdata = 0;
  70. static int lowvsync __devinitdata = 0;
  71. /*
  72. * The hardware state of the graphics card that isn't part of the
  73. * screeninfo.
  74. */
  75. struct pm2fb_par
  76. {
  77. pm2type_t type; /* Board type */
  78. u32 fb_size; /* framebuffer memory size */
  79. unsigned char __iomem *v_fb; /* virtual address of frame buffer */
  80. unsigned char __iomem *v_regs;/* virtual address of p_regs */
  81. u32 memclock; /* memclock */
  82. u32 video; /* video flags before blanking */
  83. u32 mem_config; /* MemConfig reg at probe */
  84. u32 mem_control; /* MemControl reg at probe */
  85. u32 boot_address; /* BootAddress reg at probe */
  86. };
  87. /*
  88. * Here we define the default structs fb_fix_screeninfo and fb_var_screeninfo
  89. * if we don't use modedb.
  90. */
  91. static struct fb_fix_screeninfo pm2fb_fix __devinitdata = {
  92. .id = "",
  93. .type = FB_TYPE_PACKED_PIXELS,
  94. .visual = FB_VISUAL_PSEUDOCOLOR,
  95. .xpanstep = 1,
  96. .ypanstep = 1,
  97. .ywrapstep = 0,
  98. .accel = FB_ACCEL_NONE,
  99. };
  100. /*
  101. * Default video mode. In case the modedb doesn't work.
  102. */
  103. static struct fb_var_screeninfo pm2fb_var __devinitdata = {
  104. /* "640x480, 8 bpp @ 60 Hz */
  105. .xres = 640,
  106. .yres = 480,
  107. .xres_virtual = 640,
  108. .yres_virtual = 480,
  109. .bits_per_pixel =8,
  110. .red = {0, 8, 0},
  111. .blue = {0, 8, 0},
  112. .green = {0, 8, 0},
  113. .activate = FB_ACTIVATE_NOW,
  114. .height = -1,
  115. .width = -1,
  116. .accel_flags = 0,
  117. .pixclock = 39721,
  118. .left_margin = 40,
  119. .right_margin = 24,
  120. .upper_margin = 32,
  121. .lower_margin = 11,
  122. .hsync_len = 96,
  123. .vsync_len = 2,
  124. .vmode = FB_VMODE_NONINTERLACED
  125. };
  126. /*
  127. * Utility functions
  128. */
  129. static inline u32 RD32(unsigned char __iomem *base, s32 off)
  130. {
  131. return fb_readl(base + off);
  132. }
  133. static inline void WR32(unsigned char __iomem *base, s32 off, u32 v)
  134. {
  135. fb_writel(v, base + off);
  136. }
  137. static inline u32 pm2_RD(struct pm2fb_par* p, s32 off)
  138. {
  139. return RD32(p->v_regs, off);
  140. }
  141. static inline void pm2_WR(struct pm2fb_par* p, s32 off, u32 v)
  142. {
  143. WR32(p->v_regs, off, v);
  144. }
  145. static inline u32 pm2_RDAC_RD(struct pm2fb_par* p, s32 idx)
  146. {
  147. int index = PM2R_RD_INDEXED_DATA;
  148. switch (p->type) {
  149. case PM2_TYPE_PERMEDIA2:
  150. pm2_WR(p, PM2R_RD_PALETTE_WRITE_ADDRESS, idx);
  151. break;
  152. case PM2_TYPE_PERMEDIA2V:
  153. pm2_WR(p, PM2VR_RD_INDEX_LOW, idx & 0xff);
  154. index = PM2VR_RD_INDEXED_DATA;
  155. break;
  156. }
  157. mb();
  158. return pm2_RD(p, index);
  159. }
  160. static inline void pm2_RDAC_WR(struct pm2fb_par* p, s32 idx, u32 v)
  161. {
  162. int index = PM2R_RD_INDEXED_DATA;
  163. switch (p->type) {
  164. case PM2_TYPE_PERMEDIA2:
  165. pm2_WR(p, PM2R_RD_PALETTE_WRITE_ADDRESS, idx);
  166. break;
  167. case PM2_TYPE_PERMEDIA2V:
  168. pm2_WR(p, PM2VR_RD_INDEX_LOW, idx & 0xff);
  169. index = PM2VR_RD_INDEXED_DATA;
  170. break;
  171. }
  172. mb();
  173. pm2_WR(p, index, v);
  174. }
  175. static inline void pm2v_RDAC_WR(struct pm2fb_par* p, s32 idx, u32 v)
  176. {
  177. pm2_WR(p, PM2VR_RD_INDEX_LOW, idx & 0xff);
  178. mb();
  179. pm2_WR(p, PM2VR_RD_INDEXED_DATA, v);
  180. }
  181. #ifdef CONFIG_FB_PM2_FIFO_DISCONNECT
  182. #define WAIT_FIFO(p,a)
  183. #else
  184. static inline void WAIT_FIFO(struct pm2fb_par* p, u32 a)
  185. {
  186. while( pm2_RD(p, PM2R_IN_FIFO_SPACE) < a );
  187. mb();
  188. }
  189. #endif
  190. /*
  191. * partial products for the supported horizontal resolutions.
  192. */
  193. #define PACKPP(p0,p1,p2) (((p2) << 6) | ((p1) << 3) | (p0))
  194. static const struct {
  195. u16 width;
  196. u16 pp;
  197. } pp_table[] = {
  198. { 32, PACKPP(1, 0, 0) }, { 64, PACKPP(1, 1, 0) },
  199. { 96, PACKPP(1, 1, 1) }, { 128, PACKPP(2, 1, 1) },
  200. { 160, PACKPP(2, 2, 1) }, { 192, PACKPP(2, 2, 2) },
  201. { 224, PACKPP(3, 2, 1) }, { 256, PACKPP(3, 2, 2) },
  202. { 288, PACKPP(3, 3, 1) }, { 320, PACKPP(3, 3, 2) },
  203. { 384, PACKPP(3, 3, 3) }, { 416, PACKPP(4, 3, 1) },
  204. { 448, PACKPP(4, 3, 2) }, { 512, PACKPP(4, 3, 3) },
  205. { 544, PACKPP(4, 4, 1) }, { 576, PACKPP(4, 4, 2) },
  206. { 640, PACKPP(4, 4, 3) }, { 768, PACKPP(4, 4, 4) },
  207. { 800, PACKPP(5, 4, 1) }, { 832, PACKPP(5, 4, 2) },
  208. { 896, PACKPP(5, 4, 3) }, { 1024, PACKPP(5, 4, 4) },
  209. { 1056, PACKPP(5, 5, 1) }, { 1088, PACKPP(5, 5, 2) },
  210. { 1152, PACKPP(5, 5, 3) }, { 1280, PACKPP(5, 5, 4) },
  211. { 1536, PACKPP(5, 5, 5) }, { 1568, PACKPP(6, 5, 1) },
  212. { 1600, PACKPP(6, 5, 2) }, { 1664, PACKPP(6, 5, 3) },
  213. { 1792, PACKPP(6, 5, 4) }, { 2048, PACKPP(6, 5, 5) },
  214. { 0, 0 } };
  215. static u32 partprod(u32 xres)
  216. {
  217. int i;
  218. for (i = 0; pp_table[i].width && pp_table[i].width != xres; i++)
  219. ;
  220. if ( pp_table[i].width == 0 )
  221. DPRINTK("invalid width %u\n", xres);
  222. return pp_table[i].pp;
  223. }
  224. static u32 to3264(u32 timing, int bpp, int is64)
  225. {
  226. switch (bpp) {
  227. case 8:
  228. timing >>= 2 + is64;
  229. break;
  230. case 16:
  231. timing >>= 1 + is64;
  232. break;
  233. case 24:
  234. timing = (timing * 3) >> (2 + is64);
  235. break;
  236. case 32:
  237. if (is64)
  238. timing >>= 1;
  239. break;
  240. }
  241. return timing;
  242. }
  243. static void pm2_mnp(u32 clk, unsigned char* mm, unsigned char* nn,
  244. unsigned char* pp)
  245. {
  246. unsigned char m;
  247. unsigned char n;
  248. unsigned char p;
  249. u32 f;
  250. s32 curr;
  251. s32 delta = 100000;
  252. *mm = *nn = *pp = 0;
  253. for (n = 2; n < 15; n++) {
  254. for (m = 2; m; m++) {
  255. f = PM2_REFERENCE_CLOCK * m / n;
  256. if (f >= 150000 && f <= 300000) {
  257. for ( p = 0; p < 5; p++, f >>= 1) {
  258. curr = ( clk > f ) ? clk - f : f - clk;
  259. if ( curr < delta ) {
  260. delta=curr;
  261. *mm=m;
  262. *nn=n;
  263. *pp=p;
  264. }
  265. }
  266. }
  267. }
  268. }
  269. }
  270. static void pm2v_mnp(u32 clk, unsigned char* mm, unsigned char* nn,
  271. unsigned char* pp)
  272. {
  273. unsigned char m;
  274. unsigned char n;
  275. unsigned char p;
  276. u32 f;
  277. s32 delta = 1000;
  278. *mm = *nn = *pp = 0;
  279. for (n = 1; n; n++) {
  280. for ( m = 1; m; m++) {
  281. for ( p = 0; p < 2; p++) {
  282. f = PM2_REFERENCE_CLOCK * n / (m * (1 << (p + 1)));
  283. if ( clk > f - delta && clk < f + delta ) {
  284. delta = ( clk > f ) ? clk - f : f - clk;
  285. *mm=m;
  286. *nn=n;
  287. *pp=p;
  288. }
  289. }
  290. }
  291. }
  292. }
  293. static void clear_palette(struct pm2fb_par* p) {
  294. int i=256;
  295. WAIT_FIFO(p, 1);
  296. pm2_WR(p, PM2R_RD_PALETTE_WRITE_ADDRESS, 0);
  297. wmb();
  298. while (i--) {
  299. WAIT_FIFO(p, 3);
  300. pm2_WR(p, PM2R_RD_PALETTE_DATA, 0);
  301. pm2_WR(p, PM2R_RD_PALETTE_DATA, 0);
  302. pm2_WR(p, PM2R_RD_PALETTE_DATA, 0);
  303. }
  304. }
  305. static void reset_card(struct pm2fb_par* p)
  306. {
  307. if (p->type == PM2_TYPE_PERMEDIA2V)
  308. pm2_WR(p, PM2VR_RD_INDEX_HIGH, 0);
  309. pm2_WR(p, PM2R_RESET_STATUS, 0);
  310. mb();
  311. while (pm2_RD(p, PM2R_RESET_STATUS) & PM2F_BEING_RESET)
  312. ;
  313. mb();
  314. #ifdef CONFIG_FB_PM2_FIFO_DISCONNECT
  315. DPRINTK("FIFO disconnect enabled\n");
  316. pm2_WR(p, PM2R_FIFO_DISCON, 1);
  317. mb();
  318. #endif
  319. /* Restore stashed memory config information from probe */
  320. WAIT_FIFO(p, 3);
  321. pm2_WR(p, PM2R_MEM_CONTROL, p->mem_control);
  322. pm2_WR(p, PM2R_BOOT_ADDRESS, p->boot_address);
  323. wmb();
  324. pm2_WR(p, PM2R_MEM_CONFIG, p->mem_config);
  325. }
  326. static void reset_config(struct pm2fb_par* p)
  327. {
  328. WAIT_FIFO(p, 52);
  329. pm2_WR(p, PM2R_CHIP_CONFIG, pm2_RD(p, PM2R_CHIP_CONFIG)&
  330. ~(PM2F_VGA_ENABLE|PM2F_VGA_FIXED));
  331. pm2_WR(p, PM2R_BYPASS_WRITE_MASK, ~(0L));
  332. pm2_WR(p, PM2R_FRAMEBUFFER_WRITE_MASK, ~(0L));
  333. pm2_WR(p, PM2R_FIFO_CONTROL, 0);
  334. pm2_WR(p, PM2R_APERTURE_ONE, 0);
  335. pm2_WR(p, PM2R_APERTURE_TWO, 0);
  336. pm2_WR(p, PM2R_RASTERIZER_MODE, 0);
  337. pm2_WR(p, PM2R_DELTA_MODE, PM2F_DELTA_ORDER_RGB);
  338. pm2_WR(p, PM2R_LB_READ_FORMAT, 0);
  339. pm2_WR(p, PM2R_LB_WRITE_FORMAT, 0);
  340. pm2_WR(p, PM2R_LB_READ_MODE, 0);
  341. pm2_WR(p, PM2R_LB_SOURCE_OFFSET, 0);
  342. pm2_WR(p, PM2R_FB_SOURCE_OFFSET, 0);
  343. pm2_WR(p, PM2R_FB_PIXEL_OFFSET, 0);
  344. pm2_WR(p, PM2R_FB_WINDOW_BASE, 0);
  345. pm2_WR(p, PM2R_LB_WINDOW_BASE, 0);
  346. pm2_WR(p, PM2R_FB_SOFT_WRITE_MASK, ~(0L));
  347. pm2_WR(p, PM2R_FB_HARD_WRITE_MASK, ~(0L));
  348. pm2_WR(p, PM2R_FB_READ_PIXEL, 0);
  349. pm2_WR(p, PM2R_DITHER_MODE, 0);
  350. pm2_WR(p, PM2R_AREA_STIPPLE_MODE, 0);
  351. pm2_WR(p, PM2R_DEPTH_MODE, 0);
  352. pm2_WR(p, PM2R_STENCIL_MODE, 0);
  353. pm2_WR(p, PM2R_TEXTURE_ADDRESS_MODE, 0);
  354. pm2_WR(p, PM2R_TEXTURE_READ_MODE, 0);
  355. pm2_WR(p, PM2R_TEXEL_LUT_MODE, 0);
  356. pm2_WR(p, PM2R_YUV_MODE, 0);
  357. pm2_WR(p, PM2R_COLOR_DDA_MODE, 0);
  358. pm2_WR(p, PM2R_TEXTURE_COLOR_MODE, 0);
  359. pm2_WR(p, PM2R_FOG_MODE, 0);
  360. pm2_WR(p, PM2R_ALPHA_BLEND_MODE, 0);
  361. pm2_WR(p, PM2R_LOGICAL_OP_MODE, 0);
  362. pm2_WR(p, PM2R_STATISTICS_MODE, 0);
  363. pm2_WR(p, PM2R_SCISSOR_MODE, 0);
  364. pm2_WR(p, PM2R_FILTER_MODE, PM2F_SYNCHRONIZATION);
  365. switch (p->type) {
  366. case PM2_TYPE_PERMEDIA2:
  367. pm2_RDAC_WR(p, PM2I_RD_MODE_CONTROL, 0); /* no overlay */
  368. pm2_RDAC_WR(p, PM2I_RD_CURSOR_CONTROL, 0);
  369. pm2_RDAC_WR(p, PM2I_RD_MISC_CONTROL, PM2F_RD_PALETTE_WIDTH_8);
  370. break;
  371. case PM2_TYPE_PERMEDIA2V:
  372. pm2v_RDAC_WR(p, PM2VI_RD_MISC_CONTROL, 1); /* 8bit */
  373. break;
  374. }
  375. pm2_RDAC_WR(p, PM2I_RD_COLOR_KEY_CONTROL, 0);
  376. pm2_RDAC_WR(p, PM2I_RD_OVERLAY_KEY, 0);
  377. pm2_RDAC_WR(p, PM2I_RD_RED_KEY, 0);
  378. pm2_RDAC_WR(p, PM2I_RD_GREEN_KEY, 0);
  379. pm2_RDAC_WR(p, PM2I_RD_BLUE_KEY, 0);
  380. }
  381. static void set_aperture(struct pm2fb_par* p, u32 depth)
  382. {
  383. /*
  384. * The hardware is little-endian. When used in big-endian
  385. * hosts, the on-chip aperture settings are used where
  386. * possible to translate from host to card byte order.
  387. */
  388. WAIT_FIFO(p, 4);
  389. #ifdef __LITTLE_ENDIAN
  390. pm2_WR(p, PM2R_APERTURE_ONE, PM2F_APERTURE_STANDARD);
  391. #else
  392. switch (depth) {
  393. case 24: /* RGB->BGR */
  394. /*
  395. * We can't use the aperture to translate host to
  396. * card byte order here, so we switch to BGR mode
  397. * in pm2fb_set_par().
  398. */
  399. case 8: /* B->B */
  400. pm2_WR(p, PM2R_APERTURE_ONE, PM2F_APERTURE_STANDARD);
  401. break;
  402. case 16: /* HL->LH */
  403. pm2_WR(p, PM2R_APERTURE_ONE, PM2F_APERTURE_HALFWORDSWAP);
  404. break;
  405. case 32: /* RGBA->ABGR */
  406. pm2_WR(p, PM2R_APERTURE_ONE, PM2F_APERTURE_BYTESWAP);
  407. break;
  408. }
  409. #endif
  410. // We don't use aperture two, so this may be superflous
  411. pm2_WR(p, PM2R_APERTURE_TWO, PM2F_APERTURE_STANDARD);
  412. }
  413. static void set_color(struct pm2fb_par* p, unsigned char regno,
  414. unsigned char r, unsigned char g, unsigned char b)
  415. {
  416. WAIT_FIFO(p, 4);
  417. pm2_WR(p, PM2R_RD_PALETTE_WRITE_ADDRESS, regno);
  418. wmb();
  419. pm2_WR(p, PM2R_RD_PALETTE_DATA, r);
  420. wmb();
  421. pm2_WR(p, PM2R_RD_PALETTE_DATA, g);
  422. wmb();
  423. pm2_WR(p, PM2R_RD_PALETTE_DATA, b);
  424. }
  425. static void set_memclock(struct pm2fb_par* par, u32 clk)
  426. {
  427. int i;
  428. unsigned char m, n, p;
  429. pm2_mnp(clk, &m, &n, &p);
  430. WAIT_FIFO(par, 10);
  431. pm2_RDAC_WR(par, PM2I_RD_MEMORY_CLOCK_3, 6);
  432. wmb();
  433. pm2_RDAC_WR(par, PM2I_RD_MEMORY_CLOCK_1, m);
  434. pm2_RDAC_WR(par, PM2I_RD_MEMORY_CLOCK_2, n);
  435. wmb();
  436. pm2_RDAC_WR(par, PM2I_RD_MEMORY_CLOCK_3, 8|p);
  437. wmb();
  438. pm2_RDAC_RD(par, PM2I_RD_MEMORY_CLOCK_STATUS);
  439. rmb();
  440. for (i = 256;
  441. i && !(pm2_RD(par, PM2R_RD_INDEXED_DATA) & PM2F_PLL_LOCKED);
  442. i--)
  443. ;
  444. }
  445. static void set_pixclock(struct pm2fb_par* par, u32 clk)
  446. {
  447. int i;
  448. unsigned char m, n, p;
  449. switch (par->type) {
  450. case PM2_TYPE_PERMEDIA2:
  451. pm2_mnp(clk, &m, &n, &p);
  452. WAIT_FIFO(par, 8);
  453. pm2_RDAC_WR(par, PM2I_RD_PIXEL_CLOCK_A3, 0);
  454. wmb();
  455. pm2_RDAC_WR(par, PM2I_RD_PIXEL_CLOCK_A1, m);
  456. pm2_RDAC_WR(par, PM2I_RD_PIXEL_CLOCK_A2, n);
  457. wmb();
  458. pm2_RDAC_WR(par, PM2I_RD_PIXEL_CLOCK_A3, 8|p);
  459. wmb();
  460. pm2_RDAC_RD(par, PM2I_RD_PIXEL_CLOCK_STATUS);
  461. rmb();
  462. for (i = 256;
  463. i && !(pm2_RD(par, PM2R_RD_INDEXED_DATA) & PM2F_PLL_LOCKED);
  464. i--)
  465. ;
  466. break;
  467. case PM2_TYPE_PERMEDIA2V:
  468. pm2v_mnp(clk/2, &m, &n, &p);
  469. WAIT_FIFO(par, 8);
  470. pm2_WR(par, PM2VR_RD_INDEX_HIGH, PM2VI_RD_CLK0_PRESCALE >> 8);
  471. pm2v_RDAC_WR(par, PM2VI_RD_CLK0_PRESCALE, m);
  472. pm2v_RDAC_WR(par, PM2VI_RD_CLK0_FEEDBACK, n);
  473. pm2v_RDAC_WR(par, PM2VI_RD_CLK0_POSTSCALE, p);
  474. pm2_WR(par, PM2VR_RD_INDEX_HIGH, 0);
  475. break;
  476. }
  477. }
  478. static void set_video(struct pm2fb_par* p, u32 video) {
  479. u32 tmp;
  480. u32 vsync;
  481. vsync = video;
  482. DPRINTK("video = 0x%x\n", video);
  483. /*
  484. * The hardware cursor needs +vsync to recognise vert retrace.
  485. * We may not be using the hardware cursor, but the X Glint
  486. * driver may well. So always set +hsync/+vsync and then set
  487. * the RAMDAC to invert the sync if necessary.
  488. */
  489. vsync &= ~(PM2F_HSYNC_MASK|PM2F_VSYNC_MASK);
  490. vsync |= PM2F_HSYNC_ACT_HIGH|PM2F_VSYNC_ACT_HIGH;
  491. WAIT_FIFO(p, 5);
  492. pm2_WR(p, PM2R_VIDEO_CONTROL, vsync);
  493. switch (p->type) {
  494. case PM2_TYPE_PERMEDIA2:
  495. tmp = PM2F_RD_PALETTE_WIDTH_8;
  496. if ((video & PM2F_HSYNC_MASK) == PM2F_HSYNC_ACT_LOW)
  497. tmp |= 4; /* invert hsync */
  498. if ((video & PM2F_VSYNC_MASK) == PM2F_VSYNC_ACT_LOW)
  499. tmp |= 8; /* invert vsync */
  500. pm2_RDAC_WR(p, PM2I_RD_MISC_CONTROL, tmp);
  501. break;
  502. case PM2_TYPE_PERMEDIA2V:
  503. tmp = 0;
  504. if ((video & PM2F_HSYNC_MASK) == PM2F_HSYNC_ACT_LOW)
  505. tmp |= 1; /* invert hsync */
  506. if ((video & PM2F_VSYNC_MASK) == PM2F_VSYNC_ACT_LOW)
  507. tmp |= 4; /* invert vsync */
  508. pm2v_RDAC_WR(p, PM2VI_RD_SYNC_CONTROL, tmp);
  509. pm2v_RDAC_WR(p, PM2VI_RD_MISC_CONTROL, 1);
  510. break;
  511. }
  512. }
  513. /*
  514. *
  515. */
  516. /**
  517. * pm2fb_check_var - Optional function. Validates a var passed in.
  518. * @var: frame buffer variable screen structure
  519. * @info: frame buffer structure that represents a single frame buffer
  520. *
  521. * Checks to see if the hardware supports the state requested by
  522. * var passed in.
  523. *
  524. * Returns negative errno on error, or zero on success.
  525. */
  526. static int pm2fb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
  527. {
  528. u32 lpitch;
  529. if (var->bits_per_pixel != 8 && var->bits_per_pixel != 16 &&
  530. var->bits_per_pixel != 24 && var->bits_per_pixel != 32) {
  531. DPRINTK("depth not supported: %u\n", var->bits_per_pixel);
  532. return -EINVAL;
  533. }
  534. if (var->xres != var->xres_virtual) {
  535. DPRINTK("virtual x resolution != physical x resolution not supported\n");
  536. return -EINVAL;
  537. }
  538. if (var->yres > var->yres_virtual) {
  539. DPRINTK("virtual y resolution < physical y resolution not possible\n");
  540. return -EINVAL;
  541. }
  542. if (var->xoffset) {
  543. DPRINTK("xoffset not supported\n");
  544. return -EINVAL;
  545. }
  546. if ((var->vmode & FB_VMODE_MASK) == FB_VMODE_INTERLACED) {
  547. DPRINTK("interlace not supported\n");
  548. return -EINVAL;
  549. }
  550. var->xres = (var->xres + 15) & ~15; /* could sometimes be 8 */
  551. lpitch = var->xres * ((var->bits_per_pixel + 7)>>3);
  552. if (var->xres < 320 || var->xres > 1600) {
  553. DPRINTK("width not supported: %u\n", var->xres);
  554. return -EINVAL;
  555. }
  556. if (var->yres < 200 || var->yres > 1200) {
  557. DPRINTK("height not supported: %u\n", var->yres);
  558. return -EINVAL;
  559. }
  560. if (lpitch * var->yres_virtual > info->fix.smem_len) {
  561. DPRINTK("no memory for screen (%ux%ux%u)\n",
  562. var->xres, var->yres_virtual, var->bits_per_pixel);
  563. return -EINVAL;
  564. }
  565. if (PICOS2KHZ(var->pixclock) > PM2_MAX_PIXCLOCK) {
  566. DPRINTK("pixclock too high (%ldKHz)\n", PICOS2KHZ(var->pixclock));
  567. return -EINVAL;
  568. }
  569. switch(var->bits_per_pixel) {
  570. case 8:
  571. var->red.length = var->green.length = var->blue.length = 8;
  572. break;
  573. case 16:
  574. var->red.offset = 11;
  575. var->red.length = 5;
  576. var->green.offset = 5;
  577. var->green.length = 6;
  578. var->blue.offset = 0;
  579. var->blue.length = 5;
  580. break;
  581. case 32:
  582. var->transp.offset = 24;
  583. var->transp.length = 8;
  584. var->red.offset = 16;
  585. var->green.offset = 8;
  586. var->blue.offset = 0;
  587. var->red.length = var->green.length = var->blue.length = 8;
  588. break;
  589. case 24:
  590. #ifdef __BIG_ENDIAN
  591. var->red.offset = 0;
  592. var->blue.offset = 16;
  593. #else
  594. var->red.offset = 16;
  595. var->blue.offset = 0;
  596. #endif
  597. var->green.offset = 8;
  598. var->red.length = var->green.length = var->blue.length = 8;
  599. break;
  600. }
  601. var->height = var->width = -1;
  602. var->accel_flags = 0; /* Can't mmap if this is on */
  603. DPRINTK("Checking graphics mode at %dx%d depth %d\n",
  604. var->xres, var->yres, var->bits_per_pixel);
  605. return 0;
  606. }
  607. /**
  608. * pm2fb_set_par - Alters the hardware state.
  609. * @info: frame buffer structure that represents a single frame buffer
  610. *
  611. * Using the fb_var_screeninfo in fb_info we set the resolution of the
  612. * this particular framebuffer.
  613. */
  614. static int pm2fb_set_par(struct fb_info *info)
  615. {
  616. struct pm2fb_par *par = (struct pm2fb_par *) info->par;
  617. u32 pixclock;
  618. u32 width, height, depth;
  619. u32 hsstart, hsend, hbend, htotal;
  620. u32 vsstart, vsend, vbend, vtotal;
  621. u32 stride;
  622. u32 base;
  623. u32 video = 0;
  624. u32 clrmode = PM2F_RD_COLOR_MODE_RGB | PM2F_RD_GUI_ACTIVE;
  625. u32 txtmap = 0;
  626. u32 pixsize = 0;
  627. u32 clrformat = 0;
  628. u32 xres;
  629. int data64;
  630. reset_card(par);
  631. reset_config(par);
  632. clear_palette(par);
  633. if ( par->memclock )
  634. set_memclock(par, par->memclock);
  635. width = (info->var.xres_virtual + 7) & ~7;
  636. height = info->var.yres_virtual;
  637. depth = (info->var.bits_per_pixel + 7) & ~7;
  638. depth = (depth > 32) ? 32 : depth;
  639. data64 = depth > 8 || par->type == PM2_TYPE_PERMEDIA2V;
  640. xres = (info->var.xres + 31) & ~31;
  641. pixclock = PICOS2KHZ(info->var.pixclock);
  642. if (pixclock > PM2_MAX_PIXCLOCK) {
  643. DPRINTK("pixclock too high (%uKHz)\n", pixclock);
  644. return -EINVAL;
  645. }
  646. hsstart = to3264(info->var.right_margin, depth, data64);
  647. hsend = hsstart + to3264(info->var.hsync_len, depth, data64);
  648. hbend = hsend + to3264(info->var.left_margin, depth, data64);
  649. htotal = to3264(xres, depth, data64) + hbend - 1;
  650. vsstart = (info->var.lower_margin)
  651. ? info->var.lower_margin - 1
  652. : 0; /* FIXME! */
  653. vsend = info->var.lower_margin + info->var.vsync_len - 1;
  654. vbend = info->var.lower_margin + info->var.vsync_len + info->var.upper_margin;
  655. vtotal = info->var.yres + vbend - 1;
  656. stride = to3264(width, depth, 1);
  657. base = to3264(info->var.yoffset * xres + info->var.xoffset, depth, 1);
  658. if (data64)
  659. video |= PM2F_DATA_64_ENABLE;
  660. if (info->var.sync & FB_SYNC_HOR_HIGH_ACT) {
  661. if (lowhsync) {
  662. DPRINTK("ignoring +hsync, using -hsync.\n");
  663. video |= PM2F_HSYNC_ACT_LOW;
  664. } else
  665. video |= PM2F_HSYNC_ACT_HIGH;
  666. }
  667. else
  668. video |= PM2F_HSYNC_ACT_LOW;
  669. if (info->var.sync & FB_SYNC_VERT_HIGH_ACT) {
  670. if (lowvsync) {
  671. DPRINTK("ignoring +vsync, using -vsync.\n");
  672. video |= PM2F_VSYNC_ACT_LOW;
  673. } else
  674. video |= PM2F_VSYNC_ACT_HIGH;
  675. }
  676. else
  677. video |= PM2F_VSYNC_ACT_LOW;
  678. if ((info->var.vmode & FB_VMODE_MASK)==FB_VMODE_INTERLACED) {
  679. DPRINTK("interlaced not supported\n");
  680. return -EINVAL;
  681. }
  682. if ((info->var.vmode & FB_VMODE_MASK)==FB_VMODE_DOUBLE)
  683. video |= PM2F_LINE_DOUBLE;
  684. if ((info->var.activate & FB_ACTIVATE_MASK)==FB_ACTIVATE_NOW)
  685. video |= PM2F_VIDEO_ENABLE;
  686. par->video = video;
  687. info->fix.visual =
  688. (depth == 8) ? FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  689. info->fix.line_length = info->var.xres * depth / 8;
  690. info->cmap.len = 256;
  691. /*
  692. * Settings calculated. Now write them out.
  693. */
  694. if (par->type == PM2_TYPE_PERMEDIA2V) {
  695. WAIT_FIFO(par, 1);
  696. pm2_WR(par, PM2VR_RD_INDEX_HIGH, 0);
  697. }
  698. set_aperture(par, depth);
  699. mb();
  700. WAIT_FIFO(par, 19);
  701. pm2_RDAC_WR(par, PM2I_RD_COLOR_KEY_CONTROL,
  702. ( depth == 8 ) ? 0 : PM2F_COLOR_KEY_TEST_OFF);
  703. switch (depth) {
  704. case 8:
  705. pm2_WR(par, PM2R_FB_READ_PIXEL, 0);
  706. clrformat = 0x0e;
  707. break;
  708. case 16:
  709. pm2_WR(par, PM2R_FB_READ_PIXEL, 1);
  710. clrmode |= PM2F_RD_TRUECOLOR | PM2F_RD_PIXELFORMAT_RGB565;
  711. txtmap = PM2F_TEXTEL_SIZE_16;
  712. pixsize = 1;
  713. clrformat = 0x70;
  714. break;
  715. case 32:
  716. pm2_WR(par, PM2R_FB_READ_PIXEL, 2);
  717. clrmode |= PM2F_RD_TRUECOLOR | PM2F_RD_PIXELFORMAT_RGBA8888;
  718. txtmap = PM2F_TEXTEL_SIZE_32;
  719. pixsize = 2;
  720. clrformat = 0x20;
  721. break;
  722. case 24:
  723. pm2_WR(par, PM2R_FB_READ_PIXEL, 4);
  724. clrmode |= PM2F_RD_TRUECOLOR | PM2F_RD_PIXELFORMAT_RGB888;
  725. txtmap = PM2F_TEXTEL_SIZE_24;
  726. pixsize = 4;
  727. clrformat = 0x20;
  728. break;
  729. }
  730. pm2_WR(par, PM2R_FB_WRITE_MODE, PM2F_FB_WRITE_ENABLE);
  731. pm2_WR(par, PM2R_FB_READ_MODE, partprod(xres));
  732. pm2_WR(par, PM2R_LB_READ_MODE, partprod(xres));
  733. pm2_WR(par, PM2R_TEXTURE_MAP_FORMAT, txtmap | partprod(xres));
  734. pm2_WR(par, PM2R_H_TOTAL, htotal);
  735. pm2_WR(par, PM2R_HS_START, hsstart);
  736. pm2_WR(par, PM2R_HS_END, hsend);
  737. pm2_WR(par, PM2R_HG_END, hbend);
  738. pm2_WR(par, PM2R_HB_END, hbend);
  739. pm2_WR(par, PM2R_V_TOTAL, vtotal);
  740. pm2_WR(par, PM2R_VS_START, vsstart);
  741. pm2_WR(par, PM2R_VS_END, vsend);
  742. pm2_WR(par, PM2R_VB_END, vbend);
  743. pm2_WR(par, PM2R_SCREEN_STRIDE, stride);
  744. wmb();
  745. pm2_WR(par, PM2R_WINDOW_ORIGIN, 0);
  746. pm2_WR(par, PM2R_SCREEN_SIZE, (height << 16) | width);
  747. pm2_WR(par, PM2R_SCISSOR_MODE, PM2F_SCREEN_SCISSOR_ENABLE);
  748. wmb();
  749. pm2_WR(par, PM2R_SCREEN_BASE, base);
  750. wmb();
  751. set_video(par, video);
  752. WAIT_FIFO(par, 4);
  753. switch (par->type) {
  754. case PM2_TYPE_PERMEDIA2:
  755. pm2_RDAC_WR(par, PM2I_RD_COLOR_MODE, clrmode);
  756. break;
  757. case PM2_TYPE_PERMEDIA2V:
  758. pm2v_RDAC_WR(par, PM2VI_RD_PIXEL_SIZE, pixsize);
  759. pm2v_RDAC_WR(par, PM2VI_RD_COLOR_FORMAT, clrformat);
  760. break;
  761. }
  762. set_pixclock(par, pixclock);
  763. DPRINTK("Setting graphics mode at %dx%d depth %d\n",
  764. info->var.xres, info->var.yres, info->var.bits_per_pixel);
  765. return 0;
  766. }
  767. /**
  768. * pm2fb_setcolreg - Sets a color register.
  769. * @regno: boolean, 0 copy local, 1 get_user() function
  770. * @red: frame buffer colormap structure
  771. * @green: The green value which can be up to 16 bits wide
  772. * @blue: The blue value which can be up to 16 bits wide.
  773. * @transp: If supported the alpha value which can be up to 16 bits wide.
  774. * @info: frame buffer info structure
  775. *
  776. * Set a single color register. The values supplied have a 16 bit
  777. * magnitude which needs to be scaled in this function for the hardware.
  778. * Pretty much a direct lift from tdfxfb.c.
  779. *
  780. * Returns negative errno on error, or zero on success.
  781. */
  782. static int pm2fb_setcolreg(unsigned regno, unsigned red, unsigned green,
  783. unsigned blue, unsigned transp,
  784. struct fb_info *info)
  785. {
  786. struct pm2fb_par *par = (struct pm2fb_par *) info->par;
  787. if (regno >= info->cmap.len) /* no. of hw registers */
  788. return 1;
  789. /*
  790. * Program hardware... do anything you want with transp
  791. */
  792. /* grayscale works only partially under directcolor */
  793. if (info->var.grayscale) {
  794. /* grayscale = 0.30*R + 0.59*G + 0.11*B */
  795. red = green = blue = (red * 77 + green * 151 + blue * 28) >> 8;
  796. }
  797. /* Directcolor:
  798. * var->{color}.offset contains start of bitfield
  799. * var->{color}.length contains length of bitfield
  800. * {hardwarespecific} contains width of DAC
  801. * cmap[X] is programmed to
  802. * (X << red.offset) | (X << green.offset) | (X << blue.offset)
  803. * RAMDAC[X] is programmed to (red, green, blue)
  804. *
  805. * Pseudocolor:
  806. * uses offset = 0 && length = DAC register width.
  807. * var->{color}.offset is 0
  808. * var->{color}.length contains widht of DAC
  809. * cmap is not used
  810. * DAC[X] is programmed to (red, green, blue)
  811. * Truecolor:
  812. * does not use RAMDAC (usually has 3 of them).
  813. * var->{color}.offset contains start of bitfield
  814. * var->{color}.length contains length of bitfield
  815. * cmap is programmed to
  816. * (red << red.offset) | (green << green.offset) |
  817. * (blue << blue.offset) | (transp << transp.offset)
  818. * RAMDAC does not exist
  819. */
  820. #define CNVT_TOHW(val,width) ((((val)<<(width))+0x7FFF-(val))>>16)
  821. switch (info->fix.visual) {
  822. case FB_VISUAL_TRUECOLOR:
  823. case FB_VISUAL_PSEUDOCOLOR:
  824. red = CNVT_TOHW(red, info->var.red.length);
  825. green = CNVT_TOHW(green, info->var.green.length);
  826. blue = CNVT_TOHW(blue, info->var.blue.length);
  827. transp = CNVT_TOHW(transp, info->var.transp.length);
  828. break;
  829. case FB_VISUAL_DIRECTCOLOR:
  830. /* example here assumes 8 bit DAC. Might be different
  831. * for your hardware */
  832. red = CNVT_TOHW(red, 8);
  833. green = CNVT_TOHW(green, 8);
  834. blue = CNVT_TOHW(blue, 8);
  835. /* hey, there is bug in transp handling... */
  836. transp = CNVT_TOHW(transp, 8);
  837. break;
  838. }
  839. #undef CNVT_TOHW
  840. /* Truecolor has hardware independent palette */
  841. if (info->fix.visual == FB_VISUAL_TRUECOLOR) {
  842. u32 v;
  843. if (regno >= 16)
  844. return 1;
  845. v = (red << info->var.red.offset) |
  846. (green << info->var.green.offset) |
  847. (blue << info->var.blue.offset) |
  848. (transp << info->var.transp.offset);
  849. switch (info->var.bits_per_pixel) {
  850. case 8:
  851. break;
  852. case 16:
  853. case 24:
  854. case 32:
  855. ((u32*)(info->pseudo_palette))[regno] = v;
  856. break;
  857. }
  858. return 0;
  859. }
  860. else if (info->fix.visual == FB_VISUAL_PSEUDOCOLOR)
  861. set_color(par, regno, red, green, blue);
  862. return 0;
  863. }
  864. /**
  865. * pm2fb_pan_display - Pans the display.
  866. * @var: frame buffer variable screen structure
  867. * @info: frame buffer structure that represents a single frame buffer
  868. *
  869. * Pan (or wrap, depending on the `vmode' field) the display using the
  870. * `xoffset' and `yoffset' fields of the `var' structure.
  871. * If the values don't fit, return -EINVAL.
  872. *
  873. * Returns negative errno on error, or zero on success.
  874. *
  875. */
  876. static int pm2fb_pan_display(struct fb_var_screeninfo *var,
  877. struct fb_info *info)
  878. {
  879. struct pm2fb_par *p = (struct pm2fb_par *) info->par;
  880. u32 base;
  881. u32 depth;
  882. u32 xres;
  883. xres = (var->xres + 31) & ~31;
  884. depth = (var->bits_per_pixel + 7) & ~7;
  885. depth = (depth > 32) ? 32 : depth;
  886. base = to3264(var->yoffset * xres + var->xoffset, depth, 1);
  887. WAIT_FIFO(p, 1);
  888. pm2_WR(p, PM2R_SCREEN_BASE, base);
  889. return 0;
  890. }
  891. /**
  892. * pm2fb_blank - Blanks the display.
  893. * @blank_mode: the blank mode we want.
  894. * @info: frame buffer structure that represents a single frame buffer
  895. *
  896. * Blank the screen if blank_mode != 0, else unblank. Return 0 if
  897. * blanking succeeded, != 0 if un-/blanking failed due to e.g. a
  898. * video mode which doesn't support it. Implements VESA suspend
  899. * and powerdown modes on hardware that supports disabling hsync/vsync:
  900. * blank_mode == 2: suspend vsync
  901. * blank_mode == 3: suspend hsync
  902. * blank_mode == 4: powerdown
  903. *
  904. * Returns negative errno on error, or zero on success.
  905. *
  906. */
  907. static int pm2fb_blank(int blank_mode, struct fb_info *info)
  908. {
  909. struct pm2fb_par *par = (struct pm2fb_par *) info->par;
  910. u32 video = par->video;
  911. DPRINTK("blank_mode %d\n", blank_mode);
  912. switch (blank_mode) {
  913. case FB_BLANK_UNBLANK:
  914. /* Screen: On */
  915. video |= PM2F_VIDEO_ENABLE;
  916. break;
  917. case FB_BLANK_NORMAL:
  918. /* Screen: Off */
  919. video &= ~PM2F_VIDEO_ENABLE;
  920. break;
  921. case FB_BLANK_VSYNC_SUSPEND:
  922. /* VSync: Off */
  923. video &= ~(PM2F_VSYNC_MASK | PM2F_BLANK_LOW );
  924. break;
  925. case FB_BLANK_HSYNC_SUSPEND:
  926. /* HSync: Off */
  927. video &= ~(PM2F_HSYNC_MASK | PM2F_BLANK_LOW );
  928. break;
  929. case FB_BLANK_POWERDOWN:
  930. /* HSync: Off, VSync: Off */
  931. video &= ~(PM2F_VSYNC_MASK | PM2F_HSYNC_MASK| PM2F_BLANK_LOW);
  932. break;
  933. }
  934. set_video(par, video);
  935. return 0;
  936. }
  937. /* ------------ Hardware Independent Functions ------------ */
  938. /*
  939. * Frame buffer operations
  940. */
  941. static struct fb_ops pm2fb_ops = {
  942. .owner = THIS_MODULE,
  943. .fb_check_var = pm2fb_check_var,
  944. .fb_set_par = pm2fb_set_par,
  945. .fb_setcolreg = pm2fb_setcolreg,
  946. .fb_blank = pm2fb_blank,
  947. .fb_pan_display = pm2fb_pan_display,
  948. .fb_fillrect = cfb_fillrect,
  949. .fb_copyarea = cfb_copyarea,
  950. .fb_imageblit = cfb_imageblit,
  951. .fb_cursor = soft_cursor,
  952. };
  953. /*
  954. * PCI stuff
  955. */
  956. /**
  957. * Device initialisation
  958. *
  959. * Initialise and allocate resource for PCI device.
  960. *
  961. * @param pdev PCI device.
  962. * @param id PCI device ID.
  963. */
  964. static int __devinit pm2fb_probe(struct pci_dev *pdev,
  965. const struct pci_device_id *id)
  966. {
  967. struct pm2fb_par *default_par;
  968. struct fb_info *info;
  969. int size, err;
  970. int err_retval = -ENXIO;
  971. err = pci_enable_device(pdev);
  972. if ( err ) {
  973. printk(KERN_WARNING "pm2fb: Can't enable pdev: %d\n", err);
  974. return err;
  975. }
  976. size = sizeof(struct pm2fb_par) + 256 * sizeof(u32);
  977. info = framebuffer_alloc(size, &pdev->dev);
  978. if ( !info )
  979. return -ENOMEM;
  980. default_par = (struct pm2fb_par *) info->par;
  981. switch (pdev->device) {
  982. case PCI_DEVICE_ID_TI_TVP4020:
  983. strcpy(pm2fb_fix.id, "TVP4020");
  984. default_par->type = PM2_TYPE_PERMEDIA2;
  985. break;
  986. case PCI_DEVICE_ID_3DLABS_PERMEDIA2:
  987. strcpy(pm2fb_fix.id, "Permedia2");
  988. default_par->type = PM2_TYPE_PERMEDIA2;
  989. break;
  990. case PCI_DEVICE_ID_3DLABS_PERMEDIA2V:
  991. strcpy(pm2fb_fix.id, "Permedia2v");
  992. default_par->type = PM2_TYPE_PERMEDIA2V;
  993. break;
  994. }
  995. pm2fb_fix.mmio_start = pci_resource_start(pdev, 0);
  996. pm2fb_fix.mmio_len = PM2_REGS_SIZE;
  997. #if defined(__BIG_ENDIAN)
  998. /*
  999. * PM2 has a 64k register file, mapped twice in 128k. Lower
  1000. * map is little-endian, upper map is big-endian.
  1001. */
  1002. pm2fb_fix.mmio_start += PM2_REGS_SIZE;
  1003. DPRINTK("Adjusting register base for big-endian.\n");
  1004. #endif
  1005. DPRINTK("Register base at 0x%lx\n", pm2fb_fix.mmio_start);
  1006. /* Registers - request region and map it. */
  1007. if ( !request_mem_region(pm2fb_fix.mmio_start, pm2fb_fix.mmio_len,
  1008. "pm2fb regbase") ) {
  1009. printk(KERN_WARNING "pm2fb: Can't reserve regbase.\n");
  1010. goto err_exit_neither;
  1011. }
  1012. default_par->v_regs =
  1013. ioremap_nocache(pm2fb_fix.mmio_start, pm2fb_fix.mmio_len);
  1014. if ( !default_par->v_regs ) {
  1015. printk(KERN_WARNING "pm2fb: Can't remap %s register area.\n",
  1016. pm2fb_fix.id);
  1017. release_mem_region(pm2fb_fix.mmio_start, pm2fb_fix.mmio_len);
  1018. goto err_exit_neither;
  1019. }
  1020. /* Stash away memory register info for use when we reset the board */
  1021. default_par->mem_control = pm2_RD(default_par, PM2R_MEM_CONTROL);
  1022. default_par->boot_address = pm2_RD(default_par, PM2R_BOOT_ADDRESS);
  1023. default_par->mem_config = pm2_RD(default_par, PM2R_MEM_CONFIG);
  1024. DPRINTK("MemControl 0x%x BootAddress 0x%x MemConfig 0x%x\n",
  1025. default_par->mem_control, default_par->boot_address,
  1026. default_par->mem_config);
  1027. /* Now work out how big lfb is going to be. */
  1028. switch(default_par->mem_config & PM2F_MEM_CONFIG_RAM_MASK) {
  1029. case PM2F_MEM_BANKS_1:
  1030. default_par->fb_size=0x200000;
  1031. break;
  1032. case PM2F_MEM_BANKS_2:
  1033. default_par->fb_size=0x400000;
  1034. break;
  1035. case PM2F_MEM_BANKS_3:
  1036. default_par->fb_size=0x600000;
  1037. break;
  1038. case PM2F_MEM_BANKS_4:
  1039. default_par->fb_size=0x800000;
  1040. break;
  1041. }
  1042. default_par->memclock = CVPPC_MEMCLOCK;
  1043. pm2fb_fix.smem_start = pci_resource_start(pdev, 1);
  1044. pm2fb_fix.smem_len = default_par->fb_size;
  1045. /* Linear frame buffer - request region and map it. */
  1046. if ( !request_mem_region(pm2fb_fix.smem_start, pm2fb_fix.smem_len,
  1047. "pm2fb smem") ) {
  1048. printk(KERN_WARNING "pm2fb: Can't reserve smem.\n");
  1049. goto err_exit_mmio;
  1050. }
  1051. info->screen_base = default_par->v_fb =
  1052. ioremap_nocache(pm2fb_fix.smem_start, pm2fb_fix.smem_len);
  1053. if ( !default_par->v_fb ) {
  1054. printk(KERN_WARNING "pm2fb: Can't ioremap smem area.\n");
  1055. release_mem_region(pm2fb_fix.smem_start, pm2fb_fix.smem_len);
  1056. goto err_exit_mmio;
  1057. }
  1058. info->fbops = &pm2fb_ops;
  1059. info->fix = pm2fb_fix;
  1060. info->pseudo_palette = (void *)(default_par + 1);
  1061. info->flags = FBINFO_DEFAULT |
  1062. FBINFO_HWACCEL_YPAN;
  1063. if (!mode)
  1064. mode = "640x480@60";
  1065. err = fb_find_mode(&info->var, info, mode, NULL, 0, NULL, 8);
  1066. if (!err || err == 4)
  1067. info->var = pm2fb_var;
  1068. if (fb_alloc_cmap(&info->cmap, 256, 0) < 0)
  1069. goto err_exit_all;
  1070. if (register_framebuffer(info) < 0)
  1071. goto err_exit_both;
  1072. printk(KERN_INFO "fb%d: %s frame buffer device, memory = %dK.\n",
  1073. info->node, info->fix.id, default_par->fb_size / 1024);
  1074. /*
  1075. * Our driver data
  1076. */
  1077. pci_set_drvdata(pdev, info);
  1078. return 0;
  1079. err_exit_all:
  1080. fb_dealloc_cmap(&info->cmap);
  1081. err_exit_both:
  1082. iounmap(info->screen_base);
  1083. release_mem_region(pm2fb_fix.smem_start, pm2fb_fix.smem_len);
  1084. err_exit_mmio:
  1085. iounmap(default_par->v_regs);
  1086. release_mem_region(pm2fb_fix.mmio_start, pm2fb_fix.mmio_len);
  1087. err_exit_neither:
  1088. framebuffer_release(info);
  1089. return err_retval;
  1090. }
  1091. /**
  1092. * Device removal.
  1093. *
  1094. * Release all device resources.
  1095. *
  1096. * @param pdev PCI device to clean up.
  1097. */
  1098. static void __devexit pm2fb_remove(struct pci_dev *pdev)
  1099. {
  1100. struct fb_info* info = pci_get_drvdata(pdev);
  1101. struct fb_fix_screeninfo* fix = &info->fix;
  1102. struct pm2fb_par *par = info->par;
  1103. unregister_framebuffer(info);
  1104. iounmap(info->screen_base);
  1105. release_mem_region(fix->smem_start, fix->smem_len);
  1106. iounmap(par->v_regs);
  1107. release_mem_region(fix->mmio_start, fix->mmio_len);
  1108. pci_set_drvdata(pdev, NULL);
  1109. kfree(info);
  1110. }
  1111. static struct pci_device_id pm2fb_id_table[] = {
  1112. { PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TVP4020,
  1113. PCI_ANY_ID, PCI_ANY_ID, PCI_BASE_CLASS_DISPLAY << 16,
  1114. 0xff0000, 0 },
  1115. { PCI_VENDOR_ID_3DLABS, PCI_DEVICE_ID_3DLABS_PERMEDIA2,
  1116. PCI_ANY_ID, PCI_ANY_ID, PCI_BASE_CLASS_DISPLAY << 16,
  1117. 0xff0000, 0 },
  1118. { PCI_VENDOR_ID_3DLABS, PCI_DEVICE_ID_3DLABS_PERMEDIA2V,
  1119. PCI_ANY_ID, PCI_ANY_ID, PCI_BASE_CLASS_DISPLAY << 16,
  1120. 0xff0000, 0 },
  1121. { 0, }
  1122. };
  1123. static struct pci_driver pm2fb_driver = {
  1124. .name = "pm2fb",
  1125. .id_table = pm2fb_id_table,
  1126. .probe = pm2fb_probe,
  1127. .remove = __devexit_p(pm2fb_remove),
  1128. };
  1129. MODULE_DEVICE_TABLE(pci, pm2fb_id_table);
  1130. #ifndef MODULE
  1131. /**
  1132. * Parse user speficied options.
  1133. *
  1134. * This is, comma-separated options following `video=pm2fb:'.
  1135. */
  1136. static int __init pm2fb_setup(char *options)
  1137. {
  1138. char* this_opt;
  1139. if (!options || !*options)
  1140. return 0;
  1141. while ((this_opt = strsep(&options, ",")) != NULL) {
  1142. if (!*this_opt)
  1143. continue;
  1144. if(!strcmp(this_opt, "lowhsync")) {
  1145. lowhsync = 1;
  1146. } else if(!strcmp(this_opt, "lowvsync")) {
  1147. lowvsync = 1;
  1148. } else {
  1149. mode = this_opt;
  1150. }
  1151. }
  1152. return 0;
  1153. }
  1154. #endif
  1155. static int __init pm2fb_init(void)
  1156. {
  1157. #ifndef MODULE
  1158. char *option = NULL;
  1159. if (fb_get_options("pm2fb", &option))
  1160. return -ENODEV;
  1161. pm2fb_setup(option);
  1162. #endif
  1163. return pci_register_driver(&pm2fb_driver);
  1164. }
  1165. module_init(pm2fb_init);
  1166. #ifdef MODULE
  1167. /*
  1168. * Cleanup
  1169. */
  1170. static void __exit pm2fb_exit(void)
  1171. {
  1172. pci_unregister_driver(&pm2fb_driver);
  1173. }
  1174. #endif
  1175. #ifdef MODULE
  1176. module_exit(pm2fb_exit);
  1177. module_param(mode, charp, 0);
  1178. MODULE_PARM_DESC(mode, "Preferred video mode e.g. '648x480-8@60'");
  1179. module_param(lowhsync, bool, 0);
  1180. MODULE_PARM_DESC(lowhsync, "Force horizontal sync low regardless of mode");
  1181. module_param(lowvsync, bool, 0);
  1182. MODULE_PARM_DESC(lowvsync, "Force vertical sync low regardless of mode");
  1183. MODULE_AUTHOR("Jim Hague <jim.hague@acm.org>");
  1184. MODULE_DESCRIPTION("Permedia2 framebuffer device driver");
  1185. MODULE_LICENSE("GPL");
  1186. #endif