matroxfb_DAC1064.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086
  1. /*
  2. *
  3. * Hardware accelerated Matrox Millennium I, II, Mystique, G100, G200, G400 and G450.
  4. *
  5. * (c) 1998-2002 Petr Vandrovec <vandrove@vc.cvut.cz>
  6. *
  7. * Portions Copyright (c) 2001 Matrox Graphics Inc.
  8. *
  9. * Version: 1.65 2002/08/14
  10. *
  11. * See matroxfb_base.c for contributors.
  12. *
  13. */
  14. /* make checkconfig does not walk through include tree :-( */
  15. #include <linux/config.h>
  16. #include "matroxfb_DAC1064.h"
  17. #include "matroxfb_misc.h"
  18. #include "matroxfb_accel.h"
  19. #include "g450_pll.h"
  20. #include <linux/matroxfb.h>
  21. #ifdef NEED_DAC1064
  22. #define outDAC1064 matroxfb_DAC_out
  23. #define inDAC1064 matroxfb_DAC_in
  24. #define DAC1064_OPT_SCLK_PCI 0x00
  25. #define DAC1064_OPT_SCLK_PLL 0x01
  26. #define DAC1064_OPT_SCLK_EXT 0x02
  27. #define DAC1064_OPT_SCLK_MASK 0x03
  28. #define DAC1064_OPT_GDIV1 0x04 /* maybe it is GDIV2 on G100 ?! */
  29. #define DAC1064_OPT_GDIV3 0x00
  30. #define DAC1064_OPT_MDIV1 0x08
  31. #define DAC1064_OPT_MDIV2 0x00
  32. #define DAC1064_OPT_RESERVED 0x10
  33. static void DAC1064_calcclock(CPMINFO unsigned int freq, unsigned int fmax, unsigned int* in, unsigned int* feed, unsigned int* post) {
  34. unsigned int fvco;
  35. unsigned int p;
  36. DBG(__FUNCTION__)
  37. /* only for devices older than G450 */
  38. fvco = PLL_calcclock(PMINFO freq, fmax, in, feed, &p);
  39. p = (1 << p) - 1;
  40. if (fvco <= 100000)
  41. ;
  42. else if (fvco <= 140000)
  43. p |= 0x08;
  44. else if (fvco <= 180000)
  45. p |= 0x10;
  46. else
  47. p |= 0x18;
  48. *post = p;
  49. }
  50. /* they must be in POS order */
  51. static const unsigned char MGA1064_DAC_regs[] = {
  52. M1064_XCURADDL, M1064_XCURADDH, M1064_XCURCTRL,
  53. M1064_XCURCOL0RED, M1064_XCURCOL0GREEN, M1064_XCURCOL0BLUE,
  54. M1064_XCURCOL1RED, M1064_XCURCOL1GREEN, M1064_XCURCOL1BLUE,
  55. M1064_XCURCOL2RED, M1064_XCURCOL2GREEN, M1064_XCURCOL2BLUE,
  56. DAC1064_XVREFCTRL, M1064_XMULCTRL, M1064_XPIXCLKCTRL, M1064_XGENCTRL,
  57. M1064_XMISCCTRL,
  58. M1064_XGENIOCTRL, M1064_XGENIODATA, M1064_XZOOMCTRL, M1064_XSENSETEST,
  59. M1064_XCRCBITSEL,
  60. M1064_XCOLKEYMASKL, M1064_XCOLKEYMASKH, M1064_XCOLKEYL, M1064_XCOLKEYH };
  61. static const unsigned char MGA1064_DAC[] = {
  62. 0x00, 0x00, M1064_XCURCTRL_DIS,
  63. 0x00, 0x00, 0x00, /* black */
  64. 0xFF, 0xFF, 0xFF, /* white */
  65. 0xFF, 0x00, 0x00, /* red */
  66. 0x00, 0,
  67. M1064_XPIXCLKCTRL_PLL_UP | M1064_XPIXCLKCTRL_EN | M1064_XPIXCLKCTRL_SRC_PLL,
  68. M1064_XGENCTRL_VS_0 | M1064_XGENCTRL_ALPHA_DIS | M1064_XGENCTRL_BLACK_0IRE | M1064_XGENCTRL_NO_SYNC_ON_GREEN,
  69. M1064_XMISCCTRL_DAC_8BIT,
  70. 0x00, 0x00, M1064_XZOOMCTRL_1, M1064_XSENSETEST_BCOMP | M1064_XSENSETEST_GCOMP | M1064_XSENSETEST_RCOMP | M1064_XSENSETEST_PDOWN,
  71. 0x00,
  72. 0x00, 0x00, 0xFF, 0xFF};
  73. static void DAC1064_setpclk(WPMINFO unsigned long fout) {
  74. unsigned int m, n, p;
  75. DBG(__FUNCTION__)
  76. DAC1064_calcclock(PMINFO fout, ACCESS_FBINFO(max_pixel_clock), &m, &n, &p);
  77. ACCESS_FBINFO(hw).DACclk[0] = m;
  78. ACCESS_FBINFO(hw).DACclk[1] = n;
  79. ACCESS_FBINFO(hw).DACclk[2] = p;
  80. }
  81. static void DAC1064_setmclk(WPMINFO int oscinfo, unsigned long fmem) {
  82. u_int32_t mx;
  83. struct matrox_hw_state* hw = &ACCESS_FBINFO(hw);
  84. DBG(__FUNCTION__)
  85. if (ACCESS_FBINFO(devflags.noinit)) {
  86. /* read MCLK and give up... */
  87. hw->DACclk[3] = inDAC1064(PMINFO DAC1064_XSYSPLLM);
  88. hw->DACclk[4] = inDAC1064(PMINFO DAC1064_XSYSPLLN);
  89. hw->DACclk[5] = inDAC1064(PMINFO DAC1064_XSYSPLLP);
  90. return;
  91. }
  92. mx = hw->MXoptionReg | 0x00000004;
  93. pci_write_config_dword(ACCESS_FBINFO(pcidev), PCI_OPTION_REG, mx);
  94. mx &= ~0x000000BB;
  95. if (oscinfo & DAC1064_OPT_GDIV1)
  96. mx |= 0x00000008;
  97. if (oscinfo & DAC1064_OPT_MDIV1)
  98. mx |= 0x00000010;
  99. if (oscinfo & DAC1064_OPT_RESERVED)
  100. mx |= 0x00000080;
  101. if ((oscinfo & DAC1064_OPT_SCLK_MASK) == DAC1064_OPT_SCLK_PLL) {
  102. /* select PCI clock until we have setup oscilator... */
  103. int clk;
  104. unsigned int m, n, p;
  105. /* powerup system PLL, select PCI clock */
  106. mx |= 0x00000020;
  107. pci_write_config_dword(ACCESS_FBINFO(pcidev), PCI_OPTION_REG, mx);
  108. mx &= ~0x00000004;
  109. pci_write_config_dword(ACCESS_FBINFO(pcidev), PCI_OPTION_REG, mx);
  110. /* !!! you must not access device if MCLK is not running !!!
  111. Doing so cause immediate PCI lockup :-( Maybe they should
  112. generate ABORT or I/O (parity...) error and Linux should
  113. recover from this... (kill driver/process). But world is not
  114. perfect... */
  115. /* (bit 2 of PCI_OPTION_REG must be 0... and bits 0,1 must not
  116. select PLL... because of PLL can be stopped at this time) */
  117. DAC1064_calcclock(PMINFO fmem, ACCESS_FBINFO(max_pixel_clock), &m, &n, &p);
  118. outDAC1064(PMINFO DAC1064_XSYSPLLM, hw->DACclk[3] = m);
  119. outDAC1064(PMINFO DAC1064_XSYSPLLN, hw->DACclk[4] = n);
  120. outDAC1064(PMINFO DAC1064_XSYSPLLP, hw->DACclk[5] = p);
  121. for (clk = 65536; clk; --clk) {
  122. if (inDAC1064(PMINFO DAC1064_XSYSPLLSTAT) & 0x40)
  123. break;
  124. }
  125. if (!clk)
  126. printk(KERN_ERR "matroxfb: aiee, SYSPLL not locked\n");
  127. /* select PLL */
  128. mx |= 0x00000005;
  129. } else {
  130. /* select specified system clock source */
  131. mx |= oscinfo & DAC1064_OPT_SCLK_MASK;
  132. }
  133. pci_write_config_dword(ACCESS_FBINFO(pcidev), PCI_OPTION_REG, mx);
  134. mx &= ~0x00000004;
  135. pci_write_config_dword(ACCESS_FBINFO(pcidev), PCI_OPTION_REG, mx);
  136. hw->MXoptionReg = mx;
  137. }
  138. #ifdef CONFIG_FB_MATROX_G
  139. static void g450_set_plls(WPMINFO2) {
  140. u_int32_t c2_ctl;
  141. unsigned int pxc;
  142. struct matrox_hw_state* hw = &ACCESS_FBINFO(hw);
  143. int pixelmnp;
  144. int videomnp;
  145. c2_ctl = hw->crtc2.ctl & ~0x4007; /* Clear PLL + enable for CRTC2 */
  146. c2_ctl |= 0x0001; /* Enable CRTC2 */
  147. hw->DACreg[POS1064_XPWRCTRL] &= ~0x02; /* Stop VIDEO PLL */
  148. pixelmnp = ACCESS_FBINFO(crtc1).mnp;
  149. videomnp = ACCESS_FBINFO(crtc2).mnp;
  150. if (videomnp < 0) {
  151. c2_ctl &= ~0x0001; /* Disable CRTC2 */
  152. hw->DACreg[POS1064_XPWRCTRL] &= ~0x10; /* Powerdown CRTC2 */
  153. } else if (ACCESS_FBINFO(crtc2).pixclock == ACCESS_FBINFO(features).pll.ref_freq) {
  154. c2_ctl |= 0x4002; /* Use reference directly */
  155. } else if (videomnp == pixelmnp) {
  156. c2_ctl |= 0x0004; /* Use pixel PLL */
  157. } else {
  158. if (0 == ((videomnp ^ pixelmnp) & 0xFFFFFF00)) {
  159. /* PIXEL and VIDEO PLL must not use same frequency. We modify N
  160. of PIXEL PLL in such case because of VIDEO PLL may be source
  161. of TVO clocks, and chroma subcarrier is derived from its
  162. pixel clocks */
  163. pixelmnp += 0x000100;
  164. }
  165. c2_ctl |= 0x0006; /* Use video PLL */
  166. hw->DACreg[POS1064_XPWRCTRL] |= 0x02;
  167. outDAC1064(PMINFO M1064_XPWRCTRL, hw->DACreg[POS1064_XPWRCTRL]);
  168. matroxfb_g450_setpll_cond(PMINFO videomnp, M_VIDEO_PLL);
  169. }
  170. hw->DACreg[POS1064_XPIXCLKCTRL] &= ~M1064_XPIXCLKCTRL_PLL_UP;
  171. if (pixelmnp >= 0) {
  172. hw->DACreg[POS1064_XPIXCLKCTRL] |= M1064_XPIXCLKCTRL_PLL_UP;
  173. outDAC1064(PMINFO M1064_XPIXCLKCTRL, hw->DACreg[POS1064_XPIXCLKCTRL]);
  174. matroxfb_g450_setpll_cond(PMINFO pixelmnp, M_PIXEL_PLL_C);
  175. }
  176. if (c2_ctl != hw->crtc2.ctl) {
  177. hw->crtc2.ctl = c2_ctl;
  178. mga_outl(0x3C10, c2_ctl);
  179. }
  180. pxc = ACCESS_FBINFO(crtc1).pixclock;
  181. if (pxc == 0 || ACCESS_FBINFO(outputs[2]).src == MATROXFB_SRC_CRTC2) {
  182. pxc = ACCESS_FBINFO(crtc2).pixclock;
  183. }
  184. if (ACCESS_FBINFO(chip) == MGA_G550) {
  185. if (pxc < 45000) {
  186. hw->DACreg[POS1064_XPANMODE] = 0x00; /* 0-50 */
  187. } else if (pxc < 55000) {
  188. hw->DACreg[POS1064_XPANMODE] = 0x08; /* 34-62 */
  189. } else if (pxc < 70000) {
  190. hw->DACreg[POS1064_XPANMODE] = 0x10; /* 42-78 */
  191. } else if (pxc < 85000) {
  192. hw->DACreg[POS1064_XPANMODE] = 0x18; /* 62-92 */
  193. } else if (pxc < 100000) {
  194. hw->DACreg[POS1064_XPANMODE] = 0x20; /* 74-108 */
  195. } else if (pxc < 115000) {
  196. hw->DACreg[POS1064_XPANMODE] = 0x28; /* 94-122 */
  197. } else if (pxc < 125000) {
  198. hw->DACreg[POS1064_XPANMODE] = 0x30; /* 108-132 */
  199. } else {
  200. hw->DACreg[POS1064_XPANMODE] = 0x38; /* 120-168 */
  201. }
  202. } else {
  203. /* G450 */
  204. if (pxc < 45000) {
  205. hw->DACreg[POS1064_XPANMODE] = 0x00; /* 0-54 */
  206. } else if (pxc < 65000) {
  207. hw->DACreg[POS1064_XPANMODE] = 0x08; /* 38-70 */
  208. } else if (pxc < 85000) {
  209. hw->DACreg[POS1064_XPANMODE] = 0x10; /* 56-96 */
  210. } else if (pxc < 105000) {
  211. hw->DACreg[POS1064_XPANMODE] = 0x18; /* 80-114 */
  212. } else if (pxc < 135000) {
  213. hw->DACreg[POS1064_XPANMODE] = 0x20; /* 102-144 */
  214. } else if (pxc < 160000) {
  215. hw->DACreg[POS1064_XPANMODE] = 0x28; /* 132-166 */
  216. } else if (pxc < 175000) {
  217. hw->DACreg[POS1064_XPANMODE] = 0x30; /* 154-182 */
  218. } else {
  219. hw->DACreg[POS1064_XPANMODE] = 0x38; /* 170-204 */
  220. }
  221. }
  222. }
  223. #endif
  224. void DAC1064_global_init(WPMINFO2) {
  225. struct matrox_hw_state* hw = &ACCESS_FBINFO(hw);
  226. hw->DACreg[POS1064_XMISCCTRL] &= M1064_XMISCCTRL_DAC_WIDTHMASK;
  227. hw->DACreg[POS1064_XMISCCTRL] |= M1064_XMISCCTRL_LUT_EN;
  228. hw->DACreg[POS1064_XPIXCLKCTRL] = M1064_XPIXCLKCTRL_PLL_UP | M1064_XPIXCLKCTRL_EN | M1064_XPIXCLKCTRL_SRC_PLL;
  229. #ifdef CONFIG_FB_MATROX_G
  230. if (ACCESS_FBINFO(devflags.g450dac)) {
  231. hw->DACreg[POS1064_XPWRCTRL] = 0x1F; /* powerup everything */
  232. hw->DACreg[POS1064_XOUTPUTCONN] = 0x00; /* disable outputs */
  233. hw->DACreg[POS1064_XMISCCTRL] |= M1064_XMISCCTRL_DAC_EN;
  234. switch (ACCESS_FBINFO(outputs[0]).src) {
  235. case MATROXFB_SRC_CRTC1:
  236. case MATROXFB_SRC_CRTC2:
  237. hw->DACreg[POS1064_XOUTPUTCONN] |= 0x01; /* enable output; CRTC1/2 selection is in CRTC2 ctl */
  238. break;
  239. case MATROXFB_SRC_NONE:
  240. hw->DACreg[POS1064_XMISCCTRL] &= ~M1064_XMISCCTRL_DAC_EN;
  241. break;
  242. }
  243. switch (ACCESS_FBINFO(outputs[1]).src) {
  244. case MATROXFB_SRC_CRTC1:
  245. hw->DACreg[POS1064_XOUTPUTCONN] |= 0x04;
  246. break;
  247. case MATROXFB_SRC_CRTC2:
  248. if (ACCESS_FBINFO(outputs[1]).mode == MATROXFB_OUTPUT_MODE_MONITOR) {
  249. hw->DACreg[POS1064_XOUTPUTCONN] |= 0x08;
  250. } else {
  251. hw->DACreg[POS1064_XOUTPUTCONN] |= 0x0C;
  252. }
  253. break;
  254. case MATROXFB_SRC_NONE:
  255. hw->DACreg[POS1064_XPWRCTRL] &= ~0x01; /* Poweroff DAC2 */
  256. break;
  257. }
  258. switch (ACCESS_FBINFO(outputs[2]).src) {
  259. case MATROXFB_SRC_CRTC1:
  260. hw->DACreg[POS1064_XOUTPUTCONN] |= 0x20;
  261. break;
  262. case MATROXFB_SRC_CRTC2:
  263. hw->DACreg[POS1064_XOUTPUTCONN] |= 0x40;
  264. break;
  265. case MATROXFB_SRC_NONE:
  266. #if 0
  267. /* HELP! If we boot without DFP connected to DVI, we can
  268. poweroff TMDS. But if we boot with DFP connected,
  269. TMDS generated clocks are used instead of ALL pixclocks
  270. available... If someone knows which register
  271. handles it, please reveal this secret to me... */
  272. hw->DACreg[POS1064_XPWRCTRL] &= ~0x04; /* Poweroff TMDS */
  273. #endif
  274. break;
  275. }
  276. /* Now set timming related variables... */
  277. g450_set_plls(PMINFO2);
  278. } else
  279. #endif
  280. {
  281. if (ACCESS_FBINFO(outputs[1]).src == MATROXFB_SRC_CRTC1) {
  282. hw->DACreg[POS1064_XPIXCLKCTRL] = M1064_XPIXCLKCTRL_PLL_UP | M1064_XPIXCLKCTRL_EN | M1064_XPIXCLKCTRL_SRC_EXT;
  283. hw->DACreg[POS1064_XMISCCTRL] |= GX00_XMISCCTRL_MFC_MAFC | G400_XMISCCTRL_VDO_MAFC12;
  284. } else if (ACCESS_FBINFO(outputs[1]).src == MATROXFB_SRC_CRTC2) {
  285. hw->DACreg[POS1064_XMISCCTRL] |= GX00_XMISCCTRL_MFC_MAFC | G400_XMISCCTRL_VDO_C2_MAFC12;
  286. } else if (ACCESS_FBINFO(outputs[2]).src == MATROXFB_SRC_CRTC1)
  287. hw->DACreg[POS1064_XMISCCTRL] |= GX00_XMISCCTRL_MFC_PANELLINK | G400_XMISCCTRL_VDO_MAFC12;
  288. else
  289. hw->DACreg[POS1064_XMISCCTRL] |= GX00_XMISCCTRL_MFC_DIS;
  290. if (ACCESS_FBINFO(outputs[0]).src != MATROXFB_SRC_NONE)
  291. hw->DACreg[POS1064_XMISCCTRL] |= M1064_XMISCCTRL_DAC_EN;
  292. }
  293. }
  294. void DAC1064_global_restore(WPMINFO2) {
  295. struct matrox_hw_state* hw = &ACCESS_FBINFO(hw);
  296. outDAC1064(PMINFO M1064_XPIXCLKCTRL, hw->DACreg[POS1064_XPIXCLKCTRL]);
  297. outDAC1064(PMINFO M1064_XMISCCTRL, hw->DACreg[POS1064_XMISCCTRL]);
  298. if (ACCESS_FBINFO(devflags.accelerator) == FB_ACCEL_MATROX_MGAG400) {
  299. outDAC1064(PMINFO 0x20, 0x04);
  300. outDAC1064(PMINFO 0x1F, ACCESS_FBINFO(devflags.dfp_type));
  301. if (ACCESS_FBINFO(devflags.g450dac)) {
  302. outDAC1064(PMINFO M1064_XSYNCCTRL, 0xCC);
  303. outDAC1064(PMINFO M1064_XPWRCTRL, hw->DACreg[POS1064_XPWRCTRL]);
  304. outDAC1064(PMINFO M1064_XPANMODE, hw->DACreg[POS1064_XPANMODE]);
  305. outDAC1064(PMINFO M1064_XOUTPUTCONN, hw->DACreg[POS1064_XOUTPUTCONN]);
  306. }
  307. }
  308. }
  309. static int DAC1064_init_1(WPMINFO struct my_timming* m) {
  310. struct matrox_hw_state* hw = &ACCESS_FBINFO(hw);
  311. DBG(__FUNCTION__)
  312. memcpy(hw->DACreg, MGA1064_DAC, sizeof(MGA1064_DAC_regs));
  313. switch (ACCESS_FBINFO(fbcon).var.bits_per_pixel) {
  314. /* case 4: not supported by MGA1064 DAC */
  315. case 8:
  316. hw->DACreg[POS1064_XMULCTRL] = M1064_XMULCTRL_DEPTH_8BPP | M1064_XMULCTRL_GRAPHICS_PALETIZED;
  317. break;
  318. case 16:
  319. if (ACCESS_FBINFO(fbcon).var.green.length == 5)
  320. hw->DACreg[POS1064_XMULCTRL] = M1064_XMULCTRL_DEPTH_15BPP_1BPP | M1064_XMULCTRL_GRAPHICS_PALETIZED;
  321. else
  322. hw->DACreg[POS1064_XMULCTRL] = M1064_XMULCTRL_DEPTH_16BPP | M1064_XMULCTRL_GRAPHICS_PALETIZED;
  323. break;
  324. case 24:
  325. hw->DACreg[POS1064_XMULCTRL] = M1064_XMULCTRL_DEPTH_24BPP | M1064_XMULCTRL_GRAPHICS_PALETIZED;
  326. break;
  327. case 32:
  328. hw->DACreg[POS1064_XMULCTRL] = M1064_XMULCTRL_DEPTH_32BPP | M1064_XMULCTRL_GRAPHICS_PALETIZED;
  329. break;
  330. default:
  331. return 1; /* unsupported depth */
  332. }
  333. hw->DACreg[POS1064_XVREFCTRL] = ACCESS_FBINFO(features.DAC1064.xvrefctrl);
  334. hw->DACreg[POS1064_XGENCTRL] &= ~M1064_XGENCTRL_SYNC_ON_GREEN_MASK;
  335. hw->DACreg[POS1064_XGENCTRL] |= (m->sync & FB_SYNC_ON_GREEN)?M1064_XGENCTRL_SYNC_ON_GREEN:M1064_XGENCTRL_NO_SYNC_ON_GREEN;
  336. hw->DACreg[POS1064_XCURADDL] = 0;
  337. hw->DACreg[POS1064_XCURADDH] = 0;
  338. DAC1064_global_init(PMINFO2);
  339. return 0;
  340. }
  341. static int DAC1064_init_2(WPMINFO struct my_timming* m) {
  342. struct matrox_hw_state* hw = &ACCESS_FBINFO(hw);
  343. DBG(__FUNCTION__)
  344. if (ACCESS_FBINFO(fbcon).var.bits_per_pixel > 16) { /* 256 entries */
  345. int i;
  346. for (i = 0; i < 256; i++) {
  347. hw->DACpal[i * 3 + 0] = i;
  348. hw->DACpal[i * 3 + 1] = i;
  349. hw->DACpal[i * 3 + 2] = i;
  350. }
  351. } else if (ACCESS_FBINFO(fbcon).var.bits_per_pixel > 8) {
  352. if (ACCESS_FBINFO(fbcon).var.green.length == 5) { /* 0..31, 128..159 */
  353. int i;
  354. for (i = 0; i < 32; i++) {
  355. /* with p15 == 0 */
  356. hw->DACpal[i * 3 + 0] = i << 3;
  357. hw->DACpal[i * 3 + 1] = i << 3;
  358. hw->DACpal[i * 3 + 2] = i << 3;
  359. /* with p15 == 1 */
  360. hw->DACpal[(i + 128) * 3 + 0] = i << 3;
  361. hw->DACpal[(i + 128) * 3 + 1] = i << 3;
  362. hw->DACpal[(i + 128) * 3 + 2] = i << 3;
  363. }
  364. } else {
  365. int i;
  366. for (i = 0; i < 64; i++) { /* 0..63 */
  367. hw->DACpal[i * 3 + 0] = i << 3;
  368. hw->DACpal[i * 3 + 1] = i << 2;
  369. hw->DACpal[i * 3 + 2] = i << 3;
  370. }
  371. }
  372. } else {
  373. memset(hw->DACpal, 0, 768);
  374. }
  375. return 0;
  376. }
  377. static void DAC1064_restore_1(WPMINFO2) {
  378. struct matrox_hw_state* hw = &ACCESS_FBINFO(hw);
  379. CRITFLAGS
  380. DBG(__FUNCTION__)
  381. CRITBEGIN
  382. if ((inDAC1064(PMINFO DAC1064_XSYSPLLM) != hw->DACclk[3]) ||
  383. (inDAC1064(PMINFO DAC1064_XSYSPLLN) != hw->DACclk[4]) ||
  384. (inDAC1064(PMINFO DAC1064_XSYSPLLP) != hw->DACclk[5])) {
  385. outDAC1064(PMINFO DAC1064_XSYSPLLM, hw->DACclk[3]);
  386. outDAC1064(PMINFO DAC1064_XSYSPLLN, hw->DACclk[4]);
  387. outDAC1064(PMINFO DAC1064_XSYSPLLP, hw->DACclk[5]);
  388. }
  389. {
  390. unsigned int i;
  391. for (i = 0; i < sizeof(MGA1064_DAC_regs); i++) {
  392. if ((i != POS1064_XPIXCLKCTRL) && (i != POS1064_XMISCCTRL))
  393. outDAC1064(PMINFO MGA1064_DAC_regs[i], hw->DACreg[i]);
  394. }
  395. }
  396. DAC1064_global_restore(PMINFO2);
  397. CRITEND
  398. };
  399. static void DAC1064_restore_2(WPMINFO2) {
  400. #ifdef DEBUG
  401. unsigned int i;
  402. #endif
  403. DBG(__FUNCTION__)
  404. #ifdef DEBUG
  405. dprintk(KERN_DEBUG "DAC1064regs ");
  406. for (i = 0; i < sizeof(MGA1064_DAC_regs); i++) {
  407. dprintk("R%02X=%02X ", MGA1064_DAC_regs[i], ACCESS_FBINFO(hw).DACreg[i]);
  408. if ((i & 0x7) == 0x7) dprintk("\n" KERN_DEBUG "continuing... ");
  409. }
  410. dprintk("\n" KERN_DEBUG "DAC1064clk ");
  411. for (i = 0; i < 6; i++)
  412. dprintk("C%02X=%02X ", i, ACCESS_FBINFO(hw).DACclk[i]);
  413. dprintk("\n");
  414. #endif
  415. }
  416. static int m1064_compute(void* out, struct my_timming* m) {
  417. #define minfo ((struct matrox_fb_info*)out)
  418. {
  419. int i;
  420. int tmout;
  421. CRITFLAGS
  422. DAC1064_setpclk(PMINFO m->pixclock);
  423. CRITBEGIN
  424. for (i = 0; i < 3; i++)
  425. outDAC1064(PMINFO M1064_XPIXPLLCM + i, ACCESS_FBINFO(hw).DACclk[i]);
  426. for (tmout = 500000; tmout; tmout--) {
  427. if (inDAC1064(PMINFO M1064_XPIXPLLSTAT) & 0x40)
  428. break;
  429. udelay(10);
  430. };
  431. CRITEND
  432. if (!tmout)
  433. printk(KERN_ERR "matroxfb: Pixel PLL not locked after 5 secs\n");
  434. }
  435. #undef minfo
  436. return 0;
  437. }
  438. static struct matrox_altout m1064 = {
  439. .name = "Primary output",
  440. .compute = m1064_compute,
  441. };
  442. #ifdef CONFIG_FB_MATROX_G
  443. static int g450_compute(void* out, struct my_timming* m) {
  444. #define minfo ((struct matrox_fb_info*)out)
  445. if (m->mnp < 0) {
  446. m->mnp = matroxfb_g450_setclk(PMINFO m->pixclock, (m->crtc == MATROXFB_SRC_CRTC1) ? M_PIXEL_PLL_C : M_VIDEO_PLL);
  447. if (m->mnp >= 0) {
  448. m->pixclock = g450_mnp2f(PMINFO m->mnp);
  449. }
  450. }
  451. #undef minfo
  452. return 0;
  453. }
  454. static struct matrox_altout g450out = {
  455. .name = "Primary output",
  456. .compute = g450_compute,
  457. };
  458. #endif
  459. #endif /* NEED_DAC1064 */
  460. #ifdef CONFIG_FB_MATROX_MYSTIQUE
  461. static int MGA1064_init(WPMINFO struct my_timming* m) {
  462. struct matrox_hw_state* hw = &ACCESS_FBINFO(hw);
  463. DBG(__FUNCTION__)
  464. if (DAC1064_init_1(PMINFO m)) return 1;
  465. if (matroxfb_vgaHWinit(PMINFO m)) return 1;
  466. hw->MiscOutReg = 0xCB;
  467. if (m->sync & FB_SYNC_HOR_HIGH_ACT)
  468. hw->MiscOutReg &= ~0x40;
  469. if (m->sync & FB_SYNC_VERT_HIGH_ACT)
  470. hw->MiscOutReg &= ~0x80;
  471. if (m->sync & FB_SYNC_COMP_HIGH_ACT) /* should be only FB_SYNC_COMP */
  472. hw->CRTCEXT[3] |= 0x40;
  473. if (DAC1064_init_2(PMINFO m)) return 1;
  474. return 0;
  475. }
  476. #endif
  477. #ifdef CONFIG_FB_MATROX_G
  478. static int MGAG100_init(WPMINFO struct my_timming* m) {
  479. struct matrox_hw_state* hw = &ACCESS_FBINFO(hw);
  480. DBG(__FUNCTION__)
  481. if (DAC1064_init_1(PMINFO m)) return 1;
  482. hw->MXoptionReg &= ~0x2000;
  483. if (matroxfb_vgaHWinit(PMINFO m)) return 1;
  484. hw->MiscOutReg = 0xEF;
  485. if (m->sync & FB_SYNC_HOR_HIGH_ACT)
  486. hw->MiscOutReg &= ~0x40;
  487. if (m->sync & FB_SYNC_VERT_HIGH_ACT)
  488. hw->MiscOutReg &= ~0x80;
  489. if (m->sync & FB_SYNC_COMP_HIGH_ACT) /* should be only FB_SYNC_COMP */
  490. hw->CRTCEXT[3] |= 0x40;
  491. if (DAC1064_init_2(PMINFO m)) return 1;
  492. return 0;
  493. }
  494. #endif /* G */
  495. #ifdef CONFIG_FB_MATROX_MYSTIQUE
  496. static void MGA1064_ramdac_init(WPMINFO2) {
  497. DBG(__FUNCTION__)
  498. /* ACCESS_FBINFO(features.DAC1064.vco_freq_min) = 120000; */
  499. ACCESS_FBINFO(features.pll.vco_freq_min) = 62000;
  500. ACCESS_FBINFO(features.pll.ref_freq) = 14318;
  501. ACCESS_FBINFO(features.pll.feed_div_min) = 100;
  502. ACCESS_FBINFO(features.pll.feed_div_max) = 127;
  503. ACCESS_FBINFO(features.pll.in_div_min) = 1;
  504. ACCESS_FBINFO(features.pll.in_div_max) = 31;
  505. ACCESS_FBINFO(features.pll.post_shift_max) = 3;
  506. ACCESS_FBINFO(features.DAC1064.xvrefctrl) = DAC1064_XVREFCTRL_EXTERNAL;
  507. /* maybe cmdline MCLK= ?, doc says gclk=44MHz, mclk=66MHz... it was 55/83 with old values */
  508. DAC1064_setmclk(PMINFO DAC1064_OPT_MDIV2 | DAC1064_OPT_GDIV3 | DAC1064_OPT_SCLK_PLL, 133333);
  509. }
  510. #endif
  511. #ifdef CONFIG_FB_MATROX_G
  512. /* BIOS environ */
  513. static int x7AF4 = 0x10; /* flags, maybe 0x10 = SDRAM, 0x00 = SGRAM??? */
  514. /* G100 wants 0x10, G200 SGRAM does not care... */
  515. #if 0
  516. static int def50 = 0; /* reg50, & 0x0F, & 0x3000 (only 0x0000, 0x1000, 0x2000 (0x3000 disallowed and treated as 0) */
  517. #endif
  518. static void MGAG100_progPixClock(CPMINFO int flags, int m, int n, int p) {
  519. int reg;
  520. int selClk;
  521. int clk;
  522. DBG(__FUNCTION__)
  523. outDAC1064(PMINFO M1064_XPIXCLKCTRL, inDAC1064(PMINFO M1064_XPIXCLKCTRL) | M1064_XPIXCLKCTRL_DIS |
  524. M1064_XPIXCLKCTRL_PLL_UP);
  525. switch (flags & 3) {
  526. case 0: reg = M1064_XPIXPLLAM; break;
  527. case 1: reg = M1064_XPIXPLLBM; break;
  528. default: reg = M1064_XPIXPLLCM; break;
  529. }
  530. outDAC1064(PMINFO reg++, m);
  531. outDAC1064(PMINFO reg++, n);
  532. outDAC1064(PMINFO reg, p);
  533. selClk = mga_inb(M_MISC_REG_READ) & ~0xC;
  534. /* there should be flags & 0x03 & case 0/1/else */
  535. /* and we should first select source and after that we should wait for PLL */
  536. /* and we are waiting for PLL with oscilator disabled... Is it right? */
  537. switch (flags & 0x03) {
  538. case 0x00: break;
  539. case 0x01: selClk |= 4; break;
  540. default: selClk |= 0x0C; break;
  541. }
  542. mga_outb(M_MISC_REG, selClk);
  543. for (clk = 500000; clk; clk--) {
  544. if (inDAC1064(PMINFO M1064_XPIXPLLSTAT) & 0x40)
  545. break;
  546. udelay(10);
  547. };
  548. if (!clk)
  549. printk(KERN_ERR "matroxfb: Pixel PLL%c not locked after usual time\n", (reg-M1064_XPIXPLLAM-2)/4 + 'A');
  550. selClk = inDAC1064(PMINFO M1064_XPIXCLKCTRL) & ~M1064_XPIXCLKCTRL_SRC_MASK;
  551. switch (flags & 0x0C) {
  552. case 0x00: selClk |= M1064_XPIXCLKCTRL_SRC_PCI; break;
  553. case 0x04: selClk |= M1064_XPIXCLKCTRL_SRC_PLL; break;
  554. default: selClk |= M1064_XPIXCLKCTRL_SRC_EXT; break;
  555. }
  556. outDAC1064(PMINFO M1064_XPIXCLKCTRL, selClk);
  557. outDAC1064(PMINFO M1064_XPIXCLKCTRL, inDAC1064(PMINFO M1064_XPIXCLKCTRL) & ~M1064_XPIXCLKCTRL_DIS);
  558. }
  559. static void MGAG100_setPixClock(CPMINFO int flags, int freq) {
  560. unsigned int m, n, p;
  561. DBG(__FUNCTION__)
  562. DAC1064_calcclock(PMINFO freq, ACCESS_FBINFO(max_pixel_clock), &m, &n, &p);
  563. MGAG100_progPixClock(PMINFO flags, m, n, p);
  564. }
  565. #endif
  566. #ifdef CONFIG_FB_MATROX_MYSTIQUE
  567. static int MGA1064_preinit(WPMINFO2) {
  568. static const int vxres_mystique[] = { 512, 640, 768, 800, 832, 960,
  569. 1024, 1152, 1280, 1600, 1664, 1920,
  570. 2048, 0};
  571. struct matrox_hw_state* hw = &ACCESS_FBINFO(hw);
  572. DBG(__FUNCTION__)
  573. /* ACCESS_FBINFO(capable.cfb4) = 0; ... preinitialized by 0 */
  574. ACCESS_FBINFO(capable.text) = 1;
  575. ACCESS_FBINFO(capable.vxres) = vxres_mystique;
  576. ACCESS_FBINFO(features.accel.has_cacheflush) = 1;
  577. ACCESS_FBINFO(outputs[0]).output = &m1064;
  578. ACCESS_FBINFO(outputs[0]).src = ACCESS_FBINFO(outputs[0]).default_src;
  579. ACCESS_FBINFO(outputs[0]).data = MINFO;
  580. ACCESS_FBINFO(outputs[0]).mode = MATROXFB_OUTPUT_MODE_MONITOR;
  581. if (ACCESS_FBINFO(devflags.noinit))
  582. return 0; /* do not modify settings */
  583. hw->MXoptionReg &= 0xC0000100;
  584. hw->MXoptionReg |= 0x00094E20;
  585. if (ACCESS_FBINFO(devflags.novga))
  586. hw->MXoptionReg &= ~0x00000100;
  587. if (ACCESS_FBINFO(devflags.nobios))
  588. hw->MXoptionReg &= ~0x40000000;
  589. if (ACCESS_FBINFO(devflags.nopciretry))
  590. hw->MXoptionReg |= 0x20000000;
  591. pci_write_config_dword(ACCESS_FBINFO(pcidev), PCI_OPTION_REG, hw->MXoptionReg);
  592. mga_setr(M_SEQ_INDEX, 0x01, 0x20);
  593. mga_outl(M_CTLWTST, 0x00000000);
  594. udelay(200);
  595. mga_outl(M_MACCESS, 0x00008000);
  596. udelay(100);
  597. mga_outl(M_MACCESS, 0x0000C000);
  598. return 0;
  599. }
  600. static void MGA1064_reset(WPMINFO2) {
  601. DBG(__FUNCTION__);
  602. MGA1064_ramdac_init(PMINFO2);
  603. }
  604. #endif
  605. #ifdef CONFIG_FB_MATROX_G
  606. static void g450_mclk_init(WPMINFO2) {
  607. /* switch all clocks to PCI source */
  608. pci_write_config_dword(ACCESS_FBINFO(pcidev), PCI_OPTION_REG, ACCESS_FBINFO(hw).MXoptionReg | 4);
  609. pci_write_config_dword(ACCESS_FBINFO(pcidev), PCI_OPTION3_REG, ACCESS_FBINFO(values).reg.opt3 & ~0x00300C03);
  610. pci_write_config_dword(ACCESS_FBINFO(pcidev), PCI_OPTION_REG, ACCESS_FBINFO(hw).MXoptionReg);
  611. if (((ACCESS_FBINFO(values).reg.opt3 & 0x000003) == 0x000003) ||
  612. ((ACCESS_FBINFO(values).reg.opt3 & 0x000C00) == 0x000C00) ||
  613. ((ACCESS_FBINFO(values).reg.opt3 & 0x300000) == 0x300000)) {
  614. matroxfb_g450_setclk(PMINFO ACCESS_FBINFO(values.pll.video), M_VIDEO_PLL);
  615. } else {
  616. unsigned long flags;
  617. unsigned int pwr;
  618. matroxfb_DAC_lock_irqsave(flags);
  619. pwr = inDAC1064(PMINFO M1064_XPWRCTRL) & ~0x02;
  620. outDAC1064(PMINFO M1064_XPWRCTRL, pwr);
  621. matroxfb_DAC_unlock_irqrestore(flags);
  622. }
  623. matroxfb_g450_setclk(PMINFO ACCESS_FBINFO(values.pll.system), M_SYSTEM_PLL);
  624. /* switch clocks to their real PLL source(s) */
  625. pci_write_config_dword(ACCESS_FBINFO(pcidev), PCI_OPTION_REG, ACCESS_FBINFO(hw).MXoptionReg | 4);
  626. pci_write_config_dword(ACCESS_FBINFO(pcidev), PCI_OPTION3_REG, ACCESS_FBINFO(values).reg.opt3);
  627. pci_write_config_dword(ACCESS_FBINFO(pcidev), PCI_OPTION_REG, ACCESS_FBINFO(hw).MXoptionReg);
  628. }
  629. static void g450_memory_init(WPMINFO2) {
  630. /* disable memory refresh */
  631. ACCESS_FBINFO(hw).MXoptionReg &= ~0x001F8000;
  632. pci_write_config_dword(ACCESS_FBINFO(pcidev), PCI_OPTION_REG, ACCESS_FBINFO(hw).MXoptionReg);
  633. /* set memory interface parameters */
  634. ACCESS_FBINFO(hw).MXoptionReg &= ~0x00207E00;
  635. ACCESS_FBINFO(hw).MXoptionReg |= 0x00207E00 & ACCESS_FBINFO(values).reg.opt;
  636. pci_write_config_dword(ACCESS_FBINFO(pcidev), PCI_OPTION_REG, ACCESS_FBINFO(hw).MXoptionReg);
  637. pci_write_config_dword(ACCESS_FBINFO(pcidev), PCI_OPTION2_REG, ACCESS_FBINFO(values).reg.opt2);
  638. mga_outl(M_CTLWTST, ACCESS_FBINFO(values).reg.mctlwtst);
  639. /* first set up memory interface with disabled memory interface clocks */
  640. pci_write_config_dword(ACCESS_FBINFO(pcidev), PCI_MEMMISC_REG, ACCESS_FBINFO(values).reg.memmisc & ~0x80000000U);
  641. mga_outl(M_MEMRDBK, ACCESS_FBINFO(values).reg.memrdbk);
  642. mga_outl(M_MACCESS, ACCESS_FBINFO(values).reg.maccess);
  643. /* start memory clocks */
  644. pci_write_config_dword(ACCESS_FBINFO(pcidev), PCI_MEMMISC_REG, ACCESS_FBINFO(values).reg.memmisc | 0x80000000U);
  645. udelay(200);
  646. if (ACCESS_FBINFO(values).memory.ddr && (!ACCESS_FBINFO(values).memory.emrswen || !ACCESS_FBINFO(values).memory.dll)) {
  647. mga_outl(M_MEMRDBK, ACCESS_FBINFO(values).reg.memrdbk & ~0x1000);
  648. }
  649. mga_outl(M_MACCESS, ACCESS_FBINFO(values).reg.maccess | 0x8000);
  650. udelay(200);
  651. ACCESS_FBINFO(hw).MXoptionReg |= 0x001F8000 & ACCESS_FBINFO(values).reg.opt;
  652. pci_write_config_dword(ACCESS_FBINFO(pcidev), PCI_OPTION_REG, ACCESS_FBINFO(hw).MXoptionReg);
  653. /* value is written to memory chips only if old != new */
  654. mga_outl(M_PLNWT, 0);
  655. mga_outl(M_PLNWT, ~0);
  656. if (ACCESS_FBINFO(values).reg.mctlwtst != ACCESS_FBINFO(values).reg.mctlwtst_core) {
  657. mga_outl(M_CTLWTST, ACCESS_FBINFO(values).reg.mctlwtst_core);
  658. }
  659. }
  660. static void g450_preinit(WPMINFO2) {
  661. u_int32_t c2ctl;
  662. u_int8_t curctl;
  663. u_int8_t c1ctl;
  664. /* ACCESS_FBINFO(hw).MXoptionReg = minfo->values.reg.opt; */
  665. ACCESS_FBINFO(hw).MXoptionReg &= 0xC0000100;
  666. ACCESS_FBINFO(hw).MXoptionReg |= 0x00000020;
  667. if (ACCESS_FBINFO(devflags.novga))
  668. ACCESS_FBINFO(hw).MXoptionReg &= ~0x00000100;
  669. if (ACCESS_FBINFO(devflags.nobios))
  670. ACCESS_FBINFO(hw).MXoptionReg &= ~0x40000000;
  671. if (ACCESS_FBINFO(devflags.nopciretry))
  672. ACCESS_FBINFO(hw).MXoptionReg |= 0x20000000;
  673. ACCESS_FBINFO(hw).MXoptionReg |= ACCESS_FBINFO(values).reg.opt & 0x03400040;
  674. pci_write_config_dword(ACCESS_FBINFO(pcidev), PCI_OPTION_REG, ACCESS_FBINFO(hw).MXoptionReg);
  675. /* Init system clocks */
  676. /* stop crtc2 */
  677. c2ctl = mga_inl(M_C2CTL);
  678. mga_outl(M_C2CTL, c2ctl & ~1);
  679. /* stop cursor */
  680. curctl = inDAC1064(PMINFO M1064_XCURCTRL);
  681. outDAC1064(PMINFO M1064_XCURCTRL, 0);
  682. /* stop crtc1 */
  683. c1ctl = mga_readr(M_SEQ_INDEX, 1);
  684. mga_setr(M_SEQ_INDEX, 1, c1ctl | 0x20);
  685. g450_mclk_init(PMINFO2);
  686. g450_memory_init(PMINFO2);
  687. /* set legacy VGA clock sources for DOSEmu or VMware... */
  688. matroxfb_g450_setclk(PMINFO 25175, M_PIXEL_PLL_A);
  689. matroxfb_g450_setclk(PMINFO 28322, M_PIXEL_PLL_B);
  690. /* restore crtc1 */
  691. mga_setr(M_SEQ_INDEX, 1, c1ctl);
  692. /* restore cursor */
  693. outDAC1064(PMINFO M1064_XCURCTRL, curctl);
  694. /* restore crtc2 */
  695. mga_outl(M_C2CTL, c2ctl);
  696. return;
  697. }
  698. static int MGAG100_preinit(WPMINFO2) {
  699. static const int vxres_g100[] = { 512, 640, 768, 800, 832, 960,
  700. 1024, 1152, 1280, 1600, 1664, 1920,
  701. 2048, 0};
  702. struct matrox_hw_state* hw = &ACCESS_FBINFO(hw);
  703. u_int32_t reg50;
  704. #if 0
  705. u_int32_t q;
  706. #endif
  707. DBG(__FUNCTION__)
  708. /* there are some instabilities if in_div > 19 && vco < 61000 */
  709. if (ACCESS_FBINFO(devflags.g450dac)) {
  710. ACCESS_FBINFO(features.pll.vco_freq_min) = 130000; /* my sample: >118 */
  711. } else {
  712. ACCESS_FBINFO(features.pll.vco_freq_min) = 62000;
  713. }
  714. if (!ACCESS_FBINFO(features.pll.ref_freq)) {
  715. ACCESS_FBINFO(features.pll.ref_freq) = 27000;
  716. }
  717. ACCESS_FBINFO(features.pll.feed_div_min) = 7;
  718. ACCESS_FBINFO(features.pll.feed_div_max) = 127;
  719. ACCESS_FBINFO(features.pll.in_div_min) = 1;
  720. ACCESS_FBINFO(features.pll.in_div_max) = 31;
  721. ACCESS_FBINFO(features.pll.post_shift_max) = 3;
  722. ACCESS_FBINFO(features.DAC1064.xvrefctrl) = DAC1064_XVREFCTRL_G100_DEFAULT;
  723. /* ACCESS_FBINFO(capable.cfb4) = 0; ... preinitialized by 0 */
  724. ACCESS_FBINFO(capable.text) = 1;
  725. ACCESS_FBINFO(capable.vxres) = vxres_g100;
  726. ACCESS_FBINFO(features.accel.has_cacheflush) = 1;
  727. ACCESS_FBINFO(capable.plnwt) = ACCESS_FBINFO(devflags.accelerator) == FB_ACCEL_MATROX_MGAG100
  728. ? ACCESS_FBINFO(devflags.sgram) : 1;
  729. #ifdef CONFIG_FB_MATROX_G
  730. if (ACCESS_FBINFO(devflags.g450dac)) {
  731. ACCESS_FBINFO(outputs[0]).output = &g450out;
  732. } else
  733. #endif
  734. {
  735. ACCESS_FBINFO(outputs[0]).output = &m1064;
  736. }
  737. ACCESS_FBINFO(outputs[0]).src = ACCESS_FBINFO(outputs[0]).default_src;
  738. ACCESS_FBINFO(outputs[0]).data = MINFO;
  739. ACCESS_FBINFO(outputs[0]).mode = MATROXFB_OUTPUT_MODE_MONITOR;
  740. if (ACCESS_FBINFO(devflags.g450dac)) {
  741. /* we must do this always, BIOS does not do it for us
  742. and accelerator dies without it */
  743. mga_outl(0x1C0C, 0);
  744. }
  745. if (ACCESS_FBINFO(devflags.noinit))
  746. return 0;
  747. if (ACCESS_FBINFO(devflags.g450dac)) {
  748. g450_preinit(PMINFO2);
  749. return 0;
  750. }
  751. hw->MXoptionReg &= 0xC0000100;
  752. hw->MXoptionReg |= 0x00000020;
  753. if (ACCESS_FBINFO(devflags.novga))
  754. hw->MXoptionReg &= ~0x00000100;
  755. if (ACCESS_FBINFO(devflags.nobios))
  756. hw->MXoptionReg &= ~0x40000000;
  757. if (ACCESS_FBINFO(devflags.nopciretry))
  758. hw->MXoptionReg |= 0x20000000;
  759. pci_write_config_dword(ACCESS_FBINFO(pcidev), PCI_OPTION_REG, hw->MXoptionReg);
  760. DAC1064_setmclk(PMINFO DAC1064_OPT_MDIV2 | DAC1064_OPT_GDIV3 | DAC1064_OPT_SCLK_PCI, 133333);
  761. if (ACCESS_FBINFO(devflags.accelerator) == FB_ACCEL_MATROX_MGAG100) {
  762. pci_read_config_dword(ACCESS_FBINFO(pcidev), PCI_OPTION2_REG, &reg50);
  763. reg50 &= ~0x3000;
  764. pci_write_config_dword(ACCESS_FBINFO(pcidev), PCI_OPTION2_REG, reg50);
  765. hw->MXoptionReg |= 0x1080;
  766. pci_write_config_dword(ACCESS_FBINFO(pcidev), PCI_OPTION_REG, hw->MXoptionReg);
  767. mga_outl(M_CTLWTST, ACCESS_FBINFO(values).reg.mctlwtst);
  768. udelay(100);
  769. mga_outb(0x1C05, 0x00);
  770. mga_outb(0x1C05, 0x80);
  771. udelay(100);
  772. mga_outb(0x1C05, 0x40);
  773. mga_outb(0x1C05, 0xC0);
  774. udelay(100);
  775. reg50 &= ~0xFF;
  776. reg50 |= 0x07;
  777. pci_write_config_dword(ACCESS_FBINFO(pcidev), PCI_OPTION2_REG, reg50);
  778. /* it should help with G100 */
  779. mga_outb(M_GRAPHICS_INDEX, 6);
  780. mga_outb(M_GRAPHICS_DATA, (mga_inb(M_GRAPHICS_DATA) & 3) | 4);
  781. mga_setr(M_EXTVGA_INDEX, 0x03, 0x81);
  782. mga_setr(M_EXTVGA_INDEX, 0x04, 0x00);
  783. mga_writeb(ACCESS_FBINFO(video.vbase), 0x0000, 0xAA);
  784. mga_writeb(ACCESS_FBINFO(video.vbase), 0x0800, 0x55);
  785. mga_writeb(ACCESS_FBINFO(video.vbase), 0x4000, 0x55);
  786. #if 0
  787. if (mga_readb(ACCESS_FBINFO(video.vbase), 0x0000) != 0xAA) {
  788. hw->MXoptionReg &= ~0x1000;
  789. }
  790. #endif
  791. hw->MXoptionReg |= 0x00078020;
  792. } else if (ACCESS_FBINFO(devflags.accelerator) == FB_ACCEL_MATROX_MGAG200) {
  793. pci_read_config_dword(ACCESS_FBINFO(pcidev), PCI_OPTION2_REG, &reg50);
  794. reg50 &= ~0x3000;
  795. pci_write_config_dword(ACCESS_FBINFO(pcidev), PCI_OPTION2_REG, reg50);
  796. if (ACCESS_FBINFO(devflags.memtype) == -1)
  797. hw->MXoptionReg |= ACCESS_FBINFO(values).reg.opt & 0x1C00;
  798. else
  799. hw->MXoptionReg |= (ACCESS_FBINFO(devflags.memtype) & 7) << 10;
  800. if (ACCESS_FBINFO(devflags.sgram))
  801. hw->MXoptionReg |= 0x4000;
  802. mga_outl(M_CTLWTST, ACCESS_FBINFO(values).reg.mctlwtst);
  803. mga_outl(M_MEMRDBK, ACCESS_FBINFO(values).reg.memrdbk);
  804. udelay(200);
  805. mga_outl(M_MACCESS, 0x00000000);
  806. mga_outl(M_MACCESS, 0x00008000);
  807. udelay(100);
  808. mga_outw(M_MEMRDBK, ACCESS_FBINFO(values).reg.memrdbk);
  809. hw->MXoptionReg |= 0x00078020;
  810. } else {
  811. pci_read_config_dword(ACCESS_FBINFO(pcidev), PCI_OPTION2_REG, &reg50);
  812. reg50 &= ~0x00000100;
  813. reg50 |= 0x00000000;
  814. pci_write_config_dword(ACCESS_FBINFO(pcidev), PCI_OPTION2_REG, reg50);
  815. if (ACCESS_FBINFO(devflags.memtype) == -1)
  816. hw->MXoptionReg |= ACCESS_FBINFO(values).reg.opt & 0x1C00;
  817. else
  818. hw->MXoptionReg |= (ACCESS_FBINFO(devflags.memtype) & 7) << 10;
  819. if (ACCESS_FBINFO(devflags.sgram))
  820. hw->MXoptionReg |= 0x4000;
  821. mga_outl(M_CTLWTST, ACCESS_FBINFO(values).reg.mctlwtst);
  822. mga_outl(M_MEMRDBK, ACCESS_FBINFO(values).reg.memrdbk);
  823. udelay(200);
  824. mga_outl(M_MACCESS, 0x00000000);
  825. mga_outl(M_MACCESS, 0x00008000);
  826. udelay(100);
  827. mga_outl(M_MEMRDBK, ACCESS_FBINFO(values).reg.memrdbk);
  828. hw->MXoptionReg |= 0x00040020;
  829. }
  830. pci_write_config_dword(ACCESS_FBINFO(pcidev), PCI_OPTION_REG, hw->MXoptionReg);
  831. return 0;
  832. }
  833. static void MGAG100_reset(WPMINFO2) {
  834. u_int8_t b;
  835. struct matrox_hw_state* hw = &ACCESS_FBINFO(hw);
  836. DBG(__FUNCTION__)
  837. {
  838. #ifdef G100_BROKEN_IBM_82351
  839. u_int32_t d;
  840. find 1014/22 (IBM/82351); /* if found and bridging Matrox, do some strange stuff */
  841. pci_read_config_byte(ibm, PCI_SECONDARY_BUS, &b);
  842. if (b == ACCESS_FBINFO(pcidev)->bus->number) {
  843. pci_write_config_byte(ibm, PCI_COMMAND+1, 0); /* disable back-to-back & SERR */
  844. pci_write_config_byte(ibm, 0x41, 0xF4); /* ??? */
  845. pci_write_config_byte(ibm, PCI_IO_BASE, 0xF0); /* ??? */
  846. pci_write_config_byte(ibm, PCI_IO_LIMIT, 0x00); /* ??? */
  847. }
  848. #endif
  849. if (!ACCESS_FBINFO(devflags.noinit)) {
  850. if (x7AF4 & 8) {
  851. hw->MXoptionReg |= 0x40; /* FIXME... */
  852. pci_write_config_dword(ACCESS_FBINFO(pcidev), PCI_OPTION_REG, hw->MXoptionReg);
  853. }
  854. mga_setr(M_EXTVGA_INDEX, 0x06, 0x50);
  855. }
  856. }
  857. if (ACCESS_FBINFO(devflags.g450dac)) {
  858. /* either leave MCLK as is... or they were set in preinit */
  859. hw->DACclk[3] = inDAC1064(PMINFO DAC1064_XSYSPLLM);
  860. hw->DACclk[4] = inDAC1064(PMINFO DAC1064_XSYSPLLN);
  861. hw->DACclk[5] = inDAC1064(PMINFO DAC1064_XSYSPLLP);
  862. } else {
  863. DAC1064_setmclk(PMINFO DAC1064_OPT_RESERVED | DAC1064_OPT_MDIV2 | DAC1064_OPT_GDIV1 | DAC1064_OPT_SCLK_PLL, 133333);
  864. }
  865. if (ACCESS_FBINFO(devflags.accelerator) == FB_ACCEL_MATROX_MGAG400) {
  866. if (ACCESS_FBINFO(devflags.dfp_type) == -1) {
  867. ACCESS_FBINFO(devflags.dfp_type) = inDAC1064(PMINFO 0x1F);
  868. }
  869. }
  870. if (ACCESS_FBINFO(devflags.noinit))
  871. return;
  872. if (ACCESS_FBINFO(devflags.g450dac)) {
  873. } else {
  874. MGAG100_setPixClock(PMINFO 4, 25175);
  875. MGAG100_setPixClock(PMINFO 5, 28322);
  876. if (x7AF4 & 0x10) {
  877. b = inDAC1064(PMINFO M1064_XGENIODATA) & ~1;
  878. outDAC1064(PMINFO M1064_XGENIODATA, b);
  879. b = inDAC1064(PMINFO M1064_XGENIOCTRL) | 1;
  880. outDAC1064(PMINFO M1064_XGENIOCTRL, b);
  881. }
  882. }
  883. }
  884. #endif
  885. #ifdef CONFIG_FB_MATROX_MYSTIQUE
  886. static void MGA1064_restore(WPMINFO2) {
  887. int i;
  888. struct matrox_hw_state* hw = &ACCESS_FBINFO(hw);
  889. CRITFLAGS
  890. DBG(__FUNCTION__)
  891. CRITBEGIN
  892. pci_write_config_dword(ACCESS_FBINFO(pcidev), PCI_OPTION_REG, hw->MXoptionReg);
  893. mga_outb(M_IEN, 0x00);
  894. mga_outb(M_CACHEFLUSH, 0x00);
  895. CRITEND
  896. DAC1064_restore_1(PMINFO2);
  897. matroxfb_vgaHWrestore(PMINFO2);
  898. ACCESS_FBINFO(crtc1.panpos) = -1;
  899. for (i = 0; i < 6; i++)
  900. mga_setr(M_EXTVGA_INDEX, i, hw->CRTCEXT[i]);
  901. DAC1064_restore_2(PMINFO2);
  902. }
  903. #endif
  904. #ifdef CONFIG_FB_MATROX_G
  905. static void MGAG100_restore(WPMINFO2) {
  906. int i;
  907. struct matrox_hw_state* hw = &ACCESS_FBINFO(hw);
  908. CRITFLAGS
  909. DBG(__FUNCTION__)
  910. CRITBEGIN
  911. pci_write_config_dword(ACCESS_FBINFO(pcidev), PCI_OPTION_REG, hw->MXoptionReg);
  912. CRITEND
  913. DAC1064_restore_1(PMINFO2);
  914. matroxfb_vgaHWrestore(PMINFO2);
  915. #ifdef CONFIG_FB_MATROX_32MB
  916. if (ACCESS_FBINFO(devflags.support32MB))
  917. mga_setr(M_EXTVGA_INDEX, 8, hw->CRTCEXT[8]);
  918. #endif
  919. ACCESS_FBINFO(crtc1.panpos) = -1;
  920. for (i = 0; i < 6; i++)
  921. mga_setr(M_EXTVGA_INDEX, i, hw->CRTCEXT[i]);
  922. DAC1064_restore_2(PMINFO2);
  923. }
  924. #endif
  925. #ifdef CONFIG_FB_MATROX_MYSTIQUE
  926. struct matrox_switch matrox_mystique = {
  927. MGA1064_preinit, MGA1064_reset, MGA1064_init, MGA1064_restore,
  928. };
  929. EXPORT_SYMBOL(matrox_mystique);
  930. #endif
  931. #ifdef CONFIG_FB_MATROX_G
  932. struct matrox_switch matrox_G100 = {
  933. MGAG100_preinit, MGAG100_reset, MGAG100_init, MGAG100_restore,
  934. };
  935. EXPORT_SYMBOL(matrox_G100);
  936. #endif
  937. #ifdef NEED_DAC1064
  938. EXPORT_SYMBOL(DAC1064_global_init);
  939. EXPORT_SYMBOL(DAC1064_global_restore);
  940. #endif
  941. MODULE_LICENSE("GPL");