radeon_pm.c 84 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788
  1. /*
  2. * drivers/video/aty/radeon_pm.c
  3. *
  4. * Copyright 2003,2004 Ben. Herrenschmidt <benh@kernel.crashing.org>
  5. * Copyright 2004 Paul Mackerras <paulus@samba.org>
  6. *
  7. * This is the power management code for ATI radeon chipsets. It contains
  8. * some dynamic clock PM enable/disable code similar to what X.org does,
  9. * some D2-state (APM-style) sleep/wakeup code for use on some PowerMacs,
  10. * and the necessary bits to re-initialize from scratch a few chips found
  11. * on PowerMacs as well. The later could be extended to more platforms
  12. * provided the memory controller configuration code be made more generic,
  13. * and you can get the proper mode register commands for your RAMs.
  14. * Those things may be found in the BIOS image...
  15. */
  16. #include "radeonfb.h"
  17. #include <linux/console.h>
  18. #include <linux/agp_backend.h>
  19. #ifdef CONFIG_PPC_PMAC
  20. #include <asm/processor.h>
  21. #include <asm/prom.h>
  22. #include <asm/pmac_feature.h>
  23. #endif
  24. #include "ati_ids.h"
  25. static void radeon_pm_disable_dynamic_mode(struct radeonfb_info *rinfo)
  26. {
  27. u32 tmp;
  28. /* RV100 */
  29. if ((rinfo->family == CHIP_FAMILY_RV100) && (!rinfo->is_mobility)) {
  30. if (rinfo->has_CRTC2) {
  31. tmp = INPLL(pllSCLK_CNTL);
  32. tmp &= ~SCLK_CNTL__DYN_STOP_LAT_MASK;
  33. tmp |= SCLK_CNTL__CP_MAX_DYN_STOP_LAT | SCLK_CNTL__FORCEON_MASK;
  34. OUTPLL(pllSCLK_CNTL, tmp);
  35. }
  36. tmp = INPLL(pllMCLK_CNTL);
  37. tmp |= (MCLK_CNTL__FORCE_MCLKA |
  38. MCLK_CNTL__FORCE_MCLKB |
  39. MCLK_CNTL__FORCE_YCLKA |
  40. MCLK_CNTL__FORCE_YCLKB |
  41. MCLK_CNTL__FORCE_AIC |
  42. MCLK_CNTL__FORCE_MC);
  43. OUTPLL(pllMCLK_CNTL, tmp);
  44. return;
  45. }
  46. /* R100 */
  47. if (!rinfo->has_CRTC2) {
  48. tmp = INPLL(pllSCLK_CNTL);
  49. tmp |= (SCLK_CNTL__FORCE_CP | SCLK_CNTL__FORCE_HDP |
  50. SCLK_CNTL__FORCE_DISP1 | SCLK_CNTL__FORCE_TOP |
  51. SCLK_CNTL__FORCE_E2 | SCLK_CNTL__FORCE_SE |
  52. SCLK_CNTL__FORCE_IDCT | SCLK_CNTL__FORCE_VIP |
  53. SCLK_CNTL__FORCE_RE | SCLK_CNTL__FORCE_PB |
  54. SCLK_CNTL__FORCE_TAM | SCLK_CNTL__FORCE_TDM |
  55. SCLK_CNTL__FORCE_RB);
  56. OUTPLL(pllSCLK_CNTL, tmp);
  57. return;
  58. }
  59. /* RV350 (M10) */
  60. if (rinfo->family == CHIP_FAMILY_RV350) {
  61. /* for RV350/M10, no delays are required. */
  62. tmp = INPLL(pllSCLK_CNTL2);
  63. tmp |= (SCLK_CNTL2__R300_FORCE_TCL |
  64. SCLK_CNTL2__R300_FORCE_GA |
  65. SCLK_CNTL2__R300_FORCE_CBA);
  66. OUTPLL(pllSCLK_CNTL2, tmp);
  67. tmp = INPLL(pllSCLK_CNTL);
  68. tmp |= (SCLK_CNTL__FORCE_DISP2 | SCLK_CNTL__FORCE_CP |
  69. SCLK_CNTL__FORCE_HDP | SCLK_CNTL__FORCE_DISP1 |
  70. SCLK_CNTL__FORCE_TOP | SCLK_CNTL__FORCE_E2 |
  71. SCLK_CNTL__R300_FORCE_VAP | SCLK_CNTL__FORCE_IDCT |
  72. SCLK_CNTL__FORCE_VIP | SCLK_CNTL__R300_FORCE_SR |
  73. SCLK_CNTL__R300_FORCE_PX | SCLK_CNTL__R300_FORCE_TX |
  74. SCLK_CNTL__R300_FORCE_US | SCLK_CNTL__FORCE_TV_SCLK |
  75. SCLK_CNTL__R300_FORCE_SU | SCLK_CNTL__FORCE_OV0);
  76. OUTPLL(pllSCLK_CNTL, tmp);
  77. tmp = INPLL(pllSCLK_MORE_CNTL);
  78. tmp |= (SCLK_MORE_CNTL__FORCE_DISPREGS | SCLK_MORE_CNTL__FORCE_MC_GUI |
  79. SCLK_MORE_CNTL__FORCE_MC_HOST);
  80. OUTPLL(pllSCLK_MORE_CNTL, tmp);
  81. tmp = INPLL(pllMCLK_CNTL);
  82. tmp |= (MCLK_CNTL__FORCE_MCLKA |
  83. MCLK_CNTL__FORCE_MCLKB |
  84. MCLK_CNTL__FORCE_YCLKA |
  85. MCLK_CNTL__FORCE_YCLKB |
  86. MCLK_CNTL__FORCE_MC);
  87. OUTPLL(pllMCLK_CNTL, tmp);
  88. tmp = INPLL(pllVCLK_ECP_CNTL);
  89. tmp &= ~(VCLK_ECP_CNTL__PIXCLK_ALWAYS_ONb |
  90. VCLK_ECP_CNTL__PIXCLK_DAC_ALWAYS_ONb |
  91. VCLK_ECP_CNTL__R300_DISP_DAC_PIXCLK_DAC_BLANK_OFF);
  92. OUTPLL(pllVCLK_ECP_CNTL, tmp);
  93. tmp = INPLL(pllPIXCLKS_CNTL);
  94. tmp &= ~(PIXCLKS_CNTL__PIX2CLK_ALWAYS_ONb |
  95. PIXCLKS_CNTL__PIX2CLK_DAC_ALWAYS_ONb |
  96. PIXCLKS_CNTL__DISP_TVOUT_PIXCLK_TV_ALWAYS_ONb |
  97. PIXCLKS_CNTL__R300_DVOCLK_ALWAYS_ONb |
  98. PIXCLKS_CNTL__PIXCLK_BLEND_ALWAYS_ONb |
  99. PIXCLKS_CNTL__PIXCLK_GV_ALWAYS_ONb |
  100. PIXCLKS_CNTL__R300_PIXCLK_DVO_ALWAYS_ONb |
  101. PIXCLKS_CNTL__PIXCLK_LVDS_ALWAYS_ONb |
  102. PIXCLKS_CNTL__PIXCLK_TMDS_ALWAYS_ONb |
  103. PIXCLKS_CNTL__R300_PIXCLK_TRANS_ALWAYS_ONb |
  104. PIXCLKS_CNTL__R300_PIXCLK_TVO_ALWAYS_ONb |
  105. PIXCLKS_CNTL__R300_P2G2CLK_ALWAYS_ONb |
  106. PIXCLKS_CNTL__R300_P2G2CLK_ALWAYS_ONb |
  107. PIXCLKS_CNTL__R300_DISP_DAC_PIXCLK_DAC2_BLANK_OFF);
  108. OUTPLL(pllPIXCLKS_CNTL, tmp);
  109. return;
  110. }
  111. /* Default */
  112. /* Force Core Clocks */
  113. tmp = INPLL(pllSCLK_CNTL);
  114. tmp |= (SCLK_CNTL__FORCE_CP | SCLK_CNTL__FORCE_E2);
  115. /* XFree doesn't do that case, but we had this code from Apple and it
  116. * seem necessary for proper suspend/resume operations
  117. */
  118. if (rinfo->is_mobility) {
  119. tmp |= SCLK_CNTL__FORCE_HDP|
  120. SCLK_CNTL__FORCE_DISP1|
  121. SCLK_CNTL__FORCE_DISP2|
  122. SCLK_CNTL__FORCE_TOP|
  123. SCLK_CNTL__FORCE_SE|
  124. SCLK_CNTL__FORCE_IDCT|
  125. SCLK_CNTL__FORCE_VIP|
  126. SCLK_CNTL__FORCE_PB|
  127. SCLK_CNTL__FORCE_RE|
  128. SCLK_CNTL__FORCE_TAM|
  129. SCLK_CNTL__FORCE_TDM|
  130. SCLK_CNTL__FORCE_RB|
  131. SCLK_CNTL__FORCE_TV_SCLK|
  132. SCLK_CNTL__FORCE_SUBPIC|
  133. SCLK_CNTL__FORCE_OV0;
  134. }
  135. else if (rinfo->family == CHIP_FAMILY_R300 ||
  136. rinfo->family == CHIP_FAMILY_R350) {
  137. tmp |= SCLK_CNTL__FORCE_HDP |
  138. SCLK_CNTL__FORCE_DISP1 |
  139. SCLK_CNTL__FORCE_DISP2 |
  140. SCLK_CNTL__FORCE_TOP |
  141. SCLK_CNTL__FORCE_IDCT |
  142. SCLK_CNTL__FORCE_VIP;
  143. }
  144. OUTPLL(pllSCLK_CNTL, tmp);
  145. radeon_msleep(16);
  146. if (rinfo->family == CHIP_FAMILY_R300 || rinfo->family == CHIP_FAMILY_R350) {
  147. tmp = INPLL(pllSCLK_CNTL2);
  148. tmp |= SCLK_CNTL2__R300_FORCE_TCL |
  149. SCLK_CNTL2__R300_FORCE_GA |
  150. SCLK_CNTL2__R300_FORCE_CBA;
  151. OUTPLL(pllSCLK_CNTL2, tmp);
  152. radeon_msleep(16);
  153. }
  154. tmp = INPLL(pllCLK_PIN_CNTL);
  155. tmp &= ~CLK_PIN_CNTL__SCLK_DYN_START_CNTL;
  156. OUTPLL(pllCLK_PIN_CNTL, tmp);
  157. radeon_msleep(15);
  158. if (rinfo->is_IGP) {
  159. /* Weird ... X is _un_ forcing clocks here, I think it's
  160. * doing backward. Imitate it for now...
  161. */
  162. tmp = INPLL(pllMCLK_CNTL);
  163. tmp &= ~(MCLK_CNTL__FORCE_MCLKA |
  164. MCLK_CNTL__FORCE_YCLKA);
  165. OUTPLL(pllMCLK_CNTL, tmp);
  166. radeon_msleep(16);
  167. }
  168. /* Hrm... same shit, X doesn't do that but I have to */
  169. else if (rinfo->is_mobility) {
  170. tmp = INPLL(pllMCLK_CNTL);
  171. tmp |= (MCLK_CNTL__FORCE_MCLKA |
  172. MCLK_CNTL__FORCE_MCLKB |
  173. MCLK_CNTL__FORCE_YCLKA |
  174. MCLK_CNTL__FORCE_YCLKB);
  175. OUTPLL(pllMCLK_CNTL, tmp);
  176. radeon_msleep(16);
  177. tmp = INPLL(pllMCLK_MISC);
  178. tmp &= ~(MCLK_MISC__MC_MCLK_MAX_DYN_STOP_LAT|
  179. MCLK_MISC__IO_MCLK_MAX_DYN_STOP_LAT|
  180. MCLK_MISC__MC_MCLK_DYN_ENABLE|
  181. MCLK_MISC__IO_MCLK_DYN_ENABLE);
  182. OUTPLL(pllMCLK_MISC, tmp);
  183. radeon_msleep(15);
  184. }
  185. if (rinfo->is_mobility) {
  186. tmp = INPLL(pllSCLK_MORE_CNTL);
  187. tmp |= SCLK_MORE_CNTL__FORCE_DISPREGS|
  188. SCLK_MORE_CNTL__FORCE_MC_GUI|
  189. SCLK_MORE_CNTL__FORCE_MC_HOST;
  190. OUTPLL(pllSCLK_MORE_CNTL, tmp);
  191. radeon_msleep(16);
  192. }
  193. tmp = INPLL(pllPIXCLKS_CNTL);
  194. tmp &= ~(PIXCLKS_CNTL__PIXCLK_GV_ALWAYS_ONb |
  195. PIXCLKS_CNTL__PIXCLK_BLEND_ALWAYS_ONb|
  196. PIXCLKS_CNTL__PIXCLK_DIG_TMDS_ALWAYS_ONb |
  197. PIXCLKS_CNTL__PIXCLK_LVDS_ALWAYS_ONb|
  198. PIXCLKS_CNTL__PIXCLK_TMDS_ALWAYS_ONb|
  199. PIXCLKS_CNTL__PIX2CLK_ALWAYS_ONb|
  200. PIXCLKS_CNTL__PIX2CLK_DAC_ALWAYS_ONb);
  201. OUTPLL(pllPIXCLKS_CNTL, tmp);
  202. radeon_msleep(16);
  203. tmp = INPLL( pllVCLK_ECP_CNTL);
  204. tmp &= ~(VCLK_ECP_CNTL__PIXCLK_ALWAYS_ONb |
  205. VCLK_ECP_CNTL__PIXCLK_DAC_ALWAYS_ONb);
  206. OUTPLL( pllVCLK_ECP_CNTL, tmp);
  207. radeon_msleep(16);
  208. }
  209. static void radeon_pm_enable_dynamic_mode(struct radeonfb_info *rinfo)
  210. {
  211. u32 tmp;
  212. /* R100 */
  213. if (!rinfo->has_CRTC2) {
  214. tmp = INPLL(pllSCLK_CNTL);
  215. if ((INREG(CONFIG_CNTL) & CFG_ATI_REV_ID_MASK) > CFG_ATI_REV_A13)
  216. tmp &= ~(SCLK_CNTL__FORCE_CP | SCLK_CNTL__FORCE_RB);
  217. tmp &= ~(SCLK_CNTL__FORCE_HDP | SCLK_CNTL__FORCE_DISP1 |
  218. SCLK_CNTL__FORCE_TOP | SCLK_CNTL__FORCE_SE |
  219. SCLK_CNTL__FORCE_IDCT | SCLK_CNTL__FORCE_RE |
  220. SCLK_CNTL__FORCE_PB | SCLK_CNTL__FORCE_TAM |
  221. SCLK_CNTL__FORCE_TDM);
  222. OUTPLL(pllSCLK_CNTL, tmp);
  223. return;
  224. }
  225. /* M10 */
  226. if (rinfo->family == CHIP_FAMILY_RV350) {
  227. tmp = INPLL(pllSCLK_CNTL2);
  228. tmp &= ~(SCLK_CNTL2__R300_FORCE_TCL |
  229. SCLK_CNTL2__R300_FORCE_GA |
  230. SCLK_CNTL2__R300_FORCE_CBA);
  231. tmp |= (SCLK_CNTL2__R300_TCL_MAX_DYN_STOP_LAT |
  232. SCLK_CNTL2__R300_GA_MAX_DYN_STOP_LAT |
  233. SCLK_CNTL2__R300_CBA_MAX_DYN_STOP_LAT);
  234. OUTPLL(pllSCLK_CNTL2, tmp);
  235. tmp = INPLL(pllSCLK_CNTL);
  236. tmp &= ~(SCLK_CNTL__FORCE_DISP2 | SCLK_CNTL__FORCE_CP |
  237. SCLK_CNTL__FORCE_HDP | SCLK_CNTL__FORCE_DISP1 |
  238. SCLK_CNTL__FORCE_TOP | SCLK_CNTL__FORCE_E2 |
  239. SCLK_CNTL__R300_FORCE_VAP | SCLK_CNTL__FORCE_IDCT |
  240. SCLK_CNTL__FORCE_VIP | SCLK_CNTL__R300_FORCE_SR |
  241. SCLK_CNTL__R300_FORCE_PX | SCLK_CNTL__R300_FORCE_TX |
  242. SCLK_CNTL__R300_FORCE_US | SCLK_CNTL__FORCE_TV_SCLK |
  243. SCLK_CNTL__R300_FORCE_SU | SCLK_CNTL__FORCE_OV0);
  244. tmp |= SCLK_CNTL__DYN_STOP_LAT_MASK;
  245. OUTPLL(pllSCLK_CNTL, tmp);
  246. tmp = INPLL(pllSCLK_MORE_CNTL);
  247. tmp &= ~SCLK_MORE_CNTL__FORCEON;
  248. tmp |= SCLK_MORE_CNTL__DISPREGS_MAX_DYN_STOP_LAT |
  249. SCLK_MORE_CNTL__MC_GUI_MAX_DYN_STOP_LAT |
  250. SCLK_MORE_CNTL__MC_HOST_MAX_DYN_STOP_LAT;
  251. OUTPLL(pllSCLK_MORE_CNTL, tmp);
  252. tmp = INPLL(pllVCLK_ECP_CNTL);
  253. tmp |= (VCLK_ECP_CNTL__PIXCLK_ALWAYS_ONb |
  254. VCLK_ECP_CNTL__PIXCLK_DAC_ALWAYS_ONb);
  255. OUTPLL(pllVCLK_ECP_CNTL, tmp);
  256. tmp = INPLL(pllPIXCLKS_CNTL);
  257. tmp |= (PIXCLKS_CNTL__PIX2CLK_ALWAYS_ONb |
  258. PIXCLKS_CNTL__PIX2CLK_DAC_ALWAYS_ONb |
  259. PIXCLKS_CNTL__DISP_TVOUT_PIXCLK_TV_ALWAYS_ONb |
  260. PIXCLKS_CNTL__R300_DVOCLK_ALWAYS_ONb |
  261. PIXCLKS_CNTL__PIXCLK_BLEND_ALWAYS_ONb |
  262. PIXCLKS_CNTL__PIXCLK_GV_ALWAYS_ONb |
  263. PIXCLKS_CNTL__R300_PIXCLK_DVO_ALWAYS_ONb |
  264. PIXCLKS_CNTL__PIXCLK_LVDS_ALWAYS_ONb |
  265. PIXCLKS_CNTL__PIXCLK_TMDS_ALWAYS_ONb |
  266. PIXCLKS_CNTL__R300_PIXCLK_TRANS_ALWAYS_ONb |
  267. PIXCLKS_CNTL__R300_PIXCLK_TVO_ALWAYS_ONb |
  268. PIXCLKS_CNTL__R300_P2G2CLK_ALWAYS_ONb |
  269. PIXCLKS_CNTL__R300_P2G2CLK_ALWAYS_ONb);
  270. OUTPLL(pllPIXCLKS_CNTL, tmp);
  271. tmp = INPLL(pllMCLK_MISC);
  272. tmp |= (MCLK_MISC__MC_MCLK_DYN_ENABLE |
  273. MCLK_MISC__IO_MCLK_DYN_ENABLE);
  274. OUTPLL(pllMCLK_MISC, tmp);
  275. tmp = INPLL(pllMCLK_CNTL);
  276. tmp |= (MCLK_CNTL__FORCE_MCLKA | MCLK_CNTL__FORCE_MCLKB);
  277. tmp &= ~(MCLK_CNTL__FORCE_YCLKA |
  278. MCLK_CNTL__FORCE_YCLKB |
  279. MCLK_CNTL__FORCE_MC);
  280. /* Some releases of vbios have set DISABLE_MC_MCLKA
  281. * and DISABLE_MC_MCLKB bits in the vbios table. Setting these
  282. * bits will cause H/W hang when reading video memory with dynamic
  283. * clocking enabled.
  284. */
  285. if ((tmp & MCLK_CNTL__R300_DISABLE_MC_MCLKA) &&
  286. (tmp & MCLK_CNTL__R300_DISABLE_MC_MCLKB)) {
  287. /* If both bits are set, then check the active channels */
  288. tmp = INPLL(pllMCLK_CNTL);
  289. if (rinfo->vram_width == 64) {
  290. if (INREG(MEM_CNTL) & R300_MEM_USE_CD_CH_ONLY)
  291. tmp &= ~MCLK_CNTL__R300_DISABLE_MC_MCLKB;
  292. else
  293. tmp &= ~MCLK_CNTL__R300_DISABLE_MC_MCLKA;
  294. } else {
  295. tmp &= ~(MCLK_CNTL__R300_DISABLE_MC_MCLKA |
  296. MCLK_CNTL__R300_DISABLE_MC_MCLKB);
  297. }
  298. }
  299. OUTPLL(pllMCLK_CNTL, tmp);
  300. return;
  301. }
  302. /* R300 */
  303. if (rinfo->family == CHIP_FAMILY_R300 || rinfo->family == CHIP_FAMILY_R350) {
  304. tmp = INPLL(pllSCLK_CNTL);
  305. tmp &= ~(SCLK_CNTL__R300_FORCE_VAP);
  306. tmp |= SCLK_CNTL__FORCE_CP;
  307. OUTPLL(pllSCLK_CNTL, tmp);
  308. radeon_msleep(15);
  309. tmp = INPLL(pllSCLK_CNTL2);
  310. tmp &= ~(SCLK_CNTL2__R300_FORCE_TCL |
  311. SCLK_CNTL2__R300_FORCE_GA |
  312. SCLK_CNTL2__R300_FORCE_CBA);
  313. OUTPLL(pllSCLK_CNTL2, tmp);
  314. }
  315. /* Others */
  316. tmp = INPLL( pllCLK_PWRMGT_CNTL);
  317. tmp &= ~(CLK_PWRMGT_CNTL__ACTIVE_HILO_LAT_MASK|
  318. CLK_PWRMGT_CNTL__DISP_DYN_STOP_LAT_MASK|
  319. CLK_PWRMGT_CNTL__DYN_STOP_MODE_MASK);
  320. tmp |= CLK_PWRMGT_CNTL__ENGINE_DYNCLK_MODE_MASK |
  321. (0x01 << CLK_PWRMGT_CNTL__ACTIVE_HILO_LAT__SHIFT);
  322. OUTPLL( pllCLK_PWRMGT_CNTL, tmp);
  323. radeon_msleep(15);
  324. tmp = INPLL(pllCLK_PIN_CNTL);
  325. tmp |= CLK_PIN_CNTL__SCLK_DYN_START_CNTL;
  326. OUTPLL(pllCLK_PIN_CNTL, tmp);
  327. radeon_msleep(15);
  328. /* When DRI is enabled, setting DYN_STOP_LAT to zero can cause some R200
  329. * to lockup randomly, leave them as set by BIOS.
  330. */
  331. tmp = INPLL(pllSCLK_CNTL);
  332. tmp &= ~SCLK_CNTL__FORCEON_MASK;
  333. /*RAGE_6::A11 A12 A12N1 A13, RV250::A11 A12, R300*/
  334. if ((rinfo->family == CHIP_FAMILY_RV250 &&
  335. ((INREG(CONFIG_CNTL) & CFG_ATI_REV_ID_MASK) < CFG_ATI_REV_A13)) ||
  336. ((rinfo->family == CHIP_FAMILY_RV100) &&
  337. ((INREG(CONFIG_CNTL) & CFG_ATI_REV_ID_MASK) <= CFG_ATI_REV_A13))) {
  338. tmp |= SCLK_CNTL__FORCE_CP;
  339. tmp |= SCLK_CNTL__FORCE_VIP;
  340. }
  341. OUTPLL(pllSCLK_CNTL, tmp);
  342. radeon_msleep(15);
  343. if ((rinfo->family == CHIP_FAMILY_RV200) ||
  344. (rinfo->family == CHIP_FAMILY_RV250) ||
  345. (rinfo->family == CHIP_FAMILY_RV280)) {
  346. tmp = INPLL(pllSCLK_MORE_CNTL);
  347. tmp &= ~SCLK_MORE_CNTL__FORCEON;
  348. /* RV200::A11 A12 RV250::A11 A12 */
  349. if (((rinfo->family == CHIP_FAMILY_RV200) ||
  350. (rinfo->family == CHIP_FAMILY_RV250)) &&
  351. ((INREG(CONFIG_CNTL) & CFG_ATI_REV_ID_MASK) < CFG_ATI_REV_A13))
  352. tmp |= SCLK_MORE_CNTL__FORCEON;
  353. OUTPLL(pllSCLK_MORE_CNTL, tmp);
  354. radeon_msleep(15);
  355. }
  356. /* RV200::A11 A12, RV250::A11 A12 */
  357. if (((rinfo->family == CHIP_FAMILY_RV200) ||
  358. (rinfo->family == CHIP_FAMILY_RV250)) &&
  359. ((INREG(CONFIG_CNTL) & CFG_ATI_REV_ID_MASK) < CFG_ATI_REV_A13)) {
  360. tmp = INPLL(pllPLL_PWRMGT_CNTL);
  361. tmp |= PLL_PWRMGT_CNTL__TCL_BYPASS_DISABLE;
  362. OUTPLL(pllPLL_PWRMGT_CNTL, tmp);
  363. radeon_msleep(15);
  364. }
  365. tmp = INPLL(pllPIXCLKS_CNTL);
  366. tmp |= PIXCLKS_CNTL__PIX2CLK_ALWAYS_ONb |
  367. PIXCLKS_CNTL__PIX2CLK_DAC_ALWAYS_ONb|
  368. PIXCLKS_CNTL__PIXCLK_BLEND_ALWAYS_ONb|
  369. PIXCLKS_CNTL__PIXCLK_GV_ALWAYS_ONb|
  370. PIXCLKS_CNTL__PIXCLK_DIG_TMDS_ALWAYS_ONb|
  371. PIXCLKS_CNTL__PIXCLK_LVDS_ALWAYS_ONb|
  372. PIXCLKS_CNTL__PIXCLK_TMDS_ALWAYS_ONb;
  373. OUTPLL(pllPIXCLKS_CNTL, tmp);
  374. radeon_msleep(15);
  375. tmp = INPLL(pllVCLK_ECP_CNTL);
  376. tmp |= VCLK_ECP_CNTL__PIXCLK_ALWAYS_ONb |
  377. VCLK_ECP_CNTL__PIXCLK_DAC_ALWAYS_ONb;
  378. OUTPLL(pllVCLK_ECP_CNTL, tmp);
  379. /* X doesn't do that ... hrm, we do on mobility && Macs */
  380. #ifdef CONFIG_PPC_OF
  381. if (rinfo->is_mobility) {
  382. tmp = INPLL(pllMCLK_CNTL);
  383. tmp &= ~(MCLK_CNTL__FORCE_MCLKA |
  384. MCLK_CNTL__FORCE_MCLKB |
  385. MCLK_CNTL__FORCE_YCLKA |
  386. MCLK_CNTL__FORCE_YCLKB);
  387. OUTPLL(pllMCLK_CNTL, tmp);
  388. radeon_msleep(15);
  389. tmp = INPLL(pllMCLK_MISC);
  390. tmp |= MCLK_MISC__MC_MCLK_MAX_DYN_STOP_LAT|
  391. MCLK_MISC__IO_MCLK_MAX_DYN_STOP_LAT|
  392. MCLK_MISC__MC_MCLK_DYN_ENABLE|
  393. MCLK_MISC__IO_MCLK_DYN_ENABLE;
  394. OUTPLL(pllMCLK_MISC, tmp);
  395. radeon_msleep(15);
  396. }
  397. #endif /* CONFIG_PPC_OF */
  398. }
  399. #ifdef CONFIG_PM
  400. static void OUTMC( struct radeonfb_info *rinfo, u8 indx, u32 value)
  401. {
  402. OUTREG( MC_IND_INDEX, indx | MC_IND_INDEX__MC_IND_WR_EN);
  403. OUTREG( MC_IND_DATA, value);
  404. }
  405. static u32 INMC(struct radeonfb_info *rinfo, u8 indx)
  406. {
  407. OUTREG( MC_IND_INDEX, indx);
  408. return INREG( MC_IND_DATA);
  409. }
  410. static void radeon_pm_save_regs(struct radeonfb_info *rinfo, int saving_for_d3)
  411. {
  412. rinfo->save_regs[0] = INPLL(PLL_PWRMGT_CNTL);
  413. rinfo->save_regs[1] = INPLL(CLK_PWRMGT_CNTL);
  414. rinfo->save_regs[2] = INPLL(MCLK_CNTL);
  415. rinfo->save_regs[3] = INPLL(SCLK_CNTL);
  416. rinfo->save_regs[4] = INPLL(CLK_PIN_CNTL);
  417. rinfo->save_regs[5] = INPLL(VCLK_ECP_CNTL);
  418. rinfo->save_regs[6] = INPLL(PIXCLKS_CNTL);
  419. rinfo->save_regs[7] = INPLL(MCLK_MISC);
  420. rinfo->save_regs[8] = INPLL(P2PLL_CNTL);
  421. rinfo->save_regs[9] = INREG(DISP_MISC_CNTL);
  422. rinfo->save_regs[10] = INREG(DISP_PWR_MAN);
  423. rinfo->save_regs[11] = INREG(LVDS_GEN_CNTL);
  424. rinfo->save_regs[13] = INREG(TV_DAC_CNTL);
  425. rinfo->save_regs[14] = INREG(BUS_CNTL1);
  426. rinfo->save_regs[15] = INREG(CRTC_OFFSET_CNTL);
  427. rinfo->save_regs[16] = INREG(AGP_CNTL);
  428. rinfo->save_regs[17] = (INREG(CRTC_GEN_CNTL) & 0xfdffffff) | 0x04000000;
  429. rinfo->save_regs[18] = (INREG(CRTC2_GEN_CNTL) & 0xfdffffff) | 0x04000000;
  430. rinfo->save_regs[19] = INREG(GPIOPAD_A);
  431. rinfo->save_regs[20] = INREG(GPIOPAD_EN);
  432. rinfo->save_regs[21] = INREG(GPIOPAD_MASK);
  433. rinfo->save_regs[22] = INREG(ZV_LCDPAD_A);
  434. rinfo->save_regs[23] = INREG(ZV_LCDPAD_EN);
  435. rinfo->save_regs[24] = INREG(ZV_LCDPAD_MASK);
  436. rinfo->save_regs[25] = INREG(GPIO_VGA_DDC);
  437. rinfo->save_regs[26] = INREG(GPIO_DVI_DDC);
  438. rinfo->save_regs[27] = INREG(GPIO_MONID);
  439. rinfo->save_regs[28] = INREG(GPIO_CRT2_DDC);
  440. rinfo->save_regs[29] = INREG(SURFACE_CNTL);
  441. rinfo->save_regs[30] = INREG(MC_FB_LOCATION);
  442. rinfo->save_regs[31] = INREG(DISPLAY_BASE_ADDR);
  443. rinfo->save_regs[32] = INREG(MC_AGP_LOCATION);
  444. rinfo->save_regs[33] = INREG(CRTC2_DISPLAY_BASE_ADDR);
  445. rinfo->save_regs[34] = INPLL(SCLK_MORE_CNTL);
  446. rinfo->save_regs[35] = INREG(MEM_SDRAM_MODE_REG);
  447. rinfo->save_regs[36] = INREG(BUS_CNTL);
  448. rinfo->save_regs[39] = INREG(RBBM_CNTL);
  449. rinfo->save_regs[40] = INREG(DAC_CNTL);
  450. rinfo->save_regs[41] = INREG(HOST_PATH_CNTL);
  451. rinfo->save_regs[37] = INREG(MPP_TB_CONFIG);
  452. rinfo->save_regs[38] = INREG(FCP_CNTL);
  453. if (rinfo->is_mobility) {
  454. rinfo->save_regs[12] = INREG(LVDS_PLL_CNTL);
  455. rinfo->save_regs[43] = INPLL(pllSSPLL_CNTL);
  456. rinfo->save_regs[44] = INPLL(pllSSPLL_REF_DIV);
  457. rinfo->save_regs[45] = INPLL(pllSSPLL_DIV_0);
  458. rinfo->save_regs[90] = INPLL(pllSS_INT_CNTL);
  459. rinfo->save_regs[91] = INPLL(pllSS_TST_CNTL);
  460. rinfo->save_regs[81] = INREG(LVDS_GEN_CNTL);
  461. }
  462. if (rinfo->family >= CHIP_FAMILY_RV200) {
  463. rinfo->save_regs[42] = INREG(MEM_REFRESH_CNTL);
  464. rinfo->save_regs[46] = INREG(MC_CNTL);
  465. rinfo->save_regs[47] = INREG(MC_INIT_GFX_LAT_TIMER);
  466. rinfo->save_regs[48] = INREG(MC_INIT_MISC_LAT_TIMER);
  467. rinfo->save_regs[49] = INREG(MC_TIMING_CNTL);
  468. rinfo->save_regs[50] = INREG(MC_READ_CNTL_AB);
  469. rinfo->save_regs[51] = INREG(MC_IOPAD_CNTL);
  470. rinfo->save_regs[52] = INREG(MC_CHIP_IO_OE_CNTL_AB);
  471. rinfo->save_regs[53] = INREG(MC_DEBUG);
  472. }
  473. rinfo->save_regs[54] = INREG(PAMAC0_DLY_CNTL);
  474. rinfo->save_regs[55] = INREG(PAMAC1_DLY_CNTL);
  475. rinfo->save_regs[56] = INREG(PAD_CTLR_MISC);
  476. rinfo->save_regs[57] = INREG(FW_CNTL);
  477. if (rinfo->family >= CHIP_FAMILY_R300) {
  478. rinfo->save_regs[58] = INMC(rinfo, ixR300_MC_MC_INIT_WR_LAT_TIMER);
  479. rinfo->save_regs[59] = INMC(rinfo, ixR300_MC_IMP_CNTL);
  480. rinfo->save_regs[60] = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_C0);
  481. rinfo->save_regs[61] = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_C1);
  482. rinfo->save_regs[62] = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_D0);
  483. rinfo->save_regs[63] = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_D1);
  484. rinfo->save_regs[64] = INMC(rinfo, ixR300_MC_BIST_CNTL_3);
  485. rinfo->save_regs[65] = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_A0);
  486. rinfo->save_regs[66] = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_A1);
  487. rinfo->save_regs[67] = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_B0);
  488. rinfo->save_regs[68] = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_B1);
  489. rinfo->save_regs[69] = INMC(rinfo, ixR300_MC_DEBUG_CNTL);
  490. rinfo->save_regs[70] = INMC(rinfo, ixR300_MC_DLL_CNTL);
  491. rinfo->save_regs[71] = INMC(rinfo, ixR300_MC_IMP_CNTL_0);
  492. rinfo->save_regs[72] = INMC(rinfo, ixR300_MC_ELPIDA_CNTL);
  493. rinfo->save_regs[96] = INMC(rinfo, ixR300_MC_READ_CNTL_CD);
  494. } else {
  495. rinfo->save_regs[59] = INMC(rinfo, ixMC_IMP_CNTL);
  496. rinfo->save_regs[65] = INMC(rinfo, ixMC_CHP_IO_CNTL_A0);
  497. rinfo->save_regs[66] = INMC(rinfo, ixMC_CHP_IO_CNTL_A1);
  498. rinfo->save_regs[67] = INMC(rinfo, ixMC_CHP_IO_CNTL_B0);
  499. rinfo->save_regs[68] = INMC(rinfo, ixMC_CHP_IO_CNTL_B1);
  500. rinfo->save_regs[71] = INMC(rinfo, ixMC_IMP_CNTL_0);
  501. }
  502. rinfo->save_regs[73] = INPLL(pllMPLL_CNTL);
  503. rinfo->save_regs[74] = INPLL(pllSPLL_CNTL);
  504. rinfo->save_regs[75] = INPLL(pllMPLL_AUX_CNTL);
  505. rinfo->save_regs[76] = INPLL(pllSPLL_AUX_CNTL);
  506. rinfo->save_regs[77] = INPLL(pllM_SPLL_REF_FB_DIV);
  507. rinfo->save_regs[78] = INPLL(pllAGP_PLL_CNTL);
  508. rinfo->save_regs[79] = INREG(PAMAC2_DLY_CNTL);
  509. rinfo->save_regs[80] = INREG(OV0_BASE_ADDR);
  510. rinfo->save_regs[82] = INREG(FP_GEN_CNTL);
  511. rinfo->save_regs[83] = INREG(FP2_GEN_CNTL);
  512. rinfo->save_regs[84] = INREG(TMDS_CNTL);
  513. rinfo->save_regs[85] = INREG(TMDS_TRANSMITTER_CNTL);
  514. rinfo->save_regs[86] = INREG(DISP_OUTPUT_CNTL);
  515. rinfo->save_regs[87] = INREG(DISP_HW_DEBUG);
  516. rinfo->save_regs[88] = INREG(TV_MASTER_CNTL);
  517. rinfo->save_regs[89] = INPLL(pllP2PLL_REF_DIV);
  518. rinfo->save_regs[92] = INPLL(pllPPLL_DIV_0);
  519. rinfo->save_regs[93] = INPLL(pllPPLL_CNTL);
  520. rinfo->save_regs[94] = INREG(GRPH_BUFFER_CNTL);
  521. rinfo->save_regs[95] = INREG(GRPH2_BUFFER_CNTL);
  522. rinfo->save_regs[96] = INREG(HDP_DEBUG);
  523. rinfo->save_regs[97] = INPLL(pllMDLL_CKO);
  524. rinfo->save_regs[98] = INPLL(pllMDLL_RDCKA);
  525. rinfo->save_regs[99] = INPLL(pllMDLL_RDCKB);
  526. }
  527. static void radeon_pm_restore_regs(struct radeonfb_info *rinfo)
  528. {
  529. OUTPLL(P2PLL_CNTL, rinfo->save_regs[8] & 0xFFFFFFFE); /* First */
  530. OUTPLL(PLL_PWRMGT_CNTL, rinfo->save_regs[0]);
  531. OUTPLL(CLK_PWRMGT_CNTL, rinfo->save_regs[1]);
  532. OUTPLL(MCLK_CNTL, rinfo->save_regs[2]);
  533. OUTPLL(SCLK_CNTL, rinfo->save_regs[3]);
  534. OUTPLL(CLK_PIN_CNTL, rinfo->save_regs[4]);
  535. OUTPLL(VCLK_ECP_CNTL, rinfo->save_regs[5]);
  536. OUTPLL(PIXCLKS_CNTL, rinfo->save_regs[6]);
  537. OUTPLL(MCLK_MISC, rinfo->save_regs[7]);
  538. if (rinfo->family == CHIP_FAMILY_RV350)
  539. OUTPLL(SCLK_MORE_CNTL, rinfo->save_regs[34]);
  540. OUTREG(SURFACE_CNTL, rinfo->save_regs[29]);
  541. OUTREG(MC_FB_LOCATION, rinfo->save_regs[30]);
  542. OUTREG(DISPLAY_BASE_ADDR, rinfo->save_regs[31]);
  543. OUTREG(MC_AGP_LOCATION, rinfo->save_regs[32]);
  544. OUTREG(CRTC2_DISPLAY_BASE_ADDR, rinfo->save_regs[33]);
  545. OUTREG(CONFIG_MEMSIZE, rinfo->video_ram);
  546. OUTREG(DISP_MISC_CNTL, rinfo->save_regs[9]);
  547. OUTREG(DISP_PWR_MAN, rinfo->save_regs[10]);
  548. OUTREG(LVDS_GEN_CNTL, rinfo->save_regs[11]);
  549. OUTREG(LVDS_PLL_CNTL,rinfo->save_regs[12]);
  550. OUTREG(TV_DAC_CNTL, rinfo->save_regs[13]);
  551. OUTREG(BUS_CNTL1, rinfo->save_regs[14]);
  552. OUTREG(CRTC_OFFSET_CNTL, rinfo->save_regs[15]);
  553. OUTREG(AGP_CNTL, rinfo->save_regs[16]);
  554. OUTREG(CRTC_GEN_CNTL, rinfo->save_regs[17]);
  555. OUTREG(CRTC2_GEN_CNTL, rinfo->save_regs[18]);
  556. OUTPLL(P2PLL_CNTL, rinfo->save_regs[8]);
  557. OUTREG(GPIOPAD_A, rinfo->save_regs[19]);
  558. OUTREG(GPIOPAD_EN, rinfo->save_regs[20]);
  559. OUTREG(GPIOPAD_MASK, rinfo->save_regs[21]);
  560. OUTREG(ZV_LCDPAD_A, rinfo->save_regs[22]);
  561. OUTREG(ZV_LCDPAD_EN, rinfo->save_regs[23]);
  562. OUTREG(ZV_LCDPAD_MASK, rinfo->save_regs[24]);
  563. OUTREG(GPIO_VGA_DDC, rinfo->save_regs[25]);
  564. OUTREG(GPIO_DVI_DDC, rinfo->save_regs[26]);
  565. OUTREG(GPIO_MONID, rinfo->save_regs[27]);
  566. OUTREG(GPIO_CRT2_DDC, rinfo->save_regs[28]);
  567. }
  568. static void radeon_pm_disable_iopad(struct radeonfb_info *rinfo)
  569. {
  570. OUTREG(GPIOPAD_MASK, 0x0001ffff);
  571. OUTREG(GPIOPAD_EN, 0x00000400);
  572. OUTREG(GPIOPAD_A, 0x00000000);
  573. OUTREG(ZV_LCDPAD_MASK, 0x00000000);
  574. OUTREG(ZV_LCDPAD_EN, 0x00000000);
  575. OUTREG(ZV_LCDPAD_A, 0x00000000);
  576. OUTREG(GPIO_VGA_DDC, 0x00030000);
  577. OUTREG(GPIO_DVI_DDC, 0x00000000);
  578. OUTREG(GPIO_MONID, 0x00030000);
  579. OUTREG(GPIO_CRT2_DDC, 0x00000000);
  580. }
  581. static void radeon_pm_program_v2clk(struct radeonfb_info *rinfo)
  582. {
  583. /* Set v2clk to 65MHz */
  584. if (rinfo->family <= CHIP_FAMILY_RV280) {
  585. OUTPLL(pllPIXCLKS_CNTL,
  586. __INPLL(rinfo, pllPIXCLKS_CNTL)
  587. & ~PIXCLKS_CNTL__PIX2CLK_SRC_SEL_MASK);
  588. OUTPLL(pllP2PLL_REF_DIV, 0x0000000c);
  589. OUTPLL(pllP2PLL_CNTL, 0x0000bf00);
  590. } else {
  591. OUTPLL(pllP2PLL_REF_DIV, 0x0000000c);
  592. INPLL(pllP2PLL_REF_DIV);
  593. OUTPLL(pllP2PLL_CNTL, 0x0000a700);
  594. }
  595. OUTPLL(pllP2PLL_DIV_0, 0x00020074 | P2PLL_DIV_0__P2PLL_ATOMIC_UPDATE_W);
  596. OUTPLL(pllP2PLL_CNTL, INPLL(pllP2PLL_CNTL) & ~P2PLL_CNTL__P2PLL_SLEEP);
  597. mdelay(1);
  598. OUTPLL(pllP2PLL_CNTL, INPLL(pllP2PLL_CNTL) & ~P2PLL_CNTL__P2PLL_RESET);
  599. mdelay( 1);
  600. OUTPLL(pllPIXCLKS_CNTL,
  601. (INPLL(pllPIXCLKS_CNTL) & ~PIXCLKS_CNTL__PIX2CLK_SRC_SEL_MASK)
  602. | (0x03 << PIXCLKS_CNTL__PIX2CLK_SRC_SEL__SHIFT));
  603. mdelay( 1);
  604. }
  605. static void radeon_pm_low_current(struct radeonfb_info *rinfo)
  606. {
  607. u32 reg;
  608. reg = INREG(BUS_CNTL1);
  609. if (rinfo->family <= CHIP_FAMILY_RV280) {
  610. reg &= ~BUS_CNTL1_MOBILE_PLATFORM_SEL_MASK;
  611. reg |= BUS_CNTL1_AGPCLK_VALID | (1<<BUS_CNTL1_MOBILE_PLATFORM_SEL_SHIFT);
  612. } else {
  613. reg |= 0x4080;
  614. }
  615. OUTREG(BUS_CNTL1, reg);
  616. reg = INPLL(PLL_PWRMGT_CNTL);
  617. reg |= PLL_PWRMGT_CNTL_SPLL_TURNOFF | PLL_PWRMGT_CNTL_PPLL_TURNOFF |
  618. PLL_PWRMGT_CNTL_P2PLL_TURNOFF | PLL_PWRMGT_CNTL_TVPLL_TURNOFF;
  619. reg &= ~PLL_PWRMGT_CNTL_SU_MCLK_USE_BCLK;
  620. reg &= ~PLL_PWRMGT_CNTL_MOBILE_SU;
  621. OUTPLL(PLL_PWRMGT_CNTL, reg);
  622. reg = INREG(TV_DAC_CNTL);
  623. reg &= ~(TV_DAC_CNTL_BGADJ_MASK |TV_DAC_CNTL_DACADJ_MASK);
  624. reg |=TV_DAC_CNTL_BGSLEEP | TV_DAC_CNTL_RDACPD | TV_DAC_CNTL_GDACPD |
  625. TV_DAC_CNTL_BDACPD |
  626. (8<<TV_DAC_CNTL_BGADJ__SHIFT) | (8<<TV_DAC_CNTL_DACADJ__SHIFT);
  627. OUTREG(TV_DAC_CNTL, reg);
  628. reg = INREG(TMDS_TRANSMITTER_CNTL);
  629. reg &= ~(TMDS_PLL_EN | TMDS_PLLRST);
  630. OUTREG(TMDS_TRANSMITTER_CNTL, reg);
  631. reg = INREG(DAC_CNTL);
  632. reg &= ~DAC_CMP_EN;
  633. OUTREG(DAC_CNTL, reg);
  634. reg = INREG(DAC_CNTL2);
  635. reg &= ~DAC2_CMP_EN;
  636. OUTREG(DAC_CNTL2, reg);
  637. reg = INREG(TV_DAC_CNTL);
  638. reg &= ~TV_DAC_CNTL_DETECT;
  639. OUTREG(TV_DAC_CNTL, reg);
  640. }
  641. static void radeon_pm_setup_for_suspend(struct radeonfb_info *rinfo)
  642. {
  643. u32 sclk_cntl, mclk_cntl, sclk_more_cntl;
  644. u32 pll_pwrmgt_cntl;
  645. u32 clk_pwrmgt_cntl;
  646. u32 clk_pin_cntl;
  647. u32 vclk_ecp_cntl;
  648. u32 pixclks_cntl;
  649. u32 disp_mis_cntl;
  650. u32 disp_pwr_man;
  651. u32 tmp;
  652. /* Force Core Clocks */
  653. sclk_cntl = INPLL( pllSCLK_CNTL);
  654. sclk_cntl |= SCLK_CNTL__IDCT_MAX_DYN_STOP_LAT|
  655. SCLK_CNTL__VIP_MAX_DYN_STOP_LAT|
  656. SCLK_CNTL__RE_MAX_DYN_STOP_LAT|
  657. SCLK_CNTL__PB_MAX_DYN_STOP_LAT|
  658. SCLK_CNTL__TAM_MAX_DYN_STOP_LAT|
  659. SCLK_CNTL__TDM_MAX_DYN_STOP_LAT|
  660. SCLK_CNTL__RB_MAX_DYN_STOP_LAT|
  661. SCLK_CNTL__FORCE_DISP2|
  662. SCLK_CNTL__FORCE_CP|
  663. SCLK_CNTL__FORCE_HDP|
  664. SCLK_CNTL__FORCE_DISP1|
  665. SCLK_CNTL__FORCE_TOP|
  666. SCLK_CNTL__FORCE_E2|
  667. SCLK_CNTL__FORCE_SE|
  668. SCLK_CNTL__FORCE_IDCT|
  669. SCLK_CNTL__FORCE_VIP|
  670. SCLK_CNTL__FORCE_PB|
  671. SCLK_CNTL__FORCE_TAM|
  672. SCLK_CNTL__FORCE_TDM|
  673. SCLK_CNTL__FORCE_RB|
  674. SCLK_CNTL__FORCE_TV_SCLK|
  675. SCLK_CNTL__FORCE_SUBPIC|
  676. SCLK_CNTL__FORCE_OV0;
  677. if (rinfo->family <= CHIP_FAMILY_RV280)
  678. sclk_cntl |= SCLK_CNTL__FORCE_RE;
  679. else
  680. sclk_cntl |= SCLK_CNTL__SE_MAX_DYN_STOP_LAT |
  681. SCLK_CNTL__E2_MAX_DYN_STOP_LAT |
  682. SCLK_CNTL__TV_MAX_DYN_STOP_LAT |
  683. SCLK_CNTL__HDP_MAX_DYN_STOP_LAT |
  684. SCLK_CNTL__CP_MAX_DYN_STOP_LAT;
  685. OUTPLL( pllSCLK_CNTL, sclk_cntl);
  686. sclk_more_cntl = INPLL(pllSCLK_MORE_CNTL);
  687. sclk_more_cntl |= SCLK_MORE_CNTL__FORCE_DISPREGS |
  688. SCLK_MORE_CNTL__FORCE_MC_GUI |
  689. SCLK_MORE_CNTL__FORCE_MC_HOST;
  690. OUTPLL(pllSCLK_MORE_CNTL, sclk_more_cntl);
  691. mclk_cntl = INPLL( pllMCLK_CNTL);
  692. mclk_cntl &= ~( MCLK_CNTL__FORCE_MCLKA |
  693. MCLK_CNTL__FORCE_MCLKB |
  694. MCLK_CNTL__FORCE_YCLKA |
  695. MCLK_CNTL__FORCE_YCLKB |
  696. MCLK_CNTL__FORCE_MC
  697. );
  698. OUTPLL( pllMCLK_CNTL, mclk_cntl);
  699. /* Force Display clocks */
  700. vclk_ecp_cntl = INPLL( pllVCLK_ECP_CNTL);
  701. vclk_ecp_cntl &= ~(VCLK_ECP_CNTL__PIXCLK_ALWAYS_ONb
  702. | VCLK_ECP_CNTL__PIXCLK_DAC_ALWAYS_ONb);
  703. vclk_ecp_cntl |= VCLK_ECP_CNTL__ECP_FORCE_ON;
  704. OUTPLL( pllVCLK_ECP_CNTL, vclk_ecp_cntl);
  705. pixclks_cntl = INPLL( pllPIXCLKS_CNTL);
  706. pixclks_cntl &= ~( PIXCLKS_CNTL__PIXCLK_GV_ALWAYS_ONb |
  707. PIXCLKS_CNTL__PIXCLK_BLEND_ALWAYS_ONb|
  708. PIXCLKS_CNTL__PIXCLK_DIG_TMDS_ALWAYS_ONb |
  709. PIXCLKS_CNTL__PIXCLK_LVDS_ALWAYS_ONb|
  710. PIXCLKS_CNTL__PIXCLK_TMDS_ALWAYS_ONb|
  711. PIXCLKS_CNTL__PIX2CLK_ALWAYS_ONb|
  712. PIXCLKS_CNTL__PIX2CLK_DAC_ALWAYS_ONb);
  713. OUTPLL( pllPIXCLKS_CNTL, pixclks_cntl);
  714. /* Switch off LVDS interface */
  715. OUTREG(LVDS_GEN_CNTL, INREG(LVDS_GEN_CNTL) &
  716. ~(LVDS_BLON | LVDS_EN | LVDS_ON | LVDS_DIGON));
  717. /* Enable System power management */
  718. pll_pwrmgt_cntl = INPLL( pllPLL_PWRMGT_CNTL);
  719. pll_pwrmgt_cntl |= PLL_PWRMGT_CNTL__SPLL_TURNOFF |
  720. PLL_PWRMGT_CNTL__MPLL_TURNOFF|
  721. PLL_PWRMGT_CNTL__PPLL_TURNOFF|
  722. PLL_PWRMGT_CNTL__P2PLL_TURNOFF|
  723. PLL_PWRMGT_CNTL__TVPLL_TURNOFF;
  724. OUTPLL( pllPLL_PWRMGT_CNTL, pll_pwrmgt_cntl);
  725. clk_pwrmgt_cntl = INPLL( pllCLK_PWRMGT_CNTL);
  726. clk_pwrmgt_cntl &= ~( CLK_PWRMGT_CNTL__MPLL_PWRMGT_OFF|
  727. CLK_PWRMGT_CNTL__SPLL_PWRMGT_OFF|
  728. CLK_PWRMGT_CNTL__PPLL_PWRMGT_OFF|
  729. CLK_PWRMGT_CNTL__P2PLL_PWRMGT_OFF|
  730. CLK_PWRMGT_CNTL__MCLK_TURNOFF|
  731. CLK_PWRMGT_CNTL__SCLK_TURNOFF|
  732. CLK_PWRMGT_CNTL__PCLK_TURNOFF|
  733. CLK_PWRMGT_CNTL__P2CLK_TURNOFF|
  734. CLK_PWRMGT_CNTL__TVPLL_PWRMGT_OFF|
  735. CLK_PWRMGT_CNTL__GLOBAL_PMAN_EN|
  736. CLK_PWRMGT_CNTL__ENGINE_DYNCLK_MODE|
  737. CLK_PWRMGT_CNTL__ACTIVE_HILO_LAT_MASK|
  738. CLK_PWRMGT_CNTL__CG_NO1_DEBUG_MASK
  739. );
  740. clk_pwrmgt_cntl |= CLK_PWRMGT_CNTL__GLOBAL_PMAN_EN
  741. | CLK_PWRMGT_CNTL__DISP_PM;
  742. OUTPLL( pllCLK_PWRMGT_CNTL, clk_pwrmgt_cntl);
  743. clk_pin_cntl = INPLL( pllCLK_PIN_CNTL);
  744. clk_pin_cntl &= ~CLK_PIN_CNTL__ACCESS_REGS_IN_SUSPEND;
  745. /* because both INPLL and OUTPLL take the same lock, that's why. */
  746. tmp = INPLL( pllMCLK_MISC) | MCLK_MISC__EN_MCLK_TRISTATE_IN_SUSPEND;
  747. OUTPLL( pllMCLK_MISC, tmp);
  748. /* AGP PLL control */
  749. if (rinfo->family <= CHIP_FAMILY_RV280) {
  750. OUTREG(BUS_CNTL1, INREG(BUS_CNTL1) | BUS_CNTL1__AGPCLK_VALID);
  751. OUTREG(BUS_CNTL1,
  752. (INREG(BUS_CNTL1) & ~BUS_CNTL1__MOBILE_PLATFORM_SEL_MASK)
  753. | (2<<BUS_CNTL1__MOBILE_PLATFORM_SEL__SHIFT)); // 440BX
  754. } else {
  755. OUTREG(BUS_CNTL1, INREG(BUS_CNTL1));
  756. OUTREG(BUS_CNTL1, (INREG(BUS_CNTL1) & ~0x4000) | 0x8000);
  757. }
  758. OUTREG(CRTC_OFFSET_CNTL, (INREG(CRTC_OFFSET_CNTL)
  759. & ~CRTC_OFFSET_CNTL__CRTC_STEREO_SYNC_OUT_EN));
  760. clk_pin_cntl &= ~CLK_PIN_CNTL__CG_CLK_TO_OUTPIN;
  761. clk_pin_cntl |= CLK_PIN_CNTL__XTALIN_ALWAYS_ONb;
  762. OUTPLL( pllCLK_PIN_CNTL, clk_pin_cntl);
  763. /* Solano2M */
  764. OUTREG(AGP_CNTL,
  765. (INREG(AGP_CNTL) & ~(AGP_CNTL__MAX_IDLE_CLK_MASK))
  766. | (0x20<<AGP_CNTL__MAX_IDLE_CLK__SHIFT));
  767. /* ACPI mode */
  768. /* because both INPLL and OUTPLL take the same lock, that's why. */
  769. tmp = INPLL( pllPLL_PWRMGT_CNTL) & ~PLL_PWRMGT_CNTL__PM_MODE_SEL;
  770. OUTPLL( pllPLL_PWRMGT_CNTL, tmp);
  771. disp_mis_cntl = INREG(DISP_MISC_CNTL);
  772. disp_mis_cntl &= ~( DISP_MISC_CNTL__SOFT_RESET_GRPH_PP |
  773. DISP_MISC_CNTL__SOFT_RESET_SUBPIC_PP |
  774. DISP_MISC_CNTL__SOFT_RESET_OV0_PP |
  775. DISP_MISC_CNTL__SOFT_RESET_GRPH_SCLK|
  776. DISP_MISC_CNTL__SOFT_RESET_SUBPIC_SCLK|
  777. DISP_MISC_CNTL__SOFT_RESET_OV0_SCLK|
  778. DISP_MISC_CNTL__SOFT_RESET_GRPH2_PP|
  779. DISP_MISC_CNTL__SOFT_RESET_GRPH2_SCLK|
  780. DISP_MISC_CNTL__SOFT_RESET_LVDS|
  781. DISP_MISC_CNTL__SOFT_RESET_TMDS|
  782. DISP_MISC_CNTL__SOFT_RESET_DIG_TMDS|
  783. DISP_MISC_CNTL__SOFT_RESET_TV);
  784. OUTREG(DISP_MISC_CNTL, disp_mis_cntl);
  785. disp_pwr_man = INREG(DISP_PWR_MAN);
  786. disp_pwr_man &= ~( DISP_PWR_MAN__DISP_PWR_MAN_D3_CRTC_EN |
  787. DISP_PWR_MAN__DISP2_PWR_MAN_D3_CRTC2_EN |
  788. DISP_PWR_MAN__DISP_PWR_MAN_DPMS_MASK|
  789. DISP_PWR_MAN__DISP_D3_RST|
  790. DISP_PWR_MAN__DISP_D3_REG_RST
  791. );
  792. disp_pwr_man |= DISP_PWR_MAN__DISP_D3_GRPH_RST|
  793. DISP_PWR_MAN__DISP_D3_SUBPIC_RST|
  794. DISP_PWR_MAN__DISP_D3_OV0_RST|
  795. DISP_PWR_MAN__DISP_D1D2_GRPH_RST|
  796. DISP_PWR_MAN__DISP_D1D2_SUBPIC_RST|
  797. DISP_PWR_MAN__DISP_D1D2_OV0_RST|
  798. DISP_PWR_MAN__DIG_TMDS_ENABLE_RST|
  799. DISP_PWR_MAN__TV_ENABLE_RST|
  800. // DISP_PWR_MAN__AUTO_PWRUP_EN|
  801. 0;
  802. OUTREG(DISP_PWR_MAN, disp_pwr_man);
  803. clk_pwrmgt_cntl = INPLL( pllCLK_PWRMGT_CNTL);
  804. pll_pwrmgt_cntl = INPLL( pllPLL_PWRMGT_CNTL) ;
  805. clk_pin_cntl = INPLL( pllCLK_PIN_CNTL);
  806. disp_pwr_man = INREG(DISP_PWR_MAN);
  807. /* D2 */
  808. clk_pwrmgt_cntl |= CLK_PWRMGT_CNTL__DISP_PM;
  809. pll_pwrmgt_cntl |= PLL_PWRMGT_CNTL__MOBILE_SU | PLL_PWRMGT_CNTL__SU_SCLK_USE_BCLK;
  810. clk_pin_cntl |= CLK_PIN_CNTL__XTALIN_ALWAYS_ONb;
  811. disp_pwr_man &= ~(DISP_PWR_MAN__DISP_PWR_MAN_D3_CRTC_EN_MASK
  812. | DISP_PWR_MAN__DISP2_PWR_MAN_D3_CRTC2_EN_MASK);
  813. OUTPLL( pllCLK_PWRMGT_CNTL, clk_pwrmgt_cntl);
  814. OUTPLL( pllPLL_PWRMGT_CNTL, pll_pwrmgt_cntl);
  815. OUTPLL( pllCLK_PIN_CNTL, clk_pin_cntl);
  816. OUTREG(DISP_PWR_MAN, disp_pwr_man);
  817. /* disable display request & disable display */
  818. OUTREG( CRTC_GEN_CNTL, (INREG( CRTC_GEN_CNTL) & ~CRTC_GEN_CNTL__CRTC_EN)
  819. | CRTC_GEN_CNTL__CRTC_DISP_REQ_EN_B);
  820. OUTREG( CRTC2_GEN_CNTL, (INREG( CRTC2_GEN_CNTL) & ~CRTC2_GEN_CNTL__CRTC2_EN)
  821. | CRTC2_GEN_CNTL__CRTC2_DISP_REQ_EN_B);
  822. mdelay(17);
  823. }
  824. static void radeon_pm_yclk_mclk_sync(struct radeonfb_info *rinfo)
  825. {
  826. u32 mc_chp_io_cntl_a1, mc_chp_io_cntl_b1;
  827. mc_chp_io_cntl_a1 = INMC( rinfo, ixMC_CHP_IO_CNTL_A1)
  828. & ~MC_CHP_IO_CNTL_A1__MEM_SYNC_ENA_MASK;
  829. mc_chp_io_cntl_b1 = INMC( rinfo, ixMC_CHP_IO_CNTL_B1)
  830. & ~MC_CHP_IO_CNTL_B1__MEM_SYNC_ENB_MASK;
  831. OUTMC( rinfo, ixMC_CHP_IO_CNTL_A1, mc_chp_io_cntl_a1
  832. | (1<<MC_CHP_IO_CNTL_A1__MEM_SYNC_ENA__SHIFT));
  833. OUTMC( rinfo, ixMC_CHP_IO_CNTL_B1, mc_chp_io_cntl_b1
  834. | (1<<MC_CHP_IO_CNTL_B1__MEM_SYNC_ENB__SHIFT));
  835. OUTMC( rinfo, ixMC_CHP_IO_CNTL_A1, mc_chp_io_cntl_a1);
  836. OUTMC( rinfo, ixMC_CHP_IO_CNTL_B1, mc_chp_io_cntl_b1);
  837. mdelay( 1);
  838. }
  839. static void radeon_pm_yclk_mclk_sync_m10(struct radeonfb_info *rinfo)
  840. {
  841. u32 mc_chp_io_cntl_a1, mc_chp_io_cntl_b1;
  842. mc_chp_io_cntl_a1 = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_A1)
  843. & ~MC_CHP_IO_CNTL_A1__MEM_SYNC_ENA_MASK;
  844. mc_chp_io_cntl_b1 = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_B1)
  845. & ~MC_CHP_IO_CNTL_B1__MEM_SYNC_ENB_MASK;
  846. OUTMC( rinfo, ixR300_MC_CHP_IO_CNTL_A1,
  847. mc_chp_io_cntl_a1 | (1<<MC_CHP_IO_CNTL_A1__MEM_SYNC_ENA__SHIFT));
  848. OUTMC( rinfo, ixR300_MC_CHP_IO_CNTL_B1,
  849. mc_chp_io_cntl_b1 | (1<<MC_CHP_IO_CNTL_B1__MEM_SYNC_ENB__SHIFT));
  850. OUTMC( rinfo, ixR300_MC_CHP_IO_CNTL_A1, mc_chp_io_cntl_a1);
  851. OUTMC( rinfo, ixR300_MC_CHP_IO_CNTL_B1, mc_chp_io_cntl_b1);
  852. mdelay( 1);
  853. }
  854. static void radeon_pm_program_mode_reg(struct radeonfb_info *rinfo, u16 value,
  855. u8 delay_required)
  856. {
  857. u32 mem_sdram_mode;
  858. mem_sdram_mode = INREG( MEM_SDRAM_MODE_REG);
  859. mem_sdram_mode &= ~MEM_SDRAM_MODE_REG__MEM_MODE_REG_MASK;
  860. mem_sdram_mode |= (value<<MEM_SDRAM_MODE_REG__MEM_MODE_REG__SHIFT)
  861. | MEM_SDRAM_MODE_REG__MEM_CFG_TYPE;
  862. OUTREG( MEM_SDRAM_MODE_REG, mem_sdram_mode);
  863. if (delay_required >= 2)
  864. mdelay(1);
  865. mem_sdram_mode |= MEM_SDRAM_MODE_REG__MEM_SDRAM_RESET;
  866. OUTREG( MEM_SDRAM_MODE_REG, mem_sdram_mode);
  867. if (delay_required >= 2)
  868. mdelay(1);
  869. mem_sdram_mode &= ~MEM_SDRAM_MODE_REG__MEM_SDRAM_RESET;
  870. OUTREG( MEM_SDRAM_MODE_REG, mem_sdram_mode);
  871. if (delay_required >= 2)
  872. mdelay(1);
  873. if (delay_required) {
  874. do {
  875. if (delay_required >= 2)
  876. mdelay(1);
  877. } while ((INREG(MC_STATUS)
  878. & (MC_STATUS__MEM_PWRUP_COMPL_A |
  879. MC_STATUS__MEM_PWRUP_COMPL_B)) == 0);
  880. }
  881. }
  882. static void radeon_pm_m10_program_mode_wait(struct radeonfb_info *rinfo)
  883. {
  884. int cnt;
  885. for (cnt = 0; cnt < 100; ++cnt) {
  886. mdelay(1);
  887. if (INREG(MC_STATUS) & (MC_STATUS__MEM_PWRUP_COMPL_A
  888. | MC_STATUS__MEM_PWRUP_COMPL_B))
  889. break;
  890. }
  891. }
  892. static void radeon_pm_enable_dll(struct radeonfb_info *rinfo)
  893. {
  894. #define DLL_RESET_DELAY 5
  895. #define DLL_SLEEP_DELAY 1
  896. u32 cko = INPLL(pllMDLL_CKO) | MDLL_CKO__MCKOA_SLEEP
  897. | MDLL_CKO__MCKOA_RESET;
  898. u32 cka = INPLL(pllMDLL_RDCKA) | MDLL_RDCKA__MRDCKA0_SLEEP
  899. | MDLL_RDCKA__MRDCKA1_SLEEP | MDLL_RDCKA__MRDCKA0_RESET
  900. | MDLL_RDCKA__MRDCKA1_RESET;
  901. u32 ckb = INPLL(pllMDLL_RDCKB) | MDLL_RDCKB__MRDCKB0_SLEEP
  902. | MDLL_RDCKB__MRDCKB1_SLEEP | MDLL_RDCKB__MRDCKB0_RESET
  903. | MDLL_RDCKB__MRDCKB1_RESET;
  904. /* Setting up the DLL range for write */
  905. OUTPLL(pllMDLL_CKO, cko);
  906. OUTPLL(pllMDLL_RDCKA, cka);
  907. OUTPLL(pllMDLL_RDCKB, ckb);
  908. mdelay(DLL_RESET_DELAY*2);
  909. cko &= ~(MDLL_CKO__MCKOA_SLEEP | MDLL_CKO__MCKOB_SLEEP);
  910. OUTPLL(pllMDLL_CKO, cko);
  911. mdelay(DLL_SLEEP_DELAY);
  912. cko &= ~(MDLL_CKO__MCKOA_RESET | MDLL_CKO__MCKOB_RESET);
  913. OUTPLL(pllMDLL_CKO, cko);
  914. mdelay(DLL_RESET_DELAY);
  915. cka &= ~(MDLL_RDCKA__MRDCKA0_SLEEP | MDLL_RDCKA__MRDCKA1_SLEEP);
  916. OUTPLL(pllMDLL_RDCKA, cka);
  917. mdelay(DLL_SLEEP_DELAY);
  918. cka &= ~(MDLL_RDCKA__MRDCKA0_RESET | MDLL_RDCKA__MRDCKA1_RESET);
  919. OUTPLL(pllMDLL_RDCKA, cka);
  920. mdelay(DLL_RESET_DELAY);
  921. ckb &= ~(MDLL_RDCKB__MRDCKB0_SLEEP | MDLL_RDCKB__MRDCKB1_SLEEP);
  922. OUTPLL(pllMDLL_RDCKB, ckb);
  923. mdelay(DLL_SLEEP_DELAY);
  924. ckb &= ~(MDLL_RDCKB__MRDCKB0_RESET | MDLL_RDCKB__MRDCKB1_RESET);
  925. OUTPLL(pllMDLL_RDCKB, ckb);
  926. mdelay(DLL_RESET_DELAY);
  927. #undef DLL_RESET_DELAY
  928. #undef DLL_SLEEP_DELAY
  929. }
  930. static void radeon_pm_enable_dll_m10(struct radeonfb_info *rinfo)
  931. {
  932. u32 dll_value;
  933. u32 dll_sleep_mask = 0;
  934. u32 dll_reset_mask = 0;
  935. u32 mc;
  936. #define DLL_RESET_DELAY 5
  937. #define DLL_SLEEP_DELAY 1
  938. OUTMC(rinfo, ixR300_MC_DLL_CNTL, rinfo->save_regs[70]);
  939. mc = INREG(MC_CNTL);
  940. /* Check which channels are enabled */
  941. switch (mc & 0x3) {
  942. case 1:
  943. if (mc & 0x4)
  944. break;
  945. case 2:
  946. dll_sleep_mask |= MDLL_R300_RDCK__MRDCKB_SLEEP;
  947. dll_reset_mask |= MDLL_R300_RDCK__MRDCKB_RESET;
  948. case 0:
  949. dll_sleep_mask |= MDLL_R300_RDCK__MRDCKA_SLEEP;
  950. dll_reset_mask |= MDLL_R300_RDCK__MRDCKA_RESET;
  951. }
  952. switch (mc & 0x3) {
  953. case 1:
  954. if (!(mc & 0x4))
  955. break;
  956. case 2:
  957. dll_sleep_mask |= MDLL_R300_RDCK__MRDCKD_SLEEP;
  958. dll_reset_mask |= MDLL_R300_RDCK__MRDCKD_RESET;
  959. dll_sleep_mask |= MDLL_R300_RDCK__MRDCKC_SLEEP;
  960. dll_reset_mask |= MDLL_R300_RDCK__MRDCKC_RESET;
  961. }
  962. dll_value = INPLL(pllMDLL_RDCKA);
  963. /* Power Up */
  964. dll_value &= ~(dll_sleep_mask);
  965. OUTPLL(pllMDLL_RDCKA, dll_value);
  966. mdelay( DLL_SLEEP_DELAY);
  967. dll_value &= ~(dll_reset_mask);
  968. OUTPLL(pllMDLL_RDCKA, dll_value);
  969. mdelay( DLL_RESET_DELAY);
  970. #undef DLL_RESET_DELAY
  971. #undef DLL_SLEEP_DELAY
  972. }
  973. static void radeon_pm_full_reset_sdram(struct radeonfb_info *rinfo)
  974. {
  975. u32 crtcGenCntl, crtcGenCntl2, memRefreshCntl, crtc_more_cntl,
  976. fp_gen_cntl, fp2_gen_cntl;
  977. crtcGenCntl = INREG( CRTC_GEN_CNTL);
  978. crtcGenCntl2 = INREG( CRTC2_GEN_CNTL);
  979. crtc_more_cntl = INREG( CRTC_MORE_CNTL);
  980. fp_gen_cntl = INREG( FP_GEN_CNTL);
  981. fp2_gen_cntl = INREG( FP2_GEN_CNTL);
  982. OUTREG( CRTC_MORE_CNTL, 0);
  983. OUTREG( FP_GEN_CNTL, 0);
  984. OUTREG( FP2_GEN_CNTL,0);
  985. OUTREG( CRTC_GEN_CNTL, (crtcGenCntl | CRTC_GEN_CNTL__CRTC_DISP_REQ_EN_B) );
  986. OUTREG( CRTC2_GEN_CNTL, (crtcGenCntl2 | CRTC2_GEN_CNTL__CRTC2_DISP_REQ_EN_B) );
  987. /* This is the code for the Aluminium PowerBooks M10 */
  988. if (rinfo->family == CHIP_FAMILY_RV350) {
  989. u32 sdram_mode_reg = rinfo->save_regs[35];
  990. static u32 default_mrtable[] =
  991. { 0x21320032,
  992. 0x21321000, 0xa1321000, 0x21321000, 0xffffffff,
  993. 0x21320032, 0xa1320032, 0x21320032, 0xffffffff,
  994. 0x21321002, 0xa1321002, 0x21321002, 0xffffffff,
  995. 0x21320132, 0xa1320132, 0x21320132, 0xffffffff,
  996. 0x21320032, 0xa1320032, 0x21320032, 0xffffffff,
  997. 0x31320032 };
  998. u32 *mrtable = default_mrtable;
  999. int i, mrtable_size = ARRAY_SIZE(default_mrtable);
  1000. mdelay(30);
  1001. /* Disable refresh */
  1002. memRefreshCntl = INREG( MEM_REFRESH_CNTL)
  1003. & ~MEM_REFRESH_CNTL__MEM_REFRESH_DIS;
  1004. OUTREG( MEM_REFRESH_CNTL, memRefreshCntl
  1005. | MEM_REFRESH_CNTL__MEM_REFRESH_DIS);
  1006. /* Configure and enable M & SPLLs */
  1007. radeon_pm_enable_dll_m10(rinfo);
  1008. radeon_pm_yclk_mclk_sync_m10(rinfo);
  1009. #ifdef CONFIG_PPC_OF
  1010. if (rinfo->of_node != NULL) {
  1011. int size;
  1012. mrtable = (u32 *)get_property(rinfo->of_node, "ATY,MRT", &size);
  1013. if (mrtable)
  1014. mrtable_size = size >> 2;
  1015. else
  1016. mrtable = default_mrtable;
  1017. }
  1018. #endif /* CONFIG_PPC_OF */
  1019. /* Program the SDRAM */
  1020. sdram_mode_reg = mrtable[0];
  1021. OUTREG(MEM_SDRAM_MODE_REG, sdram_mode_reg);
  1022. for (i = 0; i < mrtable_size; i++) {
  1023. if (mrtable[i] == 0xffffffffu)
  1024. radeon_pm_m10_program_mode_wait(rinfo);
  1025. else {
  1026. sdram_mode_reg &= ~(MEM_SDRAM_MODE_REG__MEM_MODE_REG_MASK
  1027. | MEM_SDRAM_MODE_REG__MC_INIT_COMPLETE
  1028. | MEM_SDRAM_MODE_REG__MEM_SDRAM_RESET);
  1029. sdram_mode_reg |= mrtable[i];
  1030. OUTREG(MEM_SDRAM_MODE_REG, sdram_mode_reg);
  1031. mdelay(1);
  1032. }
  1033. }
  1034. /* Restore memory refresh */
  1035. OUTREG(MEM_REFRESH_CNTL, memRefreshCntl);
  1036. mdelay(30);
  1037. }
  1038. /* Here come the desktop RV200 "QW" card */
  1039. else if (!rinfo->is_mobility && rinfo->family == CHIP_FAMILY_RV200) {
  1040. /* Disable refresh */
  1041. memRefreshCntl = INREG( MEM_REFRESH_CNTL)
  1042. & ~MEM_REFRESH_CNTL__MEM_REFRESH_DIS;
  1043. OUTREG(MEM_REFRESH_CNTL, memRefreshCntl
  1044. | MEM_REFRESH_CNTL__MEM_REFRESH_DIS);
  1045. mdelay(30);
  1046. /* Reset memory */
  1047. OUTREG(MEM_SDRAM_MODE_REG,
  1048. INREG( MEM_SDRAM_MODE_REG) & ~MEM_SDRAM_MODE_REG__MC_INIT_COMPLETE);
  1049. radeon_pm_program_mode_reg(rinfo, 0x2002, 2);
  1050. radeon_pm_program_mode_reg(rinfo, 0x0132, 2);
  1051. radeon_pm_program_mode_reg(rinfo, 0x0032, 2);
  1052. OUTREG(MEM_SDRAM_MODE_REG,
  1053. INREG(MEM_SDRAM_MODE_REG) | MEM_SDRAM_MODE_REG__MC_INIT_COMPLETE);
  1054. OUTREG( MEM_REFRESH_CNTL, memRefreshCntl);
  1055. }
  1056. /* The M6 */
  1057. else if (rinfo->is_mobility && rinfo->family == CHIP_FAMILY_RV100) {
  1058. /* Disable refresh */
  1059. memRefreshCntl = INREG(EXT_MEM_CNTL) & ~(1 << 20);
  1060. OUTREG( EXT_MEM_CNTL, memRefreshCntl | (1 << 20));
  1061. /* Reset memory */
  1062. OUTREG( MEM_SDRAM_MODE_REG,
  1063. INREG( MEM_SDRAM_MODE_REG)
  1064. & ~MEM_SDRAM_MODE_REG__MC_INIT_COMPLETE);
  1065. /* DLL */
  1066. radeon_pm_enable_dll(rinfo);
  1067. /* MLCK / YCLK sync */
  1068. radeon_pm_yclk_mclk_sync(rinfo);
  1069. /* Program Mode Register */
  1070. radeon_pm_program_mode_reg(rinfo, 0x2000, 1);
  1071. radeon_pm_program_mode_reg(rinfo, 0x2001, 1);
  1072. radeon_pm_program_mode_reg(rinfo, 0x2002, 1);
  1073. radeon_pm_program_mode_reg(rinfo, 0x0132, 1);
  1074. radeon_pm_program_mode_reg(rinfo, 0x0032, 1);
  1075. /* Complete & re-enable refresh */
  1076. OUTREG( MEM_SDRAM_MODE_REG,
  1077. INREG( MEM_SDRAM_MODE_REG) | MEM_SDRAM_MODE_REG__MC_INIT_COMPLETE);
  1078. OUTREG(EXT_MEM_CNTL, memRefreshCntl);
  1079. }
  1080. /* And finally, the M7..M9 models, including M9+ (RV280) */
  1081. else if (rinfo->is_mobility) {
  1082. /* Disable refresh */
  1083. memRefreshCntl = INREG( MEM_REFRESH_CNTL)
  1084. & ~MEM_REFRESH_CNTL__MEM_REFRESH_DIS;
  1085. OUTREG( MEM_REFRESH_CNTL, memRefreshCntl
  1086. | MEM_REFRESH_CNTL__MEM_REFRESH_DIS);
  1087. /* Reset memory */
  1088. OUTREG( MEM_SDRAM_MODE_REG,
  1089. INREG( MEM_SDRAM_MODE_REG)
  1090. & ~MEM_SDRAM_MODE_REG__MC_INIT_COMPLETE);
  1091. /* DLL */
  1092. radeon_pm_enable_dll(rinfo);
  1093. /* MLCK / YCLK sync */
  1094. radeon_pm_yclk_mclk_sync(rinfo);
  1095. /* M6, M7 and M9 so far ... */
  1096. if (rinfo->family <= CHIP_FAMILY_RV250) {
  1097. radeon_pm_program_mode_reg(rinfo, 0x2000, 1);
  1098. radeon_pm_program_mode_reg(rinfo, 0x2001, 1);
  1099. radeon_pm_program_mode_reg(rinfo, 0x2002, 1);
  1100. radeon_pm_program_mode_reg(rinfo, 0x0132, 1);
  1101. radeon_pm_program_mode_reg(rinfo, 0x0032, 1);
  1102. }
  1103. /* M9+ (iBook G4) */
  1104. else if (rinfo->family == CHIP_FAMILY_RV280) {
  1105. radeon_pm_program_mode_reg(rinfo, 0x2000, 1);
  1106. radeon_pm_program_mode_reg(rinfo, 0x0132, 1);
  1107. radeon_pm_program_mode_reg(rinfo, 0x0032, 1);
  1108. }
  1109. /* Complete & re-enable refresh */
  1110. OUTREG( MEM_SDRAM_MODE_REG,
  1111. INREG( MEM_SDRAM_MODE_REG) | MEM_SDRAM_MODE_REG__MC_INIT_COMPLETE);
  1112. OUTREG( MEM_REFRESH_CNTL, memRefreshCntl);
  1113. }
  1114. OUTREG( CRTC_GEN_CNTL, crtcGenCntl);
  1115. OUTREG( CRTC2_GEN_CNTL, crtcGenCntl2);
  1116. OUTREG( FP_GEN_CNTL, fp_gen_cntl);
  1117. OUTREG( FP2_GEN_CNTL, fp2_gen_cntl);
  1118. OUTREG( CRTC_MORE_CNTL, crtc_more_cntl);
  1119. mdelay( 15);
  1120. }
  1121. #ifdef CONFIG_PPC_OF
  1122. static void radeon_pm_reset_pad_ctlr_strength(struct radeonfb_info *rinfo)
  1123. {
  1124. u32 tmp, tmp2;
  1125. int i,j;
  1126. /* Reset the PAD_CTLR_STRENGTH & wait for it to be stable */
  1127. INREG(PAD_CTLR_STRENGTH);
  1128. OUTREG(PAD_CTLR_STRENGTH, INREG(PAD_CTLR_STRENGTH) & ~PAD_MANUAL_OVERRIDE);
  1129. tmp = INREG(PAD_CTLR_STRENGTH);
  1130. for (i = j = 0; i < 65; ++i) {
  1131. mdelay(1);
  1132. tmp2 = INREG(PAD_CTLR_STRENGTH);
  1133. if (tmp != tmp2) {
  1134. tmp = tmp2;
  1135. i = 0;
  1136. j++;
  1137. if (j > 10) {
  1138. printk(KERN_WARNING "radeon: PAD_CTLR_STRENGTH doesn't "
  1139. "stabilize !\n");
  1140. break;
  1141. }
  1142. }
  1143. }
  1144. }
  1145. static void radeon_pm_all_ppls_off(struct radeonfb_info *rinfo)
  1146. {
  1147. u32 tmp;
  1148. tmp = INPLL(pllPPLL_CNTL);
  1149. OUTPLL(pllPPLL_CNTL, tmp | 0x3);
  1150. tmp = INPLL(pllP2PLL_CNTL);
  1151. OUTPLL(pllP2PLL_CNTL, tmp | 0x3);
  1152. tmp = INPLL(pllSPLL_CNTL);
  1153. OUTPLL(pllSPLL_CNTL, tmp | 0x3);
  1154. tmp = INPLL(pllMPLL_CNTL);
  1155. OUTPLL(pllMPLL_CNTL, tmp | 0x3);
  1156. }
  1157. static void radeon_pm_start_mclk_sclk(struct radeonfb_info *rinfo)
  1158. {
  1159. u32 tmp;
  1160. /* Switch SPLL to PCI source */
  1161. tmp = INPLL(pllSCLK_CNTL);
  1162. OUTPLL(pllSCLK_CNTL, tmp & ~SCLK_CNTL__SCLK_SRC_SEL_MASK);
  1163. /* Reconfigure SPLL charge pump, VCO gain, duty cycle */
  1164. tmp = INPLL(pllSPLL_CNTL);
  1165. OUTREG8(CLOCK_CNTL_INDEX, pllSPLL_CNTL + PLL_WR_EN);
  1166. radeon_pll_errata_after_index(rinfo);
  1167. OUTREG8(CLOCK_CNTL_DATA + 1, (tmp >> 8) & 0xff);
  1168. radeon_pll_errata_after_data(rinfo);
  1169. /* Set SPLL feedback divider */
  1170. tmp = INPLL(pllM_SPLL_REF_FB_DIV);
  1171. tmp = (tmp & 0xff00fffful) | (rinfo->save_regs[77] & 0x00ff0000ul);
  1172. OUTPLL(pllM_SPLL_REF_FB_DIV, tmp);
  1173. /* Power up SPLL */
  1174. tmp = INPLL(pllSPLL_CNTL);
  1175. OUTPLL(pllSPLL_CNTL, tmp & ~1);
  1176. (void)INPLL(pllSPLL_CNTL);
  1177. mdelay(10);
  1178. /* Release SPLL reset */
  1179. tmp = INPLL(pllSPLL_CNTL);
  1180. OUTPLL(pllSPLL_CNTL, tmp & ~0x2);
  1181. (void)INPLL(pllSPLL_CNTL);
  1182. mdelay(10);
  1183. /* Select SCLK source */
  1184. tmp = INPLL(pllSCLK_CNTL);
  1185. tmp &= ~SCLK_CNTL__SCLK_SRC_SEL_MASK;
  1186. tmp |= rinfo->save_regs[3] & SCLK_CNTL__SCLK_SRC_SEL_MASK;
  1187. OUTPLL(pllSCLK_CNTL, tmp);
  1188. (void)INPLL(pllSCLK_CNTL);
  1189. mdelay(10);
  1190. /* Reconfigure MPLL charge pump, VCO gain, duty cycle */
  1191. tmp = INPLL(pllMPLL_CNTL);
  1192. OUTREG8(CLOCK_CNTL_INDEX, pllMPLL_CNTL + PLL_WR_EN);
  1193. radeon_pll_errata_after_index(rinfo);
  1194. OUTREG8(CLOCK_CNTL_DATA + 1, (tmp >> 8) & 0xff);
  1195. radeon_pll_errata_after_data(rinfo);
  1196. /* Set MPLL feedback divider */
  1197. tmp = INPLL(pllM_SPLL_REF_FB_DIV);
  1198. tmp = (tmp & 0xffff00fful) | (rinfo->save_regs[77] & 0x0000ff00ul);
  1199. OUTPLL(pllM_SPLL_REF_FB_DIV, tmp);
  1200. /* Power up MPLL */
  1201. tmp = INPLL(pllMPLL_CNTL);
  1202. OUTPLL(pllMPLL_CNTL, tmp & ~0x2);
  1203. (void)INPLL(pllMPLL_CNTL);
  1204. mdelay(10);
  1205. /* Un-reset MPLL */
  1206. tmp = INPLL(pllMPLL_CNTL);
  1207. OUTPLL(pllMPLL_CNTL, tmp & ~0x1);
  1208. (void)INPLL(pllMPLL_CNTL);
  1209. mdelay(10);
  1210. /* Select source for MCLK */
  1211. tmp = INPLL(pllMCLK_CNTL);
  1212. tmp |= rinfo->save_regs[2] & 0xffff;
  1213. OUTPLL(pllMCLK_CNTL, tmp);
  1214. (void)INPLL(pllMCLK_CNTL);
  1215. mdelay(10);
  1216. }
  1217. static void radeon_pm_m10_disable_spread_spectrum(struct radeonfb_info *rinfo)
  1218. {
  1219. u32 r2ec;
  1220. /* GACK ! I though we didn't have a DDA on Radeon's anymore
  1221. * here we rewrite with the same value, ... I suppose we clear
  1222. * some bits that are already clear ? Or maybe this 0x2ec
  1223. * register is something new ?
  1224. */
  1225. mdelay(20);
  1226. r2ec = INREG(VGA_DDA_ON_OFF);
  1227. OUTREG(VGA_DDA_ON_OFF, r2ec);
  1228. mdelay(1);
  1229. /* Spread spectrum PLLL off */
  1230. OUTPLL(pllSSPLL_CNTL, 0xbf03);
  1231. /* Spread spectrum disabled */
  1232. OUTPLL(pllSS_INT_CNTL, rinfo->save_regs[90] & ~3);
  1233. /* The trace shows read & rewrite of LVDS_PLL_CNTL here with same
  1234. * value, not sure what for...
  1235. */
  1236. r2ec |= 0x3f0;
  1237. OUTREG(VGA_DDA_ON_OFF, r2ec);
  1238. mdelay(1);
  1239. }
  1240. static void radeon_pm_m10_enable_lvds_spread_spectrum(struct radeonfb_info *rinfo)
  1241. {
  1242. u32 r2ec, tmp;
  1243. /* GACK (bis) ! I though we didn't have a DDA on Radeon's anymore
  1244. * here we rewrite with the same value, ... I suppose we clear/set
  1245. * some bits that are already clear/set ?
  1246. */
  1247. r2ec = INREG(VGA_DDA_ON_OFF);
  1248. OUTREG(VGA_DDA_ON_OFF, r2ec);
  1249. mdelay(1);
  1250. /* Enable spread spectrum */
  1251. OUTPLL(pllSSPLL_CNTL, rinfo->save_regs[43] | 3);
  1252. mdelay(3);
  1253. OUTPLL(pllSSPLL_REF_DIV, rinfo->save_regs[44]);
  1254. OUTPLL(pllSSPLL_DIV_0, rinfo->save_regs[45]);
  1255. tmp = INPLL(pllSSPLL_CNTL);
  1256. OUTPLL(pllSSPLL_CNTL, tmp & ~0x2);
  1257. mdelay(6);
  1258. tmp = INPLL(pllSSPLL_CNTL);
  1259. OUTPLL(pllSSPLL_CNTL, tmp & ~0x1);
  1260. mdelay(5);
  1261. OUTPLL(pllSS_INT_CNTL, rinfo->save_regs[90]);
  1262. r2ec |= 8;
  1263. OUTREG(VGA_DDA_ON_OFF, r2ec);
  1264. mdelay(20);
  1265. /* Enable LVDS interface */
  1266. tmp = INREG(LVDS_GEN_CNTL);
  1267. OUTREG(LVDS_GEN_CNTL, tmp | LVDS_EN);
  1268. /* Enable LVDS_PLL */
  1269. tmp = INREG(LVDS_PLL_CNTL);
  1270. tmp &= ~0x30000;
  1271. tmp |= 0x10000;
  1272. OUTREG(LVDS_PLL_CNTL, tmp);
  1273. OUTPLL(pllSCLK_MORE_CNTL, rinfo->save_regs[34]);
  1274. OUTPLL(pllSS_TST_CNTL, rinfo->save_regs[91]);
  1275. /* The trace reads that one here, waiting for something to settle down ? */
  1276. INREG(RBBM_STATUS);
  1277. /* Ugh ? SS_TST_DEC is supposed to be a read register in the
  1278. * R300 register spec at least...
  1279. */
  1280. tmp = INPLL(pllSS_TST_CNTL);
  1281. tmp |= 0x00400000;
  1282. OUTPLL(pllSS_TST_CNTL, tmp);
  1283. }
  1284. static void radeon_pm_restore_pixel_pll(struct radeonfb_info *rinfo)
  1285. {
  1286. u32 tmp;
  1287. OUTREG8(CLOCK_CNTL_INDEX, pllHTOTAL_CNTL + PLL_WR_EN);
  1288. radeon_pll_errata_after_index(rinfo);
  1289. OUTREG8(CLOCK_CNTL_DATA, 0);
  1290. radeon_pll_errata_after_data(rinfo);
  1291. tmp = INPLL(pllVCLK_ECP_CNTL);
  1292. OUTPLL(pllVCLK_ECP_CNTL, tmp | 0x80);
  1293. mdelay(5);
  1294. tmp = INPLL(pllPPLL_REF_DIV);
  1295. tmp = (tmp & ~PPLL_REF_DIV_MASK) | rinfo->pll.ref_div;
  1296. OUTPLL(pllPPLL_REF_DIV, tmp);
  1297. INPLL(pllPPLL_REF_DIV);
  1298. /* Reconfigure SPLL charge pump, VCO gain, duty cycle,
  1299. * probably useless since we already did it ...
  1300. */
  1301. tmp = INPLL(pllPPLL_CNTL);
  1302. OUTREG8(CLOCK_CNTL_INDEX, pllSPLL_CNTL + PLL_WR_EN);
  1303. radeon_pll_errata_after_index(rinfo);
  1304. OUTREG8(CLOCK_CNTL_DATA + 1, (tmp >> 8) & 0xff);
  1305. radeon_pll_errata_after_data(rinfo);
  1306. /* Restore our "reference" PPLL divider set by firmware
  1307. * according to proper spread spectrum calculations
  1308. */
  1309. OUTPLL(pllPPLL_DIV_0, rinfo->save_regs[92]);
  1310. tmp = INPLL(pllPPLL_CNTL);
  1311. OUTPLL(pllPPLL_CNTL, tmp & ~0x2);
  1312. mdelay(5);
  1313. tmp = INPLL(pllPPLL_CNTL);
  1314. OUTPLL(pllPPLL_CNTL, tmp & ~0x1);
  1315. mdelay(5);
  1316. tmp = INPLL(pllVCLK_ECP_CNTL);
  1317. OUTPLL(pllVCLK_ECP_CNTL, tmp | 3);
  1318. mdelay(5);
  1319. tmp = INPLL(pllVCLK_ECP_CNTL);
  1320. OUTPLL(pllVCLK_ECP_CNTL, tmp | 3);
  1321. mdelay(5);
  1322. /* Switch pixel clock to firmware default div 0 */
  1323. OUTREG8(CLOCK_CNTL_INDEX+1, 0);
  1324. radeon_pll_errata_after_index(rinfo);
  1325. radeon_pll_errata_after_data(rinfo);
  1326. }
  1327. static void radeon_pm_m10_reconfigure_mc(struct radeonfb_info *rinfo)
  1328. {
  1329. OUTREG(MC_CNTL, rinfo->save_regs[46]);
  1330. OUTREG(MC_INIT_GFX_LAT_TIMER, rinfo->save_regs[47]);
  1331. OUTREG(MC_INIT_MISC_LAT_TIMER, rinfo->save_regs[48]);
  1332. OUTREG(MEM_SDRAM_MODE_REG,
  1333. rinfo->save_regs[35] & ~MEM_SDRAM_MODE_REG__MC_INIT_COMPLETE);
  1334. OUTREG(MC_TIMING_CNTL, rinfo->save_regs[49]);
  1335. OUTREG(MEM_REFRESH_CNTL, rinfo->save_regs[42]);
  1336. OUTREG(MC_READ_CNTL_AB, rinfo->save_regs[50]);
  1337. OUTREG(MC_CHIP_IO_OE_CNTL_AB, rinfo->save_regs[52]);
  1338. OUTREG(MC_IOPAD_CNTL, rinfo->save_regs[51]);
  1339. OUTREG(MC_DEBUG, rinfo->save_regs[53]);
  1340. OUTMC(rinfo, ixR300_MC_MC_INIT_WR_LAT_TIMER, rinfo->save_regs[58]);
  1341. OUTMC(rinfo, ixR300_MC_IMP_CNTL, rinfo->save_regs[59]);
  1342. OUTMC(rinfo, ixR300_MC_CHP_IO_CNTL_C0, rinfo->save_regs[60]);
  1343. OUTMC(rinfo, ixR300_MC_CHP_IO_CNTL_C1, rinfo->save_regs[61]);
  1344. OUTMC(rinfo, ixR300_MC_CHP_IO_CNTL_D0, rinfo->save_regs[62]);
  1345. OUTMC(rinfo, ixR300_MC_CHP_IO_CNTL_D1, rinfo->save_regs[63]);
  1346. OUTMC(rinfo, ixR300_MC_BIST_CNTL_3, rinfo->save_regs[64]);
  1347. OUTMC(rinfo, ixR300_MC_CHP_IO_CNTL_A0, rinfo->save_regs[65]);
  1348. OUTMC(rinfo, ixR300_MC_CHP_IO_CNTL_A1, rinfo->save_regs[66]);
  1349. OUTMC(rinfo, ixR300_MC_CHP_IO_CNTL_B0, rinfo->save_regs[67]);
  1350. OUTMC(rinfo, ixR300_MC_CHP_IO_CNTL_B1, rinfo->save_regs[68]);
  1351. OUTMC(rinfo, ixR300_MC_DEBUG_CNTL, rinfo->save_regs[69]);
  1352. OUTMC(rinfo, ixR300_MC_DLL_CNTL, rinfo->save_regs[70]);
  1353. OUTMC(rinfo, ixR300_MC_IMP_CNTL_0, rinfo->save_regs[71]);
  1354. OUTMC(rinfo, ixR300_MC_ELPIDA_CNTL, rinfo->save_regs[72]);
  1355. OUTMC(rinfo, ixR300_MC_READ_CNTL_CD, rinfo->save_regs[96]);
  1356. OUTREG(MC_IND_INDEX, 0);
  1357. }
  1358. static void radeon_reinitialize_M10(struct radeonfb_info *rinfo)
  1359. {
  1360. u32 tmp, i;
  1361. /* Restore a bunch of registers first */
  1362. OUTREG(MC_AGP_LOCATION, rinfo->save_regs[32]);
  1363. OUTREG(DISPLAY_BASE_ADDR, rinfo->save_regs[31]);
  1364. OUTREG(CRTC2_DISPLAY_BASE_ADDR, rinfo->save_regs[33]);
  1365. OUTREG(MC_FB_LOCATION, rinfo->save_regs[30]);
  1366. OUTREG(OV0_BASE_ADDR, rinfo->save_regs[80]);
  1367. OUTREG(CONFIG_MEMSIZE, rinfo->video_ram);
  1368. OUTREG(BUS_CNTL, rinfo->save_regs[36]);
  1369. OUTREG(BUS_CNTL1, rinfo->save_regs[14]);
  1370. OUTREG(MPP_TB_CONFIG, rinfo->save_regs[37]);
  1371. OUTREG(FCP_CNTL, rinfo->save_regs[38]);
  1372. OUTREG(RBBM_CNTL, rinfo->save_regs[39]);
  1373. OUTREG(DAC_CNTL, rinfo->save_regs[40]);
  1374. OUTREG(DAC_MACRO_CNTL, (INREG(DAC_MACRO_CNTL) & ~0x6) | 8);
  1375. OUTREG(DAC_MACRO_CNTL, (INREG(DAC_MACRO_CNTL) & ~0x6) | 8);
  1376. /* Hrm... */
  1377. OUTREG(DAC_CNTL2, INREG(DAC_CNTL2) | DAC2_EXPAND_MODE);
  1378. /* Reset the PAD CTLR */
  1379. radeon_pm_reset_pad_ctlr_strength(rinfo);
  1380. /* Some PLLs are Read & written identically in the trace here...
  1381. * I suppose it's actually to switch them all off & reset,
  1382. * let's assume off is what we want. I'm just doing that for all major PLLs now.
  1383. */
  1384. radeon_pm_all_ppls_off(rinfo);
  1385. /* Clear tiling, reset swappers */
  1386. INREG(SURFACE_CNTL);
  1387. OUTREG(SURFACE_CNTL, 0);
  1388. /* Some black magic with TV_DAC_CNTL, we should restore those from backups
  1389. * rather than hard coding...
  1390. */
  1391. tmp = INREG(TV_DAC_CNTL) & ~TV_DAC_CNTL_BGADJ_MASK;
  1392. tmp |= 8 << TV_DAC_CNTL_BGADJ__SHIFT;
  1393. OUTREG(TV_DAC_CNTL, tmp);
  1394. tmp = INREG(TV_DAC_CNTL) & ~TV_DAC_CNTL_DACADJ_MASK;
  1395. tmp |= 7 << TV_DAC_CNTL_DACADJ__SHIFT;
  1396. OUTREG(TV_DAC_CNTL, tmp);
  1397. /* More registers restored */
  1398. OUTREG(AGP_CNTL, rinfo->save_regs[16]);
  1399. OUTREG(HOST_PATH_CNTL, rinfo->save_regs[41]);
  1400. OUTREG(DISP_MISC_CNTL, rinfo->save_regs[9]);
  1401. /* Hrmmm ... What is that ? */
  1402. tmp = rinfo->save_regs[1]
  1403. & ~(CLK_PWRMGT_CNTL__ACTIVE_HILO_LAT_MASK |
  1404. CLK_PWRMGT_CNTL__MC_BUSY);
  1405. OUTPLL(pllCLK_PWRMGT_CNTL, tmp);
  1406. OUTREG(PAD_CTLR_MISC, rinfo->save_regs[56]);
  1407. OUTREG(FW_CNTL, rinfo->save_regs[57]);
  1408. OUTREG(HDP_DEBUG, rinfo->save_regs[96]);
  1409. OUTREG(PAMAC0_DLY_CNTL, rinfo->save_regs[54]);
  1410. OUTREG(PAMAC1_DLY_CNTL, rinfo->save_regs[55]);
  1411. OUTREG(PAMAC2_DLY_CNTL, rinfo->save_regs[79]);
  1412. /* Restore Memory Controller configuration */
  1413. radeon_pm_m10_reconfigure_mc(rinfo);
  1414. /* Make sure CRTC's dont touch memory */
  1415. OUTREG(CRTC_GEN_CNTL, INREG(CRTC_GEN_CNTL)
  1416. | CRTC_GEN_CNTL__CRTC_DISP_REQ_EN_B);
  1417. OUTREG(CRTC2_GEN_CNTL, INREG(CRTC2_GEN_CNTL)
  1418. | CRTC2_GEN_CNTL__CRTC2_DISP_REQ_EN_B);
  1419. mdelay(30);
  1420. /* Disable SDRAM refresh */
  1421. OUTREG(MEM_REFRESH_CNTL, INREG(MEM_REFRESH_CNTL)
  1422. | MEM_REFRESH_CNTL__MEM_REFRESH_DIS);
  1423. /* Restore XTALIN routing (CLK_PIN_CNTL) */
  1424. OUTPLL(pllCLK_PIN_CNTL, rinfo->save_regs[4]);
  1425. /* Switch MCLK, YCLK and SCLK PLLs to PCI source & force them ON */
  1426. tmp = rinfo->save_regs[2] & 0xff000000;
  1427. tmp |= MCLK_CNTL__FORCE_MCLKA |
  1428. MCLK_CNTL__FORCE_MCLKB |
  1429. MCLK_CNTL__FORCE_YCLKA |
  1430. MCLK_CNTL__FORCE_YCLKB |
  1431. MCLK_CNTL__FORCE_MC;
  1432. OUTPLL(pllMCLK_CNTL, tmp);
  1433. /* Force all clocks on in SCLK */
  1434. tmp = INPLL(pllSCLK_CNTL);
  1435. tmp |= SCLK_CNTL__FORCE_DISP2|
  1436. SCLK_CNTL__FORCE_CP|
  1437. SCLK_CNTL__FORCE_HDP|
  1438. SCLK_CNTL__FORCE_DISP1|
  1439. SCLK_CNTL__FORCE_TOP|
  1440. SCLK_CNTL__FORCE_E2|
  1441. SCLK_CNTL__FORCE_SE|
  1442. SCLK_CNTL__FORCE_IDCT|
  1443. SCLK_CNTL__FORCE_VIP|
  1444. SCLK_CNTL__FORCE_PB|
  1445. SCLK_CNTL__FORCE_TAM|
  1446. SCLK_CNTL__FORCE_TDM|
  1447. SCLK_CNTL__FORCE_RB|
  1448. SCLK_CNTL__FORCE_TV_SCLK|
  1449. SCLK_CNTL__FORCE_SUBPIC|
  1450. SCLK_CNTL__FORCE_OV0;
  1451. tmp |= SCLK_CNTL__CP_MAX_DYN_STOP_LAT |
  1452. SCLK_CNTL__HDP_MAX_DYN_STOP_LAT |
  1453. SCLK_CNTL__TV_MAX_DYN_STOP_LAT |
  1454. SCLK_CNTL__E2_MAX_DYN_STOP_LAT |
  1455. SCLK_CNTL__SE_MAX_DYN_STOP_LAT |
  1456. SCLK_CNTL__IDCT_MAX_DYN_STOP_LAT|
  1457. SCLK_CNTL__VIP_MAX_DYN_STOP_LAT |
  1458. SCLK_CNTL__RE_MAX_DYN_STOP_LAT |
  1459. SCLK_CNTL__PB_MAX_DYN_STOP_LAT |
  1460. SCLK_CNTL__TAM_MAX_DYN_STOP_LAT |
  1461. SCLK_CNTL__TDM_MAX_DYN_STOP_LAT |
  1462. SCLK_CNTL__RB_MAX_DYN_STOP_LAT;
  1463. OUTPLL(pllSCLK_CNTL, tmp);
  1464. OUTPLL(pllVCLK_ECP_CNTL, 0);
  1465. OUTPLL(pllPIXCLKS_CNTL, 0);
  1466. OUTPLL(pllMCLK_MISC,
  1467. MCLK_MISC__MC_MCLK_MAX_DYN_STOP_LAT |
  1468. MCLK_MISC__IO_MCLK_MAX_DYN_STOP_LAT);
  1469. mdelay(5);
  1470. /* Restore the M_SPLL_REF_FB_DIV, MPLL_AUX_CNTL and SPLL_AUX_CNTL values */
  1471. OUTPLL(pllM_SPLL_REF_FB_DIV, rinfo->save_regs[77]);
  1472. OUTPLL(pllMPLL_AUX_CNTL, rinfo->save_regs[75]);
  1473. OUTPLL(pllSPLL_AUX_CNTL, rinfo->save_regs[76]);
  1474. /* Now restore the major PLLs settings, keeping them off & reset though */
  1475. OUTPLL(pllPPLL_CNTL, rinfo->save_regs[93] | 0x3);
  1476. OUTPLL(pllP2PLL_CNTL, rinfo->save_regs[8] | 0x3);
  1477. OUTPLL(pllMPLL_CNTL, rinfo->save_regs[73] | 0x03);
  1478. OUTPLL(pllSPLL_CNTL, rinfo->save_regs[74] | 0x03);
  1479. /* Restore MC DLL state and switch it off/reset too */
  1480. OUTMC(rinfo, ixR300_MC_DLL_CNTL, rinfo->save_regs[70]);
  1481. /* Switch MDLL off & reset */
  1482. OUTPLL(pllMDLL_RDCKA, rinfo->save_regs[98] | 0xff);
  1483. mdelay(5);
  1484. /* Setup some black magic bits in PLL_PWRMGT_CNTL. Hrm... we saved
  1485. * 0xa1100007... and MacOS writes 0xa1000007 ..
  1486. */
  1487. OUTPLL(pllPLL_PWRMGT_CNTL, rinfo->save_regs[0]);
  1488. /* Restore more stuffs */
  1489. OUTPLL(pllHTOTAL_CNTL, 0);
  1490. OUTPLL(pllHTOTAL2_CNTL, 0);
  1491. /* More PLL initial configuration */
  1492. tmp = INPLL(pllSCLK_CNTL2); /* What for ? */
  1493. OUTPLL(pllSCLK_CNTL2, tmp);
  1494. tmp = INPLL(pllSCLK_MORE_CNTL);
  1495. tmp |= SCLK_MORE_CNTL__FORCE_DISPREGS | /* a guess */
  1496. SCLK_MORE_CNTL__FORCE_MC_GUI |
  1497. SCLK_MORE_CNTL__FORCE_MC_HOST;
  1498. OUTPLL(pllSCLK_MORE_CNTL, tmp);
  1499. /* Now we actually start MCLK and SCLK */
  1500. radeon_pm_start_mclk_sclk(rinfo);
  1501. /* Full reset sdrams, this also re-inits the MDLL */
  1502. radeon_pm_full_reset_sdram(rinfo);
  1503. /* Fill palettes */
  1504. OUTREG(DAC_CNTL2, INREG(DAC_CNTL2) | 0x20);
  1505. for (i=0; i<256; i++)
  1506. OUTREG(PALETTE_30_DATA, 0x15555555);
  1507. OUTREG(DAC_CNTL2, INREG(DAC_CNTL2) & ~20);
  1508. udelay(20);
  1509. for (i=0; i<256; i++)
  1510. OUTREG(PALETTE_30_DATA, 0x15555555);
  1511. OUTREG(DAC_CNTL2, INREG(DAC_CNTL2) & ~0x20);
  1512. mdelay(3);
  1513. /* Restore TMDS */
  1514. OUTREG(FP_GEN_CNTL, rinfo->save_regs[82]);
  1515. OUTREG(FP2_GEN_CNTL, rinfo->save_regs[83]);
  1516. /* Set LVDS registers but keep interface & pll down */
  1517. OUTREG(LVDS_GEN_CNTL, rinfo->save_regs[11] &
  1518. ~(LVDS_EN | LVDS_ON | LVDS_DIGON | LVDS_BLON | LVDS_BL_MOD_EN));
  1519. OUTREG(LVDS_PLL_CNTL, (rinfo->save_regs[12] & ~0xf0000) | 0x20000);
  1520. OUTREG(DISP_OUTPUT_CNTL, rinfo->save_regs[86]);
  1521. /* Restore GPIOPAD state */
  1522. OUTREG(GPIOPAD_A, rinfo->save_regs[19]);
  1523. OUTREG(GPIOPAD_EN, rinfo->save_regs[20]);
  1524. OUTREG(GPIOPAD_MASK, rinfo->save_regs[21]);
  1525. /* write some stuff to the framebuffer... */
  1526. for (i = 0; i < 0x8000; ++i)
  1527. writeb(0, rinfo->fb_base + i);
  1528. mdelay(40);
  1529. OUTREG(LVDS_GEN_CNTL, INREG(LVDS_GEN_CNTL) | LVDS_DIGON | LVDS_ON);
  1530. mdelay(40);
  1531. /* Restore a few more things */
  1532. OUTREG(GRPH_BUFFER_CNTL, rinfo->save_regs[94]);
  1533. OUTREG(GRPH2_BUFFER_CNTL, rinfo->save_regs[95]);
  1534. /* Take care of spread spectrum & PPLLs now */
  1535. radeon_pm_m10_disable_spread_spectrum(rinfo);
  1536. radeon_pm_restore_pixel_pll(rinfo);
  1537. /* GRRRR... I can't figure out the proper LVDS power sequence, and the
  1538. * code I have for blank/unblank doesn't quite work on some laptop models
  1539. * it seems ... Hrm. What I have here works most of the time ...
  1540. */
  1541. radeon_pm_m10_enable_lvds_spread_spectrum(rinfo);
  1542. }
  1543. static void radeon_pm_m9p_reconfigure_mc(struct radeonfb_info *rinfo)
  1544. {
  1545. OUTREG(MC_CNTL, rinfo->save_regs[46]);
  1546. OUTREG(MC_INIT_GFX_LAT_TIMER, rinfo->save_regs[47]);
  1547. OUTREG(MC_INIT_MISC_LAT_TIMER, rinfo->save_regs[48]);
  1548. OUTREG(MEM_SDRAM_MODE_REG,
  1549. rinfo->save_regs[35] & ~MEM_SDRAM_MODE_REG__MC_INIT_COMPLETE);
  1550. OUTREG(MC_TIMING_CNTL, rinfo->save_regs[49]);
  1551. OUTREG(MC_READ_CNTL_AB, rinfo->save_regs[50]);
  1552. OUTREG(MEM_REFRESH_CNTL, rinfo->save_regs[42]);
  1553. OUTREG(MC_IOPAD_CNTL, rinfo->save_regs[51]);
  1554. OUTREG(MC_DEBUG, rinfo->save_regs[53]);
  1555. OUTREG(MC_CHIP_IO_OE_CNTL_AB, rinfo->save_regs[52]);
  1556. OUTMC(rinfo, ixMC_IMP_CNTL, rinfo->save_regs[59] /*0x00f460d6*/);
  1557. OUTMC(rinfo, ixMC_CHP_IO_CNTL_A0, rinfo->save_regs[65] /*0xfecfa666*/);
  1558. OUTMC(rinfo, ixMC_CHP_IO_CNTL_A1, rinfo->save_regs[66] /*0x141555ff*/);
  1559. OUTMC(rinfo, ixMC_CHP_IO_CNTL_B0, rinfo->save_regs[67] /*0xfecfa666*/);
  1560. OUTMC(rinfo, ixMC_CHP_IO_CNTL_B1, rinfo->save_regs[68] /*0x141555ff*/);
  1561. OUTMC(rinfo, ixMC_IMP_CNTL_0, rinfo->save_regs[71] /*0x00009249*/);
  1562. OUTREG(MC_IND_INDEX, 0);
  1563. OUTREG(CONFIG_MEMSIZE, rinfo->video_ram);
  1564. mdelay(20);
  1565. }
  1566. static void radeon_reinitialize_M9P(struct radeonfb_info *rinfo)
  1567. {
  1568. u32 tmp, i;
  1569. /* Restore a bunch of registers first */
  1570. OUTREG(SURFACE_CNTL, rinfo->save_regs[29]);
  1571. OUTREG(MC_AGP_LOCATION, rinfo->save_regs[32]);
  1572. OUTREG(DISPLAY_BASE_ADDR, rinfo->save_regs[31]);
  1573. OUTREG(CRTC2_DISPLAY_BASE_ADDR, rinfo->save_regs[33]);
  1574. OUTREG(MC_FB_LOCATION, rinfo->save_regs[30]);
  1575. OUTREG(OV0_BASE_ADDR, rinfo->save_regs[80]);
  1576. OUTREG(BUS_CNTL, rinfo->save_regs[36]);
  1577. OUTREG(BUS_CNTL1, rinfo->save_regs[14]);
  1578. OUTREG(MPP_TB_CONFIG, rinfo->save_regs[37]);
  1579. OUTREG(FCP_CNTL, rinfo->save_regs[38]);
  1580. OUTREG(RBBM_CNTL, rinfo->save_regs[39]);
  1581. OUTREG(DAC_CNTL, rinfo->save_regs[40]);
  1582. OUTREG(DAC_CNTL2, INREG(DAC_CNTL2) | DAC2_EXPAND_MODE);
  1583. /* Reset the PAD CTLR */
  1584. radeon_pm_reset_pad_ctlr_strength(rinfo);
  1585. /* Some PLLs are Read & written identically in the trace here...
  1586. * I suppose it's actually to switch them all off & reset,
  1587. * let's assume off is what we want. I'm just doing that for all major PLLs now.
  1588. */
  1589. radeon_pm_all_ppls_off(rinfo);
  1590. /* Clear tiling, reset swappers */
  1591. INREG(SURFACE_CNTL);
  1592. OUTREG(SURFACE_CNTL, 0);
  1593. /* Some black magic with TV_DAC_CNTL, we should restore those from backups
  1594. * rather than hard coding...
  1595. */
  1596. tmp = INREG(TV_DAC_CNTL) & ~TV_DAC_CNTL_BGADJ_MASK;
  1597. tmp |= 6 << TV_DAC_CNTL_BGADJ__SHIFT;
  1598. OUTREG(TV_DAC_CNTL, tmp);
  1599. tmp = INREG(TV_DAC_CNTL) & ~TV_DAC_CNTL_DACADJ_MASK;
  1600. tmp |= 6 << TV_DAC_CNTL_DACADJ__SHIFT;
  1601. OUTREG(TV_DAC_CNTL, tmp);
  1602. OUTPLL(pllAGP_PLL_CNTL, rinfo->save_regs[78]);
  1603. OUTREG(PAMAC0_DLY_CNTL, rinfo->save_regs[54]);
  1604. OUTREG(PAMAC1_DLY_CNTL, rinfo->save_regs[55]);
  1605. OUTREG(PAMAC2_DLY_CNTL, rinfo->save_regs[79]);
  1606. OUTREG(AGP_CNTL, rinfo->save_regs[16]);
  1607. OUTREG(HOST_PATH_CNTL, rinfo->save_regs[41]); /* MacOS sets that to 0 !!! */
  1608. OUTREG(DISP_MISC_CNTL, rinfo->save_regs[9]);
  1609. tmp = rinfo->save_regs[1]
  1610. & ~(CLK_PWRMGT_CNTL__ACTIVE_HILO_LAT_MASK |
  1611. CLK_PWRMGT_CNTL__MC_BUSY);
  1612. OUTPLL(pllCLK_PWRMGT_CNTL, tmp);
  1613. OUTREG(FW_CNTL, rinfo->save_regs[57]);
  1614. /* Disable SDRAM refresh */
  1615. OUTREG(MEM_REFRESH_CNTL, INREG(MEM_REFRESH_CNTL)
  1616. | MEM_REFRESH_CNTL__MEM_REFRESH_DIS);
  1617. /* Restore XTALIN routing (CLK_PIN_CNTL) */
  1618. OUTPLL(pllCLK_PIN_CNTL, rinfo->save_regs[4]);
  1619. /* Force MCLK to be PCI sourced and forced ON */
  1620. tmp = rinfo->save_regs[2] & 0xff000000;
  1621. tmp |= MCLK_CNTL__FORCE_MCLKA |
  1622. MCLK_CNTL__FORCE_MCLKB |
  1623. MCLK_CNTL__FORCE_YCLKA |
  1624. MCLK_CNTL__FORCE_YCLKB |
  1625. MCLK_CNTL__FORCE_MC |
  1626. MCLK_CNTL__FORCE_AIC;
  1627. OUTPLL(pllMCLK_CNTL, tmp);
  1628. /* Force SCLK to be PCI sourced with a bunch forced */
  1629. tmp = 0 |
  1630. SCLK_CNTL__FORCE_DISP2|
  1631. SCLK_CNTL__FORCE_CP|
  1632. SCLK_CNTL__FORCE_HDP|
  1633. SCLK_CNTL__FORCE_DISP1|
  1634. SCLK_CNTL__FORCE_TOP|
  1635. SCLK_CNTL__FORCE_E2|
  1636. SCLK_CNTL__FORCE_SE|
  1637. SCLK_CNTL__FORCE_IDCT|
  1638. SCLK_CNTL__FORCE_VIP|
  1639. SCLK_CNTL__FORCE_RE|
  1640. SCLK_CNTL__FORCE_PB|
  1641. SCLK_CNTL__FORCE_TAM|
  1642. SCLK_CNTL__FORCE_TDM|
  1643. SCLK_CNTL__FORCE_RB;
  1644. OUTPLL(pllSCLK_CNTL, tmp);
  1645. /* Clear VCLK_ECP_CNTL & PIXCLKS_CNTL */
  1646. OUTPLL(pllVCLK_ECP_CNTL, 0);
  1647. OUTPLL(pllPIXCLKS_CNTL, 0);
  1648. /* Setup MCLK_MISC, non dynamic mode */
  1649. OUTPLL(pllMCLK_MISC,
  1650. MCLK_MISC__MC_MCLK_MAX_DYN_STOP_LAT |
  1651. MCLK_MISC__IO_MCLK_MAX_DYN_STOP_LAT);
  1652. mdelay(5);
  1653. /* Set back the default clock dividers */
  1654. OUTPLL(pllM_SPLL_REF_FB_DIV, rinfo->save_regs[77]);
  1655. OUTPLL(pllMPLL_AUX_CNTL, rinfo->save_regs[75]);
  1656. OUTPLL(pllSPLL_AUX_CNTL, rinfo->save_regs[76]);
  1657. /* PPLL and P2PLL default values & off */
  1658. OUTPLL(pllPPLL_CNTL, rinfo->save_regs[93] | 0x3);
  1659. OUTPLL(pllP2PLL_CNTL, rinfo->save_regs[8] | 0x3);
  1660. /* S and M PLLs are reset & off, configure them */
  1661. OUTPLL(pllMPLL_CNTL, rinfo->save_regs[73] | 0x03);
  1662. OUTPLL(pllSPLL_CNTL, rinfo->save_regs[74] | 0x03);
  1663. /* Default values for MDLL ... fixme */
  1664. OUTPLL(pllMDLL_CKO, 0x9c009c);
  1665. OUTPLL(pllMDLL_RDCKA, 0x08830883);
  1666. OUTPLL(pllMDLL_RDCKB, 0x08830883);
  1667. mdelay(5);
  1668. /* Restore PLL_PWRMGT_CNTL */ // XXXX
  1669. tmp = rinfo->save_regs[0];
  1670. tmp &= ~PLL_PWRMGT_CNTL_SU_SCLK_USE_BCLK;
  1671. tmp |= PLL_PWRMGT_CNTL_SU_MCLK_USE_BCLK;
  1672. OUTPLL(PLL_PWRMGT_CNTL, tmp);
  1673. /* Clear HTOTAL_CNTL & HTOTAL2_CNTL */
  1674. OUTPLL(pllHTOTAL_CNTL, 0);
  1675. OUTPLL(pllHTOTAL2_CNTL, 0);
  1676. /* All outputs off */
  1677. OUTREG(CRTC_GEN_CNTL, 0x04000000);
  1678. OUTREG(CRTC2_GEN_CNTL, 0x04000000);
  1679. OUTREG(FP_GEN_CNTL, 0x00004008);
  1680. OUTREG(FP2_GEN_CNTL, 0x00000008);
  1681. OUTREG(LVDS_GEN_CNTL, 0x08000008);
  1682. /* Restore Memory Controller configuration */
  1683. radeon_pm_m9p_reconfigure_mc(rinfo);
  1684. /* Now we actually start MCLK and SCLK */
  1685. radeon_pm_start_mclk_sclk(rinfo);
  1686. /* Full reset sdrams, this also re-inits the MDLL */
  1687. radeon_pm_full_reset_sdram(rinfo);
  1688. /* Fill palettes */
  1689. OUTREG(DAC_CNTL2, INREG(DAC_CNTL2) | 0x20);
  1690. for (i=0; i<256; i++)
  1691. OUTREG(PALETTE_30_DATA, 0x15555555);
  1692. OUTREG(DAC_CNTL2, INREG(DAC_CNTL2) & ~20);
  1693. udelay(20);
  1694. for (i=0; i<256; i++)
  1695. OUTREG(PALETTE_30_DATA, 0x15555555);
  1696. OUTREG(DAC_CNTL2, INREG(DAC_CNTL2) & ~0x20);
  1697. mdelay(3);
  1698. /* Restore TV stuff, make sure TV DAC is down */
  1699. OUTREG(TV_MASTER_CNTL, rinfo->save_regs[88]);
  1700. OUTREG(TV_DAC_CNTL, rinfo->save_regs[13] | 0x07000000);
  1701. /* Restore GPIOS. MacOS does some magic here with one of the GPIO bits,
  1702. * possibly related to the weird PLL related workarounds and to the
  1703. * fact that CLK_PIN_CNTL is tweaked in ways I don't fully understand,
  1704. * but we keep things the simple way here
  1705. */
  1706. OUTREG(GPIOPAD_A, rinfo->save_regs[19]);
  1707. OUTREG(GPIOPAD_EN, rinfo->save_regs[20]);
  1708. OUTREG(GPIOPAD_MASK, rinfo->save_regs[21]);
  1709. /* Now do things with SCLK_MORE_CNTL. Force bits are already set, copy
  1710. * high bits from backup
  1711. */
  1712. tmp = INPLL(pllSCLK_MORE_CNTL) & 0x0000ffff;
  1713. tmp |= rinfo->save_regs[34] & 0xffff0000;
  1714. tmp |= SCLK_MORE_CNTL__FORCE_DISPREGS;
  1715. OUTPLL(pllSCLK_MORE_CNTL, tmp);
  1716. tmp = INPLL(pllSCLK_MORE_CNTL) & 0x0000ffff;
  1717. tmp |= rinfo->save_regs[34] & 0xffff0000;
  1718. tmp |= SCLK_MORE_CNTL__FORCE_DISPREGS;
  1719. OUTPLL(pllSCLK_MORE_CNTL, tmp);
  1720. OUTREG(LVDS_GEN_CNTL, rinfo->save_regs[11] &
  1721. ~(LVDS_EN | LVDS_ON | LVDS_DIGON | LVDS_BLON | LVDS_BL_MOD_EN));
  1722. OUTREG(LVDS_GEN_CNTL, INREG(LVDS_GEN_CNTL) | LVDS_BLON);
  1723. OUTREG(LVDS_PLL_CNTL, (rinfo->save_regs[12] & ~0xf0000) | 0x20000);
  1724. mdelay(20);
  1725. /* write some stuff to the framebuffer... */
  1726. for (i = 0; i < 0x8000; ++i)
  1727. writeb(0, rinfo->fb_base + i);
  1728. OUTREG(0x2ec, 0x6332a020);
  1729. OUTPLL(pllSSPLL_REF_DIV, rinfo->save_regs[44] /*0x3f */);
  1730. OUTPLL(pllSSPLL_DIV_0, rinfo->save_regs[45] /*0x000081bb */);
  1731. tmp = INPLL(pllSSPLL_CNTL);
  1732. tmp &= ~2;
  1733. OUTPLL(pllSSPLL_CNTL, tmp);
  1734. mdelay(6);
  1735. tmp &= ~1;
  1736. OUTPLL(pllSSPLL_CNTL, tmp);
  1737. mdelay(5);
  1738. tmp |= 3;
  1739. OUTPLL(pllSSPLL_CNTL, tmp);
  1740. mdelay(5);
  1741. OUTPLL(pllSS_INT_CNTL, rinfo->save_regs[90] & ~3);/*0x0020300c*/
  1742. OUTREG(0x2ec, 0x6332a3f0);
  1743. mdelay(17);
  1744. OUTPLL(pllPPLL_REF_DIV, rinfo->pll.ref_div);;
  1745. OUTPLL(pllPPLL_DIV_0, rinfo->save_regs[92]);
  1746. mdelay(40);
  1747. OUTREG(LVDS_GEN_CNTL, INREG(LVDS_GEN_CNTL) | LVDS_DIGON | LVDS_ON);
  1748. mdelay(40);
  1749. /* Restore a few more things */
  1750. OUTREG(GRPH_BUFFER_CNTL, rinfo->save_regs[94]);
  1751. OUTREG(GRPH2_BUFFER_CNTL, rinfo->save_regs[95]);
  1752. /* Restore PPLL, spread spectrum & LVDS */
  1753. radeon_pm_m10_disable_spread_spectrum(rinfo);
  1754. radeon_pm_restore_pixel_pll(rinfo);
  1755. radeon_pm_m10_enable_lvds_spread_spectrum(rinfo);
  1756. }
  1757. #if 0 /* Not ready yet */
  1758. static void radeon_reinitialize_QW(struct radeonfb_info *rinfo)
  1759. {
  1760. int i;
  1761. u32 tmp, tmp2;
  1762. u32 cko, cka, ckb;
  1763. u32 cgc, cec, c2gc;
  1764. OUTREG(MC_AGP_LOCATION, rinfo->save_regs[32]);
  1765. OUTREG(DISPLAY_BASE_ADDR, rinfo->save_regs[31]);
  1766. OUTREG(CRTC2_DISPLAY_BASE_ADDR, rinfo->save_regs[33]);
  1767. OUTREG(MC_FB_LOCATION, rinfo->save_regs[30]);
  1768. OUTREG(BUS_CNTL, rinfo->save_regs[36]);
  1769. OUTREG(RBBM_CNTL, rinfo->save_regs[39]);
  1770. INREG(PAD_CTLR_STRENGTH);
  1771. OUTREG(PAD_CTLR_STRENGTH, INREG(PAD_CTLR_STRENGTH) & ~0x10000);
  1772. for (i = 0; i < 65; ++i) {
  1773. mdelay(1);
  1774. INREG(PAD_CTLR_STRENGTH);
  1775. }
  1776. OUTREG(DISP_TEST_DEBUG_CNTL, INREG(DISP_TEST_DEBUG_CNTL) | 0x10000000);
  1777. OUTREG(OV0_FLAG_CNTRL, INREG(OV0_FLAG_CNTRL) | 0x100);
  1778. OUTREG(CRTC_GEN_CNTL, INREG(CRTC_GEN_CNTL));
  1779. OUTREG(DAC_CNTL, 0xff00410a);
  1780. OUTREG(CRTC2_GEN_CNTL, INREG(CRTC2_GEN_CNTL));
  1781. OUTREG(DAC_CNTL2, INREG(DAC_CNTL2) | 0x4000);
  1782. OUTREG(SURFACE_CNTL, rinfo->save_regs[29]);
  1783. OUTREG(AGP_CNTL, rinfo->save_regs[16]);
  1784. OUTREG(HOST_PATH_CNTL, rinfo->save_regs[41]);
  1785. OUTREG(DISP_MISC_CNTL, rinfo->save_regs[9]);
  1786. OUTMC(rinfo, ixMC_CHP_IO_CNTL_A0, 0xf7bb4433);
  1787. OUTREG(MC_IND_INDEX, 0);
  1788. OUTMC(rinfo, ixMC_CHP_IO_CNTL_B0, 0xf7bb4433);
  1789. OUTREG(MC_IND_INDEX, 0);
  1790. OUTREG(CRTC_MORE_CNTL, INREG(CRTC_MORE_CNTL));
  1791. tmp = INPLL(pllVCLK_ECP_CNTL);
  1792. OUTPLL(pllVCLK_ECP_CNTL, tmp);
  1793. tmp = INPLL(pllPIXCLKS_CNTL);
  1794. OUTPLL(pllPIXCLKS_CNTL, tmp);
  1795. OUTPLL(MCLK_CNTL, 0xaa3f0000);
  1796. OUTPLL(SCLK_CNTL, 0xffff0000);
  1797. OUTPLL(pllMPLL_AUX_CNTL, 6);
  1798. OUTPLL(pllSPLL_AUX_CNTL, 1);
  1799. OUTPLL(MDLL_CKO, 0x9f009f);
  1800. OUTPLL(MDLL_RDCKA, 0x830083);
  1801. OUTPLL(pllMDLL_RDCKB, 0x830083);
  1802. OUTPLL(PPLL_CNTL, 0xa433);
  1803. OUTPLL(P2PLL_CNTL, 0xa433);
  1804. OUTPLL(MPLL_CNTL, 0x0400a403);
  1805. OUTPLL(SPLL_CNTL, 0x0400a433);
  1806. tmp = INPLL(M_SPLL_REF_FB_DIV);
  1807. OUTPLL(M_SPLL_REF_FB_DIV, tmp);
  1808. tmp = INPLL(M_SPLL_REF_FB_DIV);
  1809. OUTPLL(M_SPLL_REF_FB_DIV, tmp | 0xc);
  1810. INPLL(M_SPLL_REF_FB_DIV);
  1811. tmp = INPLL(MPLL_CNTL);
  1812. OUTREG8(CLOCK_CNTL_INDEX, MPLL_CNTL + PLL_WR_EN);
  1813. radeon_pll_errata_after_index(rinfo);
  1814. OUTREG8(CLOCK_CNTL_DATA + 1, (tmp >> 8) & 0xff);
  1815. radeon_pll_errata_after_data(rinfo);
  1816. tmp = INPLL(M_SPLL_REF_FB_DIV);
  1817. OUTPLL(M_SPLL_REF_FB_DIV, tmp | 0x5900);
  1818. tmp = INPLL(MPLL_CNTL);
  1819. OUTPLL(MPLL_CNTL, tmp & ~0x2);
  1820. mdelay(1);
  1821. tmp = INPLL(MPLL_CNTL);
  1822. OUTPLL(MPLL_CNTL, tmp & ~0x1);
  1823. mdelay(10);
  1824. OUTPLL(MCLK_CNTL, 0xaa3f1212);
  1825. mdelay(1);
  1826. INPLL(M_SPLL_REF_FB_DIV);
  1827. INPLL(MCLK_CNTL);
  1828. INPLL(M_SPLL_REF_FB_DIV);
  1829. tmp = INPLL(SPLL_CNTL);
  1830. OUTREG8(CLOCK_CNTL_INDEX, SPLL_CNTL + PLL_WR_EN);
  1831. radeon_pll_errata_after_index(rinfo);
  1832. OUTREG8(CLOCK_CNTL_DATA + 1, (tmp >> 8) & 0xff);
  1833. radeon_pll_errata_after_data(rinfo);
  1834. tmp = INPLL(M_SPLL_REF_FB_DIV);
  1835. OUTPLL(M_SPLL_REF_FB_DIV, tmp | 0x780000);
  1836. tmp = INPLL(SPLL_CNTL);
  1837. OUTPLL(SPLL_CNTL, tmp & ~0x1);
  1838. mdelay(1);
  1839. tmp = INPLL(SPLL_CNTL);
  1840. OUTPLL(SPLL_CNTL, tmp & ~0x2);
  1841. mdelay(10);
  1842. tmp = INPLL(SCLK_CNTL);
  1843. OUTPLL(SCLK_CNTL, tmp | 2);
  1844. mdelay(1);
  1845. cko = INPLL(pllMDLL_CKO);
  1846. cka = INPLL(pllMDLL_RDCKA);
  1847. ckb = INPLL(pllMDLL_RDCKB);
  1848. cko &= ~(MDLL_CKO__MCKOA_SLEEP | MDLL_CKO__MCKOB_SLEEP);
  1849. OUTPLL(pllMDLL_CKO, cko);
  1850. mdelay(1);
  1851. cko &= ~(MDLL_CKO__MCKOA_RESET | MDLL_CKO__MCKOB_RESET);
  1852. OUTPLL(pllMDLL_CKO, cko);
  1853. mdelay(5);
  1854. cka &= ~(MDLL_RDCKA__MRDCKA0_SLEEP | MDLL_RDCKA__MRDCKA1_SLEEP);
  1855. OUTPLL(pllMDLL_RDCKA, cka);
  1856. mdelay(1);
  1857. cka &= ~(MDLL_RDCKA__MRDCKA0_RESET | MDLL_RDCKA__MRDCKA1_RESET);
  1858. OUTPLL(pllMDLL_RDCKA, cka);
  1859. mdelay(5);
  1860. ckb &= ~(MDLL_RDCKB__MRDCKB0_SLEEP | MDLL_RDCKB__MRDCKB1_SLEEP);
  1861. OUTPLL(pllMDLL_RDCKB, ckb);
  1862. mdelay(1);
  1863. ckb &= ~(MDLL_RDCKB__MRDCKB0_RESET | MDLL_RDCKB__MRDCKB1_RESET);
  1864. OUTPLL(pllMDLL_RDCKB, ckb);
  1865. mdelay(5);
  1866. OUTMC(rinfo, ixMC_CHP_IO_CNTL_A1, 0x151550ff);
  1867. OUTREG(MC_IND_INDEX, 0);
  1868. OUTMC(rinfo, ixMC_CHP_IO_CNTL_B1, 0x151550ff);
  1869. OUTREG(MC_IND_INDEX, 0);
  1870. mdelay(1);
  1871. OUTMC(rinfo, ixMC_CHP_IO_CNTL_A1, 0x141550ff);
  1872. OUTREG(MC_IND_INDEX, 0);
  1873. OUTMC(rinfo, ixMC_CHP_IO_CNTL_B1, 0x141550ff);
  1874. OUTREG(MC_IND_INDEX, 0);
  1875. mdelay(1);
  1876. OUTPLL(pllHTOTAL_CNTL, 0);
  1877. OUTPLL(pllHTOTAL2_CNTL, 0);
  1878. OUTREG(MEM_CNTL, 0x29002901);
  1879. OUTREG(MEM_SDRAM_MODE_REG, 0x45320032); /* XXX use save_regs[35]? */
  1880. OUTREG(EXT_MEM_CNTL, 0x1a394333);
  1881. OUTREG(MEM_IO_CNTL_A1, 0x0aac0aac);
  1882. OUTREG(MEM_INIT_LATENCY_TIMER, 0x34444444);
  1883. OUTREG(MEM_REFRESH_CNTL, 0x1f1f7218); /* XXX or save_regs[42]? */
  1884. OUTREG(MC_DEBUG, 0);
  1885. OUTREG(MEM_IO_OE_CNTL, 0x04300430);
  1886. OUTMC(rinfo, ixMC_IMP_CNTL, 0x00f460d6);
  1887. OUTREG(MC_IND_INDEX, 0);
  1888. OUTMC(rinfo, ixMC_IMP_CNTL_0, 0x00009249);
  1889. OUTREG(MC_IND_INDEX, 0);
  1890. OUTREG(CONFIG_MEMSIZE, rinfo->video_ram);
  1891. radeon_pm_full_reset_sdram(rinfo);
  1892. INREG(FP_GEN_CNTL);
  1893. OUTREG(TMDS_CNTL, 0x01000000); /* XXX ? */
  1894. tmp = INREG(FP_GEN_CNTL);
  1895. tmp |= FP_CRTC_DONT_SHADOW_HEND | FP_CRTC_DONT_SHADOW_VPAR | 0x200;
  1896. OUTREG(FP_GEN_CNTL, tmp);
  1897. tmp = INREG(DISP_OUTPUT_CNTL);
  1898. tmp &= ~0x400;
  1899. OUTREG(DISP_OUTPUT_CNTL, tmp);
  1900. OUTPLL(CLK_PIN_CNTL, rinfo->save_regs[4]);
  1901. OUTPLL(CLK_PWRMGT_CNTL, rinfo->save_regs[1]);
  1902. OUTPLL(PLL_PWRMGT_CNTL, rinfo->save_regs[0]);
  1903. tmp = INPLL(MCLK_MISC);
  1904. tmp |= MCLK_MISC__MC_MCLK_DYN_ENABLE | MCLK_MISC__IO_MCLK_DYN_ENABLE;
  1905. OUTPLL(MCLK_MISC, tmp);
  1906. tmp = INPLL(SCLK_CNTL);
  1907. OUTPLL(SCLK_CNTL, tmp);
  1908. OUTREG(CRTC_MORE_CNTL, 0);
  1909. OUTREG8(CRTC_GEN_CNTL+1, 6);
  1910. OUTREG8(CRTC_GEN_CNTL+3, 1);
  1911. OUTREG(CRTC_PITCH, 32);
  1912. tmp = INPLL(VCLK_ECP_CNTL);
  1913. OUTPLL(VCLK_ECP_CNTL, tmp);
  1914. tmp = INPLL(PPLL_CNTL);
  1915. OUTPLL(PPLL_CNTL, tmp);
  1916. /* palette stuff and BIOS_1_SCRATCH... */
  1917. tmp = INREG(FP_GEN_CNTL);
  1918. tmp2 = INREG(TMDS_TRANSMITTER_CNTL);
  1919. tmp |= 2;
  1920. OUTREG(FP_GEN_CNTL, tmp);
  1921. mdelay(5);
  1922. OUTREG(FP_GEN_CNTL, tmp);
  1923. mdelay(5);
  1924. OUTREG(TMDS_TRANSMITTER_CNTL, tmp2);
  1925. OUTREG(CRTC_MORE_CNTL, 0);
  1926. mdelay(20);
  1927. tmp = INREG(CRTC_MORE_CNTL);
  1928. OUTREG(CRTC_MORE_CNTL, tmp);
  1929. cgc = INREG(CRTC_GEN_CNTL);
  1930. cec = INREG(CRTC_EXT_CNTL);
  1931. c2gc = INREG(CRTC2_GEN_CNTL);
  1932. OUTREG(CRTC_H_SYNC_STRT_WID, 0x008e0580);
  1933. OUTREG(CRTC_H_TOTAL_DISP, 0x009f00d2);
  1934. OUTREG8(CLOCK_CNTL_INDEX, HTOTAL_CNTL + PLL_WR_EN);
  1935. radeon_pll_errata_after_index(rinfo);
  1936. OUTREG8(CLOCK_CNTL_DATA, 0);
  1937. radeon_pll_errata_after_data(rinfo);
  1938. OUTREG(CRTC_V_SYNC_STRT_WID, 0x00830403);
  1939. OUTREG(CRTC_V_TOTAL_DISP, 0x03ff0429);
  1940. OUTREG(FP_CRTC_H_TOTAL_DISP, 0x009f0033);
  1941. OUTREG(FP_H_SYNC_STRT_WID, 0x008e0080);
  1942. OUTREG(CRT_CRTC_H_SYNC_STRT_WID, 0x008e0080);
  1943. OUTREG(FP_CRTC_V_TOTAL_DISP, 0x03ff002a);
  1944. OUTREG(FP_V_SYNC_STRT_WID, 0x00830004);
  1945. OUTREG(CRT_CRTC_V_SYNC_STRT_WID, 0x00830004);
  1946. OUTREG(FP_HORZ_VERT_ACTIVE, 0x009f03ff);
  1947. OUTREG(FP_HORZ_STRETCH, 0);
  1948. OUTREG(FP_VERT_STRETCH, 0);
  1949. OUTREG(OVR_CLR, 0);
  1950. OUTREG(OVR_WID_LEFT_RIGHT, 0);
  1951. OUTREG(OVR_WID_TOP_BOTTOM, 0);
  1952. tmp = INPLL(PPLL_REF_DIV);
  1953. tmp = (tmp & ~PPLL_REF_DIV_MASK) | rinfo->pll.ref_div;
  1954. OUTPLL(PPLL_REF_DIV, tmp);
  1955. INPLL(PPLL_REF_DIV);
  1956. OUTREG8(CLOCK_CNTL_INDEX, PPLL_CNTL + PLL_WR_EN);
  1957. radeon_pll_errata_after_index(rinfo);
  1958. OUTREG8(CLOCK_CNTL_DATA + 1, 0xbc);
  1959. radeon_pll_errata_after_data(rinfo);
  1960. tmp = INREG(CLOCK_CNTL_INDEX);
  1961. radeon_pll_errata_after_index(rinfo);
  1962. OUTREG(CLOCK_CNTL_INDEX, tmp & 0xff);
  1963. radeon_pll_errata_after_index(rinfo);
  1964. radeon_pll_errata_after_data(rinfo);
  1965. OUTPLL(PPLL_DIV_0, 0x48090);
  1966. tmp = INPLL(PPLL_CNTL);
  1967. OUTPLL(PPLL_CNTL, tmp & ~0x2);
  1968. mdelay(1);
  1969. tmp = INPLL(PPLL_CNTL);
  1970. OUTPLL(PPLL_CNTL, tmp & ~0x1);
  1971. mdelay(10);
  1972. tmp = INPLL(VCLK_ECP_CNTL);
  1973. OUTPLL(VCLK_ECP_CNTL, tmp | 3);
  1974. mdelay(1);
  1975. tmp = INPLL(VCLK_ECP_CNTL);
  1976. OUTPLL(VCLK_ECP_CNTL, tmp);
  1977. c2gc |= CRTC2_DISP_REQ_EN_B;
  1978. OUTREG(CRTC2_GEN_CNTL, c2gc);
  1979. cgc |= CRTC_EN;
  1980. OUTREG(CRTC_GEN_CNTL, cgc);
  1981. OUTREG(CRTC_EXT_CNTL, cec);
  1982. OUTREG(CRTC_PITCH, 0xa0);
  1983. OUTREG(CRTC_OFFSET, 0);
  1984. OUTREG(CRTC_OFFSET_CNTL, 0);
  1985. OUTREG(GRPH_BUFFER_CNTL, 0x20117c7c);
  1986. OUTREG(GRPH2_BUFFER_CNTL, 0x00205c5c);
  1987. tmp2 = INREG(FP_GEN_CNTL);
  1988. tmp = INREG(TMDS_TRANSMITTER_CNTL);
  1989. OUTREG(0x2a8, 0x0000061b);
  1990. tmp |= TMDS_PLL_EN;
  1991. OUTREG(TMDS_TRANSMITTER_CNTL, tmp);
  1992. mdelay(1);
  1993. tmp &= ~TMDS_PLLRST;
  1994. OUTREG(TMDS_TRANSMITTER_CNTL, tmp);
  1995. tmp2 &= ~2;
  1996. tmp2 |= FP_TMDS_EN;
  1997. OUTREG(FP_GEN_CNTL, tmp2);
  1998. mdelay(5);
  1999. tmp2 |= FP_FPON;
  2000. OUTREG(FP_GEN_CNTL, tmp2);
  2001. OUTREG(CUR_HORZ_VERT_OFF, CUR_LOCK | 1);
  2002. cgc = INREG(CRTC_GEN_CNTL);
  2003. OUTREG(CUR_HORZ_VERT_POSN, 0xbfff0fff);
  2004. cgc |= 0x10000;
  2005. OUTREG(CUR_OFFSET, 0);
  2006. }
  2007. #endif /* 0 */
  2008. #endif /* CONFIG_PPC_OF */
  2009. static void radeon_set_suspend(struct radeonfb_info *rinfo, int suspend)
  2010. {
  2011. u16 pwr_cmd;
  2012. u32 tmp;
  2013. int i;
  2014. if (!rinfo->pm_reg)
  2015. return;
  2016. /* Set the chip into appropriate suspend mode (we use D2,
  2017. * D3 would require a compete re-initialization of the chip,
  2018. * including PCI config registers, clocks, AGP conf, ...)
  2019. */
  2020. if (suspend) {
  2021. printk(KERN_DEBUG "radeonfb (%s): switching to D2 state...\n",
  2022. pci_name(rinfo->pdev));
  2023. /* Disable dynamic power management of clocks for the
  2024. * duration of the suspend/resume process
  2025. */
  2026. radeon_pm_disable_dynamic_mode(rinfo);
  2027. /* Save some registers */
  2028. radeon_pm_save_regs(rinfo, 0);
  2029. /* Prepare mobility chips for suspend.
  2030. */
  2031. if (rinfo->is_mobility) {
  2032. /* Program V2CLK */
  2033. radeon_pm_program_v2clk(rinfo);
  2034. /* Disable IO PADs */
  2035. radeon_pm_disable_iopad(rinfo);
  2036. /* Set low current */
  2037. radeon_pm_low_current(rinfo);
  2038. /* Prepare chip for power management */
  2039. radeon_pm_setup_for_suspend(rinfo);
  2040. if (rinfo->family <= CHIP_FAMILY_RV280) {
  2041. /* Reset the MDLL */
  2042. /* because both INPLL and OUTPLL take the same
  2043. * lock, that's why. */
  2044. tmp = INPLL( pllMDLL_CKO) | MDLL_CKO__MCKOA_RESET
  2045. | MDLL_CKO__MCKOB_RESET;
  2046. OUTPLL( pllMDLL_CKO, tmp );
  2047. }
  2048. }
  2049. for (i = 0; i < 64; ++i)
  2050. pci_read_config_dword(rinfo->pdev, i * 4,
  2051. &rinfo->cfg_save[i]);
  2052. /* Switch PCI power managment to D2. */
  2053. pci_disable_device(rinfo->pdev);
  2054. for (;;) {
  2055. pci_read_config_word(
  2056. rinfo->pdev, rinfo->pm_reg+PCI_PM_CTRL,
  2057. &pwr_cmd);
  2058. if (pwr_cmd & 2)
  2059. break;
  2060. pci_write_config_word(
  2061. rinfo->pdev, rinfo->pm_reg+PCI_PM_CTRL,
  2062. (pwr_cmd & ~PCI_PM_CTRL_STATE_MASK) | 2);
  2063. mdelay(500);
  2064. }
  2065. } else {
  2066. printk(KERN_DEBUG "radeonfb (%s): switching to D0 state...\n",
  2067. pci_name(rinfo->pdev));
  2068. /* Switch back PCI powermanagment to D0 */
  2069. mdelay(200);
  2070. pci_write_config_word(rinfo->pdev, rinfo->pm_reg+PCI_PM_CTRL, 0);
  2071. mdelay(500);
  2072. if (rinfo->family <= CHIP_FAMILY_RV250) {
  2073. /* Reset the SDRAM controller */
  2074. radeon_pm_full_reset_sdram(rinfo);
  2075. /* Restore some registers */
  2076. radeon_pm_restore_regs(rinfo);
  2077. } else {
  2078. /* Restore registers first */
  2079. radeon_pm_restore_regs(rinfo);
  2080. /* init sdram controller */
  2081. radeon_pm_full_reset_sdram(rinfo);
  2082. }
  2083. }
  2084. }
  2085. static int radeon_restore_pci_cfg(struct radeonfb_info *rinfo)
  2086. {
  2087. int i;
  2088. static u32 radeon_cfg_after_resume[64];
  2089. for (i = 0; i < 64; ++i)
  2090. pci_read_config_dword(rinfo->pdev, i * 4,
  2091. &radeon_cfg_after_resume[i]);
  2092. if (radeon_cfg_after_resume[PCI_BASE_ADDRESS_0/4]
  2093. == rinfo->cfg_save[PCI_BASE_ADDRESS_0/4])
  2094. return 0; /* assume everything is ok */
  2095. for (i = PCI_BASE_ADDRESS_0/4; i < 64; ++i) {
  2096. if (radeon_cfg_after_resume[i] != rinfo->cfg_save[i])
  2097. pci_write_config_dword(rinfo->pdev, i * 4,
  2098. rinfo->cfg_save[i]);
  2099. }
  2100. pci_write_config_word(rinfo->pdev, PCI_CACHE_LINE_SIZE,
  2101. rinfo->cfg_save[PCI_CACHE_LINE_SIZE/4]);
  2102. pci_write_config_word(rinfo->pdev, PCI_COMMAND,
  2103. rinfo->cfg_save[PCI_COMMAND/4]);
  2104. return 1;
  2105. }
  2106. int radeonfb_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  2107. {
  2108. struct fb_info *info = pci_get_drvdata(pdev);
  2109. struct radeonfb_info *rinfo = info->par;
  2110. int i;
  2111. if (state.event == pdev->dev.power.power_state.event)
  2112. return 0;
  2113. printk(KERN_DEBUG "radeonfb (%s): suspending to state: %d...\n",
  2114. pci_name(pdev), state.event);
  2115. /* For suspend-to-disk, we cheat here. We don't suspend anything and
  2116. * let fbcon continue drawing until we are all set. That shouldn't
  2117. * really cause any problem at this point, provided that the wakeup
  2118. * code knows that any state in memory may not match the HW
  2119. */
  2120. if (state.event == PM_EVENT_FREEZE)
  2121. goto done;
  2122. acquire_console_sem();
  2123. fb_set_suspend(info, 1);
  2124. if (!(info->flags & FBINFO_HWACCEL_DISABLED)) {
  2125. /* Make sure engine is reset */
  2126. radeon_engine_idle();
  2127. radeonfb_engine_reset(rinfo);
  2128. radeon_engine_idle();
  2129. }
  2130. /* Blank display and LCD */
  2131. radeon_screen_blank(rinfo, FB_BLANK_POWERDOWN, 1);
  2132. /* Sleep */
  2133. rinfo->asleep = 1;
  2134. rinfo->lock_blank = 1;
  2135. del_timer_sync(&rinfo->lvds_timer);
  2136. #ifdef CONFIG_PPC_PMAC
  2137. /* On powermac, we have hooks to properly suspend/resume AGP now,
  2138. * use them here. We'll ultimately need some generic support here,
  2139. * but the generic code isn't quite ready for that yet
  2140. */
  2141. pmac_suspend_agp_for_card(pdev);
  2142. #endif /* CONFIG_PPC_PMAC */
  2143. /* If we support wakeup from poweroff, we save all regs we can including cfg
  2144. * space
  2145. */
  2146. if (rinfo->pm_mode & radeon_pm_off) {
  2147. /* Always disable dynamic clocks or weird things are happening when
  2148. * the chip goes off (basically the panel doesn't shut down properly
  2149. * and we crash on wakeup),
  2150. * also, we want the saved regs context to have no dynamic clocks in
  2151. * it, we'll restore the dynamic clocks state on wakeup
  2152. */
  2153. radeon_pm_disable_dynamic_mode(rinfo);
  2154. mdelay(50);
  2155. radeon_pm_save_regs(rinfo, 1);
  2156. if (rinfo->is_mobility && !(rinfo->pm_mode & radeon_pm_d2)) {
  2157. /* Switch off LVDS interface */
  2158. mdelay(1);
  2159. OUTREG(LVDS_GEN_CNTL, INREG(LVDS_GEN_CNTL) & ~(LVDS_BL_MOD_EN));
  2160. mdelay(1);
  2161. OUTREG(LVDS_GEN_CNTL, INREG(LVDS_GEN_CNTL) & ~(LVDS_EN | LVDS_ON));
  2162. OUTREG(LVDS_PLL_CNTL, (INREG(LVDS_PLL_CNTL) & ~30000) | 0x20000);
  2163. mdelay(20);
  2164. OUTREG(LVDS_GEN_CNTL, INREG(LVDS_GEN_CNTL) & ~(LVDS_DIGON));
  2165. }
  2166. // FIXME: Use PCI layer
  2167. for (i = 0; i < 64; ++i)
  2168. pci_read_config_dword(pdev, i * 4, &rinfo->cfg_save[i]);
  2169. pci_disable_device(pdev);
  2170. }
  2171. /* If we support D2, we go to it (should be fixed later with a flag forcing
  2172. * D3 only for some laptops)
  2173. */
  2174. if (rinfo->pm_mode & radeon_pm_d2)
  2175. radeon_set_suspend(rinfo, 1);
  2176. release_console_sem();
  2177. done:
  2178. pdev->dev.power.power_state = state;
  2179. return 0;
  2180. }
  2181. int radeonfb_pci_resume(struct pci_dev *pdev)
  2182. {
  2183. struct fb_info *info = pci_get_drvdata(pdev);
  2184. struct radeonfb_info *rinfo = info->par;
  2185. int rc = 0;
  2186. if (pdev->dev.power.power_state.event == PM_EVENT_ON)
  2187. return 0;
  2188. if (rinfo->no_schedule) {
  2189. if (try_acquire_console_sem())
  2190. return 0;
  2191. } else
  2192. acquire_console_sem();
  2193. printk(KERN_DEBUG "radeonfb (%s): resuming from state: %d...\n",
  2194. pci_name(pdev), pdev->dev.power.power_state.event);
  2195. if (pci_enable_device(pdev)) {
  2196. rc = -ENODEV;
  2197. printk(KERN_ERR "radeonfb (%s): can't enable PCI device !\n",
  2198. pci_name(pdev));
  2199. goto bail;
  2200. }
  2201. pci_set_master(pdev);
  2202. if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
  2203. /* Wakeup chip. Check from config space if we were powered off
  2204. * (todo: additionally, check CLK_PIN_CNTL too)
  2205. */
  2206. if ((rinfo->pm_mode & radeon_pm_off) && radeon_restore_pci_cfg(rinfo)) {
  2207. if (rinfo->reinit_func != NULL)
  2208. rinfo->reinit_func(rinfo);
  2209. else {
  2210. printk(KERN_ERR "radeonfb (%s): can't resume radeon from"
  2211. " D3 cold, need softboot !", pci_name(pdev));
  2212. rc = -EIO;
  2213. goto bail;
  2214. }
  2215. }
  2216. /* If we support D2, try to resume... we should check what was our
  2217. * state though... (were we really in D2 state ?). Right now, this code
  2218. * is only enable on Macs so it's fine.
  2219. */
  2220. else if (rinfo->pm_mode & radeon_pm_d2)
  2221. radeon_set_suspend(rinfo, 0);
  2222. rinfo->asleep = 0;
  2223. } else
  2224. radeon_engine_idle();
  2225. /* Restore display & engine */
  2226. radeon_write_mode (rinfo, &rinfo->state, 1);
  2227. if (!(info->flags & FBINFO_HWACCEL_DISABLED))
  2228. radeonfb_engine_init (rinfo);
  2229. fb_pan_display(info, &info->var);
  2230. fb_set_cmap(&info->cmap, info);
  2231. /* Refresh */
  2232. fb_set_suspend(info, 0);
  2233. /* Unblank */
  2234. rinfo->lock_blank = 0;
  2235. radeon_screen_blank(rinfo, FB_BLANK_UNBLANK, 1);
  2236. #ifdef CONFIG_PPC_PMAC
  2237. /* On powermac, we have hooks to properly suspend/resume AGP now,
  2238. * use them here. We'll ultimately need some generic support here,
  2239. * but the generic code isn't quite ready for that yet
  2240. */
  2241. pmac_resume_agp_for_card(pdev);
  2242. #endif /* CONFIG_PPC_PMAC */
  2243. /* Check status of dynclk */
  2244. if (rinfo->dynclk == 1)
  2245. radeon_pm_enable_dynamic_mode(rinfo);
  2246. else if (rinfo->dynclk == 0)
  2247. radeon_pm_disable_dynamic_mode(rinfo);
  2248. pdev->dev.power.power_state = PMSG_ON;
  2249. bail:
  2250. release_console_sem();
  2251. return rc;
  2252. }
  2253. #ifdef CONFIG_PPC_OF
  2254. static void radeonfb_early_resume(void *data)
  2255. {
  2256. struct radeonfb_info *rinfo = data;
  2257. rinfo->no_schedule = 1;
  2258. radeonfb_pci_resume(rinfo->pdev);
  2259. rinfo->no_schedule = 0;
  2260. }
  2261. #endif /* CONFIG_PPC_OF */
  2262. #endif /* CONFIG_PM */
  2263. void radeonfb_pm_init(struct radeonfb_info *rinfo, int dynclk)
  2264. {
  2265. /* Find PM registers in config space if any*/
  2266. rinfo->pm_reg = pci_find_capability(rinfo->pdev, PCI_CAP_ID_PM);
  2267. /* Enable/Disable dynamic clocks: TODO add sysfs access */
  2268. rinfo->dynclk = dynclk;
  2269. if (dynclk == 1) {
  2270. radeon_pm_enable_dynamic_mode(rinfo);
  2271. printk("radeonfb: Dynamic Clock Power Management enabled\n");
  2272. } else if (dynclk == 0) {
  2273. radeon_pm_disable_dynamic_mode(rinfo);
  2274. printk("radeonfb: Dynamic Clock Power Management disabled\n");
  2275. }
  2276. /* Check if we can power manage on suspend/resume. We can do
  2277. * D2 on M6, M7 and M9, and we can resume from D3 cold a few other
  2278. * "Mac" cards, but that's all. We need more infos about what the
  2279. * BIOS does tho. Right now, all this PM stuff is pmac-only for that
  2280. * reason. --BenH
  2281. */
  2282. #if defined(CONFIG_PM) && defined(CONFIG_PPC_OF)
  2283. if (_machine == _MACH_Pmac && rinfo->of_node) {
  2284. if (rinfo->is_mobility && rinfo->pm_reg &&
  2285. rinfo->family <= CHIP_FAMILY_RV250)
  2286. rinfo->pm_mode |= radeon_pm_d2;
  2287. /* We can restart Jasper (M10 chip in albooks), BlueStone (7500 chip
  2288. * in some desktop G4s), and Via (M9+ chip on iBook G4)
  2289. */
  2290. if (!strcmp(rinfo->of_node->name, "ATY,JasperParent")) {
  2291. rinfo->reinit_func = radeon_reinitialize_M10;
  2292. rinfo->pm_mode |= radeon_pm_off;
  2293. }
  2294. #if 0 /* Not ready yet */
  2295. if (!strcmp(rinfo->of_node->name, "ATY,BlueStoneParent")) {
  2296. rinfo->reinit_func = radeon_reinitialize_QW;
  2297. rinfo->pm_mode |= radeon_pm_off;
  2298. }
  2299. #endif
  2300. if (!strcmp(rinfo->of_node->name, "ATY,ViaParent")) {
  2301. rinfo->reinit_func = radeon_reinitialize_M9P;
  2302. rinfo->pm_mode |= radeon_pm_off;
  2303. }
  2304. /* If any of the above is set, we assume the machine can sleep/resume.
  2305. * It's a bit of a "shortcut" but will work fine. Ideally, we need infos
  2306. * from the platform about what happens to the chip...
  2307. * Now we tell the platform about our capability
  2308. */
  2309. if (rinfo->pm_mode != radeon_pm_none) {
  2310. pmac_call_feature(PMAC_FTR_DEVICE_CAN_WAKE, rinfo->of_node, 0, 1);
  2311. pmac_set_early_video_resume(radeonfb_early_resume, rinfo);
  2312. }
  2313. #if 0
  2314. /* Power down TV DAC, taht saves a significant amount of power,
  2315. * we'll have something better once we actually have some TVOut
  2316. * support
  2317. */
  2318. OUTREG(TV_DAC_CNTL, INREG(TV_DAC_CNTL) | 0x07000000);
  2319. #endif
  2320. }
  2321. #endif /* defined(CONFIG_PM) && defined(CONFIG_PPC_OF) */
  2322. }
  2323. void radeonfb_pm_exit(struct radeonfb_info *rinfo)
  2324. {
  2325. #if defined(CONFIG_PM) && defined(CONFIG_PPC_OF)
  2326. if (rinfo->pm_mode != radeon_pm_none)
  2327. pmac_set_early_video_resume(NULL, NULL);
  2328. #endif
  2329. }