ehci.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646
  1. /*
  2. * Copyright (c) 2001-2002 by David Brownell
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the
  6. * Free Software Foundation; either version 2 of the License, or (at your
  7. * option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but
  10. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  11. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  12. * for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software Foundation,
  16. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  17. */
  18. #ifndef __LINUX_EHCI_HCD_H
  19. #define __LINUX_EHCI_HCD_H
  20. /* definitions used for the EHCI driver */
  21. /* statistics can be kept for for tuning/monitoring */
  22. struct ehci_stats {
  23. /* irq usage */
  24. unsigned long normal;
  25. unsigned long error;
  26. unsigned long reclaim;
  27. unsigned long lost_iaa;
  28. /* termination of urbs from core */
  29. unsigned long complete;
  30. unsigned long unlink;
  31. };
  32. /* ehci_hcd->lock guards shared data against other CPUs:
  33. * ehci_hcd: async, reclaim, periodic (and shadow), ...
  34. * usb_host_endpoint: hcpriv
  35. * ehci_qh: qh_next, qtd_list
  36. * ehci_qtd: qtd_list
  37. *
  38. * Also, hold this lock when talking to HC registers or
  39. * when updating hw_* fields in shared qh/qtd/... structures.
  40. */
  41. #define EHCI_MAX_ROOT_PORTS 15 /* see HCS_N_PORTS */
  42. struct ehci_hcd { /* one per controller */
  43. /* glue to PCI and HCD framework */
  44. struct ehci_caps __iomem *caps;
  45. struct ehci_regs __iomem *regs;
  46. struct ehci_dbg_port __iomem *debug;
  47. __u32 hcs_params; /* cached register copy */
  48. spinlock_t lock;
  49. /* async schedule support */
  50. struct ehci_qh *async;
  51. struct ehci_qh *reclaim;
  52. unsigned reclaim_ready : 1;
  53. unsigned scanning : 1;
  54. /* periodic schedule support */
  55. #define DEFAULT_I_TDPS 1024 /* some HCs can do less */
  56. unsigned periodic_size;
  57. __le32 *periodic; /* hw periodic table */
  58. dma_addr_t periodic_dma;
  59. unsigned i_thresh; /* uframes HC might cache */
  60. union ehci_shadow *pshadow; /* mirror hw periodic table */
  61. int next_uframe; /* scan periodic, start here */
  62. unsigned periodic_sched; /* periodic activity count */
  63. /* per root hub port */
  64. unsigned long reset_done [EHCI_MAX_ROOT_PORTS];
  65. /* per-HC memory pools (could be per-bus, but ...) */
  66. struct dma_pool *qh_pool; /* qh per active urb */
  67. struct dma_pool *qtd_pool; /* one or more per qh */
  68. struct dma_pool *itd_pool; /* itd per iso urb */
  69. struct dma_pool *sitd_pool; /* sitd per split iso urb */
  70. struct timer_list watchdog;
  71. struct notifier_block reboot_notifier;
  72. unsigned long actions;
  73. unsigned stamp;
  74. unsigned long next_statechange;
  75. u32 command;
  76. unsigned is_tdi_rh_tt:1; /* TDI roothub with TT */
  77. /* irq statistics */
  78. #ifdef EHCI_STATS
  79. struct ehci_stats stats;
  80. # define COUNT(x) do { (x)++; } while (0)
  81. #else
  82. # define COUNT(x) do {} while (0)
  83. #endif
  84. };
  85. /* convert between an HCD pointer and the corresponding EHCI_HCD */
  86. static inline struct ehci_hcd *hcd_to_ehci (struct usb_hcd *hcd)
  87. {
  88. return (struct ehci_hcd *) (hcd->hcd_priv);
  89. }
  90. static inline struct usb_hcd *ehci_to_hcd (struct ehci_hcd *ehci)
  91. {
  92. return container_of ((void *) ehci, struct usb_hcd, hcd_priv);
  93. }
  94. enum ehci_timer_action {
  95. TIMER_IO_WATCHDOG,
  96. TIMER_IAA_WATCHDOG,
  97. TIMER_ASYNC_SHRINK,
  98. TIMER_ASYNC_OFF,
  99. };
  100. static inline void
  101. timer_action_done (struct ehci_hcd *ehci, enum ehci_timer_action action)
  102. {
  103. clear_bit (action, &ehci->actions);
  104. }
  105. static inline void
  106. timer_action (struct ehci_hcd *ehci, enum ehci_timer_action action)
  107. {
  108. if (!test_and_set_bit (action, &ehci->actions)) {
  109. unsigned long t;
  110. switch (action) {
  111. case TIMER_IAA_WATCHDOG:
  112. t = EHCI_IAA_JIFFIES;
  113. break;
  114. case TIMER_IO_WATCHDOG:
  115. t = EHCI_IO_JIFFIES;
  116. break;
  117. case TIMER_ASYNC_OFF:
  118. t = EHCI_ASYNC_JIFFIES;
  119. break;
  120. // case TIMER_ASYNC_SHRINK:
  121. default:
  122. t = EHCI_SHRINK_JIFFIES;
  123. break;
  124. }
  125. t += jiffies;
  126. // all timings except IAA watchdog can be overridden.
  127. // async queue SHRINK often precedes IAA. while it's ready
  128. // to go OFF neither can matter, and afterwards the IO
  129. // watchdog stops unless there's still periodic traffic.
  130. if (action != TIMER_IAA_WATCHDOG
  131. && t > ehci->watchdog.expires
  132. && timer_pending (&ehci->watchdog))
  133. return;
  134. mod_timer (&ehci->watchdog, t);
  135. }
  136. }
  137. /*-------------------------------------------------------------------------*/
  138. /* EHCI register interface, corresponds to EHCI Revision 0.95 specification */
  139. /* Section 2.2 Host Controller Capability Registers */
  140. struct ehci_caps {
  141. /* these fields are specified as 8 and 16 bit registers,
  142. * but some hosts can't perform 8 or 16 bit PCI accesses.
  143. */
  144. u32 hc_capbase;
  145. #define HC_LENGTH(p) (((p)>>00)&0x00ff) /* bits 7:0 */
  146. #define HC_VERSION(p) (((p)>>16)&0xffff) /* bits 31:16 */
  147. u32 hcs_params; /* HCSPARAMS - offset 0x4 */
  148. #define HCS_DEBUG_PORT(p) (((p)>>20)&0xf) /* bits 23:20, debug port? */
  149. #define HCS_INDICATOR(p) ((p)&(1 << 16)) /* true: has port indicators */
  150. #define HCS_N_CC(p) (((p)>>12)&0xf) /* bits 15:12, #companion HCs */
  151. #define HCS_N_PCC(p) (((p)>>8)&0xf) /* bits 11:8, ports per CC */
  152. #define HCS_PORTROUTED(p) ((p)&(1 << 7)) /* true: port routing */
  153. #define HCS_PPC(p) ((p)&(1 << 4)) /* true: port power control */
  154. #define HCS_N_PORTS(p) (((p)>>0)&0xf) /* bits 3:0, ports on HC */
  155. u32 hcc_params; /* HCCPARAMS - offset 0x8 */
  156. #define HCC_EXT_CAPS(p) (((p)>>8)&0xff) /* for pci extended caps */
  157. #define HCC_ISOC_CACHE(p) ((p)&(1 << 7)) /* true: can cache isoc frame */
  158. #define HCC_ISOC_THRES(p) (((p)>>4)&0x7) /* bits 6:4, uframes cached */
  159. #define HCC_CANPARK(p) ((p)&(1 << 2)) /* true: can park on async qh */
  160. #define HCC_PGM_FRAMELISTLEN(p) ((p)&(1 << 1)) /* true: periodic_size changes*/
  161. #define HCC_64BIT_ADDR(p) ((p)&(1)) /* true: can use 64-bit addr */
  162. u8 portroute [8]; /* nibbles for routing - offset 0xC */
  163. } __attribute__ ((packed));
  164. /* Section 2.3 Host Controller Operational Registers */
  165. struct ehci_regs {
  166. /* USBCMD: offset 0x00 */
  167. u32 command;
  168. /* 23:16 is r/w intr rate, in microframes; default "8" == 1/msec */
  169. #define CMD_PARK (1<<11) /* enable "park" on async qh */
  170. #define CMD_PARK_CNT(c) (((c)>>8)&3) /* how many transfers to park for */
  171. #define CMD_LRESET (1<<7) /* partial reset (no ports, etc) */
  172. #define CMD_IAAD (1<<6) /* "doorbell" interrupt async advance */
  173. #define CMD_ASE (1<<5) /* async schedule enable */
  174. #define CMD_PSE (1<<4) /* periodic schedule enable */
  175. /* 3:2 is periodic frame list size */
  176. #define CMD_RESET (1<<1) /* reset HC not bus */
  177. #define CMD_RUN (1<<0) /* start/stop HC */
  178. /* USBSTS: offset 0x04 */
  179. u32 status;
  180. #define STS_ASS (1<<15) /* Async Schedule Status */
  181. #define STS_PSS (1<<14) /* Periodic Schedule Status */
  182. #define STS_RECL (1<<13) /* Reclamation */
  183. #define STS_HALT (1<<12) /* Not running (any reason) */
  184. /* some bits reserved */
  185. /* these STS_* flags are also intr_enable bits (USBINTR) */
  186. #define STS_IAA (1<<5) /* Interrupted on async advance */
  187. #define STS_FATAL (1<<4) /* such as some PCI access errors */
  188. #define STS_FLR (1<<3) /* frame list rolled over */
  189. #define STS_PCD (1<<2) /* port change detect */
  190. #define STS_ERR (1<<1) /* "error" completion (overflow, ...) */
  191. #define STS_INT (1<<0) /* "normal" completion (short, ...) */
  192. /* USBINTR: offset 0x08 */
  193. u32 intr_enable;
  194. /* FRINDEX: offset 0x0C */
  195. u32 frame_index; /* current microframe number */
  196. /* CTRLDSSEGMENT: offset 0x10 */
  197. u32 segment; /* address bits 63:32 if needed */
  198. /* PERIODICLISTBASE: offset 0x14 */
  199. u32 frame_list; /* points to periodic list */
  200. /* ASYNCLISTADDR: offset 0x18 */
  201. u32 async_next; /* address of next async queue head */
  202. u32 reserved [9];
  203. /* CONFIGFLAG: offset 0x40 */
  204. u32 configured_flag;
  205. #define FLAG_CF (1<<0) /* true: we'll support "high speed" */
  206. /* PORTSC: offset 0x44 */
  207. u32 port_status [0]; /* up to N_PORTS */
  208. /* 31:23 reserved */
  209. #define PORT_WKOC_E (1<<22) /* wake on overcurrent (enable) */
  210. #define PORT_WKDISC_E (1<<21) /* wake on disconnect (enable) */
  211. #define PORT_WKCONN_E (1<<20) /* wake on connect (enable) */
  212. /* 19:16 for port testing */
  213. #define PORT_LED_OFF (0<<14)
  214. #define PORT_LED_AMBER (1<<14)
  215. #define PORT_LED_GREEN (2<<14)
  216. #define PORT_LED_MASK (3<<14)
  217. #define PORT_OWNER (1<<13) /* true: companion hc owns this port */
  218. #define PORT_POWER (1<<12) /* true: has power (see PPC) */
  219. #define PORT_USB11(x) (((x)&(3<<10))==(1<<10)) /* USB 1.1 device */
  220. /* 11:10 for detecting lowspeed devices (reset vs release ownership) */
  221. /* 9 reserved */
  222. #define PORT_RESET (1<<8) /* reset port */
  223. #define PORT_SUSPEND (1<<7) /* suspend port */
  224. #define PORT_RESUME (1<<6) /* resume it */
  225. #define PORT_OCC (1<<5) /* over current change */
  226. #define PORT_OC (1<<4) /* over current active */
  227. #define PORT_PEC (1<<3) /* port enable change */
  228. #define PORT_PE (1<<2) /* port enable */
  229. #define PORT_CSC (1<<1) /* connect status change */
  230. #define PORT_CONNECT (1<<0) /* device connected */
  231. #define PORT_RWC_BITS (PORT_CSC | PORT_PEC | PORT_OCC)
  232. } __attribute__ ((packed));
  233. /* Appendix C, Debug port ... intended for use with special "debug devices"
  234. * that can help if there's no serial console. (nonstandard enumeration.)
  235. */
  236. struct ehci_dbg_port {
  237. u32 control;
  238. #define DBGP_OWNER (1<<30)
  239. #define DBGP_ENABLED (1<<28)
  240. #define DBGP_DONE (1<<16)
  241. #define DBGP_INUSE (1<<10)
  242. #define DBGP_ERRCODE(x) (((x)>>7)&0x07)
  243. # define DBGP_ERR_BAD 1
  244. # define DBGP_ERR_SIGNAL 2
  245. #define DBGP_ERROR (1<<6)
  246. #define DBGP_GO (1<<5)
  247. #define DBGP_OUT (1<<4)
  248. #define DBGP_LEN(x) (((x)>>0)&0x0f)
  249. u32 pids;
  250. #define DBGP_PID_GET(x) (((x)>>16)&0xff)
  251. #define DBGP_PID_SET(data,tok) (((data)<<8)|(tok))
  252. u32 data03;
  253. u32 data47;
  254. u32 address;
  255. #define DBGP_EPADDR(dev,ep) (((dev)<<8)|(ep))
  256. } __attribute__ ((packed));
  257. /*-------------------------------------------------------------------------*/
  258. #define QTD_NEXT(dma) cpu_to_le32((u32)dma)
  259. /*
  260. * EHCI Specification 0.95 Section 3.5
  261. * QTD: describe data transfer components (buffer, direction, ...)
  262. * See Fig 3-6 "Queue Element Transfer Descriptor Block Diagram".
  263. *
  264. * These are associated only with "QH" (Queue Head) structures,
  265. * used with control, bulk, and interrupt transfers.
  266. */
  267. struct ehci_qtd {
  268. /* first part defined by EHCI spec */
  269. __le32 hw_next; /* see EHCI 3.5.1 */
  270. __le32 hw_alt_next; /* see EHCI 3.5.2 */
  271. __le32 hw_token; /* see EHCI 3.5.3 */
  272. #define QTD_TOGGLE (1 << 31) /* data toggle */
  273. #define QTD_LENGTH(tok) (((tok)>>16) & 0x7fff)
  274. #define QTD_IOC (1 << 15) /* interrupt on complete */
  275. #define QTD_CERR(tok) (((tok)>>10) & 0x3)
  276. #define QTD_PID(tok) (((tok)>>8) & 0x3)
  277. #define QTD_STS_ACTIVE (1 << 7) /* HC may execute this */
  278. #define QTD_STS_HALT (1 << 6) /* halted on error */
  279. #define QTD_STS_DBE (1 << 5) /* data buffer error (in HC) */
  280. #define QTD_STS_BABBLE (1 << 4) /* device was babbling (qtd halted) */
  281. #define QTD_STS_XACT (1 << 3) /* device gave illegal response */
  282. #define QTD_STS_MMF (1 << 2) /* incomplete split transaction */
  283. #define QTD_STS_STS (1 << 1) /* split transaction state */
  284. #define QTD_STS_PING (1 << 0) /* issue PING? */
  285. __le32 hw_buf [5]; /* see EHCI 3.5.4 */
  286. __le32 hw_buf_hi [5]; /* Appendix B */
  287. /* the rest is HCD-private */
  288. dma_addr_t qtd_dma; /* qtd address */
  289. struct list_head qtd_list; /* sw qtd list */
  290. struct urb *urb; /* qtd's urb */
  291. size_t length; /* length of buffer */
  292. } __attribute__ ((aligned (32)));
  293. /* mask NakCnt+T in qh->hw_alt_next */
  294. #define QTD_MASK __constant_cpu_to_le32 (~0x1f)
  295. #define IS_SHORT_READ(token) (QTD_LENGTH (token) != 0 && QTD_PID (token) == 1)
  296. /*-------------------------------------------------------------------------*/
  297. /* type tag from {qh,itd,sitd,fstn}->hw_next */
  298. #define Q_NEXT_TYPE(dma) ((dma) & __constant_cpu_to_le32 (3 << 1))
  299. /* values for that type tag */
  300. #define Q_TYPE_ITD __constant_cpu_to_le32 (0 << 1)
  301. #define Q_TYPE_QH __constant_cpu_to_le32 (1 << 1)
  302. #define Q_TYPE_SITD __constant_cpu_to_le32 (2 << 1)
  303. #define Q_TYPE_FSTN __constant_cpu_to_le32 (3 << 1)
  304. /* next async queue entry, or pointer to interrupt/periodic QH */
  305. #define QH_NEXT(dma) (cpu_to_le32(((u32)dma)&~0x01f)|Q_TYPE_QH)
  306. /* for periodic/async schedules and qtd lists, mark end of list */
  307. #define EHCI_LIST_END __constant_cpu_to_le32(1) /* "null pointer" to hw */
  308. /*
  309. * Entries in periodic shadow table are pointers to one of four kinds
  310. * of data structure. That's dictated by the hardware; a type tag is
  311. * encoded in the low bits of the hardware's periodic schedule. Use
  312. * Q_NEXT_TYPE to get the tag.
  313. *
  314. * For entries in the async schedule, the type tag always says "qh".
  315. */
  316. union ehci_shadow {
  317. struct ehci_qh *qh; /* Q_TYPE_QH */
  318. struct ehci_itd *itd; /* Q_TYPE_ITD */
  319. struct ehci_sitd *sitd; /* Q_TYPE_SITD */
  320. struct ehci_fstn *fstn; /* Q_TYPE_FSTN */
  321. __le32 *hw_next; /* (all types) */
  322. void *ptr;
  323. };
  324. /*-------------------------------------------------------------------------*/
  325. /*
  326. * EHCI Specification 0.95 Section 3.6
  327. * QH: describes control/bulk/interrupt endpoints
  328. * See Fig 3-7 "Queue Head Structure Layout".
  329. *
  330. * These appear in both the async and (for interrupt) periodic schedules.
  331. */
  332. struct ehci_qh {
  333. /* first part defined by EHCI spec */
  334. __le32 hw_next; /* see EHCI 3.6.1 */
  335. __le32 hw_info1; /* see EHCI 3.6.2 */
  336. #define QH_HEAD 0x00008000
  337. __le32 hw_info2; /* see EHCI 3.6.2 */
  338. #define QH_SMASK 0x000000ff
  339. #define QH_CMASK 0x0000ff00
  340. #define QH_HUBADDR 0x007f0000
  341. #define QH_HUBPORT 0x3f800000
  342. #define QH_MULT 0xc0000000
  343. __le32 hw_current; /* qtd list - see EHCI 3.6.4 */
  344. /* qtd overlay (hardware parts of a struct ehci_qtd) */
  345. __le32 hw_qtd_next;
  346. __le32 hw_alt_next;
  347. __le32 hw_token;
  348. __le32 hw_buf [5];
  349. __le32 hw_buf_hi [5];
  350. /* the rest is HCD-private */
  351. dma_addr_t qh_dma; /* address of qh */
  352. union ehci_shadow qh_next; /* ptr to qh; or periodic */
  353. struct list_head qtd_list; /* sw qtd list */
  354. struct ehci_qtd *dummy;
  355. struct ehci_qh *reclaim; /* next to reclaim */
  356. struct ehci_hcd *ehci;
  357. struct kref kref;
  358. unsigned stamp;
  359. u8 qh_state;
  360. #define QH_STATE_LINKED 1 /* HC sees this */
  361. #define QH_STATE_UNLINK 2 /* HC may still see this */
  362. #define QH_STATE_IDLE 3 /* HC doesn't see this */
  363. #define QH_STATE_UNLINK_WAIT 4 /* LINKED and on reclaim q */
  364. #define QH_STATE_COMPLETING 5 /* don't touch token.HALT */
  365. /* periodic schedule info */
  366. u8 usecs; /* intr bandwidth */
  367. u8 gap_uf; /* uframes split/csplit gap */
  368. u8 c_usecs; /* ... split completion bw */
  369. u16 tt_usecs; /* tt downstream bandwidth */
  370. unsigned short period; /* polling interval */
  371. unsigned short start; /* where polling starts */
  372. #define NO_FRAME ((unsigned short)~0) /* pick new start */
  373. struct usb_device *dev; /* access to TT */
  374. } __attribute__ ((aligned (32)));
  375. /*-------------------------------------------------------------------------*/
  376. /* description of one iso transaction (up to 3 KB data if highspeed) */
  377. struct ehci_iso_packet {
  378. /* These will be copied to iTD when scheduling */
  379. u64 bufp; /* itd->hw_bufp{,_hi}[pg] |= */
  380. __le32 transaction; /* itd->hw_transaction[i] |= */
  381. u8 cross; /* buf crosses pages */
  382. /* for full speed OUT splits */
  383. u32 buf1;
  384. };
  385. /* temporary schedule data for packets from iso urbs (both speeds)
  386. * each packet is one logical usb transaction to the device (not TT),
  387. * beginning at stream->next_uframe
  388. */
  389. struct ehci_iso_sched {
  390. struct list_head td_list;
  391. unsigned span;
  392. struct ehci_iso_packet packet [0];
  393. };
  394. /*
  395. * ehci_iso_stream - groups all (s)itds for this endpoint.
  396. * acts like a qh would, if EHCI had them for ISO.
  397. */
  398. struct ehci_iso_stream {
  399. /* first two fields match QH, but info1 == 0 */
  400. __le32 hw_next;
  401. __le32 hw_info1;
  402. u32 refcount;
  403. u8 bEndpointAddress;
  404. u8 highspeed;
  405. u16 depth; /* depth in uframes */
  406. struct list_head td_list; /* queued itds/sitds */
  407. struct list_head free_list; /* list of unused itds/sitds */
  408. struct usb_device *udev;
  409. struct usb_host_endpoint *ep;
  410. /* output of (re)scheduling */
  411. unsigned long start; /* jiffies */
  412. unsigned long rescheduled;
  413. int next_uframe;
  414. __le32 splits;
  415. /* the rest is derived from the endpoint descriptor,
  416. * trusting urb->interval == f(epdesc->bInterval) and
  417. * including the extra info for hw_bufp[0..2]
  418. */
  419. u8 interval;
  420. u8 usecs, c_usecs;
  421. u16 tt_usecs;
  422. u16 maxp;
  423. u16 raw_mask;
  424. unsigned bandwidth;
  425. /* This is used to initialize iTD's hw_bufp fields */
  426. __le32 buf0;
  427. __le32 buf1;
  428. __le32 buf2;
  429. /* this is used to initialize sITD's tt info */
  430. __le32 address;
  431. };
  432. /*-------------------------------------------------------------------------*/
  433. /*
  434. * EHCI Specification 0.95 Section 3.3
  435. * Fig 3-4 "Isochronous Transaction Descriptor (iTD)"
  436. *
  437. * Schedule records for high speed iso xfers
  438. */
  439. struct ehci_itd {
  440. /* first part defined by EHCI spec */
  441. __le32 hw_next; /* see EHCI 3.3.1 */
  442. __le32 hw_transaction [8]; /* see EHCI 3.3.2 */
  443. #define EHCI_ISOC_ACTIVE (1<<31) /* activate transfer this slot */
  444. #define EHCI_ISOC_BUF_ERR (1<<30) /* Data buffer error */
  445. #define EHCI_ISOC_BABBLE (1<<29) /* babble detected */
  446. #define EHCI_ISOC_XACTERR (1<<28) /* XactErr - transaction error */
  447. #define EHCI_ITD_LENGTH(tok) (((tok)>>16) & 0x0fff)
  448. #define EHCI_ITD_IOC (1 << 15) /* interrupt on complete */
  449. #define ITD_ACTIVE __constant_cpu_to_le32(EHCI_ISOC_ACTIVE)
  450. __le32 hw_bufp [7]; /* see EHCI 3.3.3 */
  451. __le32 hw_bufp_hi [7]; /* Appendix B */
  452. /* the rest is HCD-private */
  453. dma_addr_t itd_dma; /* for this itd */
  454. union ehci_shadow itd_next; /* ptr to periodic q entry */
  455. struct urb *urb;
  456. struct ehci_iso_stream *stream; /* endpoint's queue */
  457. struct list_head itd_list; /* list of stream's itds */
  458. /* any/all hw_transactions here may be used by that urb */
  459. unsigned frame; /* where scheduled */
  460. unsigned pg;
  461. unsigned index[8]; /* in urb->iso_frame_desc */
  462. u8 usecs[8];
  463. } __attribute__ ((aligned (32)));
  464. /*-------------------------------------------------------------------------*/
  465. /*
  466. * EHCI Specification 0.95 Section 3.4
  467. * siTD, aka split-transaction isochronous Transfer Descriptor
  468. * ... describe full speed iso xfers through TT in hubs
  469. * see Figure 3-5 "Split-transaction Isochronous Transaction Descriptor (siTD)
  470. */
  471. struct ehci_sitd {
  472. /* first part defined by EHCI spec */
  473. __le32 hw_next;
  474. /* uses bit field macros above - see EHCI 0.95 Table 3-8 */
  475. __le32 hw_fullspeed_ep; /* EHCI table 3-9 */
  476. __le32 hw_uframe; /* EHCI table 3-10 */
  477. __le32 hw_results; /* EHCI table 3-11 */
  478. #define SITD_IOC (1 << 31) /* interrupt on completion */
  479. #define SITD_PAGE (1 << 30) /* buffer 0/1 */
  480. #define SITD_LENGTH(x) (0x3ff & ((x)>>16))
  481. #define SITD_STS_ACTIVE (1 << 7) /* HC may execute this */
  482. #define SITD_STS_ERR (1 << 6) /* error from TT */
  483. #define SITD_STS_DBE (1 << 5) /* data buffer error (in HC) */
  484. #define SITD_STS_BABBLE (1 << 4) /* device was babbling */
  485. #define SITD_STS_XACT (1 << 3) /* illegal IN response */
  486. #define SITD_STS_MMF (1 << 2) /* incomplete split transaction */
  487. #define SITD_STS_STS (1 << 1) /* split transaction state */
  488. #define SITD_ACTIVE __constant_cpu_to_le32(SITD_STS_ACTIVE)
  489. __le32 hw_buf [2]; /* EHCI table 3-12 */
  490. __le32 hw_backpointer; /* EHCI table 3-13 */
  491. __le32 hw_buf_hi [2]; /* Appendix B */
  492. /* the rest is HCD-private */
  493. dma_addr_t sitd_dma;
  494. union ehci_shadow sitd_next; /* ptr to periodic q entry */
  495. struct urb *urb;
  496. struct ehci_iso_stream *stream; /* endpoint's queue */
  497. struct list_head sitd_list; /* list of stream's sitds */
  498. unsigned frame;
  499. unsigned index;
  500. } __attribute__ ((aligned (32)));
  501. /*-------------------------------------------------------------------------*/
  502. /*
  503. * EHCI Specification 0.96 Section 3.7
  504. * Periodic Frame Span Traversal Node (FSTN)
  505. *
  506. * Manages split interrupt transactions (using TT) that span frame boundaries
  507. * into uframes 0/1; see 4.12.2.2. In those uframes, a "save place" FSTN
  508. * makes the HC jump (back) to a QH to scan for fs/ls QH completions until
  509. * it hits a "restore" FSTN; then it returns to finish other uframe 0/1 work.
  510. */
  511. struct ehci_fstn {
  512. __le32 hw_next; /* any periodic q entry */
  513. __le32 hw_prev; /* qh or EHCI_LIST_END */
  514. /* the rest is HCD-private */
  515. dma_addr_t fstn_dma;
  516. union ehci_shadow fstn_next; /* ptr to periodic q entry */
  517. } __attribute__ ((aligned (32)));
  518. /*-------------------------------------------------------------------------*/
  519. #ifdef CONFIG_USB_EHCI_ROOT_HUB_TT
  520. /*
  521. * Some EHCI controllers have a Transaction Translator built into the
  522. * root hub. This is a non-standard feature. Each controller will need
  523. * to add code to the following inline functions, and call them as
  524. * needed (mostly in root hub code).
  525. */
  526. #define ehci_is_TDI(e) ((e)->is_tdi_rh_tt)
  527. /* Returns the speed of a device attached to a port on the root hub. */
  528. static inline unsigned int
  529. ehci_port_speed(struct ehci_hcd *ehci, unsigned int portsc)
  530. {
  531. if (ehci_is_TDI(ehci)) {
  532. switch ((portsc>>26)&3) {
  533. case 0:
  534. return 0;
  535. case 1:
  536. return (1<<USB_PORT_FEAT_LOWSPEED);
  537. case 2:
  538. default:
  539. return (1<<USB_PORT_FEAT_HIGHSPEED);
  540. }
  541. }
  542. return (1<<USB_PORT_FEAT_HIGHSPEED);
  543. }
  544. #else
  545. #define ehci_is_TDI(e) (0)
  546. #define ehci_port_speed(ehci, portsc) (1<<USB_PORT_FEAT_HIGHSPEED)
  547. #endif
  548. /*-------------------------------------------------------------------------*/
  549. #ifndef DEBUG
  550. #define STUB_DEBUG_FILES
  551. #endif /* DEBUG */
  552. /*-------------------------------------------------------------------------*/
  553. #endif /* __LINUX_EHCI_HCD_H */