sa1100.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932
  1. /*
  2. * linux/drivers/char/sa1100.c
  3. *
  4. * Driver for SA11x0 serial ports
  5. *
  6. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  7. *
  8. * Copyright (C) 2000 Deep Blue Solutions Ltd.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  23. *
  24. * $Id: sa1100.c,v 1.50 2002/07/29 14:41:04 rmk Exp $
  25. *
  26. */
  27. #include <linux/config.h>
  28. #if defined(CONFIG_SERIAL_SA1100_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  29. #define SUPPORT_SYSRQ
  30. #endif
  31. #include <linux/module.h>
  32. #include <linux/ioport.h>
  33. #include <linux/init.h>
  34. #include <linux/console.h>
  35. #include <linux/sysrq.h>
  36. #include <linux/device.h>
  37. #include <linux/tty.h>
  38. #include <linux/tty_flip.h>
  39. #include <linux/serial_core.h>
  40. #include <linux/serial.h>
  41. #include <asm/io.h>
  42. #include <asm/irq.h>
  43. #include <asm/hardware.h>
  44. #include <asm/mach/serial_sa1100.h>
  45. /* We've been assigned a range on the "Low-density serial ports" major */
  46. #define SERIAL_SA1100_MAJOR 204
  47. #define MINOR_START 5
  48. #define NR_PORTS 3
  49. #define SA1100_ISR_PASS_LIMIT 256
  50. /*
  51. * Convert from ignore_status_mask or read_status_mask to UTSR[01]
  52. */
  53. #define SM_TO_UTSR0(x) ((x) & 0xff)
  54. #define SM_TO_UTSR1(x) ((x) >> 8)
  55. #define UTSR0_TO_SM(x) ((x))
  56. #define UTSR1_TO_SM(x) ((x) << 8)
  57. #define UART_GET_UTCR0(sport) __raw_readl((sport)->port.membase + UTCR0)
  58. #define UART_GET_UTCR1(sport) __raw_readl((sport)->port.membase + UTCR1)
  59. #define UART_GET_UTCR2(sport) __raw_readl((sport)->port.membase + UTCR2)
  60. #define UART_GET_UTCR3(sport) __raw_readl((sport)->port.membase + UTCR3)
  61. #define UART_GET_UTSR0(sport) __raw_readl((sport)->port.membase + UTSR0)
  62. #define UART_GET_UTSR1(sport) __raw_readl((sport)->port.membase + UTSR1)
  63. #define UART_GET_CHAR(sport) __raw_readl((sport)->port.membase + UTDR)
  64. #define UART_PUT_UTCR0(sport,v) __raw_writel((v),(sport)->port.membase + UTCR0)
  65. #define UART_PUT_UTCR1(sport,v) __raw_writel((v),(sport)->port.membase + UTCR1)
  66. #define UART_PUT_UTCR2(sport,v) __raw_writel((v),(sport)->port.membase + UTCR2)
  67. #define UART_PUT_UTCR3(sport,v) __raw_writel((v),(sport)->port.membase + UTCR3)
  68. #define UART_PUT_UTSR0(sport,v) __raw_writel((v),(sport)->port.membase + UTSR0)
  69. #define UART_PUT_UTSR1(sport,v) __raw_writel((v),(sport)->port.membase + UTSR1)
  70. #define UART_PUT_CHAR(sport,v) __raw_writel((v),(sport)->port.membase + UTDR)
  71. /*
  72. * This is the size of our serial port register set.
  73. */
  74. #define UART_PORT_SIZE 0x24
  75. /*
  76. * This determines how often we check the modem status signals
  77. * for any change. They generally aren't connected to an IRQ
  78. * so we have to poll them. We also check immediately before
  79. * filling the TX fifo incase CTS has been dropped.
  80. */
  81. #define MCTRL_TIMEOUT (250*HZ/1000)
  82. struct sa1100_port {
  83. struct uart_port port;
  84. struct timer_list timer;
  85. unsigned int old_status;
  86. };
  87. /*
  88. * Handle any change of modem status signal since we were last called.
  89. */
  90. static void sa1100_mctrl_check(struct sa1100_port *sport)
  91. {
  92. unsigned int status, changed;
  93. status = sport->port.ops->get_mctrl(&sport->port);
  94. changed = status ^ sport->old_status;
  95. if (changed == 0)
  96. return;
  97. sport->old_status = status;
  98. if (changed & TIOCM_RI)
  99. sport->port.icount.rng++;
  100. if (changed & TIOCM_DSR)
  101. sport->port.icount.dsr++;
  102. if (changed & TIOCM_CAR)
  103. uart_handle_dcd_change(&sport->port, status & TIOCM_CAR);
  104. if (changed & TIOCM_CTS)
  105. uart_handle_cts_change(&sport->port, status & TIOCM_CTS);
  106. wake_up_interruptible(&sport->port.info->delta_msr_wait);
  107. }
  108. /*
  109. * This is our per-port timeout handler, for checking the
  110. * modem status signals.
  111. */
  112. static void sa1100_timeout(unsigned long data)
  113. {
  114. struct sa1100_port *sport = (struct sa1100_port *)data;
  115. unsigned long flags;
  116. if (sport->port.info) {
  117. spin_lock_irqsave(&sport->port.lock, flags);
  118. sa1100_mctrl_check(sport);
  119. spin_unlock_irqrestore(&sport->port.lock, flags);
  120. mod_timer(&sport->timer, jiffies + MCTRL_TIMEOUT);
  121. }
  122. }
  123. /*
  124. * interrupts disabled on entry
  125. */
  126. static void sa1100_stop_tx(struct uart_port *port)
  127. {
  128. struct sa1100_port *sport = (struct sa1100_port *)port;
  129. u32 utcr3;
  130. utcr3 = UART_GET_UTCR3(sport);
  131. UART_PUT_UTCR3(sport, utcr3 & ~UTCR3_TIE);
  132. sport->port.read_status_mask &= ~UTSR0_TO_SM(UTSR0_TFS);
  133. }
  134. /*
  135. * interrupts may not be disabled on entry
  136. */
  137. static void sa1100_start_tx(struct uart_port *port)
  138. {
  139. struct sa1100_port *sport = (struct sa1100_port *)port;
  140. unsigned long flags;
  141. u32 utcr3;
  142. spin_lock_irqsave(&sport->port.lock, flags);
  143. utcr3 = UART_GET_UTCR3(sport);
  144. sport->port.read_status_mask |= UTSR0_TO_SM(UTSR0_TFS);
  145. UART_PUT_UTCR3(sport, utcr3 | UTCR3_TIE);
  146. spin_unlock_irqrestore(&sport->port.lock, flags);
  147. }
  148. /*
  149. * Interrupts enabled
  150. */
  151. static void sa1100_stop_rx(struct uart_port *port)
  152. {
  153. struct sa1100_port *sport = (struct sa1100_port *)port;
  154. u32 utcr3;
  155. utcr3 = UART_GET_UTCR3(sport);
  156. UART_PUT_UTCR3(sport, utcr3 & ~UTCR3_RIE);
  157. }
  158. /*
  159. * Set the modem control timer to fire immediately.
  160. */
  161. static void sa1100_enable_ms(struct uart_port *port)
  162. {
  163. struct sa1100_port *sport = (struct sa1100_port *)port;
  164. mod_timer(&sport->timer, jiffies);
  165. }
  166. static void
  167. sa1100_rx_chars(struct sa1100_port *sport, struct pt_regs *regs)
  168. {
  169. struct tty_struct *tty = sport->port.info->tty;
  170. unsigned int status, ch, flg;
  171. status = UTSR1_TO_SM(UART_GET_UTSR1(sport)) |
  172. UTSR0_TO_SM(UART_GET_UTSR0(sport));
  173. while (status & UTSR1_TO_SM(UTSR1_RNE)) {
  174. ch = UART_GET_CHAR(sport);
  175. if (tty->flip.count >= TTY_FLIPBUF_SIZE)
  176. goto ignore_char;
  177. sport->port.icount.rx++;
  178. flg = TTY_NORMAL;
  179. /*
  180. * note that the error handling code is
  181. * out of the main execution path
  182. */
  183. if (status & UTSR1_TO_SM(UTSR1_PRE | UTSR1_FRE | UTSR1_ROR)) {
  184. if (status & UTSR1_TO_SM(UTSR1_PRE))
  185. sport->port.icount.parity++;
  186. else if (status & UTSR1_TO_SM(UTSR1_FRE))
  187. sport->port.icount.frame++;
  188. if (status & UTSR1_TO_SM(UTSR1_ROR))
  189. sport->port.icount.overrun++;
  190. status &= sport->port.read_status_mask;
  191. if (status & UTSR1_TO_SM(UTSR1_PRE))
  192. flg = TTY_PARITY;
  193. else if (status & UTSR1_TO_SM(UTSR1_FRE))
  194. flg = TTY_FRAME;
  195. #ifdef SUPPORT_SYSRQ
  196. sport->port.sysrq = 0;
  197. #endif
  198. }
  199. if (uart_handle_sysrq_char(&sport->port, ch, regs))
  200. goto ignore_char;
  201. uart_insert_char(&sport->port, status, UTSR1_TO_SM(UTSR1_ROR), ch, flg);
  202. ignore_char:
  203. status = UTSR1_TO_SM(UART_GET_UTSR1(sport)) |
  204. UTSR0_TO_SM(UART_GET_UTSR0(sport));
  205. }
  206. tty_flip_buffer_push(tty);
  207. }
  208. static void sa1100_tx_chars(struct sa1100_port *sport)
  209. {
  210. struct circ_buf *xmit = &sport->port.info->xmit;
  211. if (sport->port.x_char) {
  212. UART_PUT_CHAR(sport, sport->port.x_char);
  213. sport->port.icount.tx++;
  214. sport->port.x_char = 0;
  215. return;
  216. }
  217. /*
  218. * Check the modem control lines before
  219. * transmitting anything.
  220. */
  221. sa1100_mctrl_check(sport);
  222. if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) {
  223. sa1100_stop_tx(&sport->port);
  224. return;
  225. }
  226. /*
  227. * Tried using FIFO (not checking TNF) for fifo fill:
  228. * still had the '4 bytes repeated' problem.
  229. */
  230. while (UART_GET_UTSR1(sport) & UTSR1_TNF) {
  231. UART_PUT_CHAR(sport, xmit->buf[xmit->tail]);
  232. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  233. sport->port.icount.tx++;
  234. if (uart_circ_empty(xmit))
  235. break;
  236. }
  237. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  238. uart_write_wakeup(&sport->port);
  239. if (uart_circ_empty(xmit))
  240. sa1100_stop_tx(&sport->port);
  241. }
  242. static irqreturn_t sa1100_int(int irq, void *dev_id, struct pt_regs *regs)
  243. {
  244. struct sa1100_port *sport = dev_id;
  245. unsigned int status, pass_counter = 0;
  246. spin_lock(&sport->port.lock);
  247. status = UART_GET_UTSR0(sport);
  248. status &= SM_TO_UTSR0(sport->port.read_status_mask) | ~UTSR0_TFS;
  249. do {
  250. if (status & (UTSR0_RFS | UTSR0_RID)) {
  251. /* Clear the receiver idle bit, if set */
  252. if (status & UTSR0_RID)
  253. UART_PUT_UTSR0(sport, UTSR0_RID);
  254. sa1100_rx_chars(sport, regs);
  255. }
  256. /* Clear the relevant break bits */
  257. if (status & (UTSR0_RBB | UTSR0_REB))
  258. UART_PUT_UTSR0(sport, status & (UTSR0_RBB | UTSR0_REB));
  259. if (status & UTSR0_RBB)
  260. sport->port.icount.brk++;
  261. if (status & UTSR0_REB)
  262. uart_handle_break(&sport->port);
  263. if (status & UTSR0_TFS)
  264. sa1100_tx_chars(sport);
  265. if (pass_counter++ > SA1100_ISR_PASS_LIMIT)
  266. break;
  267. status = UART_GET_UTSR0(sport);
  268. status &= SM_TO_UTSR0(sport->port.read_status_mask) |
  269. ~UTSR0_TFS;
  270. } while (status & (UTSR0_TFS | UTSR0_RFS | UTSR0_RID));
  271. spin_unlock(&sport->port.lock);
  272. return IRQ_HANDLED;
  273. }
  274. /*
  275. * Return TIOCSER_TEMT when transmitter is not busy.
  276. */
  277. static unsigned int sa1100_tx_empty(struct uart_port *port)
  278. {
  279. struct sa1100_port *sport = (struct sa1100_port *)port;
  280. return UART_GET_UTSR1(sport) & UTSR1_TBY ? 0 : TIOCSER_TEMT;
  281. }
  282. static unsigned int sa1100_get_mctrl(struct uart_port *port)
  283. {
  284. return TIOCM_CTS | TIOCM_DSR | TIOCM_CAR;
  285. }
  286. static void sa1100_set_mctrl(struct uart_port *port, unsigned int mctrl)
  287. {
  288. }
  289. /*
  290. * Interrupts always disabled.
  291. */
  292. static void sa1100_break_ctl(struct uart_port *port, int break_state)
  293. {
  294. struct sa1100_port *sport = (struct sa1100_port *)port;
  295. unsigned long flags;
  296. unsigned int utcr3;
  297. spin_lock_irqsave(&sport->port.lock, flags);
  298. utcr3 = UART_GET_UTCR3(sport);
  299. if (break_state == -1)
  300. utcr3 |= UTCR3_BRK;
  301. else
  302. utcr3 &= ~UTCR3_BRK;
  303. UART_PUT_UTCR3(sport, utcr3);
  304. spin_unlock_irqrestore(&sport->port.lock, flags);
  305. }
  306. static int sa1100_startup(struct uart_port *port)
  307. {
  308. struct sa1100_port *sport = (struct sa1100_port *)port;
  309. int retval;
  310. /*
  311. * Allocate the IRQ
  312. */
  313. retval = request_irq(sport->port.irq, sa1100_int, 0,
  314. "sa11x0-uart", sport);
  315. if (retval)
  316. return retval;
  317. /*
  318. * Finally, clear and enable interrupts
  319. */
  320. UART_PUT_UTSR0(sport, -1);
  321. UART_PUT_UTCR3(sport, UTCR3_RXE | UTCR3_TXE | UTCR3_RIE);
  322. /*
  323. * Enable modem status interrupts
  324. */
  325. spin_lock_irq(&sport->port.lock);
  326. sa1100_enable_ms(&sport->port);
  327. spin_unlock_irq(&sport->port.lock);
  328. return 0;
  329. }
  330. static void sa1100_shutdown(struct uart_port *port)
  331. {
  332. struct sa1100_port *sport = (struct sa1100_port *)port;
  333. /*
  334. * Stop our timer.
  335. */
  336. del_timer_sync(&sport->timer);
  337. /*
  338. * Free the interrupt
  339. */
  340. free_irq(sport->port.irq, sport);
  341. /*
  342. * Disable all interrupts, port and break condition.
  343. */
  344. UART_PUT_UTCR3(sport, 0);
  345. }
  346. static void
  347. sa1100_set_termios(struct uart_port *port, struct termios *termios,
  348. struct termios *old)
  349. {
  350. struct sa1100_port *sport = (struct sa1100_port *)port;
  351. unsigned long flags;
  352. unsigned int utcr0, old_utcr3, baud, quot;
  353. unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
  354. /*
  355. * We only support CS7 and CS8.
  356. */
  357. while ((termios->c_cflag & CSIZE) != CS7 &&
  358. (termios->c_cflag & CSIZE) != CS8) {
  359. termios->c_cflag &= ~CSIZE;
  360. termios->c_cflag |= old_csize;
  361. old_csize = CS8;
  362. }
  363. if ((termios->c_cflag & CSIZE) == CS8)
  364. utcr0 = UTCR0_DSS;
  365. else
  366. utcr0 = 0;
  367. if (termios->c_cflag & CSTOPB)
  368. utcr0 |= UTCR0_SBS;
  369. if (termios->c_cflag & PARENB) {
  370. utcr0 |= UTCR0_PE;
  371. if (!(termios->c_cflag & PARODD))
  372. utcr0 |= UTCR0_OES;
  373. }
  374. /*
  375. * Ask the core to calculate the divisor for us.
  376. */
  377. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/16);
  378. quot = uart_get_divisor(port, baud);
  379. spin_lock_irqsave(&sport->port.lock, flags);
  380. sport->port.read_status_mask &= UTSR0_TO_SM(UTSR0_TFS);
  381. sport->port.read_status_mask |= UTSR1_TO_SM(UTSR1_ROR);
  382. if (termios->c_iflag & INPCK)
  383. sport->port.read_status_mask |=
  384. UTSR1_TO_SM(UTSR1_FRE | UTSR1_PRE);
  385. if (termios->c_iflag & (BRKINT | PARMRK))
  386. sport->port.read_status_mask |=
  387. UTSR0_TO_SM(UTSR0_RBB | UTSR0_REB);
  388. /*
  389. * Characters to ignore
  390. */
  391. sport->port.ignore_status_mask = 0;
  392. if (termios->c_iflag & IGNPAR)
  393. sport->port.ignore_status_mask |=
  394. UTSR1_TO_SM(UTSR1_FRE | UTSR1_PRE);
  395. if (termios->c_iflag & IGNBRK) {
  396. sport->port.ignore_status_mask |=
  397. UTSR0_TO_SM(UTSR0_RBB | UTSR0_REB);
  398. /*
  399. * If we're ignoring parity and break indicators,
  400. * ignore overruns too (for real raw support).
  401. */
  402. if (termios->c_iflag & IGNPAR)
  403. sport->port.ignore_status_mask |=
  404. UTSR1_TO_SM(UTSR1_ROR);
  405. }
  406. del_timer_sync(&sport->timer);
  407. /*
  408. * Update the per-port timeout.
  409. */
  410. uart_update_timeout(port, termios->c_cflag, baud);
  411. /*
  412. * disable interrupts and drain transmitter
  413. */
  414. old_utcr3 = UART_GET_UTCR3(sport);
  415. UART_PUT_UTCR3(sport, old_utcr3 & ~(UTCR3_RIE | UTCR3_TIE));
  416. while (UART_GET_UTSR1(sport) & UTSR1_TBY)
  417. barrier();
  418. /* then, disable everything */
  419. UART_PUT_UTCR3(sport, 0);
  420. /* set the parity, stop bits and data size */
  421. UART_PUT_UTCR0(sport, utcr0);
  422. /* set the baud rate */
  423. quot -= 1;
  424. UART_PUT_UTCR1(sport, ((quot & 0xf00) >> 8));
  425. UART_PUT_UTCR2(sport, (quot & 0xff));
  426. UART_PUT_UTSR0(sport, -1);
  427. UART_PUT_UTCR3(sport, old_utcr3);
  428. if (UART_ENABLE_MS(&sport->port, termios->c_cflag))
  429. sa1100_enable_ms(&sport->port);
  430. spin_unlock_irqrestore(&sport->port.lock, flags);
  431. }
  432. static const char *sa1100_type(struct uart_port *port)
  433. {
  434. struct sa1100_port *sport = (struct sa1100_port *)port;
  435. return sport->port.type == PORT_SA1100 ? "SA1100" : NULL;
  436. }
  437. /*
  438. * Release the memory region(s) being used by 'port'.
  439. */
  440. static void sa1100_release_port(struct uart_port *port)
  441. {
  442. struct sa1100_port *sport = (struct sa1100_port *)port;
  443. release_mem_region(sport->port.mapbase, UART_PORT_SIZE);
  444. }
  445. /*
  446. * Request the memory region(s) being used by 'port'.
  447. */
  448. static int sa1100_request_port(struct uart_port *port)
  449. {
  450. struct sa1100_port *sport = (struct sa1100_port *)port;
  451. return request_mem_region(sport->port.mapbase, UART_PORT_SIZE,
  452. "sa11x0-uart") != NULL ? 0 : -EBUSY;
  453. }
  454. /*
  455. * Configure/autoconfigure the port.
  456. */
  457. static void sa1100_config_port(struct uart_port *port, int flags)
  458. {
  459. struct sa1100_port *sport = (struct sa1100_port *)port;
  460. if (flags & UART_CONFIG_TYPE &&
  461. sa1100_request_port(&sport->port) == 0)
  462. sport->port.type = PORT_SA1100;
  463. }
  464. /*
  465. * Verify the new serial_struct (for TIOCSSERIAL).
  466. * The only change we allow are to the flags and type, and
  467. * even then only between PORT_SA1100 and PORT_UNKNOWN
  468. */
  469. static int
  470. sa1100_verify_port(struct uart_port *port, struct serial_struct *ser)
  471. {
  472. struct sa1100_port *sport = (struct sa1100_port *)port;
  473. int ret = 0;
  474. if (ser->type != PORT_UNKNOWN && ser->type != PORT_SA1100)
  475. ret = -EINVAL;
  476. if (sport->port.irq != ser->irq)
  477. ret = -EINVAL;
  478. if (ser->io_type != SERIAL_IO_MEM)
  479. ret = -EINVAL;
  480. if (sport->port.uartclk / 16 != ser->baud_base)
  481. ret = -EINVAL;
  482. if ((void *)sport->port.mapbase != ser->iomem_base)
  483. ret = -EINVAL;
  484. if (sport->port.iobase != ser->port)
  485. ret = -EINVAL;
  486. if (ser->hub6 != 0)
  487. ret = -EINVAL;
  488. return ret;
  489. }
  490. static struct uart_ops sa1100_pops = {
  491. .tx_empty = sa1100_tx_empty,
  492. .set_mctrl = sa1100_set_mctrl,
  493. .get_mctrl = sa1100_get_mctrl,
  494. .stop_tx = sa1100_stop_tx,
  495. .start_tx = sa1100_start_tx,
  496. .stop_rx = sa1100_stop_rx,
  497. .enable_ms = sa1100_enable_ms,
  498. .break_ctl = sa1100_break_ctl,
  499. .startup = sa1100_startup,
  500. .shutdown = sa1100_shutdown,
  501. .set_termios = sa1100_set_termios,
  502. .type = sa1100_type,
  503. .release_port = sa1100_release_port,
  504. .request_port = sa1100_request_port,
  505. .config_port = sa1100_config_port,
  506. .verify_port = sa1100_verify_port,
  507. };
  508. static struct sa1100_port sa1100_ports[NR_PORTS];
  509. /*
  510. * Setup the SA1100 serial ports. Note that we don't include the IrDA
  511. * port here since we have our own SIR/FIR driver (see drivers/net/irda)
  512. *
  513. * Note also that we support "console=ttySAx" where "x" is either 0 or 1.
  514. * Which serial port this ends up being depends on the machine you're
  515. * running this kernel on. I'm not convinced that this is a good idea,
  516. * but that's the way it traditionally works.
  517. *
  518. * Note that NanoEngine UART3 becomes UART2, and UART2 is no longer
  519. * used here.
  520. */
  521. static void __init sa1100_init_ports(void)
  522. {
  523. static int first = 1;
  524. int i;
  525. if (!first)
  526. return;
  527. first = 0;
  528. for (i = 0; i < NR_PORTS; i++) {
  529. sa1100_ports[i].port.uartclk = 3686400;
  530. sa1100_ports[i].port.ops = &sa1100_pops;
  531. sa1100_ports[i].port.fifosize = 8;
  532. sa1100_ports[i].port.line = i;
  533. sa1100_ports[i].port.iotype = SERIAL_IO_MEM;
  534. init_timer(&sa1100_ports[i].timer);
  535. sa1100_ports[i].timer.function = sa1100_timeout;
  536. sa1100_ports[i].timer.data = (unsigned long)&sa1100_ports[i];
  537. }
  538. /*
  539. * make transmit lines outputs, so that when the port
  540. * is closed, the output is in the MARK state.
  541. */
  542. PPDR |= PPC_TXD1 | PPC_TXD3;
  543. PPSR |= PPC_TXD1 | PPC_TXD3;
  544. }
  545. void __init sa1100_register_uart_fns(struct sa1100_port_fns *fns)
  546. {
  547. if (fns->get_mctrl)
  548. sa1100_pops.get_mctrl = fns->get_mctrl;
  549. if (fns->set_mctrl)
  550. sa1100_pops.set_mctrl = fns->set_mctrl;
  551. sa1100_pops.pm = fns->pm;
  552. sa1100_pops.set_wake = fns->set_wake;
  553. }
  554. void __init sa1100_register_uart(int idx, int port)
  555. {
  556. if (idx >= NR_PORTS) {
  557. printk(KERN_ERR "%s: bad index number %d\n", __FUNCTION__, idx);
  558. return;
  559. }
  560. switch (port) {
  561. case 1:
  562. sa1100_ports[idx].port.membase = (void __iomem *)&Ser1UTCR0;
  563. sa1100_ports[idx].port.mapbase = _Ser1UTCR0;
  564. sa1100_ports[idx].port.irq = IRQ_Ser1UART;
  565. sa1100_ports[idx].port.flags = ASYNC_BOOT_AUTOCONF;
  566. break;
  567. case 2:
  568. sa1100_ports[idx].port.membase = (void __iomem *)&Ser2UTCR0;
  569. sa1100_ports[idx].port.mapbase = _Ser2UTCR0;
  570. sa1100_ports[idx].port.irq = IRQ_Ser2ICP;
  571. sa1100_ports[idx].port.flags = ASYNC_BOOT_AUTOCONF;
  572. break;
  573. case 3:
  574. sa1100_ports[idx].port.membase = (void __iomem *)&Ser3UTCR0;
  575. sa1100_ports[idx].port.mapbase = _Ser3UTCR0;
  576. sa1100_ports[idx].port.irq = IRQ_Ser3UART;
  577. sa1100_ports[idx].port.flags = ASYNC_BOOT_AUTOCONF;
  578. break;
  579. default:
  580. printk(KERN_ERR "%s: bad port number %d\n", __FUNCTION__, port);
  581. }
  582. }
  583. #ifdef CONFIG_SERIAL_SA1100_CONSOLE
  584. /*
  585. * Interrupts are disabled on entering
  586. */
  587. static void
  588. sa1100_console_write(struct console *co, const char *s, unsigned int count)
  589. {
  590. struct sa1100_port *sport = &sa1100_ports[co->index];
  591. unsigned int old_utcr3, status, i;
  592. /*
  593. * First, save UTCR3 and then disable interrupts
  594. */
  595. old_utcr3 = UART_GET_UTCR3(sport);
  596. UART_PUT_UTCR3(sport, (old_utcr3 & ~(UTCR3_RIE | UTCR3_TIE)) |
  597. UTCR3_TXE);
  598. /*
  599. * Now, do each character
  600. */
  601. for (i = 0; i < count; i++) {
  602. do {
  603. status = UART_GET_UTSR1(sport);
  604. } while (!(status & UTSR1_TNF));
  605. UART_PUT_CHAR(sport, s[i]);
  606. if (s[i] == '\n') {
  607. do {
  608. status = UART_GET_UTSR1(sport);
  609. } while (!(status & UTSR1_TNF));
  610. UART_PUT_CHAR(sport, '\r');
  611. }
  612. }
  613. /*
  614. * Finally, wait for transmitter to become empty
  615. * and restore UTCR3
  616. */
  617. do {
  618. status = UART_GET_UTSR1(sport);
  619. } while (status & UTSR1_TBY);
  620. UART_PUT_UTCR3(sport, old_utcr3);
  621. }
  622. /*
  623. * If the port was already initialised (eg, by a boot loader),
  624. * try to determine the current setup.
  625. */
  626. static void __init
  627. sa1100_console_get_options(struct sa1100_port *sport, int *baud,
  628. int *parity, int *bits)
  629. {
  630. unsigned int utcr3;
  631. utcr3 = UART_GET_UTCR3(sport) & (UTCR3_RXE | UTCR3_TXE);
  632. if (utcr3 == (UTCR3_RXE | UTCR3_TXE)) {
  633. /* ok, the port was enabled */
  634. unsigned int utcr0, quot;
  635. utcr0 = UART_GET_UTCR0(sport);
  636. *parity = 'n';
  637. if (utcr0 & UTCR0_PE) {
  638. if (utcr0 & UTCR0_OES)
  639. *parity = 'e';
  640. else
  641. *parity = 'o';
  642. }
  643. if (utcr0 & UTCR0_DSS)
  644. *bits = 8;
  645. else
  646. *bits = 7;
  647. quot = UART_GET_UTCR2(sport) | UART_GET_UTCR1(sport) << 8;
  648. quot &= 0xfff;
  649. *baud = sport->port.uartclk / (16 * (quot + 1));
  650. }
  651. }
  652. static int __init
  653. sa1100_console_setup(struct console *co, char *options)
  654. {
  655. struct sa1100_port *sport;
  656. int baud = 9600;
  657. int bits = 8;
  658. int parity = 'n';
  659. int flow = 'n';
  660. /*
  661. * Check whether an invalid uart number has been specified, and
  662. * if so, search for the first available port that does have
  663. * console support.
  664. */
  665. if (co->index == -1 || co->index >= NR_PORTS)
  666. co->index = 0;
  667. sport = &sa1100_ports[co->index];
  668. if (options)
  669. uart_parse_options(options, &baud, &parity, &bits, &flow);
  670. else
  671. sa1100_console_get_options(sport, &baud, &parity, &bits);
  672. return uart_set_options(&sport->port, co, baud, parity, bits, flow);
  673. }
  674. extern struct uart_driver sa1100_reg;
  675. static struct console sa1100_console = {
  676. .name = "ttySA",
  677. .write = sa1100_console_write,
  678. .device = uart_console_device,
  679. .setup = sa1100_console_setup,
  680. .flags = CON_PRINTBUFFER,
  681. .index = -1,
  682. .data = &sa1100_reg,
  683. };
  684. static int __init sa1100_rs_console_init(void)
  685. {
  686. sa1100_init_ports();
  687. register_console(&sa1100_console);
  688. return 0;
  689. }
  690. console_initcall(sa1100_rs_console_init);
  691. #define SA1100_CONSOLE &sa1100_console
  692. #else
  693. #define SA1100_CONSOLE NULL
  694. #endif
  695. static struct uart_driver sa1100_reg = {
  696. .owner = THIS_MODULE,
  697. .driver_name = "ttySA",
  698. .dev_name = "ttySA",
  699. .devfs_name = "ttySA",
  700. .major = SERIAL_SA1100_MAJOR,
  701. .minor = MINOR_START,
  702. .nr = NR_PORTS,
  703. .cons = SA1100_CONSOLE,
  704. };
  705. static int sa1100_serial_suspend(struct device *_dev, pm_message_t state, u32 level)
  706. {
  707. struct sa1100_port *sport = dev_get_drvdata(_dev);
  708. if (sport && level == SUSPEND_DISABLE)
  709. uart_suspend_port(&sa1100_reg, &sport->port);
  710. return 0;
  711. }
  712. static int sa1100_serial_resume(struct device *_dev, u32 level)
  713. {
  714. struct sa1100_port *sport = dev_get_drvdata(_dev);
  715. if (sport && level == RESUME_ENABLE)
  716. uart_resume_port(&sa1100_reg, &sport->port);
  717. return 0;
  718. }
  719. static int sa1100_serial_probe(struct device *_dev)
  720. {
  721. struct platform_device *dev = to_platform_device(_dev);
  722. struct resource *res = dev->resource;
  723. int i;
  724. for (i = 0; i < dev->num_resources; i++, res++)
  725. if (res->flags & IORESOURCE_MEM)
  726. break;
  727. if (i < dev->num_resources) {
  728. for (i = 0; i < NR_PORTS; i++) {
  729. if (sa1100_ports[i].port.mapbase != res->start)
  730. continue;
  731. sa1100_ports[i].port.dev = _dev;
  732. uart_add_one_port(&sa1100_reg, &sa1100_ports[i].port);
  733. dev_set_drvdata(_dev, &sa1100_ports[i]);
  734. break;
  735. }
  736. }
  737. return 0;
  738. }
  739. static int sa1100_serial_remove(struct device *_dev)
  740. {
  741. struct sa1100_port *sport = dev_get_drvdata(_dev);
  742. dev_set_drvdata(_dev, NULL);
  743. if (sport)
  744. uart_remove_one_port(&sa1100_reg, &sport->port);
  745. return 0;
  746. }
  747. static struct device_driver sa11x0_serial_driver = {
  748. .name = "sa11x0-uart",
  749. .bus = &platform_bus_type,
  750. .probe = sa1100_serial_probe,
  751. .remove = sa1100_serial_remove,
  752. .suspend = sa1100_serial_suspend,
  753. .resume = sa1100_serial_resume,
  754. };
  755. static int __init sa1100_serial_init(void)
  756. {
  757. int ret;
  758. printk(KERN_INFO "Serial: SA11x0 driver $Revision: 1.50 $\n");
  759. sa1100_init_ports();
  760. ret = uart_register_driver(&sa1100_reg);
  761. if (ret == 0) {
  762. ret = driver_register(&sa11x0_serial_driver);
  763. if (ret)
  764. uart_unregister_driver(&sa1100_reg);
  765. }
  766. return ret;
  767. }
  768. static void __exit sa1100_serial_exit(void)
  769. {
  770. driver_unregister(&sa11x0_serial_driver);
  771. uart_unregister_driver(&sa1100_reg);
  772. }
  773. module_init(sa1100_serial_init);
  774. module_exit(sa1100_serial_exit);
  775. MODULE_AUTHOR("Deep Blue Solutions Ltd");
  776. MODULE_DESCRIPTION("SA1100 generic serial port driver $Revision: 1.50 $");
  777. MODULE_LICENSE("GPL");
  778. MODULE_ALIAS_CHARDEV_MAJOR(SERIAL_SA1100_MAJOR);