8250_pci.c 53 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216
  1. /*
  2. * linux/drivers/char/8250_pci.c
  3. *
  4. * Probe module for 8250/16550-type PCI serial ports.
  5. *
  6. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  7. *
  8. * Copyright (C) 2001 Russell King, All Rights Reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License.
  13. *
  14. * $Id: 8250_pci.c,v 1.28 2002/11/02 11:14:18 rmk Exp $
  15. */
  16. #include <linux/module.h>
  17. #include <linux/init.h>
  18. #include <linux/pci.h>
  19. #include <linux/sched.h>
  20. #include <linux/string.h>
  21. #include <linux/kernel.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/tty.h>
  25. #include <linux/serial_core.h>
  26. #include <linux/8250_pci.h>
  27. #include <linux/bitops.h>
  28. #include <asm/byteorder.h>
  29. #include <asm/io.h>
  30. #include "8250.h"
  31. #undef SERIAL_DEBUG_PCI
  32. /*
  33. * init function returns:
  34. * > 0 - number of ports
  35. * = 0 - use board->num_ports
  36. * < 0 - error
  37. */
  38. struct pci_serial_quirk {
  39. u32 vendor;
  40. u32 device;
  41. u32 subvendor;
  42. u32 subdevice;
  43. int (*init)(struct pci_dev *dev);
  44. int (*setup)(struct serial_private *, struct pciserial_board *,
  45. struct uart_port *, int);
  46. void (*exit)(struct pci_dev *dev);
  47. };
  48. #define PCI_NUM_BAR_RESOURCES 6
  49. struct serial_private {
  50. struct pci_dev *dev;
  51. unsigned int nr;
  52. void __iomem *remapped_bar[PCI_NUM_BAR_RESOURCES];
  53. struct pci_serial_quirk *quirk;
  54. int line[0];
  55. };
  56. static void moan_device(const char *str, struct pci_dev *dev)
  57. {
  58. printk(KERN_WARNING "%s: %s\n"
  59. KERN_WARNING "Please send the output of lspci -vv, this\n"
  60. KERN_WARNING "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
  61. KERN_WARNING "manufacturer and name of serial board or\n"
  62. KERN_WARNING "modem board to rmk+serial@arm.linux.org.uk.\n",
  63. pci_name(dev), str, dev->vendor, dev->device,
  64. dev->subsystem_vendor, dev->subsystem_device);
  65. }
  66. static int
  67. setup_port(struct serial_private *priv, struct uart_port *port,
  68. int bar, int offset, int regshift)
  69. {
  70. struct pci_dev *dev = priv->dev;
  71. unsigned long base, len;
  72. if (bar >= PCI_NUM_BAR_RESOURCES)
  73. return -EINVAL;
  74. base = pci_resource_start(dev, bar);
  75. if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
  76. len = pci_resource_len(dev, bar);
  77. if (!priv->remapped_bar[bar])
  78. priv->remapped_bar[bar] = ioremap(base, len);
  79. if (!priv->remapped_bar[bar])
  80. return -ENOMEM;
  81. port->iotype = UPIO_MEM;
  82. port->iobase = 0;
  83. port->mapbase = base + offset;
  84. port->membase = priv->remapped_bar[bar] + offset;
  85. port->regshift = regshift;
  86. } else {
  87. port->iotype = UPIO_PORT;
  88. port->iobase = base + offset;
  89. port->mapbase = 0;
  90. port->membase = NULL;
  91. port->regshift = 0;
  92. }
  93. return 0;
  94. }
  95. /*
  96. * AFAVLAB uses a different mixture of BARs and offsets
  97. * Not that ugly ;) -- HW
  98. */
  99. static int
  100. afavlab_setup(struct serial_private *priv, struct pciserial_board *board,
  101. struct uart_port *port, int idx)
  102. {
  103. unsigned int bar, offset = board->first_offset;
  104. bar = FL_GET_BASE(board->flags);
  105. if (idx < 4)
  106. bar += idx;
  107. else {
  108. bar = 4;
  109. offset += (idx - 4) * board->uart_offset;
  110. }
  111. return setup_port(priv, port, bar, offset, board->reg_shift);
  112. }
  113. /*
  114. * HP's Remote Management Console. The Diva chip came in several
  115. * different versions. N-class, L2000 and A500 have two Diva chips, each
  116. * with 3 UARTs (the third UART on the second chip is unused). Superdome
  117. * and Keystone have one Diva chip with 3 UARTs. Some later machines have
  118. * one Diva chip, but it has been expanded to 5 UARTs.
  119. */
  120. static int __devinit pci_hp_diva_init(struct pci_dev *dev)
  121. {
  122. int rc = 0;
  123. switch (dev->subsystem_device) {
  124. case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
  125. case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
  126. case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
  127. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  128. rc = 3;
  129. break;
  130. case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
  131. rc = 2;
  132. break;
  133. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  134. rc = 4;
  135. break;
  136. case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
  137. rc = 1;
  138. break;
  139. }
  140. return rc;
  141. }
  142. /*
  143. * HP's Diva chip puts the 4th/5th serial port further out, and
  144. * some serial ports are supposed to be hidden on certain models.
  145. */
  146. static int
  147. pci_hp_diva_setup(struct serial_private *priv, struct pciserial_board *board,
  148. struct uart_port *port, int idx)
  149. {
  150. unsigned int offset = board->first_offset;
  151. unsigned int bar = FL_GET_BASE(board->flags);
  152. switch (priv->dev->subsystem_device) {
  153. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  154. if (idx == 3)
  155. idx++;
  156. break;
  157. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  158. if (idx > 0)
  159. idx++;
  160. if (idx > 2)
  161. idx++;
  162. break;
  163. }
  164. if (idx > 2)
  165. offset = 0x18;
  166. offset += idx * board->uart_offset;
  167. return setup_port(priv, port, bar, offset, board->reg_shift);
  168. }
  169. /*
  170. * Added for EKF Intel i960 serial boards
  171. */
  172. static int __devinit pci_inteli960ni_init(struct pci_dev *dev)
  173. {
  174. unsigned long oldval;
  175. if (!(dev->subsystem_device & 0x1000))
  176. return -ENODEV;
  177. /* is firmware started? */
  178. pci_read_config_dword(dev, 0x44, (void*) &oldval);
  179. if (oldval == 0x00001000L) { /* RESET value */
  180. printk(KERN_DEBUG "Local i960 firmware missing");
  181. return -ENODEV;
  182. }
  183. return 0;
  184. }
  185. /*
  186. * Some PCI serial cards using the PLX 9050 PCI interface chip require
  187. * that the card interrupt be explicitly enabled or disabled. This
  188. * seems to be mainly needed on card using the PLX which also use I/O
  189. * mapped memory.
  190. */
  191. static int __devinit pci_plx9050_init(struct pci_dev *dev)
  192. {
  193. u8 irq_config;
  194. void __iomem *p;
  195. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
  196. moan_device("no memory in bar 0", dev);
  197. return 0;
  198. }
  199. irq_config = 0x41;
  200. if (dev->vendor == PCI_VENDOR_ID_PANACOM)
  201. irq_config = 0x43;
  202. if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
  203. (dev->device == PCI_DEVICE_ID_PLX_ROMULUS)) {
  204. /*
  205. * As the megawolf cards have the int pins active
  206. * high, and have 2 UART chips, both ints must be
  207. * enabled on the 9050. Also, the UARTS are set in
  208. * 16450 mode by default, so we have to enable the
  209. * 16C950 'enhanced' mode so that we can use the
  210. * deep FIFOs
  211. */
  212. irq_config = 0x5b;
  213. }
  214. /*
  215. * enable/disable interrupts
  216. */
  217. p = ioremap(pci_resource_start(dev, 0), 0x80);
  218. if (p == NULL)
  219. return -ENOMEM;
  220. writel(irq_config, p + 0x4c);
  221. /*
  222. * Read the register back to ensure that it took effect.
  223. */
  224. readl(p + 0x4c);
  225. iounmap(p);
  226. return 0;
  227. }
  228. static void __devexit pci_plx9050_exit(struct pci_dev *dev)
  229. {
  230. u8 __iomem *p;
  231. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
  232. return;
  233. /*
  234. * disable interrupts
  235. */
  236. p = ioremap(pci_resource_start(dev, 0), 0x80);
  237. if (p != NULL) {
  238. writel(0, p + 0x4c);
  239. /*
  240. * Read the register back to ensure that it took effect.
  241. */
  242. readl(p + 0x4c);
  243. iounmap(p);
  244. }
  245. }
  246. /* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
  247. static int
  248. sbs_setup(struct serial_private *priv, struct pciserial_board *board,
  249. struct uart_port *port, int idx)
  250. {
  251. unsigned int bar, offset = board->first_offset;
  252. bar = 0;
  253. if (idx < 4) {
  254. /* first four channels map to 0, 0x100, 0x200, 0x300 */
  255. offset += idx * board->uart_offset;
  256. } else if (idx < 8) {
  257. /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
  258. offset += idx * board->uart_offset + 0xC00;
  259. } else /* we have only 8 ports on PMC-OCTALPRO */
  260. return 1;
  261. return setup_port(priv, port, bar, offset, board->reg_shift);
  262. }
  263. /*
  264. * This does initialization for PMC OCTALPRO cards:
  265. * maps the device memory, resets the UARTs (needed, bc
  266. * if the module is removed and inserted again, the card
  267. * is in the sleep mode) and enables global interrupt.
  268. */
  269. /* global control register offset for SBS PMC-OctalPro */
  270. #define OCT_REG_CR_OFF 0x500
  271. static int __devinit sbs_init(struct pci_dev *dev)
  272. {
  273. u8 __iomem *p;
  274. p = ioremap(pci_resource_start(dev, 0),pci_resource_len(dev,0));
  275. if (p == NULL)
  276. return -ENOMEM;
  277. /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
  278. writeb(0x10,p + OCT_REG_CR_OFF);
  279. udelay(50);
  280. writeb(0x0,p + OCT_REG_CR_OFF);
  281. /* Set bit-2 (INTENABLE) of Control Register */
  282. writeb(0x4, p + OCT_REG_CR_OFF);
  283. iounmap(p);
  284. return 0;
  285. }
  286. /*
  287. * Disables the global interrupt of PMC-OctalPro
  288. */
  289. static void __devexit sbs_exit(struct pci_dev *dev)
  290. {
  291. u8 __iomem *p;
  292. p = ioremap(pci_resource_start(dev, 0),pci_resource_len(dev,0));
  293. if (p != NULL) {
  294. writeb(0, p + OCT_REG_CR_OFF);
  295. }
  296. iounmap(p);
  297. }
  298. /*
  299. * SIIG serial cards have an PCI interface chip which also controls
  300. * the UART clocking frequency. Each UART can be clocked independently
  301. * (except cards equiped with 4 UARTs) and initial clocking settings
  302. * are stored in the EEPROM chip. It can cause problems because this
  303. * version of serial driver doesn't support differently clocked UART's
  304. * on single PCI card. To prevent this, initialization functions set
  305. * high frequency clocking for all UART's on given card. It is safe (I
  306. * hope) because it doesn't touch EEPROM settings to prevent conflicts
  307. * with other OSes (like M$ DOS).
  308. *
  309. * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
  310. *
  311. * There is two family of SIIG serial cards with different PCI
  312. * interface chip and different configuration methods:
  313. * - 10x cards have control registers in IO and/or memory space;
  314. * - 20x cards have control registers in standard PCI configuration space.
  315. *
  316. * Note: all 10x cards have PCI device ids 0x10..
  317. * all 20x cards have PCI device ids 0x20..
  318. *
  319. * There are also Quartet Serial cards which use Oxford Semiconductor
  320. * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
  321. *
  322. * Note: some SIIG cards are probed by the parport_serial object.
  323. */
  324. #define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
  325. #define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
  326. static int pci_siig10x_init(struct pci_dev *dev)
  327. {
  328. u16 data;
  329. void __iomem *p;
  330. switch (dev->device & 0xfff8) {
  331. case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
  332. data = 0xffdf;
  333. break;
  334. case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
  335. data = 0xf7ff;
  336. break;
  337. default: /* 1S1P, 4S */
  338. data = 0xfffb;
  339. break;
  340. }
  341. p = ioremap(pci_resource_start(dev, 0), 0x80);
  342. if (p == NULL)
  343. return -ENOMEM;
  344. writew(readw(p + 0x28) & data, p + 0x28);
  345. readw(p + 0x28);
  346. iounmap(p);
  347. return 0;
  348. }
  349. #define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
  350. #define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
  351. static int pci_siig20x_init(struct pci_dev *dev)
  352. {
  353. u8 data;
  354. /* Change clock frequency for the first UART. */
  355. pci_read_config_byte(dev, 0x6f, &data);
  356. pci_write_config_byte(dev, 0x6f, data & 0xef);
  357. /* If this card has 2 UART, we have to do the same with second UART. */
  358. if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
  359. ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
  360. pci_read_config_byte(dev, 0x73, &data);
  361. pci_write_config_byte(dev, 0x73, data & 0xef);
  362. }
  363. return 0;
  364. }
  365. static int pci_siig_init(struct pci_dev *dev)
  366. {
  367. unsigned int type = dev->device & 0xff00;
  368. if (type == 0x1000)
  369. return pci_siig10x_init(dev);
  370. else if (type == 0x2000)
  371. return pci_siig20x_init(dev);
  372. moan_device("Unknown SIIG card", dev);
  373. return -ENODEV;
  374. }
  375. /*
  376. * Timedia has an explosion of boards, and to avoid the PCI table from
  377. * growing *huge*, we use this function to collapse some 70 entries
  378. * in the PCI table into one, for sanity's and compactness's sake.
  379. */
  380. static unsigned short timedia_single_port[] = {
  381. 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
  382. };
  383. static unsigned short timedia_dual_port[] = {
  384. 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
  385. 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
  386. 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
  387. 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
  388. 0xD079, 0
  389. };
  390. static unsigned short timedia_quad_port[] = {
  391. 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
  392. 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
  393. 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
  394. 0xB157, 0
  395. };
  396. static unsigned short timedia_eight_port[] = {
  397. 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
  398. 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
  399. };
  400. static struct timedia_struct {
  401. int num;
  402. unsigned short *ids;
  403. } timedia_data[] = {
  404. { 1, timedia_single_port },
  405. { 2, timedia_dual_port },
  406. { 4, timedia_quad_port },
  407. { 8, timedia_eight_port },
  408. { 0, NULL }
  409. };
  410. static int __devinit pci_timedia_init(struct pci_dev *dev)
  411. {
  412. unsigned short *ids;
  413. int i, j;
  414. for (i = 0; timedia_data[i].num; i++) {
  415. ids = timedia_data[i].ids;
  416. for (j = 0; ids[j]; j++)
  417. if (dev->subsystem_device == ids[j])
  418. return timedia_data[i].num;
  419. }
  420. return 0;
  421. }
  422. /*
  423. * Timedia/SUNIX uses a mixture of BARs and offsets
  424. * Ugh, this is ugly as all hell --- TYT
  425. */
  426. static int
  427. pci_timedia_setup(struct serial_private *priv, struct pciserial_board *board,
  428. struct uart_port *port, int idx)
  429. {
  430. unsigned int bar = 0, offset = board->first_offset;
  431. switch (idx) {
  432. case 0:
  433. bar = 0;
  434. break;
  435. case 1:
  436. offset = board->uart_offset;
  437. bar = 0;
  438. break;
  439. case 2:
  440. bar = 1;
  441. break;
  442. case 3:
  443. offset = board->uart_offset;
  444. bar = 1;
  445. case 4: /* BAR 2 */
  446. case 5: /* BAR 3 */
  447. case 6: /* BAR 4 */
  448. case 7: /* BAR 5 */
  449. bar = idx - 2;
  450. }
  451. return setup_port(priv, port, bar, offset, board->reg_shift);
  452. }
  453. /*
  454. * Some Titan cards are also a little weird
  455. */
  456. static int
  457. titan_400l_800l_setup(struct serial_private *priv,
  458. struct pciserial_board *board,
  459. struct uart_port *port, int idx)
  460. {
  461. unsigned int bar, offset = board->first_offset;
  462. switch (idx) {
  463. case 0:
  464. bar = 1;
  465. break;
  466. case 1:
  467. bar = 2;
  468. break;
  469. default:
  470. bar = 4;
  471. offset = (idx - 2) * board->uart_offset;
  472. }
  473. return setup_port(priv, port, bar, offset, board->reg_shift);
  474. }
  475. static int __devinit pci_xircom_init(struct pci_dev *dev)
  476. {
  477. msleep(100);
  478. return 0;
  479. }
  480. static int __devinit pci_netmos_init(struct pci_dev *dev)
  481. {
  482. /* subdevice 0x00PS means <P> parallel, <S> serial */
  483. unsigned int num_serial = dev->subsystem_device & 0xf;
  484. if (num_serial == 0)
  485. return -ENODEV;
  486. return num_serial;
  487. }
  488. static int
  489. pci_default_setup(struct serial_private *priv, struct pciserial_board *board,
  490. struct uart_port *port, int idx)
  491. {
  492. unsigned int bar, offset = board->first_offset, maxnr;
  493. bar = FL_GET_BASE(board->flags);
  494. if (board->flags & FL_BASE_BARS)
  495. bar += idx;
  496. else
  497. offset += idx * board->uart_offset;
  498. maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) /
  499. (8 << board->reg_shift);
  500. if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
  501. return 1;
  502. return setup_port(priv, port, bar, offset, board->reg_shift);
  503. }
  504. /* This should be in linux/pci_ids.h */
  505. #define PCI_VENDOR_ID_SBSMODULARIO 0x124B
  506. #define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
  507. #define PCI_DEVICE_ID_OCTPRO 0x0001
  508. #define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
  509. #define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
  510. #define PCI_SUBDEVICE_ID_POCTAL232 0x0308
  511. #define PCI_SUBDEVICE_ID_POCTAL422 0x0408
  512. /*
  513. * Master list of serial port init/setup/exit quirks.
  514. * This does not describe the general nature of the port.
  515. * (ie, baud base, number and location of ports, etc)
  516. *
  517. * This list is ordered alphabetically by vendor then device.
  518. * Specific entries must come before more generic entries.
  519. */
  520. static struct pci_serial_quirk pci_serial_quirks[] = {
  521. /*
  522. * AFAVLAB cards.
  523. * It is not clear whether this applies to all products.
  524. */
  525. {
  526. .vendor = PCI_VENDOR_ID_AFAVLAB,
  527. .device = PCI_ANY_ID,
  528. .subvendor = PCI_ANY_ID,
  529. .subdevice = PCI_ANY_ID,
  530. .setup = afavlab_setup,
  531. },
  532. /*
  533. * HP Diva
  534. */
  535. {
  536. .vendor = PCI_VENDOR_ID_HP,
  537. .device = PCI_DEVICE_ID_HP_DIVA,
  538. .subvendor = PCI_ANY_ID,
  539. .subdevice = PCI_ANY_ID,
  540. .init = pci_hp_diva_init,
  541. .setup = pci_hp_diva_setup,
  542. },
  543. /*
  544. * Intel
  545. */
  546. {
  547. .vendor = PCI_VENDOR_ID_INTEL,
  548. .device = PCI_DEVICE_ID_INTEL_80960_RP,
  549. .subvendor = 0xe4bf,
  550. .subdevice = PCI_ANY_ID,
  551. .init = pci_inteli960ni_init,
  552. .setup = pci_default_setup,
  553. },
  554. /*
  555. * Panacom
  556. */
  557. {
  558. .vendor = PCI_VENDOR_ID_PANACOM,
  559. .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
  560. .subvendor = PCI_ANY_ID,
  561. .subdevice = PCI_ANY_ID,
  562. .init = pci_plx9050_init,
  563. .setup = pci_default_setup,
  564. .exit = __devexit_p(pci_plx9050_exit),
  565. },
  566. {
  567. .vendor = PCI_VENDOR_ID_PANACOM,
  568. .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
  569. .subvendor = PCI_ANY_ID,
  570. .subdevice = PCI_ANY_ID,
  571. .init = pci_plx9050_init,
  572. .setup = pci_default_setup,
  573. .exit = __devexit_p(pci_plx9050_exit),
  574. },
  575. /*
  576. * PLX
  577. */
  578. {
  579. .vendor = PCI_VENDOR_ID_PLX,
  580. .device = PCI_DEVICE_ID_PLX_9050,
  581. .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
  582. .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
  583. .init = pci_plx9050_init,
  584. .setup = pci_default_setup,
  585. .exit = __devexit_p(pci_plx9050_exit),
  586. },
  587. {
  588. .vendor = PCI_VENDOR_ID_PLX,
  589. .device = PCI_DEVICE_ID_PLX_ROMULUS,
  590. .subvendor = PCI_VENDOR_ID_PLX,
  591. .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
  592. .init = pci_plx9050_init,
  593. .setup = pci_default_setup,
  594. .exit = __devexit_p(pci_plx9050_exit),
  595. },
  596. /*
  597. * SBS Technologies, Inc., PMC-OCTALPRO 232
  598. */
  599. {
  600. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  601. .device = PCI_DEVICE_ID_OCTPRO,
  602. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  603. .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
  604. .init = sbs_init,
  605. .setup = sbs_setup,
  606. .exit = __devexit_p(sbs_exit),
  607. },
  608. /*
  609. * SBS Technologies, Inc., PMC-OCTALPRO 422
  610. */
  611. {
  612. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  613. .device = PCI_DEVICE_ID_OCTPRO,
  614. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  615. .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
  616. .init = sbs_init,
  617. .setup = sbs_setup,
  618. .exit = __devexit_p(sbs_exit),
  619. },
  620. /*
  621. * SBS Technologies, Inc., P-Octal 232
  622. */
  623. {
  624. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  625. .device = PCI_DEVICE_ID_OCTPRO,
  626. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  627. .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
  628. .init = sbs_init,
  629. .setup = sbs_setup,
  630. .exit = __devexit_p(sbs_exit),
  631. },
  632. /*
  633. * SBS Technologies, Inc., P-Octal 422
  634. */
  635. {
  636. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  637. .device = PCI_DEVICE_ID_OCTPRO,
  638. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  639. .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
  640. .init = sbs_init,
  641. .setup = sbs_setup,
  642. .exit = __devexit_p(sbs_exit),
  643. },
  644. /*
  645. * SIIG cards.
  646. */
  647. {
  648. .vendor = PCI_VENDOR_ID_SIIG,
  649. .device = PCI_ANY_ID,
  650. .subvendor = PCI_ANY_ID,
  651. .subdevice = PCI_ANY_ID,
  652. .init = pci_siig_init,
  653. .setup = pci_default_setup,
  654. },
  655. /*
  656. * Titan cards
  657. */
  658. {
  659. .vendor = PCI_VENDOR_ID_TITAN,
  660. .device = PCI_DEVICE_ID_TITAN_400L,
  661. .subvendor = PCI_ANY_ID,
  662. .subdevice = PCI_ANY_ID,
  663. .setup = titan_400l_800l_setup,
  664. },
  665. {
  666. .vendor = PCI_VENDOR_ID_TITAN,
  667. .device = PCI_DEVICE_ID_TITAN_800L,
  668. .subvendor = PCI_ANY_ID,
  669. .subdevice = PCI_ANY_ID,
  670. .setup = titan_400l_800l_setup,
  671. },
  672. /*
  673. * Timedia cards
  674. */
  675. {
  676. .vendor = PCI_VENDOR_ID_TIMEDIA,
  677. .device = PCI_DEVICE_ID_TIMEDIA_1889,
  678. .subvendor = PCI_VENDOR_ID_TIMEDIA,
  679. .subdevice = PCI_ANY_ID,
  680. .init = pci_timedia_init,
  681. .setup = pci_timedia_setup,
  682. },
  683. {
  684. .vendor = PCI_VENDOR_ID_TIMEDIA,
  685. .device = PCI_ANY_ID,
  686. .subvendor = PCI_ANY_ID,
  687. .subdevice = PCI_ANY_ID,
  688. .setup = pci_timedia_setup,
  689. },
  690. /*
  691. * Xircom cards
  692. */
  693. {
  694. .vendor = PCI_VENDOR_ID_XIRCOM,
  695. .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  696. .subvendor = PCI_ANY_ID,
  697. .subdevice = PCI_ANY_ID,
  698. .init = pci_xircom_init,
  699. .setup = pci_default_setup,
  700. },
  701. /*
  702. * Netmos cards
  703. */
  704. {
  705. .vendor = PCI_VENDOR_ID_NETMOS,
  706. .device = PCI_ANY_ID,
  707. .subvendor = PCI_ANY_ID,
  708. .subdevice = PCI_ANY_ID,
  709. .init = pci_netmos_init,
  710. .setup = pci_default_setup,
  711. },
  712. /*
  713. * Default "match everything" terminator entry
  714. */
  715. {
  716. .vendor = PCI_ANY_ID,
  717. .device = PCI_ANY_ID,
  718. .subvendor = PCI_ANY_ID,
  719. .subdevice = PCI_ANY_ID,
  720. .setup = pci_default_setup,
  721. }
  722. };
  723. static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
  724. {
  725. return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
  726. }
  727. static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
  728. {
  729. struct pci_serial_quirk *quirk;
  730. for (quirk = pci_serial_quirks; ; quirk++)
  731. if (quirk_id_matches(quirk->vendor, dev->vendor) &&
  732. quirk_id_matches(quirk->device, dev->device) &&
  733. quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
  734. quirk_id_matches(quirk->subdevice, dev->subsystem_device))
  735. break;
  736. return quirk;
  737. }
  738. static _INLINE_ int
  739. get_pci_irq(struct pci_dev *dev, struct pciserial_board *board)
  740. {
  741. if (board->flags & FL_NOIRQ)
  742. return 0;
  743. else
  744. return dev->irq;
  745. }
  746. /*
  747. * This is the configuration table for all of the PCI serial boards
  748. * which we support. It is directly indexed by the pci_board_num_t enum
  749. * value, which is encoded in the pci_device_id PCI probe table's
  750. * driver_data member.
  751. *
  752. * The makeup of these names are:
  753. * pbn_bn{_bt}_n_baud
  754. *
  755. * bn = PCI BAR number
  756. * bt = Index using PCI BARs
  757. * n = number of serial ports
  758. * baud = baud rate
  759. *
  760. * This table is sorted by (in order): baud, bt, bn, n.
  761. *
  762. * Please note: in theory if n = 1, _bt infix should make no difference.
  763. * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
  764. */
  765. enum pci_board_num_t {
  766. pbn_default = 0,
  767. pbn_b0_1_115200,
  768. pbn_b0_2_115200,
  769. pbn_b0_4_115200,
  770. pbn_b0_5_115200,
  771. pbn_b0_1_921600,
  772. pbn_b0_2_921600,
  773. pbn_b0_4_921600,
  774. pbn_b0_2_1130000,
  775. pbn_b0_4_1152000,
  776. pbn_b0_bt_1_115200,
  777. pbn_b0_bt_2_115200,
  778. pbn_b0_bt_8_115200,
  779. pbn_b0_bt_1_460800,
  780. pbn_b0_bt_2_460800,
  781. pbn_b0_bt_4_460800,
  782. pbn_b0_bt_1_921600,
  783. pbn_b0_bt_2_921600,
  784. pbn_b0_bt_4_921600,
  785. pbn_b0_bt_8_921600,
  786. pbn_b1_1_115200,
  787. pbn_b1_2_115200,
  788. pbn_b1_4_115200,
  789. pbn_b1_8_115200,
  790. pbn_b1_1_921600,
  791. pbn_b1_2_921600,
  792. pbn_b1_4_921600,
  793. pbn_b1_8_921600,
  794. pbn_b1_bt_2_921600,
  795. pbn_b1_1_1382400,
  796. pbn_b1_2_1382400,
  797. pbn_b1_4_1382400,
  798. pbn_b1_8_1382400,
  799. pbn_b2_1_115200,
  800. pbn_b2_8_115200,
  801. pbn_b2_1_460800,
  802. pbn_b2_4_460800,
  803. pbn_b2_8_460800,
  804. pbn_b2_16_460800,
  805. pbn_b2_1_921600,
  806. pbn_b2_4_921600,
  807. pbn_b2_8_921600,
  808. pbn_b2_bt_1_115200,
  809. pbn_b2_bt_2_115200,
  810. pbn_b2_bt_4_115200,
  811. pbn_b2_bt_2_921600,
  812. pbn_b2_bt_4_921600,
  813. pbn_b3_4_115200,
  814. pbn_b3_8_115200,
  815. /*
  816. * Board-specific versions.
  817. */
  818. pbn_panacom,
  819. pbn_panacom2,
  820. pbn_panacom4,
  821. pbn_plx_romulus,
  822. pbn_oxsemi,
  823. pbn_intel_i960,
  824. pbn_sgi_ioc3,
  825. pbn_nec_nile4,
  826. pbn_computone_4,
  827. pbn_computone_6,
  828. pbn_computone_8,
  829. pbn_sbsxrsio,
  830. pbn_exar_XR17C152,
  831. pbn_exar_XR17C154,
  832. pbn_exar_XR17C158,
  833. };
  834. /*
  835. * uart_offset - the space between channels
  836. * reg_shift - describes how the UART registers are mapped
  837. * to PCI memory by the card.
  838. * For example IER register on SBS, Inc. PMC-OctPro is located at
  839. * offset 0x10 from the UART base, while UART_IER is defined as 1
  840. * in include/linux/serial_reg.h,
  841. * see first lines of serial_in() and serial_out() in 8250.c
  842. */
  843. static struct pciserial_board pci_boards[] __devinitdata = {
  844. [pbn_default] = {
  845. .flags = FL_BASE0,
  846. .num_ports = 1,
  847. .base_baud = 115200,
  848. .uart_offset = 8,
  849. },
  850. [pbn_b0_1_115200] = {
  851. .flags = FL_BASE0,
  852. .num_ports = 1,
  853. .base_baud = 115200,
  854. .uart_offset = 8,
  855. },
  856. [pbn_b0_2_115200] = {
  857. .flags = FL_BASE0,
  858. .num_ports = 2,
  859. .base_baud = 115200,
  860. .uart_offset = 8,
  861. },
  862. [pbn_b0_4_115200] = {
  863. .flags = FL_BASE0,
  864. .num_ports = 4,
  865. .base_baud = 115200,
  866. .uart_offset = 8,
  867. },
  868. [pbn_b0_5_115200] = {
  869. .flags = FL_BASE0,
  870. .num_ports = 5,
  871. .base_baud = 115200,
  872. .uart_offset = 8,
  873. },
  874. [pbn_b0_1_921600] = {
  875. .flags = FL_BASE0,
  876. .num_ports = 1,
  877. .base_baud = 921600,
  878. .uart_offset = 8,
  879. },
  880. [pbn_b0_2_921600] = {
  881. .flags = FL_BASE0,
  882. .num_ports = 2,
  883. .base_baud = 921600,
  884. .uart_offset = 8,
  885. },
  886. [pbn_b0_4_921600] = {
  887. .flags = FL_BASE0,
  888. .num_ports = 4,
  889. .base_baud = 921600,
  890. .uart_offset = 8,
  891. },
  892. [pbn_b0_2_1130000] = {
  893. .flags = FL_BASE0,
  894. .num_ports = 2,
  895. .base_baud = 1130000,
  896. .uart_offset = 8,
  897. },
  898. [pbn_b0_4_1152000] = {
  899. .flags = FL_BASE0,
  900. .num_ports = 4,
  901. .base_baud = 1152000,
  902. .uart_offset = 8,
  903. },
  904. [pbn_b0_bt_1_115200] = {
  905. .flags = FL_BASE0|FL_BASE_BARS,
  906. .num_ports = 1,
  907. .base_baud = 115200,
  908. .uart_offset = 8,
  909. },
  910. [pbn_b0_bt_2_115200] = {
  911. .flags = FL_BASE0|FL_BASE_BARS,
  912. .num_ports = 2,
  913. .base_baud = 115200,
  914. .uart_offset = 8,
  915. },
  916. [pbn_b0_bt_8_115200] = {
  917. .flags = FL_BASE0|FL_BASE_BARS,
  918. .num_ports = 8,
  919. .base_baud = 115200,
  920. .uart_offset = 8,
  921. },
  922. [pbn_b0_bt_1_460800] = {
  923. .flags = FL_BASE0|FL_BASE_BARS,
  924. .num_ports = 1,
  925. .base_baud = 460800,
  926. .uart_offset = 8,
  927. },
  928. [pbn_b0_bt_2_460800] = {
  929. .flags = FL_BASE0|FL_BASE_BARS,
  930. .num_ports = 2,
  931. .base_baud = 460800,
  932. .uart_offset = 8,
  933. },
  934. [pbn_b0_bt_4_460800] = {
  935. .flags = FL_BASE0|FL_BASE_BARS,
  936. .num_ports = 4,
  937. .base_baud = 460800,
  938. .uart_offset = 8,
  939. },
  940. [pbn_b0_bt_1_921600] = {
  941. .flags = FL_BASE0|FL_BASE_BARS,
  942. .num_ports = 1,
  943. .base_baud = 921600,
  944. .uart_offset = 8,
  945. },
  946. [pbn_b0_bt_2_921600] = {
  947. .flags = FL_BASE0|FL_BASE_BARS,
  948. .num_ports = 2,
  949. .base_baud = 921600,
  950. .uart_offset = 8,
  951. },
  952. [pbn_b0_bt_4_921600] = {
  953. .flags = FL_BASE0|FL_BASE_BARS,
  954. .num_ports = 4,
  955. .base_baud = 921600,
  956. .uart_offset = 8,
  957. },
  958. [pbn_b0_bt_8_921600] = {
  959. .flags = FL_BASE0|FL_BASE_BARS,
  960. .num_ports = 8,
  961. .base_baud = 921600,
  962. .uart_offset = 8,
  963. },
  964. [pbn_b1_1_115200] = {
  965. .flags = FL_BASE1,
  966. .num_ports = 1,
  967. .base_baud = 115200,
  968. .uart_offset = 8,
  969. },
  970. [pbn_b1_2_115200] = {
  971. .flags = FL_BASE1,
  972. .num_ports = 2,
  973. .base_baud = 115200,
  974. .uart_offset = 8,
  975. },
  976. [pbn_b1_4_115200] = {
  977. .flags = FL_BASE1,
  978. .num_ports = 4,
  979. .base_baud = 115200,
  980. .uart_offset = 8,
  981. },
  982. [pbn_b1_8_115200] = {
  983. .flags = FL_BASE1,
  984. .num_ports = 8,
  985. .base_baud = 115200,
  986. .uart_offset = 8,
  987. },
  988. [pbn_b1_1_921600] = {
  989. .flags = FL_BASE1,
  990. .num_ports = 1,
  991. .base_baud = 921600,
  992. .uart_offset = 8,
  993. },
  994. [pbn_b1_2_921600] = {
  995. .flags = FL_BASE1,
  996. .num_ports = 2,
  997. .base_baud = 921600,
  998. .uart_offset = 8,
  999. },
  1000. [pbn_b1_4_921600] = {
  1001. .flags = FL_BASE1,
  1002. .num_ports = 4,
  1003. .base_baud = 921600,
  1004. .uart_offset = 8,
  1005. },
  1006. [pbn_b1_8_921600] = {
  1007. .flags = FL_BASE1,
  1008. .num_ports = 8,
  1009. .base_baud = 921600,
  1010. .uart_offset = 8,
  1011. },
  1012. [pbn_b1_bt_2_921600] = {
  1013. .flags = FL_BASE1|FL_BASE_BARS,
  1014. .num_ports = 2,
  1015. .base_baud = 921600,
  1016. .uart_offset = 8,
  1017. },
  1018. [pbn_b1_1_1382400] = {
  1019. .flags = FL_BASE1,
  1020. .num_ports = 1,
  1021. .base_baud = 1382400,
  1022. .uart_offset = 8,
  1023. },
  1024. [pbn_b1_2_1382400] = {
  1025. .flags = FL_BASE1,
  1026. .num_ports = 2,
  1027. .base_baud = 1382400,
  1028. .uart_offset = 8,
  1029. },
  1030. [pbn_b1_4_1382400] = {
  1031. .flags = FL_BASE1,
  1032. .num_ports = 4,
  1033. .base_baud = 1382400,
  1034. .uart_offset = 8,
  1035. },
  1036. [pbn_b1_8_1382400] = {
  1037. .flags = FL_BASE1,
  1038. .num_ports = 8,
  1039. .base_baud = 1382400,
  1040. .uart_offset = 8,
  1041. },
  1042. [pbn_b2_1_115200] = {
  1043. .flags = FL_BASE2,
  1044. .num_ports = 1,
  1045. .base_baud = 115200,
  1046. .uart_offset = 8,
  1047. },
  1048. [pbn_b2_8_115200] = {
  1049. .flags = FL_BASE2,
  1050. .num_ports = 8,
  1051. .base_baud = 115200,
  1052. .uart_offset = 8,
  1053. },
  1054. [pbn_b2_1_460800] = {
  1055. .flags = FL_BASE2,
  1056. .num_ports = 1,
  1057. .base_baud = 460800,
  1058. .uart_offset = 8,
  1059. },
  1060. [pbn_b2_4_460800] = {
  1061. .flags = FL_BASE2,
  1062. .num_ports = 4,
  1063. .base_baud = 460800,
  1064. .uart_offset = 8,
  1065. },
  1066. [pbn_b2_8_460800] = {
  1067. .flags = FL_BASE2,
  1068. .num_ports = 8,
  1069. .base_baud = 460800,
  1070. .uart_offset = 8,
  1071. },
  1072. [pbn_b2_16_460800] = {
  1073. .flags = FL_BASE2,
  1074. .num_ports = 16,
  1075. .base_baud = 460800,
  1076. .uart_offset = 8,
  1077. },
  1078. [pbn_b2_1_921600] = {
  1079. .flags = FL_BASE2,
  1080. .num_ports = 1,
  1081. .base_baud = 921600,
  1082. .uart_offset = 8,
  1083. },
  1084. [pbn_b2_4_921600] = {
  1085. .flags = FL_BASE2,
  1086. .num_ports = 4,
  1087. .base_baud = 921600,
  1088. .uart_offset = 8,
  1089. },
  1090. [pbn_b2_8_921600] = {
  1091. .flags = FL_BASE2,
  1092. .num_ports = 8,
  1093. .base_baud = 921600,
  1094. .uart_offset = 8,
  1095. },
  1096. [pbn_b2_bt_1_115200] = {
  1097. .flags = FL_BASE2|FL_BASE_BARS,
  1098. .num_ports = 1,
  1099. .base_baud = 115200,
  1100. .uart_offset = 8,
  1101. },
  1102. [pbn_b2_bt_2_115200] = {
  1103. .flags = FL_BASE2|FL_BASE_BARS,
  1104. .num_ports = 2,
  1105. .base_baud = 115200,
  1106. .uart_offset = 8,
  1107. },
  1108. [pbn_b2_bt_4_115200] = {
  1109. .flags = FL_BASE2|FL_BASE_BARS,
  1110. .num_ports = 4,
  1111. .base_baud = 115200,
  1112. .uart_offset = 8,
  1113. },
  1114. [pbn_b2_bt_2_921600] = {
  1115. .flags = FL_BASE2|FL_BASE_BARS,
  1116. .num_ports = 2,
  1117. .base_baud = 921600,
  1118. .uart_offset = 8,
  1119. },
  1120. [pbn_b2_bt_4_921600] = {
  1121. .flags = FL_BASE2|FL_BASE_BARS,
  1122. .num_ports = 4,
  1123. .base_baud = 921600,
  1124. .uart_offset = 8,
  1125. },
  1126. [pbn_b3_4_115200] = {
  1127. .flags = FL_BASE3,
  1128. .num_ports = 4,
  1129. .base_baud = 115200,
  1130. .uart_offset = 8,
  1131. },
  1132. [pbn_b3_8_115200] = {
  1133. .flags = FL_BASE3,
  1134. .num_ports = 8,
  1135. .base_baud = 115200,
  1136. .uart_offset = 8,
  1137. },
  1138. /*
  1139. * Entries following this are board-specific.
  1140. */
  1141. /*
  1142. * Panacom - IOMEM
  1143. */
  1144. [pbn_panacom] = {
  1145. .flags = FL_BASE2,
  1146. .num_ports = 2,
  1147. .base_baud = 921600,
  1148. .uart_offset = 0x400,
  1149. .reg_shift = 7,
  1150. },
  1151. [pbn_panacom2] = {
  1152. .flags = FL_BASE2|FL_BASE_BARS,
  1153. .num_ports = 2,
  1154. .base_baud = 921600,
  1155. .uart_offset = 0x400,
  1156. .reg_shift = 7,
  1157. },
  1158. [pbn_panacom4] = {
  1159. .flags = FL_BASE2|FL_BASE_BARS,
  1160. .num_ports = 4,
  1161. .base_baud = 921600,
  1162. .uart_offset = 0x400,
  1163. .reg_shift = 7,
  1164. },
  1165. /* I think this entry is broken - the first_offset looks wrong --rmk */
  1166. [pbn_plx_romulus] = {
  1167. .flags = FL_BASE2,
  1168. .num_ports = 4,
  1169. .base_baud = 921600,
  1170. .uart_offset = 8 << 2,
  1171. .reg_shift = 2,
  1172. .first_offset = 0x03,
  1173. },
  1174. /*
  1175. * This board uses the size of PCI Base region 0 to
  1176. * signal now many ports are available
  1177. */
  1178. [pbn_oxsemi] = {
  1179. .flags = FL_BASE0|FL_REGION_SZ_CAP,
  1180. .num_ports = 32,
  1181. .base_baud = 115200,
  1182. .uart_offset = 8,
  1183. },
  1184. /*
  1185. * EKF addition for i960 Boards form EKF with serial port.
  1186. * Max 256 ports.
  1187. */
  1188. [pbn_intel_i960] = {
  1189. .flags = FL_BASE0,
  1190. .num_ports = 32,
  1191. .base_baud = 921600,
  1192. .uart_offset = 8 << 2,
  1193. .reg_shift = 2,
  1194. .first_offset = 0x10000,
  1195. },
  1196. [pbn_sgi_ioc3] = {
  1197. .flags = FL_BASE0|FL_NOIRQ,
  1198. .num_ports = 1,
  1199. .base_baud = 458333,
  1200. .uart_offset = 8,
  1201. .reg_shift = 0,
  1202. .first_offset = 0x20178,
  1203. },
  1204. /*
  1205. * NEC Vrc-5074 (Nile 4) builtin UART.
  1206. */
  1207. [pbn_nec_nile4] = {
  1208. .flags = FL_BASE0,
  1209. .num_ports = 1,
  1210. .base_baud = 520833,
  1211. .uart_offset = 8 << 3,
  1212. .reg_shift = 3,
  1213. .first_offset = 0x300,
  1214. },
  1215. /*
  1216. * Computone - uses IOMEM.
  1217. */
  1218. [pbn_computone_4] = {
  1219. .flags = FL_BASE0,
  1220. .num_ports = 4,
  1221. .base_baud = 921600,
  1222. .uart_offset = 0x40,
  1223. .reg_shift = 2,
  1224. .first_offset = 0x200,
  1225. },
  1226. [pbn_computone_6] = {
  1227. .flags = FL_BASE0,
  1228. .num_ports = 6,
  1229. .base_baud = 921600,
  1230. .uart_offset = 0x40,
  1231. .reg_shift = 2,
  1232. .first_offset = 0x200,
  1233. },
  1234. [pbn_computone_8] = {
  1235. .flags = FL_BASE0,
  1236. .num_ports = 8,
  1237. .base_baud = 921600,
  1238. .uart_offset = 0x40,
  1239. .reg_shift = 2,
  1240. .first_offset = 0x200,
  1241. },
  1242. [pbn_sbsxrsio] = {
  1243. .flags = FL_BASE0,
  1244. .num_ports = 8,
  1245. .base_baud = 460800,
  1246. .uart_offset = 256,
  1247. .reg_shift = 4,
  1248. },
  1249. /*
  1250. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  1251. * Only basic 16550A support.
  1252. * XR17C15[24] are not tested, but they should work.
  1253. */
  1254. [pbn_exar_XR17C152] = {
  1255. .flags = FL_BASE0,
  1256. .num_ports = 2,
  1257. .base_baud = 921600,
  1258. .uart_offset = 0x200,
  1259. },
  1260. [pbn_exar_XR17C154] = {
  1261. .flags = FL_BASE0,
  1262. .num_ports = 4,
  1263. .base_baud = 921600,
  1264. .uart_offset = 0x200,
  1265. },
  1266. [pbn_exar_XR17C158] = {
  1267. .flags = FL_BASE0,
  1268. .num_ports = 8,
  1269. .base_baud = 921600,
  1270. .uart_offset = 0x200,
  1271. },
  1272. };
  1273. /*
  1274. * Given a complete unknown PCI device, try to use some heuristics to
  1275. * guess what the configuration might be, based on the pitiful PCI
  1276. * serial specs. Returns 0 on success, 1 on failure.
  1277. */
  1278. static int __devinit
  1279. serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
  1280. {
  1281. int num_iomem, num_port, first_port = -1, i;
  1282. /*
  1283. * If it is not a communications device or the programming
  1284. * interface is greater than 6, give up.
  1285. *
  1286. * (Should we try to make guesses for multiport serial devices
  1287. * later?)
  1288. */
  1289. if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
  1290. ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
  1291. (dev->class & 0xff) > 6)
  1292. return -ENODEV;
  1293. num_iomem = num_port = 0;
  1294. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  1295. if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
  1296. num_port++;
  1297. if (first_port == -1)
  1298. first_port = i;
  1299. }
  1300. if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
  1301. num_iomem++;
  1302. }
  1303. /*
  1304. * If there is 1 or 0 iomem regions, and exactly one port,
  1305. * use it. We guess the number of ports based on the IO
  1306. * region size.
  1307. */
  1308. if (num_iomem <= 1 && num_port == 1) {
  1309. board->flags = first_port;
  1310. board->num_ports = pci_resource_len(dev, first_port) / 8;
  1311. return 0;
  1312. }
  1313. /*
  1314. * Now guess if we've got a board which indexes by BARs.
  1315. * Each IO BAR should be 8 bytes, and they should follow
  1316. * consecutively.
  1317. */
  1318. first_port = -1;
  1319. num_port = 0;
  1320. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  1321. if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
  1322. pci_resource_len(dev, i) == 8 &&
  1323. (first_port == -1 || (first_port + num_port) == i)) {
  1324. num_port++;
  1325. if (first_port == -1)
  1326. first_port = i;
  1327. }
  1328. }
  1329. if (num_port > 1) {
  1330. board->flags = first_port | FL_BASE_BARS;
  1331. board->num_ports = num_port;
  1332. return 0;
  1333. }
  1334. return -ENODEV;
  1335. }
  1336. static inline int
  1337. serial_pci_matches(struct pciserial_board *board,
  1338. struct pciserial_board *guessed)
  1339. {
  1340. return
  1341. board->num_ports == guessed->num_ports &&
  1342. board->base_baud == guessed->base_baud &&
  1343. board->uart_offset == guessed->uart_offset &&
  1344. board->reg_shift == guessed->reg_shift &&
  1345. board->first_offset == guessed->first_offset;
  1346. }
  1347. struct serial_private *
  1348. pciserial_init_ports(struct pci_dev *dev, struct pciserial_board *board)
  1349. {
  1350. struct uart_port serial_port;
  1351. struct serial_private *priv;
  1352. struct pci_serial_quirk *quirk;
  1353. int rc, nr_ports, i;
  1354. nr_ports = board->num_ports;
  1355. /*
  1356. * Find an init and setup quirks.
  1357. */
  1358. quirk = find_quirk(dev);
  1359. /*
  1360. * Run the new-style initialization function.
  1361. * The initialization function returns:
  1362. * <0 - error
  1363. * 0 - use board->num_ports
  1364. * >0 - number of ports
  1365. */
  1366. if (quirk->init) {
  1367. rc = quirk->init(dev);
  1368. if (rc < 0) {
  1369. priv = ERR_PTR(rc);
  1370. goto err_out;
  1371. }
  1372. if (rc)
  1373. nr_ports = rc;
  1374. }
  1375. priv = kmalloc(sizeof(struct serial_private) +
  1376. sizeof(unsigned int) * nr_ports,
  1377. GFP_KERNEL);
  1378. if (!priv) {
  1379. priv = ERR_PTR(-ENOMEM);
  1380. goto err_deinit;
  1381. }
  1382. memset(priv, 0, sizeof(struct serial_private) +
  1383. sizeof(unsigned int) * nr_ports);
  1384. priv->dev = dev;
  1385. priv->quirk = quirk;
  1386. memset(&serial_port, 0, sizeof(struct uart_port));
  1387. serial_port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
  1388. serial_port.uartclk = board->base_baud * 16;
  1389. serial_port.irq = get_pci_irq(dev, board);
  1390. serial_port.dev = &dev->dev;
  1391. for (i = 0; i < nr_ports; i++) {
  1392. if (quirk->setup(priv, board, &serial_port, i))
  1393. break;
  1394. #ifdef SERIAL_DEBUG_PCI
  1395. printk("Setup PCI port: port %x, irq %d, type %d\n",
  1396. serial_port.iobase, serial_port.irq, serial_port.iotype);
  1397. #endif
  1398. priv->line[i] = serial8250_register_port(&serial_port);
  1399. if (priv->line[i] < 0) {
  1400. printk(KERN_WARNING "Couldn't register serial port %s: %d\n", pci_name(dev), priv->line[i]);
  1401. break;
  1402. }
  1403. }
  1404. priv->nr = i;
  1405. return priv;
  1406. err_deinit:
  1407. if (quirk->exit)
  1408. quirk->exit(dev);
  1409. err_out:
  1410. return priv;
  1411. }
  1412. EXPORT_SYMBOL_GPL(pciserial_init_ports);
  1413. void pciserial_remove_ports(struct serial_private *priv)
  1414. {
  1415. struct pci_serial_quirk *quirk;
  1416. int i;
  1417. for (i = 0; i < priv->nr; i++)
  1418. serial8250_unregister_port(priv->line[i]);
  1419. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  1420. if (priv->remapped_bar[i])
  1421. iounmap(priv->remapped_bar[i]);
  1422. priv->remapped_bar[i] = NULL;
  1423. }
  1424. /*
  1425. * Find the exit quirks.
  1426. */
  1427. quirk = find_quirk(priv->dev);
  1428. if (quirk->exit)
  1429. quirk->exit(priv->dev);
  1430. kfree(priv);
  1431. }
  1432. EXPORT_SYMBOL_GPL(pciserial_remove_ports);
  1433. void pciserial_suspend_ports(struct serial_private *priv)
  1434. {
  1435. int i;
  1436. for (i = 0; i < priv->nr; i++)
  1437. if (priv->line[i] >= 0)
  1438. serial8250_suspend_port(priv->line[i]);
  1439. }
  1440. EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
  1441. void pciserial_resume_ports(struct serial_private *priv)
  1442. {
  1443. int i;
  1444. /*
  1445. * Ensure that the board is correctly configured.
  1446. */
  1447. if (priv->quirk->init)
  1448. priv->quirk->init(priv->dev);
  1449. for (i = 0; i < priv->nr; i++)
  1450. if (priv->line[i] >= 0)
  1451. serial8250_resume_port(priv->line[i]);
  1452. }
  1453. EXPORT_SYMBOL_GPL(pciserial_resume_ports);
  1454. /*
  1455. * Probe one serial board. Unfortunately, there is no rhyme nor reason
  1456. * to the arrangement of serial ports on a PCI card.
  1457. */
  1458. static int __devinit
  1459. pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
  1460. {
  1461. struct serial_private *priv;
  1462. struct pciserial_board *board, tmp;
  1463. int rc;
  1464. if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
  1465. printk(KERN_ERR "pci_init_one: invalid driver_data: %ld\n",
  1466. ent->driver_data);
  1467. return -EINVAL;
  1468. }
  1469. board = &pci_boards[ent->driver_data];
  1470. rc = pci_enable_device(dev);
  1471. if (rc)
  1472. return rc;
  1473. if (ent->driver_data == pbn_default) {
  1474. /*
  1475. * Use a copy of the pci_board entry for this;
  1476. * avoid changing entries in the table.
  1477. */
  1478. memcpy(&tmp, board, sizeof(struct pciserial_board));
  1479. board = &tmp;
  1480. /*
  1481. * We matched one of our class entries. Try to
  1482. * determine the parameters of this board.
  1483. */
  1484. rc = serial_pci_guess_board(dev, board);
  1485. if (rc)
  1486. goto disable;
  1487. } else {
  1488. /*
  1489. * We matched an explicit entry. If we are able to
  1490. * detect this boards settings with our heuristic,
  1491. * then we no longer need this entry.
  1492. */
  1493. memcpy(&tmp, &pci_boards[pbn_default],
  1494. sizeof(struct pciserial_board));
  1495. rc = serial_pci_guess_board(dev, &tmp);
  1496. if (rc == 0 && serial_pci_matches(board, &tmp))
  1497. moan_device("Redundant entry in serial pci_table.",
  1498. dev);
  1499. }
  1500. priv = pciserial_init_ports(dev, board);
  1501. if (!IS_ERR(priv)) {
  1502. pci_set_drvdata(dev, priv);
  1503. return 0;
  1504. }
  1505. rc = PTR_ERR(priv);
  1506. disable:
  1507. pci_disable_device(dev);
  1508. return rc;
  1509. }
  1510. static void __devexit pciserial_remove_one(struct pci_dev *dev)
  1511. {
  1512. struct serial_private *priv = pci_get_drvdata(dev);
  1513. pci_set_drvdata(dev, NULL);
  1514. pciserial_remove_ports(priv);
  1515. pci_disable_device(dev);
  1516. }
  1517. static int pciserial_suspend_one(struct pci_dev *dev, pm_message_t state)
  1518. {
  1519. struct serial_private *priv = pci_get_drvdata(dev);
  1520. if (priv)
  1521. pciserial_suspend_ports(priv);
  1522. pci_save_state(dev);
  1523. pci_set_power_state(dev, pci_choose_state(dev, state));
  1524. return 0;
  1525. }
  1526. static int pciserial_resume_one(struct pci_dev *dev)
  1527. {
  1528. struct serial_private *priv = pci_get_drvdata(dev);
  1529. pci_set_power_state(dev, PCI_D0);
  1530. pci_restore_state(dev);
  1531. if (priv) {
  1532. /*
  1533. * The device may have been disabled. Re-enable it.
  1534. */
  1535. pci_enable_device(dev);
  1536. pciserial_resume_ports(priv);
  1537. }
  1538. return 0;
  1539. }
  1540. static struct pci_device_id serial_pci_tbl[] = {
  1541. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  1542. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1543. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  1544. pbn_b1_8_1382400 },
  1545. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  1546. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1547. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  1548. pbn_b1_4_1382400 },
  1549. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  1550. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1551. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  1552. pbn_b1_2_1382400 },
  1553. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1554. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1555. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  1556. pbn_b1_8_1382400 },
  1557. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1558. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1559. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  1560. pbn_b1_4_1382400 },
  1561. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1562. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1563. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  1564. pbn_b1_2_1382400 },
  1565. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1566. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1567. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
  1568. pbn_b1_8_921600 },
  1569. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1570. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1571. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
  1572. pbn_b1_8_921600 },
  1573. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1574. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1575. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
  1576. pbn_b1_4_921600 },
  1577. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1578. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1579. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
  1580. pbn_b1_4_921600 },
  1581. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1582. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1583. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
  1584. pbn_b1_2_921600 },
  1585. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1586. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1587. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
  1588. pbn_b1_8_921600 },
  1589. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1590. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1591. PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
  1592. pbn_b1_8_921600 },
  1593. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1594. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1595. PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
  1596. pbn_b1_4_921600 },
  1597. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
  1598. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1599. pbn_b2_bt_1_115200 },
  1600. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
  1601. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1602. pbn_b2_bt_2_115200 },
  1603. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
  1604. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1605. pbn_b2_bt_4_115200 },
  1606. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
  1607. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1608. pbn_b2_bt_2_115200 },
  1609. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
  1610. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1611. pbn_b2_bt_4_115200 },
  1612. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
  1613. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1614. pbn_b2_8_115200 },
  1615. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
  1616. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1617. pbn_b2_8_115200 },
  1618. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
  1619. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1620. pbn_b2_bt_2_115200 },
  1621. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
  1622. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1623. pbn_b2_bt_2_921600 },
  1624. /*
  1625. * VScom SPCOM800, from sl@s.pl
  1626. */
  1627. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
  1628. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1629. pbn_b2_8_921600 },
  1630. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
  1631. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1632. pbn_b2_4_921600 },
  1633. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1634. PCI_SUBVENDOR_ID_KEYSPAN,
  1635. PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
  1636. pbn_panacom },
  1637. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
  1638. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1639. pbn_panacom4 },
  1640. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
  1641. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1642. pbn_panacom2 },
  1643. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1644. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  1645. PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
  1646. pbn_b2_4_460800 },
  1647. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1648. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  1649. PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
  1650. pbn_b2_8_460800 },
  1651. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1652. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  1653. PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
  1654. pbn_b2_16_460800 },
  1655. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1656. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  1657. PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
  1658. pbn_b2_16_460800 },
  1659. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1660. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  1661. PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
  1662. pbn_b2_4_460800 },
  1663. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1664. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  1665. PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
  1666. pbn_b2_8_460800 },
  1667. /*
  1668. * Megawolf Romulus PCI Serial Card, from Mike Hudson
  1669. * (Exoray@isys.ca)
  1670. */
  1671. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
  1672. 0x10b5, 0x106a, 0, 0,
  1673. pbn_plx_romulus },
  1674. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
  1675. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1676. pbn_b1_4_115200 },
  1677. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
  1678. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1679. pbn_b1_2_115200 },
  1680. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
  1681. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1682. pbn_b1_8_115200 },
  1683. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
  1684. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1685. pbn_b1_8_115200 },
  1686. { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
  1687. PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4, 0, 0,
  1688. pbn_b0_4_921600 },
  1689. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  1690. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL, 0, 0,
  1691. pbn_b0_4_1152000 },
  1692. /*
  1693. * The below card is a little controversial since it is the
  1694. * subject of a PCI vendor/device ID clash. (See
  1695. * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
  1696. * For now just used the hex ID 0x950a.
  1697. */
  1698. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  1699. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1700. pbn_b0_2_1130000 },
  1701. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  1702. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1703. pbn_b0_4_115200 },
  1704. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
  1705. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1706. pbn_b0_bt_2_921600 },
  1707. /*
  1708. * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
  1709. * from skokodyn@yahoo.com
  1710. */
  1711. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  1712. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
  1713. pbn_sbsxrsio },
  1714. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  1715. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
  1716. pbn_sbsxrsio },
  1717. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  1718. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
  1719. pbn_sbsxrsio },
  1720. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  1721. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
  1722. pbn_sbsxrsio },
  1723. /*
  1724. * Digitan DS560-558, from jimd@esoft.com
  1725. */
  1726. { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
  1727. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1728. pbn_b1_1_115200 },
  1729. /*
  1730. * Titan Electronic cards
  1731. * The 400L and 800L have a custom setup quirk.
  1732. */
  1733. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
  1734. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1735. pbn_b0_1_921600 },
  1736. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
  1737. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1738. pbn_b0_2_921600 },
  1739. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
  1740. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1741. pbn_b0_4_921600 },
  1742. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
  1743. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1744. pbn_b0_4_921600 },
  1745. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
  1746. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1747. pbn_b1_1_921600 },
  1748. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
  1749. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1750. pbn_b1_bt_2_921600 },
  1751. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
  1752. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1753. pbn_b0_bt_4_921600 },
  1754. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
  1755. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1756. pbn_b0_bt_8_921600 },
  1757. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
  1758. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1759. pbn_b2_1_460800 },
  1760. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
  1761. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1762. pbn_b2_1_460800 },
  1763. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
  1764. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1765. pbn_b2_1_460800 },
  1766. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
  1767. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1768. pbn_b2_bt_2_921600 },
  1769. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
  1770. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1771. pbn_b2_bt_2_921600 },
  1772. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
  1773. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1774. pbn_b2_bt_2_921600 },
  1775. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
  1776. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1777. pbn_b2_bt_4_921600 },
  1778. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
  1779. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1780. pbn_b2_bt_4_921600 },
  1781. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
  1782. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1783. pbn_b2_bt_4_921600 },
  1784. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
  1785. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1786. pbn_b0_1_921600 },
  1787. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
  1788. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1789. pbn_b0_1_921600 },
  1790. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
  1791. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1792. pbn_b0_1_921600 },
  1793. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
  1794. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1795. pbn_b0_bt_2_921600 },
  1796. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
  1797. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1798. pbn_b0_bt_2_921600 },
  1799. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
  1800. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1801. pbn_b0_bt_2_921600 },
  1802. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
  1803. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1804. pbn_b0_bt_4_921600 },
  1805. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
  1806. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1807. pbn_b0_bt_4_921600 },
  1808. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
  1809. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1810. pbn_b0_bt_4_921600 },
  1811. /*
  1812. * Computone devices submitted by Doug McNash dmcnash@computone.com
  1813. */
  1814. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  1815. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
  1816. 0, 0, pbn_computone_4 },
  1817. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  1818. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
  1819. 0, 0, pbn_computone_8 },
  1820. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  1821. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
  1822. 0, 0, pbn_computone_6 },
  1823. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
  1824. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1825. pbn_oxsemi },
  1826. { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
  1827. PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
  1828. pbn_b0_bt_1_921600 },
  1829. /*
  1830. * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
  1831. */
  1832. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
  1833. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1834. pbn_b0_bt_8_115200 },
  1835. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
  1836. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1837. pbn_b0_bt_8_115200 },
  1838. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
  1839. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1840. pbn_b0_bt_2_115200 },
  1841. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
  1842. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1843. pbn_b0_bt_2_115200 },
  1844. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
  1845. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1846. pbn_b0_bt_2_115200 },
  1847. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
  1848. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1849. pbn_b0_bt_4_460800 },
  1850. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
  1851. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1852. pbn_b0_bt_4_460800 },
  1853. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
  1854. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1855. pbn_b0_bt_2_460800 },
  1856. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
  1857. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1858. pbn_b0_bt_2_460800 },
  1859. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
  1860. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1861. pbn_b0_bt_2_460800 },
  1862. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
  1863. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1864. pbn_b0_bt_1_115200 },
  1865. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
  1866. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1867. pbn_b0_bt_1_460800 },
  1868. /*
  1869. * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
  1870. */
  1871. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
  1872. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1873. pbn_b1_1_1382400 },
  1874. /*
  1875. * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
  1876. */
  1877. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
  1878. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1879. pbn_b1_1_1382400 },
  1880. /*
  1881. * RAStel 2 port modem, gerg@moreton.com.au
  1882. */
  1883. { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
  1884. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1885. pbn_b2_bt_2_115200 },
  1886. /*
  1887. * EKF addition for i960 Boards form EKF with serial port
  1888. */
  1889. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
  1890. 0xE4BF, PCI_ANY_ID, 0, 0,
  1891. pbn_intel_i960 },
  1892. /*
  1893. * Xircom Cardbus/Ethernet combos
  1894. */
  1895. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  1896. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1897. pbn_b0_1_115200 },
  1898. /*
  1899. * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
  1900. */
  1901. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
  1902. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1903. pbn_b0_1_115200 },
  1904. /*
  1905. * Untested PCI modems, sent in from various folks...
  1906. */
  1907. /*
  1908. * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
  1909. */
  1910. { PCI_VENDOR_ID_ROCKWELL, 0x1004,
  1911. 0x1048, 0x1500, 0, 0,
  1912. pbn_b1_1_115200 },
  1913. { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
  1914. 0xFF00, 0, 0, 0,
  1915. pbn_sgi_ioc3 },
  1916. /*
  1917. * HP Diva card
  1918. */
  1919. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  1920. PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
  1921. pbn_b1_1_115200 },
  1922. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  1923. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1924. pbn_b0_5_115200 },
  1925. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
  1926. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1927. pbn_b2_1_115200 },
  1928. /*
  1929. * NEC Vrc-5074 (Nile 4) builtin UART.
  1930. */
  1931. { PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_NILE4,
  1932. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1933. pbn_nec_nile4 },
  1934. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
  1935. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1936. pbn_b3_4_115200 },
  1937. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
  1938. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1939. pbn_b3_8_115200 },
  1940. /*
  1941. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  1942. */
  1943. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  1944. PCI_ANY_ID, PCI_ANY_ID,
  1945. 0,
  1946. 0, pbn_exar_XR17C152 },
  1947. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  1948. PCI_ANY_ID, PCI_ANY_ID,
  1949. 0,
  1950. 0, pbn_exar_XR17C154 },
  1951. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  1952. PCI_ANY_ID, PCI_ANY_ID,
  1953. 0,
  1954. 0, pbn_exar_XR17C158 },
  1955. /*
  1956. * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
  1957. */
  1958. { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
  1959. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1960. pbn_b0_1_115200 },
  1961. /*
  1962. * These entries match devices with class COMMUNICATION_SERIAL,
  1963. * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
  1964. */
  1965. { PCI_ANY_ID, PCI_ANY_ID,
  1966. PCI_ANY_ID, PCI_ANY_ID,
  1967. PCI_CLASS_COMMUNICATION_SERIAL << 8,
  1968. 0xffff00, pbn_default },
  1969. { PCI_ANY_ID, PCI_ANY_ID,
  1970. PCI_ANY_ID, PCI_ANY_ID,
  1971. PCI_CLASS_COMMUNICATION_MODEM << 8,
  1972. 0xffff00, pbn_default },
  1973. { PCI_ANY_ID, PCI_ANY_ID,
  1974. PCI_ANY_ID, PCI_ANY_ID,
  1975. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
  1976. 0xffff00, pbn_default },
  1977. { 0, }
  1978. };
  1979. static struct pci_driver serial_pci_driver = {
  1980. .name = "serial",
  1981. .probe = pciserial_init_one,
  1982. .remove = __devexit_p(pciserial_remove_one),
  1983. .suspend = pciserial_suspend_one,
  1984. .resume = pciserial_resume_one,
  1985. .id_table = serial_pci_tbl,
  1986. };
  1987. static int __init serial8250_pci_init(void)
  1988. {
  1989. return pci_register_driver(&serial_pci_driver);
  1990. }
  1991. static void __exit serial8250_pci_exit(void)
  1992. {
  1993. pci_unregister_driver(&serial_pci_driver);
  1994. }
  1995. module_init(serial8250_pci_init);
  1996. module_exit(serial8250_pci_exit);
  1997. MODULE_LICENSE("GPL");
  1998. MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
  1999. MODULE_DEVICE_TABLE(pci, serial_pci_tbl);