21285.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529
  1. /*
  2. * linux/drivers/char/21285.c
  3. *
  4. * Driver for the serial port on the 21285 StrongArm-110 core logic chip.
  5. *
  6. * Based on drivers/char/serial.c
  7. *
  8. * $Id: 21285.c,v 1.37 2002/07/28 10:03:27 rmk Exp $
  9. */
  10. #include <linux/config.h>
  11. #include <linux/module.h>
  12. #include <linux/tty.h>
  13. #include <linux/ioport.h>
  14. #include <linux/init.h>
  15. #include <linux/console.h>
  16. #include <linux/device.h>
  17. #include <linux/tty_flip.h>
  18. #include <linux/serial_core.h>
  19. #include <linux/serial.h>
  20. #include <asm/io.h>
  21. #include <asm/irq.h>
  22. #include <asm/mach-types.h>
  23. #include <asm/hardware/dec21285.h>
  24. #include <asm/hardware.h>
  25. #define BAUD_BASE (mem_fclk_21285/64)
  26. #define SERIAL_21285_NAME "ttyFB"
  27. #define SERIAL_21285_MAJOR 204
  28. #define SERIAL_21285_MINOR 4
  29. #define RXSTAT_DUMMY_READ 0x80000000
  30. #define RXSTAT_FRAME (1 << 0)
  31. #define RXSTAT_PARITY (1 << 1)
  32. #define RXSTAT_OVERRUN (1 << 2)
  33. #define RXSTAT_ANYERR (RXSTAT_FRAME|RXSTAT_PARITY|RXSTAT_OVERRUN)
  34. #define H_UBRLCR_BREAK (1 << 0)
  35. #define H_UBRLCR_PARENB (1 << 1)
  36. #define H_UBRLCR_PAREVN (1 << 2)
  37. #define H_UBRLCR_STOPB (1 << 3)
  38. #define H_UBRLCR_FIFO (1 << 4)
  39. static const char serial21285_name[] = "Footbridge UART";
  40. #define tx_enabled(port) ((port)->unused[0])
  41. #define rx_enabled(port) ((port)->unused[1])
  42. /*
  43. * The documented expression for selecting the divisor is:
  44. * BAUD_BASE / baud - 1
  45. * However, typically BAUD_BASE is not divisible by baud, so
  46. * we want to select the divisor that gives us the minimum
  47. * error. Therefore, we want:
  48. * int(BAUD_BASE / baud - 0.5) ->
  49. * int(BAUD_BASE / baud - (baud >> 1) / baud) ->
  50. * int((BAUD_BASE - (baud >> 1)) / baud)
  51. */
  52. static void serial21285_stop_tx(struct uart_port *port)
  53. {
  54. if (tx_enabled(port)) {
  55. disable_irq(IRQ_CONTX);
  56. tx_enabled(port) = 0;
  57. }
  58. }
  59. static void serial21285_start_tx(struct uart_port *port)
  60. {
  61. if (!tx_enabled(port)) {
  62. enable_irq(IRQ_CONTX);
  63. tx_enabled(port) = 1;
  64. }
  65. }
  66. static void serial21285_stop_rx(struct uart_port *port)
  67. {
  68. if (rx_enabled(port)) {
  69. disable_irq(IRQ_CONRX);
  70. rx_enabled(port) = 0;
  71. }
  72. }
  73. static void serial21285_enable_ms(struct uart_port *port)
  74. {
  75. }
  76. static irqreturn_t serial21285_rx_chars(int irq, void *dev_id, struct pt_regs *regs)
  77. {
  78. struct uart_port *port = dev_id;
  79. struct tty_struct *tty = port->info->tty;
  80. unsigned int status, ch, flag, rxs, max_count = 256;
  81. status = *CSR_UARTFLG;
  82. while (!(status & 0x10) && max_count--) {
  83. if (tty->flip.count >= TTY_FLIPBUF_SIZE) {
  84. if (tty->low_latency)
  85. tty_flip_buffer_push(tty);
  86. /*
  87. * If this failed then we will throw away the
  88. * bytes but must do so to clear interrupts
  89. */
  90. }
  91. ch = *CSR_UARTDR;
  92. flag = TTY_NORMAL;
  93. port->icount.rx++;
  94. rxs = *CSR_RXSTAT | RXSTAT_DUMMY_READ;
  95. if (unlikely(rxs & RXSTAT_ANYERR)) {
  96. if (rxs & RXSTAT_PARITY)
  97. port->icount.parity++;
  98. else if (rxs & RXSTAT_FRAME)
  99. port->icount.frame++;
  100. if (rxs & RXSTAT_OVERRUN)
  101. port->icount.overrun++;
  102. rxs &= port->read_status_mask;
  103. if (rxs & RXSTAT_PARITY)
  104. flag = TTY_PARITY;
  105. else if (rxs & RXSTAT_FRAME)
  106. flag = TTY_FRAME;
  107. }
  108. uart_insert_char(port, rxs, RXSTAT_OVERRUN, ch, flag);
  109. status = *CSR_UARTFLG;
  110. }
  111. tty_flip_buffer_push(tty);
  112. return IRQ_HANDLED;
  113. }
  114. static irqreturn_t serial21285_tx_chars(int irq, void *dev_id, struct pt_regs *regs)
  115. {
  116. struct uart_port *port = dev_id;
  117. struct circ_buf *xmit = &port->info->xmit;
  118. int count = 256;
  119. if (port->x_char) {
  120. *CSR_UARTDR = port->x_char;
  121. port->icount.tx++;
  122. port->x_char = 0;
  123. goto out;
  124. }
  125. if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
  126. serial21285_stop_tx(port);
  127. goto out;
  128. }
  129. do {
  130. *CSR_UARTDR = xmit->buf[xmit->tail];
  131. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  132. port->icount.tx++;
  133. if (uart_circ_empty(xmit))
  134. break;
  135. } while (--count > 0 && !(*CSR_UARTFLG & 0x20));
  136. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  137. uart_write_wakeup(port);
  138. if (uart_circ_empty(xmit))
  139. serial21285_stop_tx(port);
  140. out:
  141. return IRQ_HANDLED;
  142. }
  143. static unsigned int serial21285_tx_empty(struct uart_port *port)
  144. {
  145. return (*CSR_UARTFLG & 8) ? 0 : TIOCSER_TEMT;
  146. }
  147. /* no modem control lines */
  148. static unsigned int serial21285_get_mctrl(struct uart_port *port)
  149. {
  150. return TIOCM_CAR | TIOCM_DSR | TIOCM_CTS;
  151. }
  152. static void serial21285_set_mctrl(struct uart_port *port, unsigned int mctrl)
  153. {
  154. }
  155. static void serial21285_break_ctl(struct uart_port *port, int break_state)
  156. {
  157. unsigned long flags;
  158. unsigned int h_lcr;
  159. spin_lock_irqsave(&port->lock, flags);
  160. h_lcr = *CSR_H_UBRLCR;
  161. if (break_state)
  162. h_lcr |= H_UBRLCR_BREAK;
  163. else
  164. h_lcr &= ~H_UBRLCR_BREAK;
  165. *CSR_H_UBRLCR = h_lcr;
  166. spin_unlock_irqrestore(&port->lock, flags);
  167. }
  168. static int serial21285_startup(struct uart_port *port)
  169. {
  170. int ret;
  171. tx_enabled(port) = 1;
  172. rx_enabled(port) = 1;
  173. ret = request_irq(IRQ_CONRX, serial21285_rx_chars, 0,
  174. serial21285_name, port);
  175. if (ret == 0) {
  176. ret = request_irq(IRQ_CONTX, serial21285_tx_chars, 0,
  177. serial21285_name, port);
  178. if (ret)
  179. free_irq(IRQ_CONRX, port);
  180. }
  181. return ret;
  182. }
  183. static void serial21285_shutdown(struct uart_port *port)
  184. {
  185. free_irq(IRQ_CONTX, port);
  186. free_irq(IRQ_CONRX, port);
  187. }
  188. static void
  189. serial21285_set_termios(struct uart_port *port, struct termios *termios,
  190. struct termios *old)
  191. {
  192. unsigned long flags;
  193. unsigned int baud, quot, h_lcr;
  194. /*
  195. * We don't support modem control lines.
  196. */
  197. termios->c_cflag &= ~(HUPCL | CRTSCTS | CMSPAR);
  198. termios->c_cflag |= CLOCAL;
  199. /*
  200. * We don't support BREAK character recognition.
  201. */
  202. termios->c_iflag &= ~(IGNBRK | BRKINT);
  203. /*
  204. * Ask the core to calculate the divisor for us.
  205. */
  206. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/16);
  207. quot = uart_get_divisor(port, baud);
  208. switch (termios->c_cflag & CSIZE) {
  209. case CS5:
  210. h_lcr = 0x00;
  211. break;
  212. case CS6:
  213. h_lcr = 0x20;
  214. break;
  215. case CS7:
  216. h_lcr = 0x40;
  217. break;
  218. default: /* CS8 */
  219. h_lcr = 0x60;
  220. break;
  221. }
  222. if (termios->c_cflag & CSTOPB)
  223. h_lcr |= H_UBRLCR_STOPB;
  224. if (termios->c_cflag & PARENB) {
  225. h_lcr |= H_UBRLCR_PARENB;
  226. if (!(termios->c_cflag & PARODD))
  227. h_lcr |= H_UBRLCR_PAREVN;
  228. }
  229. if (port->fifosize)
  230. h_lcr |= H_UBRLCR_FIFO;
  231. spin_lock_irqsave(&port->lock, flags);
  232. /*
  233. * Update the per-port timeout.
  234. */
  235. uart_update_timeout(port, termios->c_cflag, baud);
  236. /*
  237. * Which character status flags are we interested in?
  238. */
  239. port->read_status_mask = RXSTAT_OVERRUN;
  240. if (termios->c_iflag & INPCK)
  241. port->read_status_mask |= RXSTAT_FRAME | RXSTAT_PARITY;
  242. /*
  243. * Which character status flags should we ignore?
  244. */
  245. port->ignore_status_mask = 0;
  246. if (termios->c_iflag & IGNPAR)
  247. port->ignore_status_mask |= RXSTAT_FRAME | RXSTAT_PARITY;
  248. if (termios->c_iflag & IGNBRK && termios->c_iflag & IGNPAR)
  249. port->ignore_status_mask |= RXSTAT_OVERRUN;
  250. /*
  251. * Ignore all characters if CREAD is not set.
  252. */
  253. if ((termios->c_cflag & CREAD) == 0)
  254. port->ignore_status_mask |= RXSTAT_DUMMY_READ;
  255. quot -= 1;
  256. *CSR_UARTCON = 0;
  257. *CSR_L_UBRLCR = quot & 0xff;
  258. *CSR_M_UBRLCR = (quot >> 8) & 0x0f;
  259. *CSR_H_UBRLCR = h_lcr;
  260. *CSR_UARTCON = 1;
  261. spin_unlock_irqrestore(&port->lock, flags);
  262. }
  263. static const char *serial21285_type(struct uart_port *port)
  264. {
  265. return port->type == PORT_21285 ? "DC21285" : NULL;
  266. }
  267. static void serial21285_release_port(struct uart_port *port)
  268. {
  269. release_mem_region(port->mapbase, 32);
  270. }
  271. static int serial21285_request_port(struct uart_port *port)
  272. {
  273. return request_mem_region(port->mapbase, 32, serial21285_name)
  274. != NULL ? 0 : -EBUSY;
  275. }
  276. static void serial21285_config_port(struct uart_port *port, int flags)
  277. {
  278. if (flags & UART_CONFIG_TYPE && serial21285_request_port(port) == 0)
  279. port->type = PORT_21285;
  280. }
  281. /*
  282. * verify the new serial_struct (for TIOCSSERIAL).
  283. */
  284. static int serial21285_verify_port(struct uart_port *port, struct serial_struct *ser)
  285. {
  286. int ret = 0;
  287. if (ser->type != PORT_UNKNOWN && ser->type != PORT_21285)
  288. ret = -EINVAL;
  289. if (ser->irq != NO_IRQ)
  290. ret = -EINVAL;
  291. if (ser->baud_base != port->uartclk / 16)
  292. ret = -EINVAL;
  293. return ret;
  294. }
  295. static struct uart_ops serial21285_ops = {
  296. .tx_empty = serial21285_tx_empty,
  297. .get_mctrl = serial21285_get_mctrl,
  298. .set_mctrl = serial21285_set_mctrl,
  299. .stop_tx = serial21285_stop_tx,
  300. .start_tx = serial21285_start_tx,
  301. .stop_rx = serial21285_stop_rx,
  302. .enable_ms = serial21285_enable_ms,
  303. .break_ctl = serial21285_break_ctl,
  304. .startup = serial21285_startup,
  305. .shutdown = serial21285_shutdown,
  306. .set_termios = serial21285_set_termios,
  307. .type = serial21285_type,
  308. .release_port = serial21285_release_port,
  309. .request_port = serial21285_request_port,
  310. .config_port = serial21285_config_port,
  311. .verify_port = serial21285_verify_port,
  312. };
  313. static struct uart_port serial21285_port = {
  314. .mapbase = 0x42000160,
  315. .iotype = SERIAL_IO_MEM,
  316. .irq = NO_IRQ,
  317. .fifosize = 16,
  318. .ops = &serial21285_ops,
  319. .flags = ASYNC_BOOT_AUTOCONF,
  320. };
  321. static void serial21285_setup_ports(void)
  322. {
  323. serial21285_port.uartclk = mem_fclk_21285 / 4;
  324. }
  325. #ifdef CONFIG_SERIAL_21285_CONSOLE
  326. static void
  327. serial21285_console_write(struct console *co, const char *s,
  328. unsigned int count)
  329. {
  330. int i;
  331. for (i = 0; i < count; i++) {
  332. while (*CSR_UARTFLG & 0x20)
  333. barrier();
  334. *CSR_UARTDR = s[i];
  335. if (s[i] == '\n') {
  336. while (*CSR_UARTFLG & 0x20)
  337. barrier();
  338. *CSR_UARTDR = '\r';
  339. }
  340. }
  341. }
  342. static void __init
  343. serial21285_get_options(struct uart_port *port, int *baud,
  344. int *parity, int *bits)
  345. {
  346. if (*CSR_UARTCON == 1) {
  347. unsigned int tmp;
  348. tmp = *CSR_H_UBRLCR;
  349. switch (tmp & 0x60) {
  350. case 0x00:
  351. *bits = 5;
  352. break;
  353. case 0x20:
  354. *bits = 6;
  355. break;
  356. case 0x40:
  357. *bits = 7;
  358. break;
  359. default:
  360. case 0x60:
  361. *bits = 8;
  362. break;
  363. }
  364. if (tmp & H_UBRLCR_PARENB) {
  365. *parity = 'o';
  366. if (tmp & H_UBRLCR_PAREVN)
  367. *parity = 'e';
  368. }
  369. tmp = *CSR_L_UBRLCR | (*CSR_M_UBRLCR << 8);
  370. *baud = port->uartclk / (16 * (tmp + 1));
  371. }
  372. }
  373. static int __init serial21285_console_setup(struct console *co, char *options)
  374. {
  375. struct uart_port *port = &serial21285_port;
  376. int baud = 9600;
  377. int bits = 8;
  378. int parity = 'n';
  379. int flow = 'n';
  380. if (machine_is_personal_server())
  381. baud = 57600;
  382. /*
  383. * Check whether an invalid uart number has been specified, and
  384. * if so, search for the first available port that does have
  385. * console support.
  386. */
  387. if (options)
  388. uart_parse_options(options, &baud, &parity, &bits, &flow);
  389. else
  390. serial21285_get_options(port, &baud, &parity, &bits);
  391. return uart_set_options(port, co, baud, parity, bits, flow);
  392. }
  393. extern struct uart_driver serial21285_reg;
  394. static struct console serial21285_console =
  395. {
  396. .name = SERIAL_21285_NAME,
  397. .write = serial21285_console_write,
  398. .device = uart_console_device,
  399. .setup = serial21285_console_setup,
  400. .flags = CON_PRINTBUFFER,
  401. .index = -1,
  402. .data = &serial21285_reg,
  403. };
  404. static int __init rs285_console_init(void)
  405. {
  406. serial21285_setup_ports();
  407. register_console(&serial21285_console);
  408. return 0;
  409. }
  410. console_initcall(rs285_console_init);
  411. #define SERIAL_21285_CONSOLE &serial21285_console
  412. #else
  413. #define SERIAL_21285_CONSOLE NULL
  414. #endif
  415. static struct uart_driver serial21285_reg = {
  416. .owner = THIS_MODULE,
  417. .driver_name = "ttyFB",
  418. .dev_name = "ttyFB",
  419. .devfs_name = "ttyFB",
  420. .major = SERIAL_21285_MAJOR,
  421. .minor = SERIAL_21285_MINOR,
  422. .nr = 1,
  423. .cons = SERIAL_21285_CONSOLE,
  424. };
  425. static int __init serial21285_init(void)
  426. {
  427. int ret;
  428. printk(KERN_INFO "Serial: 21285 driver $Revision: 1.37 $\n");
  429. serial21285_setup_ports();
  430. ret = uart_register_driver(&serial21285_reg);
  431. if (ret == 0)
  432. uart_add_one_port(&serial21285_reg, &serial21285_port);
  433. return ret;
  434. }
  435. static void __exit serial21285_exit(void)
  436. {
  437. uart_remove_one_port(&serial21285_reg, &serial21285_port);
  438. uart_unregister_driver(&serial21285_reg);
  439. }
  440. module_init(serial21285_init);
  441. module_exit(serial21285_exit);
  442. MODULE_LICENSE("GPL");
  443. MODULE_DESCRIPTION("Intel Footbridge (21285) serial driver $Revision: 1.37 $");
  444. MODULE_ALIAS_CHARDEV(SERIAL_21285_MAJOR, SERIAL_21285_MINOR);