sata_sis.c 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342
  1. /*
  2. * sata_sis.c - Silicon Integrated Systems SATA
  3. *
  4. * Maintained by: Uwe Koziolek
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2004 Uwe Koziolek
  9. *
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; see the file COPYING. If not, write to
  23. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. *
  26. * libata documentation is available via 'make {ps|pdf}docs',
  27. * as Documentation/DocBook/libata.*
  28. *
  29. * Hardware documentation available under NDA.
  30. *
  31. */
  32. #include <linux/config.h>
  33. #include <linux/kernel.h>
  34. #include <linux/module.h>
  35. #include <linux/pci.h>
  36. #include <linux/init.h>
  37. #include <linux/blkdev.h>
  38. #include <linux/delay.h>
  39. #include <linux/interrupt.h>
  40. #include "scsi.h"
  41. #include <scsi/scsi_host.h>
  42. #include <linux/libata.h>
  43. #define DRV_NAME "sata_sis"
  44. #define DRV_VERSION "0.5"
  45. enum {
  46. sis_180 = 0,
  47. SIS_SCR_PCI_BAR = 5,
  48. /* PCI configuration registers */
  49. SIS_GENCTL = 0x54, /* IDE General Control register */
  50. SIS_SCR_BASE = 0xc0, /* sata0 phy SCR registers */
  51. SIS180_SATA1_OFS = 0x10, /* offset from sata0->sata1 phy regs */
  52. SIS182_SATA1_OFS = 0x20, /* offset from sata0->sata1 phy regs */
  53. SIS_PMR = 0x90, /* port mapping register */
  54. SIS_PMR_COMBINED = 0x30,
  55. /* random bits */
  56. SIS_FLAG_CFGSCR = (1 << 30), /* host flag: SCRs via PCI cfg */
  57. GENCTL_IOMAPPED_SCR = (1 << 26), /* if set, SCRs are in IO space */
  58. };
  59. static int sis_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  60. static u32 sis_scr_read (struct ata_port *ap, unsigned int sc_reg);
  61. static void sis_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
  62. static struct pci_device_id sis_pci_tbl[] = {
  63. { PCI_VENDOR_ID_SI, 0x180, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sis_180 },
  64. { PCI_VENDOR_ID_SI, 0x181, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sis_180 },
  65. { PCI_VENDOR_ID_SI, 0x182, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sis_180 },
  66. { } /* terminate list */
  67. };
  68. static struct pci_driver sis_pci_driver = {
  69. .name = DRV_NAME,
  70. .id_table = sis_pci_tbl,
  71. .probe = sis_init_one,
  72. .remove = ata_pci_remove_one,
  73. };
  74. static Scsi_Host_Template sis_sht = {
  75. .module = THIS_MODULE,
  76. .name = DRV_NAME,
  77. .ioctl = ata_scsi_ioctl,
  78. .queuecommand = ata_scsi_queuecmd,
  79. .eh_strategy_handler = ata_scsi_error,
  80. .can_queue = ATA_DEF_QUEUE,
  81. .this_id = ATA_SHT_THIS_ID,
  82. .sg_tablesize = ATA_MAX_PRD,
  83. .max_sectors = ATA_MAX_SECTORS,
  84. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  85. .emulated = ATA_SHT_EMULATED,
  86. .use_clustering = ATA_SHT_USE_CLUSTERING,
  87. .proc_name = DRV_NAME,
  88. .dma_boundary = ATA_DMA_BOUNDARY,
  89. .slave_configure = ata_scsi_slave_config,
  90. .bios_param = ata_std_bios_param,
  91. .ordered_flush = 1,
  92. };
  93. static struct ata_port_operations sis_ops = {
  94. .port_disable = ata_port_disable,
  95. .tf_load = ata_tf_load,
  96. .tf_read = ata_tf_read,
  97. .check_status = ata_check_status,
  98. .exec_command = ata_exec_command,
  99. .dev_select = ata_std_dev_select,
  100. .phy_reset = sata_phy_reset,
  101. .bmdma_setup = ata_bmdma_setup,
  102. .bmdma_start = ata_bmdma_start,
  103. .bmdma_stop = ata_bmdma_stop,
  104. .bmdma_status = ata_bmdma_status,
  105. .qc_prep = ata_qc_prep,
  106. .qc_issue = ata_qc_issue_prot,
  107. .eng_timeout = ata_eng_timeout,
  108. .irq_handler = ata_interrupt,
  109. .irq_clear = ata_bmdma_irq_clear,
  110. .scr_read = sis_scr_read,
  111. .scr_write = sis_scr_write,
  112. .port_start = ata_port_start,
  113. .port_stop = ata_port_stop,
  114. .host_stop = ata_host_stop,
  115. };
  116. static struct ata_port_info sis_port_info = {
  117. .sht = &sis_sht,
  118. .host_flags = ATA_FLAG_SATA | ATA_FLAG_SATA_RESET |
  119. ATA_FLAG_NO_LEGACY,
  120. .pio_mask = 0x1f,
  121. .mwdma_mask = 0x7,
  122. .udma_mask = 0x7f,
  123. .port_ops = &sis_ops,
  124. };
  125. MODULE_AUTHOR("Uwe Koziolek");
  126. MODULE_DESCRIPTION("low-level driver for Silicon Integratad Systems SATA controller");
  127. MODULE_LICENSE("GPL");
  128. MODULE_DEVICE_TABLE(pci, sis_pci_tbl);
  129. MODULE_VERSION(DRV_VERSION);
  130. static unsigned int get_scr_cfg_addr(unsigned int port_no, unsigned int sc_reg, int device)
  131. {
  132. unsigned int addr = SIS_SCR_BASE + (4 * sc_reg);
  133. if (port_no) {
  134. if (device == 0x182)
  135. addr += SIS182_SATA1_OFS;
  136. else
  137. addr += SIS180_SATA1_OFS;
  138. }
  139. return addr;
  140. }
  141. static u32 sis_scr_cfg_read (struct ata_port *ap, unsigned int sc_reg)
  142. {
  143. struct pci_dev *pdev = to_pci_dev(ap->host_set->dev);
  144. unsigned int cfg_addr = get_scr_cfg_addr(ap->port_no, sc_reg, pdev->device);
  145. u32 val, val2;
  146. u8 pmr;
  147. if (sc_reg == SCR_ERROR) /* doesn't exist in PCI cfg space */
  148. return 0xffffffff;
  149. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  150. pci_read_config_dword(pdev, cfg_addr, &val);
  151. if ((pdev->device == 0x182) || (pmr & SIS_PMR_COMBINED))
  152. pci_read_config_dword(pdev, cfg_addr+0x10, &val2);
  153. return val|val2;
  154. }
  155. static void sis_scr_cfg_write (struct ata_port *ap, unsigned int scr, u32 val)
  156. {
  157. struct pci_dev *pdev = to_pci_dev(ap->host_set->dev);
  158. unsigned int cfg_addr = get_scr_cfg_addr(ap->port_no, scr, pdev->device);
  159. u8 pmr;
  160. if (scr == SCR_ERROR) /* doesn't exist in PCI cfg space */
  161. return;
  162. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  163. pci_write_config_dword(pdev, cfg_addr, val);
  164. if ((pdev->device == 0x182) || (pmr & SIS_PMR_COMBINED))
  165. pci_write_config_dword(pdev, cfg_addr+0x10, val);
  166. }
  167. static u32 sis_scr_read (struct ata_port *ap, unsigned int sc_reg)
  168. {
  169. struct pci_dev *pdev = to_pci_dev(ap->host_set->dev);
  170. u32 val, val2 = 0;
  171. u8 pmr;
  172. if (sc_reg > SCR_CONTROL)
  173. return 0xffffffffU;
  174. if (ap->flags & SIS_FLAG_CFGSCR)
  175. return sis_scr_cfg_read(ap, sc_reg);
  176. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  177. val = inl(ap->ioaddr.scr_addr + (sc_reg * 4));
  178. if ((pdev->device == 0x182) || (pmr & SIS_PMR_COMBINED))
  179. val2 = inl(ap->ioaddr.scr_addr + (sc_reg * 4) + 0x10);
  180. return val | val2;
  181. }
  182. static void sis_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val)
  183. {
  184. struct pci_dev *pdev = to_pci_dev(ap->host_set->dev);
  185. u8 pmr;
  186. if (sc_reg > SCR_CONTROL)
  187. return;
  188. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  189. if (ap->flags & SIS_FLAG_CFGSCR)
  190. sis_scr_cfg_write(ap, sc_reg, val);
  191. else {
  192. outl(val, ap->ioaddr.scr_addr + (sc_reg * 4));
  193. if ((pdev->device == 0x182) || (pmr & SIS_PMR_COMBINED))
  194. outl(val, ap->ioaddr.scr_addr + (sc_reg * 4)+0x10);
  195. }
  196. }
  197. static int sis_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  198. {
  199. struct ata_probe_ent *probe_ent = NULL;
  200. int rc;
  201. u32 genctl;
  202. struct ata_port_info *ppi;
  203. int pci_dev_busy = 0;
  204. u8 pmr;
  205. u8 port2_start;
  206. rc = pci_enable_device(pdev);
  207. if (rc)
  208. return rc;
  209. rc = pci_request_regions(pdev, DRV_NAME);
  210. if (rc) {
  211. pci_dev_busy = 1;
  212. goto err_out;
  213. }
  214. rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
  215. if (rc)
  216. goto err_out_regions;
  217. rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
  218. if (rc)
  219. goto err_out_regions;
  220. ppi = &sis_port_info;
  221. probe_ent = ata_pci_init_native_mode(pdev, &ppi);
  222. if (!probe_ent) {
  223. rc = -ENOMEM;
  224. goto err_out_regions;
  225. }
  226. /* check and see if the SCRs are in IO space or PCI cfg space */
  227. pci_read_config_dword(pdev, SIS_GENCTL, &genctl);
  228. if ((genctl & GENCTL_IOMAPPED_SCR) == 0)
  229. probe_ent->host_flags |= SIS_FLAG_CFGSCR;
  230. /* if hardware thinks SCRs are in IO space, but there are
  231. * no IO resources assigned, change to PCI cfg space.
  232. */
  233. if ((!(probe_ent->host_flags & SIS_FLAG_CFGSCR)) &&
  234. ((pci_resource_start(pdev, SIS_SCR_PCI_BAR) == 0) ||
  235. (pci_resource_len(pdev, SIS_SCR_PCI_BAR) < 128))) {
  236. genctl &= ~GENCTL_IOMAPPED_SCR;
  237. pci_write_config_dword(pdev, SIS_GENCTL, genctl);
  238. probe_ent->host_flags |= SIS_FLAG_CFGSCR;
  239. }
  240. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  241. if (ent->device != 0x182) {
  242. if ((pmr & SIS_PMR_COMBINED) == 0) {
  243. printk(KERN_INFO "sata_sis: Detected SiS 180/181 chipset in SATA mode\n");
  244. port2_start=0x64;
  245. }
  246. else {
  247. printk(KERN_INFO "sata_sis: Detected SiS 180/181 chipset in combined mode\n");
  248. port2_start=0;
  249. }
  250. }
  251. else {
  252. printk(KERN_INFO "sata_sis: Detected SiS 182 chipset\n");
  253. port2_start = 0x20;
  254. }
  255. if (!(probe_ent->host_flags & SIS_FLAG_CFGSCR)) {
  256. probe_ent->port[0].scr_addr =
  257. pci_resource_start(pdev, SIS_SCR_PCI_BAR);
  258. probe_ent->port[1].scr_addr =
  259. pci_resource_start(pdev, SIS_SCR_PCI_BAR) + port2_start;
  260. }
  261. pci_set_master(pdev);
  262. pci_intx(pdev, 1);
  263. /* FIXME: check ata_device_add return value */
  264. ata_device_add(probe_ent);
  265. kfree(probe_ent);
  266. return 0;
  267. err_out_regions:
  268. pci_release_regions(pdev);
  269. err_out:
  270. if (!pci_dev_busy)
  271. pci_disable_device(pdev);
  272. return rc;
  273. }
  274. static int __init sis_init(void)
  275. {
  276. return pci_module_init(&sis_pci_driver);
  277. }
  278. static void __exit sis_exit(void)
  279. {
  280. pci_unregister_driver(&sis_pci_driver);
  281. }
  282. module_init(sis_init);
  283. module_exit(sis_exit);