sata_sil.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525
  1. /*
  2. * sata_sil.c - Silicon Image SATA
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2003-2005 Red Hat, Inc.
  9. * Copyright 2003 Benjamin Herrenschmidt
  10. *
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2, or (at your option)
  15. * any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; see the file COPYING. If not, write to
  24. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  25. *
  26. *
  27. * libata documentation is available via 'make {ps|pdf}docs',
  28. * as Documentation/DocBook/libata.*
  29. *
  30. * Documentation for SiI 3112:
  31. * http://gkernel.sourceforge.net/specs/sii/3112A_SiI-DS-0095-B2.pdf.bz2
  32. *
  33. * Other errata and documentation available under NDA.
  34. *
  35. */
  36. #include <linux/kernel.h>
  37. #include <linux/module.h>
  38. #include <linux/pci.h>
  39. #include <linux/init.h>
  40. #include <linux/blkdev.h>
  41. #include <linux/delay.h>
  42. #include <linux/interrupt.h>
  43. #include "scsi.h"
  44. #include <scsi/scsi_host.h>
  45. #include <linux/libata.h>
  46. #define DRV_NAME "sata_sil"
  47. #define DRV_VERSION "0.9"
  48. enum {
  49. SIL_FLAG_MOD15WRITE = (1 << 30),
  50. sil_3112 = 0,
  51. sil_3112_m15w = 1,
  52. sil_3114 = 2,
  53. SIL_FIFO_R0 = 0x40,
  54. SIL_FIFO_W0 = 0x41,
  55. SIL_FIFO_R1 = 0x44,
  56. SIL_FIFO_W1 = 0x45,
  57. SIL_FIFO_R2 = 0x240,
  58. SIL_FIFO_W2 = 0x241,
  59. SIL_FIFO_R3 = 0x244,
  60. SIL_FIFO_W3 = 0x245,
  61. SIL_SYSCFG = 0x48,
  62. SIL_MASK_IDE0_INT = (1 << 22),
  63. SIL_MASK_IDE1_INT = (1 << 23),
  64. SIL_MASK_IDE2_INT = (1 << 24),
  65. SIL_MASK_IDE3_INT = (1 << 25),
  66. SIL_MASK_2PORT = SIL_MASK_IDE0_INT | SIL_MASK_IDE1_INT,
  67. SIL_MASK_4PORT = SIL_MASK_2PORT |
  68. SIL_MASK_IDE2_INT | SIL_MASK_IDE3_INT,
  69. SIL_IDE2_BMDMA = 0x200,
  70. SIL_INTR_STEERING = (1 << 1),
  71. SIL_QUIRK_MOD15WRITE = (1 << 0),
  72. SIL_QUIRK_UDMA5MAX = (1 << 1),
  73. };
  74. static int sil_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  75. static void sil_dev_config(struct ata_port *ap, struct ata_device *dev);
  76. static u32 sil_scr_read (struct ata_port *ap, unsigned int sc_reg);
  77. static void sil_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
  78. static void sil_post_set_mode (struct ata_port *ap);
  79. static struct pci_device_id sil_pci_tbl[] = {
  80. { 0x1095, 0x3112, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112_m15w },
  81. { 0x1095, 0x0240, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112_m15w },
  82. { 0x1095, 0x3512, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
  83. { 0x1095, 0x3114, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3114 },
  84. { 0x1002, 0x436e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112_m15w },
  85. { 0x1002, 0x4379, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112_m15w },
  86. { 0x1002, 0x437a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112_m15w },
  87. { } /* terminate list */
  88. };
  89. /* TODO firmware versions should be added - eric */
  90. static const struct sil_drivelist {
  91. const char * product;
  92. unsigned int quirk;
  93. } sil_blacklist [] = {
  94. { "ST320012AS", SIL_QUIRK_MOD15WRITE },
  95. { "ST330013AS", SIL_QUIRK_MOD15WRITE },
  96. { "ST340017AS", SIL_QUIRK_MOD15WRITE },
  97. { "ST360015AS", SIL_QUIRK_MOD15WRITE },
  98. { "ST380013AS", SIL_QUIRK_MOD15WRITE },
  99. { "ST380023AS", SIL_QUIRK_MOD15WRITE },
  100. { "ST3120023AS", SIL_QUIRK_MOD15WRITE },
  101. { "ST3160023AS", SIL_QUIRK_MOD15WRITE },
  102. { "ST3120026AS", SIL_QUIRK_MOD15WRITE },
  103. { "ST3200822AS", SIL_QUIRK_MOD15WRITE },
  104. { "ST340014ASL", SIL_QUIRK_MOD15WRITE },
  105. { "ST360014ASL", SIL_QUIRK_MOD15WRITE },
  106. { "ST380011ASL", SIL_QUIRK_MOD15WRITE },
  107. { "ST3120022ASL", SIL_QUIRK_MOD15WRITE },
  108. { "ST3160021ASL", SIL_QUIRK_MOD15WRITE },
  109. { "Maxtor 4D060H3", SIL_QUIRK_UDMA5MAX },
  110. { }
  111. };
  112. static struct pci_driver sil_pci_driver = {
  113. .name = DRV_NAME,
  114. .id_table = sil_pci_tbl,
  115. .probe = sil_init_one,
  116. .remove = ata_pci_remove_one,
  117. };
  118. static Scsi_Host_Template sil_sht = {
  119. .module = THIS_MODULE,
  120. .name = DRV_NAME,
  121. .ioctl = ata_scsi_ioctl,
  122. .queuecommand = ata_scsi_queuecmd,
  123. .eh_strategy_handler = ata_scsi_error,
  124. .can_queue = ATA_DEF_QUEUE,
  125. .this_id = ATA_SHT_THIS_ID,
  126. .sg_tablesize = LIBATA_MAX_PRD,
  127. .max_sectors = ATA_MAX_SECTORS,
  128. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  129. .emulated = ATA_SHT_EMULATED,
  130. .use_clustering = ATA_SHT_USE_CLUSTERING,
  131. .proc_name = DRV_NAME,
  132. .dma_boundary = ATA_DMA_BOUNDARY,
  133. .slave_configure = ata_scsi_slave_config,
  134. .bios_param = ata_std_bios_param,
  135. .ordered_flush = 1,
  136. };
  137. static struct ata_port_operations sil_ops = {
  138. .port_disable = ata_port_disable,
  139. .dev_config = sil_dev_config,
  140. .tf_load = ata_tf_load,
  141. .tf_read = ata_tf_read,
  142. .check_status = ata_check_status,
  143. .exec_command = ata_exec_command,
  144. .dev_select = ata_std_dev_select,
  145. .phy_reset = sata_phy_reset,
  146. .post_set_mode = sil_post_set_mode,
  147. .bmdma_setup = ata_bmdma_setup,
  148. .bmdma_start = ata_bmdma_start,
  149. .bmdma_stop = ata_bmdma_stop,
  150. .bmdma_status = ata_bmdma_status,
  151. .qc_prep = ata_qc_prep,
  152. .qc_issue = ata_qc_issue_prot,
  153. .eng_timeout = ata_eng_timeout,
  154. .irq_handler = ata_interrupt,
  155. .irq_clear = ata_bmdma_irq_clear,
  156. .scr_read = sil_scr_read,
  157. .scr_write = sil_scr_write,
  158. .port_start = ata_port_start,
  159. .port_stop = ata_port_stop,
  160. .host_stop = ata_pci_host_stop,
  161. };
  162. static struct ata_port_info sil_port_info[] = {
  163. /* sil_3112 */
  164. {
  165. .sht = &sil_sht,
  166. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  167. ATA_FLAG_SRST | ATA_FLAG_MMIO,
  168. .pio_mask = 0x1f, /* pio0-4 */
  169. .mwdma_mask = 0x07, /* mwdma0-2 */
  170. .udma_mask = 0x3f, /* udma0-5 */
  171. .port_ops = &sil_ops,
  172. }, /* sil_3112_15w - keep it sync'd w/ sil_3112 */
  173. {
  174. .sht = &sil_sht,
  175. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  176. ATA_FLAG_SRST | ATA_FLAG_MMIO |
  177. SIL_FLAG_MOD15WRITE,
  178. .pio_mask = 0x1f, /* pio0-4 */
  179. .mwdma_mask = 0x07, /* mwdma0-2 */
  180. .udma_mask = 0x3f, /* udma0-5 */
  181. .port_ops = &sil_ops,
  182. }, /* sil_3114 */
  183. {
  184. .sht = &sil_sht,
  185. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  186. ATA_FLAG_SRST | ATA_FLAG_MMIO,
  187. .pio_mask = 0x1f, /* pio0-4 */
  188. .mwdma_mask = 0x07, /* mwdma0-2 */
  189. .udma_mask = 0x3f, /* udma0-5 */
  190. .port_ops = &sil_ops,
  191. },
  192. };
  193. /* per-port register offsets */
  194. /* TODO: we can probably calculate rather than use a table */
  195. static const struct {
  196. unsigned long tf; /* ATA taskfile register block */
  197. unsigned long ctl; /* ATA control/altstatus register block */
  198. unsigned long bmdma; /* DMA register block */
  199. unsigned long scr; /* SATA control register block */
  200. unsigned long sien; /* SATA Interrupt Enable register */
  201. unsigned long xfer_mode;/* data transfer mode register */
  202. } sil_port[] = {
  203. /* port 0 ... */
  204. { 0x80, 0x8A, 0x00, 0x100, 0x148, 0xb4 },
  205. { 0xC0, 0xCA, 0x08, 0x180, 0x1c8, 0xf4 },
  206. { 0x280, 0x28A, 0x200, 0x300, 0x348, 0x2b4 },
  207. { 0x2C0, 0x2CA, 0x208, 0x380, 0x3c8, 0x2f4 },
  208. /* ... port 3 */
  209. };
  210. MODULE_AUTHOR("Jeff Garzik");
  211. MODULE_DESCRIPTION("low-level driver for Silicon Image SATA controller");
  212. MODULE_LICENSE("GPL");
  213. MODULE_DEVICE_TABLE(pci, sil_pci_tbl);
  214. MODULE_VERSION(DRV_VERSION);
  215. static unsigned char sil_get_device_cache_line(struct pci_dev *pdev)
  216. {
  217. u8 cache_line = 0;
  218. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &cache_line);
  219. return cache_line;
  220. }
  221. static void sil_post_set_mode (struct ata_port *ap)
  222. {
  223. struct ata_host_set *host_set = ap->host_set;
  224. struct ata_device *dev;
  225. void __iomem *addr =
  226. host_set->mmio_base + sil_port[ap->port_no].xfer_mode;
  227. u32 tmp, dev_mode[2];
  228. unsigned int i;
  229. for (i = 0; i < 2; i++) {
  230. dev = &ap->device[i];
  231. if (!ata_dev_present(dev))
  232. dev_mode[i] = 0; /* PIO0/1/2 */
  233. else if (dev->flags & ATA_DFLAG_PIO)
  234. dev_mode[i] = 1; /* PIO3/4 */
  235. else
  236. dev_mode[i] = 3; /* UDMA */
  237. /* value 2 indicates MDMA */
  238. }
  239. tmp = readl(addr);
  240. tmp &= ~((1<<5) | (1<<4) | (1<<1) | (1<<0));
  241. tmp |= dev_mode[0];
  242. tmp |= (dev_mode[1] << 4);
  243. writel(tmp, addr);
  244. readl(addr); /* flush */
  245. }
  246. static inline unsigned long sil_scr_addr(struct ata_port *ap, unsigned int sc_reg)
  247. {
  248. unsigned long offset = ap->ioaddr.scr_addr;
  249. switch (sc_reg) {
  250. case SCR_STATUS:
  251. return offset + 4;
  252. case SCR_ERROR:
  253. return offset + 8;
  254. case SCR_CONTROL:
  255. return offset;
  256. default:
  257. /* do nothing */
  258. break;
  259. }
  260. return 0;
  261. }
  262. static u32 sil_scr_read (struct ata_port *ap, unsigned int sc_reg)
  263. {
  264. void *mmio = (void *) sil_scr_addr(ap, sc_reg);
  265. if (mmio)
  266. return readl(mmio);
  267. return 0xffffffffU;
  268. }
  269. static void sil_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val)
  270. {
  271. void *mmio = (void *) sil_scr_addr(ap, sc_reg);
  272. if (mmio)
  273. writel(val, mmio);
  274. }
  275. /**
  276. * sil_dev_config - Apply device/host-specific errata fixups
  277. * @ap: Port containing device to be examined
  278. * @dev: Device to be examined
  279. *
  280. * After the IDENTIFY [PACKET] DEVICE step is complete, and a
  281. * device is known to be present, this function is called.
  282. * We apply two errata fixups which are specific to Silicon Image,
  283. * a Seagate and a Maxtor fixup.
  284. *
  285. * For certain Seagate devices, we must limit the maximum sectors
  286. * to under 8K.
  287. *
  288. * For certain Maxtor devices, we must not program the drive
  289. * beyond udma5.
  290. *
  291. * Both fixups are unfairly pessimistic. As soon as I get more
  292. * information on these errata, I will create a more exhaustive
  293. * list, and apply the fixups to only the specific
  294. * devices/hosts/firmwares that need it.
  295. *
  296. * 20040111 - Seagate drives affected by the Mod15Write bug are blacklisted
  297. * The Maxtor quirk is in the blacklist, but I'm keeping the original
  298. * pessimistic fix for the following reasons...
  299. * - There seems to be less info on it, only one device gleaned off the
  300. * Windows driver, maybe only one is affected. More info would be greatly
  301. * appreciated.
  302. * - But then again UDMA5 is hardly anything to complain about
  303. */
  304. static void sil_dev_config(struct ata_port *ap, struct ata_device *dev)
  305. {
  306. unsigned int n, quirks = 0;
  307. unsigned char model_num[40];
  308. const char *s;
  309. unsigned int len;
  310. ata_dev_id_string(dev->id, model_num, ATA_ID_PROD_OFS,
  311. sizeof(model_num));
  312. s = &model_num[0];
  313. len = strnlen(s, sizeof(model_num));
  314. /* ATAPI specifies that empty space is blank-filled; remove blanks */
  315. while ((len > 0) && (s[len - 1] == ' '))
  316. len--;
  317. for (n = 0; sil_blacklist[n].product; n++)
  318. if (!memcmp(sil_blacklist[n].product, s,
  319. strlen(sil_blacklist[n].product))) {
  320. quirks = sil_blacklist[n].quirk;
  321. break;
  322. }
  323. /* limit requests to 15 sectors */
  324. if ((ap->flags & SIL_FLAG_MOD15WRITE) && (quirks & SIL_QUIRK_MOD15WRITE)) {
  325. printk(KERN_INFO "ata%u(%u): applying Seagate errata fix\n",
  326. ap->id, dev->devno);
  327. ap->host->max_sectors = 15;
  328. ap->host->hostt->max_sectors = 15;
  329. dev->flags |= ATA_DFLAG_LOCK_SECTORS;
  330. return;
  331. }
  332. /* limit to udma5 */
  333. if (quirks & SIL_QUIRK_UDMA5MAX) {
  334. printk(KERN_INFO "ata%u(%u): applying Maxtor errata fix %s\n",
  335. ap->id, dev->devno, s);
  336. ap->udma_mask &= ATA_UDMA5;
  337. return;
  338. }
  339. }
  340. static int sil_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  341. {
  342. static int printed_version;
  343. struct ata_probe_ent *probe_ent = NULL;
  344. unsigned long base;
  345. void __iomem *mmio_base;
  346. int rc;
  347. unsigned int i;
  348. int pci_dev_busy = 0;
  349. u32 tmp, irq_mask;
  350. u8 cls;
  351. if (!printed_version++)
  352. printk(KERN_DEBUG DRV_NAME " version " DRV_VERSION "\n");
  353. /*
  354. * If this driver happens to only be useful on Apple's K2, then
  355. * we should check that here as it has a normal Serverworks ID
  356. */
  357. rc = pci_enable_device(pdev);
  358. if (rc)
  359. return rc;
  360. rc = pci_request_regions(pdev, DRV_NAME);
  361. if (rc) {
  362. pci_dev_busy = 1;
  363. goto err_out;
  364. }
  365. rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
  366. if (rc)
  367. goto err_out_regions;
  368. rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
  369. if (rc)
  370. goto err_out_regions;
  371. probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
  372. if (probe_ent == NULL) {
  373. rc = -ENOMEM;
  374. goto err_out_regions;
  375. }
  376. memset(probe_ent, 0, sizeof(*probe_ent));
  377. INIT_LIST_HEAD(&probe_ent->node);
  378. probe_ent->dev = pci_dev_to_dev(pdev);
  379. probe_ent->port_ops = sil_port_info[ent->driver_data].port_ops;
  380. probe_ent->sht = sil_port_info[ent->driver_data].sht;
  381. probe_ent->n_ports = (ent->driver_data == sil_3114) ? 4 : 2;
  382. probe_ent->pio_mask = sil_port_info[ent->driver_data].pio_mask;
  383. probe_ent->mwdma_mask = sil_port_info[ent->driver_data].mwdma_mask;
  384. probe_ent->udma_mask = sil_port_info[ent->driver_data].udma_mask;
  385. probe_ent->irq = pdev->irq;
  386. probe_ent->irq_flags = SA_SHIRQ;
  387. probe_ent->host_flags = sil_port_info[ent->driver_data].host_flags;
  388. mmio_base = pci_iomap(pdev, 5, 0);
  389. if (mmio_base == NULL) {
  390. rc = -ENOMEM;
  391. goto err_out_free_ent;
  392. }
  393. probe_ent->mmio_base = mmio_base;
  394. base = (unsigned long) mmio_base;
  395. for (i = 0; i < probe_ent->n_ports; i++) {
  396. probe_ent->port[i].cmd_addr = base + sil_port[i].tf;
  397. probe_ent->port[i].altstatus_addr =
  398. probe_ent->port[i].ctl_addr = base + sil_port[i].ctl;
  399. probe_ent->port[i].bmdma_addr = base + sil_port[i].bmdma;
  400. probe_ent->port[i].scr_addr = base + sil_port[i].scr;
  401. ata_std_ports(&probe_ent->port[i]);
  402. }
  403. /* Initialize FIFO PCI bus arbitration */
  404. cls = sil_get_device_cache_line(pdev);
  405. if (cls) {
  406. cls >>= 3;
  407. cls++; /* cls = (line_size/8)+1 */
  408. writeb(cls, mmio_base + SIL_FIFO_R0);
  409. writeb(cls, mmio_base + SIL_FIFO_W0);
  410. writeb(cls, mmio_base + SIL_FIFO_R1);
  411. writeb(cls, mmio_base + SIL_FIFO_W1);
  412. if (ent->driver_data == sil_3114) {
  413. writeb(cls, mmio_base + SIL_FIFO_R2);
  414. writeb(cls, mmio_base + SIL_FIFO_W2);
  415. writeb(cls, mmio_base + SIL_FIFO_R3);
  416. writeb(cls, mmio_base + SIL_FIFO_W3);
  417. }
  418. } else
  419. printk(KERN_WARNING DRV_NAME "(%s): cache line size not set. Driver may not function\n",
  420. pci_name(pdev));
  421. if (ent->driver_data == sil_3114) {
  422. irq_mask = SIL_MASK_4PORT;
  423. /* flip the magic "make 4 ports work" bit */
  424. tmp = readl(mmio_base + SIL_IDE2_BMDMA);
  425. if ((tmp & SIL_INTR_STEERING) == 0)
  426. writel(tmp | SIL_INTR_STEERING,
  427. mmio_base + SIL_IDE2_BMDMA);
  428. } else {
  429. irq_mask = SIL_MASK_2PORT;
  430. }
  431. /* make sure IDE0/1/2/3 interrupts are not masked */
  432. tmp = readl(mmio_base + SIL_SYSCFG);
  433. if (tmp & irq_mask) {
  434. tmp &= ~irq_mask;
  435. writel(tmp, mmio_base + SIL_SYSCFG);
  436. readl(mmio_base + SIL_SYSCFG); /* flush */
  437. }
  438. /* mask all SATA phy-related interrupts */
  439. /* TODO: unmask bit 6 (SError N bit) for hotplug */
  440. for (i = 0; i < probe_ent->n_ports; i++)
  441. writel(0, mmio_base + sil_port[i].sien);
  442. pci_set_master(pdev);
  443. /* FIXME: check ata_device_add return value */
  444. ata_device_add(probe_ent);
  445. kfree(probe_ent);
  446. return 0;
  447. err_out_free_ent:
  448. kfree(probe_ent);
  449. err_out_regions:
  450. pci_release_regions(pdev);
  451. err_out:
  452. if (!pci_dev_busy)
  453. pci_disable_device(pdev);
  454. return rc;
  455. }
  456. static int __init sil_init(void)
  457. {
  458. return pci_module_init(&sil_pci_driver);
  459. }
  460. static void __exit sil_exit(void)
  461. {
  462. pci_unregister_driver(&sil_pci_driver);
  463. }
  464. module_init(sil_init);
  465. module_exit(sil_exit);