sata_qstor.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725
  1. /*
  2. * sata_qstor.c - Pacific Digital Corporation QStor SATA
  3. *
  4. * Maintained by: Mark Lord <mlord@pobox.com>
  5. *
  6. * Copyright 2005 Pacific Digital Corporation.
  7. * (OSL/GPL code release authorized by Jalil Fadavi).
  8. *
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2, or (at your option)
  13. * any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; see the file COPYING. If not, write to
  22. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  23. *
  24. *
  25. * libata documentation is available via 'make {ps|pdf}docs',
  26. * as Documentation/DocBook/libata.*
  27. *
  28. */
  29. #include <linux/kernel.h>
  30. #include <linux/module.h>
  31. #include <linux/pci.h>
  32. #include <linux/init.h>
  33. #include <linux/blkdev.h>
  34. #include <linux/delay.h>
  35. #include <linux/interrupt.h>
  36. #include <linux/sched.h>
  37. #include "scsi.h"
  38. #include <scsi/scsi_host.h>
  39. #include <asm/io.h>
  40. #include <linux/libata.h>
  41. #define DRV_NAME "sata_qstor"
  42. #define DRV_VERSION "0.04"
  43. enum {
  44. QS_PORTS = 4,
  45. QS_MAX_PRD = LIBATA_MAX_PRD,
  46. QS_CPB_ORDER = 6,
  47. QS_CPB_BYTES = (1 << QS_CPB_ORDER),
  48. QS_PRD_BYTES = QS_MAX_PRD * 16,
  49. QS_PKT_BYTES = QS_CPB_BYTES + QS_PRD_BYTES,
  50. QS_DMA_BOUNDARY = ~0UL,
  51. /* global register offsets */
  52. QS_HCF_CNFG3 = 0x0003, /* host configuration offset */
  53. QS_HID_HPHY = 0x0004, /* host physical interface info */
  54. QS_HCT_CTRL = 0x00e4, /* global interrupt mask offset */
  55. QS_HST_SFF = 0x0100, /* host status fifo offset */
  56. QS_HVS_SERD3 = 0x0393, /* PHY enable offset */
  57. /* global control bits */
  58. QS_HPHY_64BIT = (1 << 1), /* 64-bit bus detected */
  59. QS_CNFG3_GSRST = 0x01, /* global chip reset */
  60. QS_SERD3_PHY_ENA = 0xf0, /* PHY detection ENAble*/
  61. /* per-channel register offsets */
  62. QS_CCF_CPBA = 0x0710, /* chan CPB base address */
  63. QS_CCF_CSEP = 0x0718, /* chan CPB separation factor */
  64. QS_CFC_HUFT = 0x0800, /* host upstream fifo threshold */
  65. QS_CFC_HDFT = 0x0804, /* host downstream fifo threshold */
  66. QS_CFC_DUFT = 0x0808, /* dev upstream fifo threshold */
  67. QS_CFC_DDFT = 0x080c, /* dev downstream fifo threshold */
  68. QS_CCT_CTR0 = 0x0900, /* chan control-0 offset */
  69. QS_CCT_CTR1 = 0x0901, /* chan control-1 offset */
  70. QS_CCT_CFF = 0x0a00, /* chan command fifo offset */
  71. /* channel control bits */
  72. QS_CTR0_REG = (1 << 1), /* register mode (vs. pkt mode) */
  73. QS_CTR0_CLER = (1 << 2), /* clear channel errors */
  74. QS_CTR1_RDEV = (1 << 1), /* sata phy/comms reset */
  75. QS_CTR1_RCHN = (1 << 4), /* reset channel logic */
  76. QS_CCF_RUN_PKT = 0x107, /* RUN a new dma PKT */
  77. /* pkt sub-field headers */
  78. QS_HCB_HDR = 0x01, /* Host Control Block header */
  79. QS_DCB_HDR = 0x02, /* Device Control Block header */
  80. /* pkt HCB flag bits */
  81. QS_HF_DIRO = (1 << 0), /* data DIRection Out */
  82. QS_HF_DAT = (1 << 3), /* DATa pkt */
  83. QS_HF_IEN = (1 << 4), /* Interrupt ENable */
  84. QS_HF_VLD = (1 << 5), /* VaLiD pkt */
  85. /* pkt DCB flag bits */
  86. QS_DF_PORD = (1 << 2), /* Pio OR Dma */
  87. QS_DF_ELBA = (1 << 3), /* Extended LBA (lba48) */
  88. /* PCI device IDs */
  89. board_2068_idx = 0, /* QStor 4-port SATA/RAID */
  90. };
  91. typedef enum { qs_state_idle, qs_state_pkt, qs_state_mmio } qs_state_t;
  92. struct qs_port_priv {
  93. u8 *pkt;
  94. dma_addr_t pkt_dma;
  95. qs_state_t state;
  96. };
  97. static u32 qs_scr_read (struct ata_port *ap, unsigned int sc_reg);
  98. static void qs_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
  99. static int qs_ata_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  100. static irqreturn_t qs_intr (int irq, void *dev_instance, struct pt_regs *regs);
  101. static int qs_port_start(struct ata_port *ap);
  102. static void qs_host_stop(struct ata_host_set *host_set);
  103. static void qs_port_stop(struct ata_port *ap);
  104. static void qs_phy_reset(struct ata_port *ap);
  105. static void qs_qc_prep(struct ata_queued_cmd *qc);
  106. static int qs_qc_issue(struct ata_queued_cmd *qc);
  107. static int qs_check_atapi_dma(struct ata_queued_cmd *qc);
  108. static void qs_bmdma_stop(struct ata_queued_cmd *qc);
  109. static u8 qs_bmdma_status(struct ata_port *ap);
  110. static void qs_irq_clear(struct ata_port *ap);
  111. static void qs_eng_timeout(struct ata_port *ap);
  112. static Scsi_Host_Template qs_ata_sht = {
  113. .module = THIS_MODULE,
  114. .name = DRV_NAME,
  115. .ioctl = ata_scsi_ioctl,
  116. .queuecommand = ata_scsi_queuecmd,
  117. .eh_strategy_handler = ata_scsi_error,
  118. .can_queue = ATA_DEF_QUEUE,
  119. .this_id = ATA_SHT_THIS_ID,
  120. .sg_tablesize = QS_MAX_PRD,
  121. .max_sectors = ATA_MAX_SECTORS,
  122. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  123. .emulated = ATA_SHT_EMULATED,
  124. //FIXME .use_clustering = ATA_SHT_USE_CLUSTERING,
  125. .use_clustering = ENABLE_CLUSTERING,
  126. .proc_name = DRV_NAME,
  127. .dma_boundary = QS_DMA_BOUNDARY,
  128. .slave_configure = ata_scsi_slave_config,
  129. .bios_param = ata_std_bios_param,
  130. };
  131. static struct ata_port_operations qs_ata_ops = {
  132. .port_disable = ata_port_disable,
  133. .tf_load = ata_tf_load,
  134. .tf_read = ata_tf_read,
  135. .check_status = ata_check_status,
  136. .check_atapi_dma = qs_check_atapi_dma,
  137. .exec_command = ata_exec_command,
  138. .dev_select = ata_std_dev_select,
  139. .phy_reset = qs_phy_reset,
  140. .qc_prep = qs_qc_prep,
  141. .qc_issue = qs_qc_issue,
  142. .eng_timeout = qs_eng_timeout,
  143. .irq_handler = qs_intr,
  144. .irq_clear = qs_irq_clear,
  145. .scr_read = qs_scr_read,
  146. .scr_write = qs_scr_write,
  147. .port_start = qs_port_start,
  148. .port_stop = qs_port_stop,
  149. .host_stop = qs_host_stop,
  150. .bmdma_stop = qs_bmdma_stop,
  151. .bmdma_status = qs_bmdma_status,
  152. };
  153. static struct ata_port_info qs_port_info[] = {
  154. /* board_2068_idx */
  155. {
  156. .sht = &qs_ata_sht,
  157. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  158. ATA_FLAG_SATA_RESET |
  159. //FIXME ATA_FLAG_SRST |
  160. ATA_FLAG_MMIO,
  161. .pio_mask = 0x10, /* pio4 */
  162. .udma_mask = 0x7f, /* udma0-6 */
  163. .port_ops = &qs_ata_ops,
  164. },
  165. };
  166. static struct pci_device_id qs_ata_pci_tbl[] = {
  167. { PCI_VENDOR_ID_PDC, 0x2068, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  168. board_2068_idx },
  169. { } /* terminate list */
  170. };
  171. static struct pci_driver qs_ata_pci_driver = {
  172. .name = DRV_NAME,
  173. .id_table = qs_ata_pci_tbl,
  174. .probe = qs_ata_init_one,
  175. .remove = ata_pci_remove_one,
  176. };
  177. static int qs_check_atapi_dma(struct ata_queued_cmd *qc)
  178. {
  179. return 1; /* ATAPI DMA not supported */
  180. }
  181. static void qs_bmdma_stop(struct ata_queued_cmd *qc)
  182. {
  183. /* nothing */
  184. }
  185. static u8 qs_bmdma_status(struct ata_port *ap)
  186. {
  187. return 0;
  188. }
  189. static void qs_irq_clear(struct ata_port *ap)
  190. {
  191. /* nothing */
  192. }
  193. static inline void qs_enter_reg_mode(struct ata_port *ap)
  194. {
  195. u8 __iomem *chan = ap->host_set->mmio_base + (ap->port_no * 0x4000);
  196. writeb(QS_CTR0_REG, chan + QS_CCT_CTR0);
  197. readb(chan + QS_CCT_CTR0); /* flush */
  198. }
  199. static inline void qs_reset_channel_logic(struct ata_port *ap)
  200. {
  201. u8 __iomem *chan = ap->host_set->mmio_base + (ap->port_no * 0x4000);
  202. writeb(QS_CTR1_RCHN, chan + QS_CCT_CTR1);
  203. readb(chan + QS_CCT_CTR0); /* flush */
  204. qs_enter_reg_mode(ap);
  205. }
  206. static void qs_phy_reset(struct ata_port *ap)
  207. {
  208. struct qs_port_priv *pp = ap->private_data;
  209. pp->state = qs_state_idle;
  210. qs_reset_channel_logic(ap);
  211. sata_phy_reset(ap);
  212. }
  213. static void qs_eng_timeout(struct ata_port *ap)
  214. {
  215. struct qs_port_priv *pp = ap->private_data;
  216. if (pp->state != qs_state_idle) /* healthy paranoia */
  217. pp->state = qs_state_mmio;
  218. qs_reset_channel_logic(ap);
  219. ata_eng_timeout(ap);
  220. }
  221. static u32 qs_scr_read (struct ata_port *ap, unsigned int sc_reg)
  222. {
  223. if (sc_reg > SCR_CONTROL)
  224. return ~0U;
  225. return readl((void __iomem *)(ap->ioaddr.scr_addr + (sc_reg * 8)));
  226. }
  227. static void qs_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val)
  228. {
  229. if (sc_reg > SCR_CONTROL)
  230. return;
  231. writel(val, (void __iomem *)(ap->ioaddr.scr_addr + (sc_reg * 8)));
  232. }
  233. static void qs_fill_sg(struct ata_queued_cmd *qc)
  234. {
  235. struct scatterlist *sg = qc->sg;
  236. struct ata_port *ap = qc->ap;
  237. struct qs_port_priv *pp = ap->private_data;
  238. unsigned int nelem;
  239. u8 *prd = pp->pkt + QS_CPB_BYTES;
  240. assert(sg != NULL);
  241. assert(qc->n_elem > 0);
  242. for (nelem = 0; nelem < qc->n_elem; nelem++,sg++) {
  243. u64 addr;
  244. u32 len;
  245. addr = sg_dma_address(sg);
  246. *(__le64 *)prd = cpu_to_le64(addr);
  247. prd += sizeof(u64);
  248. len = sg_dma_len(sg);
  249. *(__le32 *)prd = cpu_to_le32(len);
  250. prd += sizeof(u64);
  251. VPRINTK("PRD[%u] = (0x%llX, 0x%X)\n", nelem,
  252. (unsigned long long)addr, len);
  253. }
  254. }
  255. static void qs_qc_prep(struct ata_queued_cmd *qc)
  256. {
  257. struct qs_port_priv *pp = qc->ap->private_data;
  258. u8 dflags = QS_DF_PORD, *buf = pp->pkt;
  259. u8 hflags = QS_HF_DAT | QS_HF_IEN | QS_HF_VLD;
  260. u64 addr;
  261. VPRINTK("ENTER\n");
  262. qs_enter_reg_mode(qc->ap);
  263. if (qc->tf.protocol != ATA_PROT_DMA) {
  264. ata_qc_prep(qc);
  265. return;
  266. }
  267. qs_fill_sg(qc);
  268. if ((qc->tf.flags & ATA_TFLAG_WRITE))
  269. hflags |= QS_HF_DIRO;
  270. if ((qc->tf.flags & ATA_TFLAG_LBA48))
  271. dflags |= QS_DF_ELBA;
  272. /* host control block (HCB) */
  273. buf[ 0] = QS_HCB_HDR;
  274. buf[ 1] = hflags;
  275. *(__le32 *)(&buf[ 4]) = cpu_to_le32(qc->nsect * ATA_SECT_SIZE);
  276. *(__le32 *)(&buf[ 8]) = cpu_to_le32(qc->n_elem);
  277. addr = ((u64)pp->pkt_dma) + QS_CPB_BYTES;
  278. *(__le64 *)(&buf[16]) = cpu_to_le64(addr);
  279. /* device control block (DCB) */
  280. buf[24] = QS_DCB_HDR;
  281. buf[28] = dflags;
  282. /* frame information structure (FIS) */
  283. ata_tf_to_fis(&qc->tf, &buf[32], 0);
  284. }
  285. static inline void qs_packet_start(struct ata_queued_cmd *qc)
  286. {
  287. struct ata_port *ap = qc->ap;
  288. u8 __iomem *chan = ap->host_set->mmio_base + (ap->port_no * 0x4000);
  289. VPRINTK("ENTER, ap %p\n", ap);
  290. writeb(QS_CTR0_CLER, chan + QS_CCT_CTR0);
  291. wmb(); /* flush PRDs and pkt to memory */
  292. writel(QS_CCF_RUN_PKT, chan + QS_CCT_CFF);
  293. readl(chan + QS_CCT_CFF); /* flush */
  294. }
  295. static int qs_qc_issue(struct ata_queued_cmd *qc)
  296. {
  297. struct qs_port_priv *pp = qc->ap->private_data;
  298. switch (qc->tf.protocol) {
  299. case ATA_PROT_DMA:
  300. pp->state = qs_state_pkt;
  301. qs_packet_start(qc);
  302. return 0;
  303. case ATA_PROT_ATAPI_DMA:
  304. BUG();
  305. break;
  306. default:
  307. break;
  308. }
  309. pp->state = qs_state_mmio;
  310. return ata_qc_issue_prot(qc);
  311. }
  312. static inline unsigned int qs_intr_pkt(struct ata_host_set *host_set)
  313. {
  314. unsigned int handled = 0;
  315. u8 sFFE;
  316. u8 __iomem *mmio_base = host_set->mmio_base;
  317. do {
  318. u32 sff0 = readl(mmio_base + QS_HST_SFF);
  319. u32 sff1 = readl(mmio_base + QS_HST_SFF + 4);
  320. u8 sEVLD = (sff1 >> 30) & 0x01; /* valid flag */
  321. sFFE = sff1 >> 31; /* empty flag */
  322. if (sEVLD) {
  323. u8 sDST = sff0 >> 16; /* dev status */
  324. u8 sHST = sff1 & 0x3f; /* host status */
  325. unsigned int port_no = (sff1 >> 8) & 0x03;
  326. struct ata_port *ap = host_set->ports[port_no];
  327. DPRINTK("SFF=%08x%08x: sCHAN=%u sHST=%d sDST=%02x\n",
  328. sff1, sff0, port_no, sHST, sDST);
  329. handled = 1;
  330. if (ap && !(ap->flags &
  331. (ATA_FLAG_PORT_DISABLED|ATA_FLAG_NOINTR))) {
  332. struct ata_queued_cmd *qc;
  333. struct qs_port_priv *pp = ap->private_data;
  334. if (!pp || pp->state != qs_state_pkt)
  335. continue;
  336. qc = ata_qc_from_tag(ap, ap->active_tag);
  337. if (qc && (!(qc->tf.ctl & ATA_NIEN))) {
  338. switch (sHST) {
  339. case 0: /* sucessful CPB */
  340. case 3: /* device error */
  341. pp->state = qs_state_idle;
  342. qs_enter_reg_mode(qc->ap);
  343. ata_qc_complete(qc, sDST);
  344. break;
  345. default:
  346. break;
  347. }
  348. }
  349. }
  350. }
  351. } while (!sFFE);
  352. return handled;
  353. }
  354. static inline unsigned int qs_intr_mmio(struct ata_host_set *host_set)
  355. {
  356. unsigned int handled = 0, port_no;
  357. for (port_no = 0; port_no < host_set->n_ports; ++port_no) {
  358. struct ata_port *ap;
  359. ap = host_set->ports[port_no];
  360. if (ap &&
  361. !(ap->flags & (ATA_FLAG_PORT_DISABLED | ATA_FLAG_NOINTR))) {
  362. struct ata_queued_cmd *qc;
  363. struct qs_port_priv *pp = ap->private_data;
  364. if (!pp || pp->state != qs_state_mmio)
  365. continue;
  366. qc = ata_qc_from_tag(ap, ap->active_tag);
  367. if (qc && (!(qc->tf.ctl & ATA_NIEN))) {
  368. /* check main status, clearing INTRQ */
  369. u8 status = ata_chk_status(ap);
  370. if ((status & ATA_BUSY))
  371. continue;
  372. DPRINTK("ata%u: protocol %d (dev_stat 0x%X)\n",
  373. ap->id, qc->tf.protocol, status);
  374. /* complete taskfile transaction */
  375. pp->state = qs_state_idle;
  376. ata_qc_complete(qc, status);
  377. handled = 1;
  378. }
  379. }
  380. }
  381. return handled;
  382. }
  383. static irqreturn_t qs_intr(int irq, void *dev_instance, struct pt_regs *regs)
  384. {
  385. struct ata_host_set *host_set = dev_instance;
  386. unsigned int handled = 0;
  387. VPRINTK("ENTER\n");
  388. spin_lock(&host_set->lock);
  389. handled = qs_intr_pkt(host_set) | qs_intr_mmio(host_set);
  390. spin_unlock(&host_set->lock);
  391. VPRINTK("EXIT\n");
  392. return IRQ_RETVAL(handled);
  393. }
  394. static void qs_ata_setup_port(struct ata_ioports *port, unsigned long base)
  395. {
  396. port->cmd_addr =
  397. port->data_addr = base + 0x400;
  398. port->error_addr =
  399. port->feature_addr = base + 0x408; /* hob_feature = 0x409 */
  400. port->nsect_addr = base + 0x410; /* hob_nsect = 0x411 */
  401. port->lbal_addr = base + 0x418; /* hob_lbal = 0x419 */
  402. port->lbam_addr = base + 0x420; /* hob_lbam = 0x421 */
  403. port->lbah_addr = base + 0x428; /* hob_lbah = 0x429 */
  404. port->device_addr = base + 0x430;
  405. port->status_addr =
  406. port->command_addr = base + 0x438;
  407. port->altstatus_addr =
  408. port->ctl_addr = base + 0x440;
  409. port->scr_addr = base + 0xc00;
  410. }
  411. static int qs_port_start(struct ata_port *ap)
  412. {
  413. struct device *dev = ap->host_set->dev;
  414. struct qs_port_priv *pp;
  415. void __iomem *mmio_base = ap->host_set->mmio_base;
  416. void __iomem *chan = mmio_base + (ap->port_no * 0x4000);
  417. u64 addr;
  418. int rc;
  419. rc = ata_port_start(ap);
  420. if (rc)
  421. return rc;
  422. qs_enter_reg_mode(ap);
  423. pp = kzalloc(sizeof(*pp), GFP_KERNEL);
  424. if (!pp) {
  425. rc = -ENOMEM;
  426. goto err_out;
  427. }
  428. pp->pkt = dma_alloc_coherent(dev, QS_PKT_BYTES, &pp->pkt_dma,
  429. GFP_KERNEL);
  430. if (!pp->pkt) {
  431. rc = -ENOMEM;
  432. goto err_out_kfree;
  433. }
  434. memset(pp->pkt, 0, QS_PKT_BYTES);
  435. ap->private_data = pp;
  436. addr = (u64)pp->pkt_dma;
  437. writel((u32) addr, chan + QS_CCF_CPBA);
  438. writel((u32)(addr >> 32), chan + QS_CCF_CPBA + 4);
  439. return 0;
  440. err_out_kfree:
  441. kfree(pp);
  442. err_out:
  443. ata_port_stop(ap);
  444. return rc;
  445. }
  446. static void qs_port_stop(struct ata_port *ap)
  447. {
  448. struct device *dev = ap->host_set->dev;
  449. struct qs_port_priv *pp = ap->private_data;
  450. if (pp != NULL) {
  451. ap->private_data = NULL;
  452. if (pp->pkt != NULL)
  453. dma_free_coherent(dev, QS_PKT_BYTES, pp->pkt,
  454. pp->pkt_dma);
  455. kfree(pp);
  456. }
  457. ata_port_stop(ap);
  458. }
  459. static void qs_host_stop(struct ata_host_set *host_set)
  460. {
  461. void __iomem *mmio_base = host_set->mmio_base;
  462. struct pci_dev *pdev = to_pci_dev(host_set->dev);
  463. writeb(0, mmio_base + QS_HCT_CTRL); /* disable host interrupts */
  464. writeb(QS_CNFG3_GSRST, mmio_base + QS_HCF_CNFG3); /* global reset */
  465. pci_iounmap(pdev, mmio_base);
  466. }
  467. static void qs_host_init(unsigned int chip_id, struct ata_probe_ent *pe)
  468. {
  469. void __iomem *mmio_base = pe->mmio_base;
  470. unsigned int port_no;
  471. writeb(0, mmio_base + QS_HCT_CTRL); /* disable host interrupts */
  472. writeb(QS_CNFG3_GSRST, mmio_base + QS_HCF_CNFG3); /* global reset */
  473. /* reset each channel in turn */
  474. for (port_no = 0; port_no < pe->n_ports; ++port_no) {
  475. u8 __iomem *chan = mmio_base + (port_no * 0x4000);
  476. writeb(QS_CTR1_RDEV|QS_CTR1_RCHN, chan + QS_CCT_CTR1);
  477. writeb(QS_CTR0_REG, chan + QS_CCT_CTR0);
  478. readb(chan + QS_CCT_CTR0); /* flush */
  479. }
  480. writeb(QS_SERD3_PHY_ENA, mmio_base + QS_HVS_SERD3); /* enable phy */
  481. for (port_no = 0; port_no < pe->n_ports; ++port_no) {
  482. u8 __iomem *chan = mmio_base + (port_no * 0x4000);
  483. /* set FIFO depths to same settings as Windows driver */
  484. writew(32, chan + QS_CFC_HUFT);
  485. writew(32, chan + QS_CFC_HDFT);
  486. writew(10, chan + QS_CFC_DUFT);
  487. writew( 8, chan + QS_CFC_DDFT);
  488. /* set CPB size in bytes, as a power of two */
  489. writeb(QS_CPB_ORDER, chan + QS_CCF_CSEP);
  490. }
  491. writeb(1, mmio_base + QS_HCT_CTRL); /* enable host interrupts */
  492. }
  493. /*
  494. * The QStor understands 64-bit buses, and uses 64-bit fields
  495. * for DMA pointers regardless of bus width. We just have to
  496. * make sure our DMA masks are set appropriately for whatever
  497. * bridge lies between us and the QStor, and then the DMA mapping
  498. * code will ensure we only ever "see" appropriate buffer addresses.
  499. * If we're 32-bit limited somewhere, then our 64-bit fields will
  500. * just end up with zeros in the upper 32-bits, without any special
  501. * logic required outside of this routine (below).
  502. */
  503. static int qs_set_dma_masks(struct pci_dev *pdev, void __iomem *mmio_base)
  504. {
  505. u32 bus_info = readl(mmio_base + QS_HID_HPHY);
  506. int rc, have_64bit_bus = (bus_info & QS_HPHY_64BIT);
  507. if (have_64bit_bus &&
  508. !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  509. rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  510. if (rc) {
  511. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  512. if (rc) {
  513. printk(KERN_ERR DRV_NAME
  514. "(%s): 64-bit DMA enable failed\n",
  515. pci_name(pdev));
  516. return rc;
  517. }
  518. }
  519. } else {
  520. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  521. if (rc) {
  522. printk(KERN_ERR DRV_NAME
  523. "(%s): 32-bit DMA enable failed\n",
  524. pci_name(pdev));
  525. return rc;
  526. }
  527. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  528. if (rc) {
  529. printk(KERN_ERR DRV_NAME
  530. "(%s): 32-bit consistent DMA enable failed\n",
  531. pci_name(pdev));
  532. return rc;
  533. }
  534. }
  535. return 0;
  536. }
  537. static int qs_ata_init_one(struct pci_dev *pdev,
  538. const struct pci_device_id *ent)
  539. {
  540. static int printed_version;
  541. struct ata_probe_ent *probe_ent = NULL;
  542. void __iomem *mmio_base;
  543. unsigned int board_idx = (unsigned int) ent->driver_data;
  544. int rc, port_no;
  545. if (!printed_version++)
  546. printk(KERN_DEBUG DRV_NAME " version " DRV_VERSION "\n");
  547. rc = pci_enable_device(pdev);
  548. if (rc)
  549. return rc;
  550. rc = pci_request_regions(pdev, DRV_NAME);
  551. if (rc)
  552. goto err_out;
  553. if ((pci_resource_flags(pdev, 4) & IORESOURCE_MEM) == 0) {
  554. rc = -ENODEV;
  555. goto err_out_regions;
  556. }
  557. mmio_base = pci_iomap(pdev, 4, 0);
  558. if (mmio_base == NULL) {
  559. rc = -ENOMEM;
  560. goto err_out_regions;
  561. }
  562. rc = qs_set_dma_masks(pdev, mmio_base);
  563. if (rc)
  564. goto err_out_iounmap;
  565. probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
  566. if (probe_ent == NULL) {
  567. rc = -ENOMEM;
  568. goto err_out_iounmap;
  569. }
  570. memset(probe_ent, 0, sizeof(*probe_ent));
  571. probe_ent->dev = pci_dev_to_dev(pdev);
  572. INIT_LIST_HEAD(&probe_ent->node);
  573. probe_ent->sht = qs_port_info[board_idx].sht;
  574. probe_ent->host_flags = qs_port_info[board_idx].host_flags;
  575. probe_ent->pio_mask = qs_port_info[board_idx].pio_mask;
  576. probe_ent->mwdma_mask = qs_port_info[board_idx].mwdma_mask;
  577. probe_ent->udma_mask = qs_port_info[board_idx].udma_mask;
  578. probe_ent->port_ops = qs_port_info[board_idx].port_ops;
  579. probe_ent->irq = pdev->irq;
  580. probe_ent->irq_flags = SA_SHIRQ;
  581. probe_ent->mmio_base = mmio_base;
  582. probe_ent->n_ports = QS_PORTS;
  583. for (port_no = 0; port_no < probe_ent->n_ports; ++port_no) {
  584. unsigned long chan = (unsigned long)mmio_base +
  585. (port_no * 0x4000);
  586. qs_ata_setup_port(&probe_ent->port[port_no], chan);
  587. }
  588. pci_set_master(pdev);
  589. /* initialize adapter */
  590. qs_host_init(board_idx, probe_ent);
  591. rc = ata_device_add(probe_ent);
  592. kfree(probe_ent);
  593. if (rc != QS_PORTS)
  594. goto err_out_iounmap;
  595. return 0;
  596. err_out_iounmap:
  597. pci_iounmap(pdev, mmio_base);
  598. err_out_regions:
  599. pci_release_regions(pdev);
  600. err_out:
  601. pci_disable_device(pdev);
  602. return rc;
  603. }
  604. static int __init qs_ata_init(void)
  605. {
  606. return pci_module_init(&qs_ata_pci_driver);
  607. }
  608. static void __exit qs_ata_exit(void)
  609. {
  610. pci_unregister_driver(&qs_ata_pci_driver);
  611. }
  612. MODULE_AUTHOR("Mark Lord");
  613. MODULE_DESCRIPTION("Pacific Digital Corporation QStor SATA low-level driver");
  614. MODULE_LICENSE("GPL");
  615. MODULE_DEVICE_TABLE(pci, qs_ata_pci_tbl);
  616. MODULE_VERSION(DRV_VERSION);
  617. module_init(qs_ata_init);
  618. module_exit(qs_ata_exit);