ipr.h 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261
  1. /*
  2. * ipr.h -- driver for IBM Power Linux RAID adapters
  3. *
  4. * Written By: Brian King <brking@us.ibm.com>, IBM Corporation
  5. *
  6. * Copyright (C) 2003, 2004 IBM Corporation
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. *
  22. * Alan Cox <alan@redhat.com> - Removed several careless u32/dma_addr_t errors
  23. * that broke 64bit platforms.
  24. */
  25. #ifndef _IPR_H
  26. #define _IPR_H
  27. #include <linux/types.h>
  28. #include <linux/completion.h>
  29. #include <linux/list.h>
  30. #include <linux/kref.h>
  31. #include <scsi/scsi.h>
  32. #include <scsi/scsi_cmnd.h>
  33. /*
  34. * Literals
  35. */
  36. #define IPR_DRIVER_VERSION "2.0.14"
  37. #define IPR_DRIVER_DATE "(May 2, 2005)"
  38. /*
  39. * IPR_DBG_TRACE: Setting this to 1 will turn on some general function tracing
  40. * resulting in a bunch of extra debugging printks to the console
  41. *
  42. * IPR_DEBUG: Setting this to 1 will turn on some error path tracing.
  43. * Enables the ipr_trace macro.
  44. */
  45. #ifdef IPR_DEBUG_ALL
  46. #define IPR_DEBUG 1
  47. #define IPR_DBG_TRACE 1
  48. #else
  49. #define IPR_DEBUG 0
  50. #define IPR_DBG_TRACE 0
  51. #endif
  52. /*
  53. * IPR_MAX_CMD_PER_LUN: This defines the maximum number of outstanding
  54. * ops per device for devices not running tagged command queuing.
  55. * This can be adjusted at runtime through sysfs device attributes.
  56. */
  57. #define IPR_MAX_CMD_PER_LUN 6
  58. /*
  59. * IPR_NUM_BASE_CMD_BLKS: This defines the maximum number of
  60. * ops the mid-layer can send to the adapter.
  61. */
  62. #define IPR_NUM_BASE_CMD_BLKS 100
  63. #define IPR_SUBS_DEV_ID_2780 0x0264
  64. #define IPR_SUBS_DEV_ID_5702 0x0266
  65. #define IPR_SUBS_DEV_ID_5703 0x0278
  66. #define IPR_SUBS_DEV_ID_572E 0x028D
  67. #define IPR_SUBS_DEV_ID_573E 0x02D3
  68. #define IPR_SUBS_DEV_ID_573D 0x02D4
  69. #define IPR_SUBS_DEV_ID_571A 0x02C0
  70. #define IPR_SUBS_DEV_ID_571B 0x02BE
  71. #define IPR_SUBS_DEV_ID_571E 0x02BF
  72. #define IPR_NAME "ipr"
  73. /*
  74. * Return codes
  75. */
  76. #define IPR_RC_JOB_CONTINUE 1
  77. #define IPR_RC_JOB_RETURN 2
  78. /*
  79. * IOASCs
  80. */
  81. #define IPR_IOASC_NR_INIT_CMD_REQUIRED 0x02040200
  82. #define IPR_IOASC_SYNC_REQUIRED 0x023f0000
  83. #define IPR_IOASC_MED_DO_NOT_REALLOC 0x03110C00
  84. #define IPR_IOASC_HW_SEL_TIMEOUT 0x04050000
  85. #define IPR_IOASC_HW_DEV_BUS_STATUS 0x04448500
  86. #define IPR_IOASC_IOASC_MASK 0xFFFFFF00
  87. #define IPR_IOASC_SCSI_STATUS_MASK 0x000000FF
  88. #define IPR_IOASC_IR_RESOURCE_HANDLE 0x05250000
  89. #define IPR_IOASC_BUS_WAS_RESET 0x06290000
  90. #define IPR_IOASC_BUS_WAS_RESET_BY_OTHER 0x06298000
  91. #define IPR_IOASC_ABORTED_CMD_TERM_BY_HOST 0x0B5A0000
  92. #define IPR_FIRST_DRIVER_IOASC 0x10000000
  93. #define IPR_IOASC_IOA_WAS_RESET 0x10000001
  94. #define IPR_IOASC_PCI_ACCESS_ERROR 0x10000002
  95. #define IPR_NUM_LOG_HCAMS 2
  96. #define IPR_NUM_CFG_CHG_HCAMS 2
  97. #define IPR_NUM_HCAMS (IPR_NUM_LOG_HCAMS + IPR_NUM_CFG_CHG_HCAMS)
  98. #define IPR_MAX_NUM_TARGETS_PER_BUS 0x10
  99. #define IPR_MAX_NUM_LUNS_PER_TARGET 256
  100. #define IPR_MAX_NUM_VSET_LUNS_PER_TARGET 8
  101. #define IPR_VSET_BUS 0xff
  102. #define IPR_IOA_BUS 0xff
  103. #define IPR_IOA_TARGET 0xff
  104. #define IPR_IOA_LUN 0xff
  105. #define IPR_MAX_NUM_BUSES 4
  106. #define IPR_MAX_BUS_TO_SCAN IPR_MAX_NUM_BUSES
  107. #define IPR_NUM_RESET_RELOAD_RETRIES 3
  108. /* We need resources for HCAMS, IOA reset, IOA bringdown, and ERP */
  109. #define IPR_NUM_INTERNAL_CMD_BLKS (IPR_NUM_HCAMS + \
  110. ((IPR_NUM_RESET_RELOAD_RETRIES + 1) * 2) + 3)
  111. #define IPR_MAX_COMMANDS IPR_NUM_BASE_CMD_BLKS
  112. #define IPR_NUM_CMD_BLKS (IPR_NUM_BASE_CMD_BLKS + \
  113. IPR_NUM_INTERNAL_CMD_BLKS)
  114. #define IPR_MAX_PHYSICAL_DEVS 192
  115. #define IPR_MAX_SGLIST 64
  116. #define IPR_IOA_MAX_SECTORS 32767
  117. #define IPR_VSET_MAX_SECTORS 512
  118. #define IPR_MAX_CDB_LEN 16
  119. #define IPR_DEFAULT_BUS_WIDTH 16
  120. #define IPR_80MBs_SCSI_RATE ((80 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
  121. #define IPR_U160_SCSI_RATE ((160 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
  122. #define IPR_U320_SCSI_RATE ((320 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
  123. #define IPR_MAX_SCSI_RATE(width) ((320 * 10) / ((width) / 8))
  124. #define IPR_IOA_RES_HANDLE 0xffffffff
  125. #define IPR_IOA_RES_ADDR 0x00ffffff
  126. /*
  127. * Adapter Commands
  128. */
  129. #define IPR_QUERY_RSRC_STATE 0xC2
  130. #define IPR_RESET_DEVICE 0xC3
  131. #define IPR_RESET_TYPE_SELECT 0x80
  132. #define IPR_LUN_RESET 0x40
  133. #define IPR_TARGET_RESET 0x20
  134. #define IPR_BUS_RESET 0x10
  135. #define IPR_ID_HOST_RR_Q 0xC4
  136. #define IPR_QUERY_IOA_CONFIG 0xC5
  137. #define IPR_CANCEL_ALL_REQUESTS 0xCE
  138. #define IPR_HOST_CONTROLLED_ASYNC 0xCF
  139. #define IPR_HCAM_CDB_OP_CODE_CONFIG_CHANGE 0x01
  140. #define IPR_HCAM_CDB_OP_CODE_LOG_DATA 0x02
  141. #define IPR_SET_SUPPORTED_DEVICES 0xFB
  142. #define IPR_IOA_SHUTDOWN 0xF7
  143. #define IPR_WR_BUF_DOWNLOAD_AND_SAVE 0x05
  144. /*
  145. * Timeouts
  146. */
  147. #define IPR_SHUTDOWN_TIMEOUT (ipr_fastfail ? 60 * HZ : 10 * 60 * HZ)
  148. #define IPR_VSET_RW_TIMEOUT (ipr_fastfail ? 30 * HZ : 2 * 60 * HZ)
  149. #define IPR_ABBREV_SHUTDOWN_TIMEOUT (10 * HZ)
  150. #define IPR_DEVICE_RESET_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  151. #define IPR_CANCEL_ALL_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  152. #define IPR_ABORT_TASK_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  153. #define IPR_INTERNAL_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  154. #define IPR_WRITE_BUFFER_TIMEOUT (10 * 60 * HZ)
  155. #define IPR_SET_SUP_DEVICE_TIMEOUT (2 * 60 * HZ)
  156. #define IPR_REQUEST_SENSE_TIMEOUT (10 * HZ)
  157. #define IPR_OPERATIONAL_TIMEOUT (5 * 60)
  158. #define IPR_WAIT_FOR_RESET_TIMEOUT (2 * HZ)
  159. #define IPR_CHECK_FOR_RESET_TIMEOUT (HZ / 10)
  160. #define IPR_WAIT_FOR_BIST_TIMEOUT (2 * HZ)
  161. #define IPR_DUMP_TIMEOUT (15 * HZ)
  162. /*
  163. * SCSI Literals
  164. */
  165. #define IPR_VENDOR_ID_LEN 8
  166. #define IPR_PROD_ID_LEN 16
  167. #define IPR_SERIAL_NUM_LEN 8
  168. /*
  169. * Hardware literals
  170. */
  171. #define IPR_FMT2_MBX_ADDR_MASK 0x0fffffff
  172. #define IPR_FMT2_MBX_BAR_SEL_MASK 0xf0000000
  173. #define IPR_FMT2_MKR_BAR_SEL_SHIFT 28
  174. #define IPR_GET_FMT2_BAR_SEL(mbx) \
  175. (((mbx) & IPR_FMT2_MBX_BAR_SEL_MASK) >> IPR_FMT2_MKR_BAR_SEL_SHIFT)
  176. #define IPR_SDT_FMT2_BAR0_SEL 0x0
  177. #define IPR_SDT_FMT2_BAR1_SEL 0x1
  178. #define IPR_SDT_FMT2_BAR2_SEL 0x2
  179. #define IPR_SDT_FMT2_BAR3_SEL 0x3
  180. #define IPR_SDT_FMT2_BAR4_SEL 0x4
  181. #define IPR_SDT_FMT2_BAR5_SEL 0x5
  182. #define IPR_SDT_FMT2_EXP_ROM_SEL 0x8
  183. #define IPR_FMT2_SDT_READY_TO_USE 0xC4D4E3F2
  184. #define IPR_DOORBELL 0x82800000
  185. #define IPR_PCII_IOA_TRANS_TO_OPER (0x80000000 >> 0)
  186. #define IPR_PCII_IOARCB_XFER_FAILED (0x80000000 >> 3)
  187. #define IPR_PCII_IOA_UNIT_CHECKED (0x80000000 >> 4)
  188. #define IPR_PCII_NO_HOST_RRQ (0x80000000 >> 5)
  189. #define IPR_PCII_CRITICAL_OPERATION (0x80000000 >> 6)
  190. #define IPR_PCII_IO_DEBUG_ACKNOWLEDGE (0x80000000 >> 7)
  191. #define IPR_PCII_IOARRIN_LOST (0x80000000 >> 27)
  192. #define IPR_PCII_MMIO_ERROR (0x80000000 >> 28)
  193. #define IPR_PCII_PROC_ERR_STATE (0x80000000 >> 29)
  194. #define IPR_PCII_HRRQ_UPDATED (0x80000000 >> 30)
  195. #define IPR_PCII_CORE_ISSUED_RST_REQ (0x80000000 >> 31)
  196. #define IPR_PCII_ERROR_INTERRUPTS \
  197. (IPR_PCII_IOARCB_XFER_FAILED | IPR_PCII_IOA_UNIT_CHECKED | \
  198. IPR_PCII_NO_HOST_RRQ | IPR_PCII_IOARRIN_LOST | IPR_PCII_MMIO_ERROR)
  199. #define IPR_PCII_OPER_INTERRUPTS \
  200. (IPR_PCII_ERROR_INTERRUPTS | IPR_PCII_HRRQ_UPDATED | IPR_PCII_IOA_TRANS_TO_OPER)
  201. #define IPR_UPROCI_RESET_ALERT (0x80000000 >> 7)
  202. #define IPR_UPROCI_IO_DEBUG_ALERT (0x80000000 >> 9)
  203. #define IPR_LDUMP_MAX_LONG_ACK_DELAY_IN_USEC 200000 /* 200 ms */
  204. #define IPR_LDUMP_MAX_SHORT_ACK_DELAY_IN_USEC 200000 /* 200 ms */
  205. /*
  206. * Dump literals
  207. */
  208. #define IPR_MAX_IOA_DUMP_SIZE (4 * 1024 * 1024)
  209. #define IPR_NUM_SDT_ENTRIES 511
  210. #define IPR_MAX_NUM_DUMP_PAGES ((IPR_MAX_IOA_DUMP_SIZE / PAGE_SIZE) + 1)
  211. /*
  212. * Misc literals
  213. */
  214. #define IPR_NUM_IOADL_ENTRIES IPR_MAX_SGLIST
  215. /*
  216. * Adapter interface types
  217. */
  218. struct ipr_res_addr {
  219. u8 reserved;
  220. u8 bus;
  221. u8 target;
  222. u8 lun;
  223. #define IPR_GET_PHYS_LOC(res_addr) \
  224. (((res_addr).bus << 16) | ((res_addr).target << 8) | (res_addr).lun)
  225. }__attribute__((packed, aligned (4)));
  226. struct ipr_std_inq_vpids {
  227. u8 vendor_id[IPR_VENDOR_ID_LEN];
  228. u8 product_id[IPR_PROD_ID_LEN];
  229. }__attribute__((packed));
  230. struct ipr_std_inq_data {
  231. u8 peri_qual_dev_type;
  232. #define IPR_STD_INQ_PERI_QUAL(peri) ((peri) >> 5)
  233. #define IPR_STD_INQ_PERI_DEV_TYPE(peri) ((peri) & 0x1F)
  234. u8 removeable_medium_rsvd;
  235. #define IPR_STD_INQ_REMOVEABLE_MEDIUM 0x80
  236. #define IPR_IS_DASD_DEVICE(std_inq) \
  237. ((IPR_STD_INQ_PERI_DEV_TYPE((std_inq).peri_qual_dev_type) == TYPE_DISK) && \
  238. !(((std_inq).removeable_medium_rsvd) & IPR_STD_INQ_REMOVEABLE_MEDIUM))
  239. #define IPR_IS_SES_DEVICE(std_inq) \
  240. (IPR_STD_INQ_PERI_DEV_TYPE((std_inq).peri_qual_dev_type) == TYPE_ENCLOSURE)
  241. u8 version;
  242. u8 aen_naca_fmt;
  243. u8 additional_len;
  244. u8 sccs_rsvd;
  245. u8 bq_enc_multi;
  246. u8 sync_cmdq_flags;
  247. struct ipr_std_inq_vpids vpids;
  248. u8 ros_rsvd_ram_rsvd[4];
  249. u8 serial_num[IPR_SERIAL_NUM_LEN];
  250. }__attribute__ ((packed));
  251. struct ipr_config_table_entry {
  252. u8 service_level;
  253. u8 array_id;
  254. u8 flags;
  255. #define IPR_IS_IOA_RESOURCE 0x80
  256. #define IPR_IS_ARRAY_MEMBER 0x20
  257. #define IPR_IS_HOT_SPARE 0x10
  258. u8 rsvd_subtype;
  259. #define IPR_RES_SUBTYPE(res) (((res)->cfgte.rsvd_subtype) & 0x0f)
  260. #define IPR_SUBTYPE_AF_DASD 0
  261. #define IPR_SUBTYPE_GENERIC_SCSI 1
  262. #define IPR_SUBTYPE_VOLUME_SET 2
  263. struct ipr_res_addr res_addr;
  264. __be32 res_handle;
  265. __be32 reserved4[2];
  266. struct ipr_std_inq_data std_inq_data;
  267. }__attribute__ ((packed, aligned (4)));
  268. struct ipr_config_table_hdr {
  269. u8 num_entries;
  270. u8 flags;
  271. #define IPR_UCODE_DOWNLOAD_REQ 0x10
  272. __be16 reserved;
  273. }__attribute__((packed, aligned (4)));
  274. struct ipr_config_table {
  275. struct ipr_config_table_hdr hdr;
  276. struct ipr_config_table_entry dev[IPR_MAX_PHYSICAL_DEVS];
  277. }__attribute__((packed, aligned (4)));
  278. struct ipr_hostrcb_cfg_ch_not {
  279. struct ipr_config_table_entry cfgte;
  280. u8 reserved[936];
  281. }__attribute__((packed, aligned (4)));
  282. struct ipr_supported_device {
  283. __be16 data_length;
  284. u8 reserved;
  285. u8 num_records;
  286. struct ipr_std_inq_vpids vpids;
  287. u8 reserved2[16];
  288. }__attribute__((packed, aligned (4)));
  289. /* Command packet structure */
  290. struct ipr_cmd_pkt {
  291. __be16 reserved; /* Reserved by IOA */
  292. u8 request_type;
  293. #define IPR_RQTYPE_SCSICDB 0x00
  294. #define IPR_RQTYPE_IOACMD 0x01
  295. #define IPR_RQTYPE_HCAM 0x02
  296. u8 luntar_luntrn;
  297. u8 flags_hi;
  298. #define IPR_FLAGS_HI_WRITE_NOT_READ 0x80
  299. #define IPR_FLAGS_HI_NO_ULEN_CHK 0x20
  300. #define IPR_FLAGS_HI_SYNC_OVERRIDE 0x10
  301. #define IPR_FLAGS_HI_SYNC_COMPLETE 0x08
  302. #define IPR_FLAGS_HI_NO_LINK_DESC 0x04
  303. u8 flags_lo;
  304. #define IPR_FLAGS_LO_ALIGNED_BFR 0x20
  305. #define IPR_FLAGS_LO_DELAY_AFTER_RST 0x10
  306. #define IPR_FLAGS_LO_UNTAGGED_TASK 0x00
  307. #define IPR_FLAGS_LO_SIMPLE_TASK 0x02
  308. #define IPR_FLAGS_LO_ORDERED_TASK 0x04
  309. #define IPR_FLAGS_LO_HEAD_OF_Q_TASK 0x06
  310. #define IPR_FLAGS_LO_ACA_TASK 0x08
  311. u8 cdb[16];
  312. __be16 timeout;
  313. }__attribute__ ((packed, aligned(4)));
  314. /* IOA Request Control Block 128 bytes */
  315. struct ipr_ioarcb {
  316. __be32 ioarcb_host_pci_addr;
  317. __be32 reserved;
  318. __be32 res_handle;
  319. __be32 host_response_handle;
  320. __be32 reserved1;
  321. __be32 reserved2;
  322. __be32 reserved3;
  323. __be32 write_data_transfer_length;
  324. __be32 read_data_transfer_length;
  325. __be32 write_ioadl_addr;
  326. __be32 write_ioadl_len;
  327. __be32 read_ioadl_addr;
  328. __be32 read_ioadl_len;
  329. __be32 ioasa_host_pci_addr;
  330. __be16 ioasa_len;
  331. __be16 reserved4;
  332. struct ipr_cmd_pkt cmd_pkt;
  333. __be32 add_cmd_parms_len;
  334. __be32 add_cmd_parms[10];
  335. }__attribute__((packed, aligned (4)));
  336. struct ipr_ioadl_desc {
  337. __be32 flags_and_data_len;
  338. #define IPR_IOADL_FLAGS_MASK 0xff000000
  339. #define IPR_IOADL_GET_FLAGS(x) (be32_to_cpu(x) & IPR_IOADL_FLAGS_MASK)
  340. #define IPR_IOADL_DATA_LEN_MASK 0x00ffffff
  341. #define IPR_IOADL_GET_DATA_LEN(x) (be32_to_cpu(x) & IPR_IOADL_DATA_LEN_MASK)
  342. #define IPR_IOADL_FLAGS_READ 0x48000000
  343. #define IPR_IOADL_FLAGS_READ_LAST 0x49000000
  344. #define IPR_IOADL_FLAGS_WRITE 0x68000000
  345. #define IPR_IOADL_FLAGS_WRITE_LAST 0x69000000
  346. #define IPR_IOADL_FLAGS_LAST 0x01000000
  347. __be32 address;
  348. }__attribute__((packed, aligned (8)));
  349. struct ipr_ioasa_vset {
  350. __be32 failing_lba_hi;
  351. __be32 failing_lba_lo;
  352. __be32 ioa_data[22];
  353. }__attribute__((packed, aligned (4)));
  354. struct ipr_ioasa_af_dasd {
  355. __be32 failing_lba;
  356. }__attribute__((packed, aligned (4)));
  357. struct ipr_ioasa_gpdd {
  358. u8 end_state;
  359. u8 bus_phase;
  360. __be16 reserved;
  361. __be32 ioa_data[23];
  362. }__attribute__((packed, aligned (4)));
  363. struct ipr_ioasa_raw {
  364. __be32 ioa_data[24];
  365. }__attribute__((packed, aligned (4)));
  366. struct ipr_ioasa {
  367. __be32 ioasc;
  368. #define IPR_IOASC_SENSE_KEY(ioasc) ((ioasc) >> 24)
  369. #define IPR_IOASC_SENSE_CODE(ioasc) (((ioasc) & 0x00ff0000) >> 16)
  370. #define IPR_IOASC_SENSE_QUAL(ioasc) (((ioasc) & 0x0000ff00) >> 8)
  371. #define IPR_IOASC_SENSE_STATUS(ioasc) ((ioasc) & 0x000000ff)
  372. __be16 ret_stat_len; /* Length of the returned IOASA */
  373. __be16 avail_stat_len; /* Total Length of status available. */
  374. __be32 residual_data_len; /* number of bytes in the host data */
  375. /* buffers that were not used by the IOARCB command. */
  376. __be32 ilid;
  377. #define IPR_NO_ILID 0
  378. #define IPR_DRIVER_ILID 0xffffffff
  379. __be32 fd_ioasc;
  380. __be32 fd_phys_locator;
  381. __be32 fd_res_handle;
  382. __be32 ioasc_specific; /* status code specific field */
  383. #define IPR_IOASC_SPECIFIC_MASK 0x00ffffff
  384. #define IPR_FIELD_POINTER_VALID (0x80000000 >> 8)
  385. #define IPR_FIELD_POINTER_MASK 0x0000ffff
  386. union {
  387. struct ipr_ioasa_vset vset;
  388. struct ipr_ioasa_af_dasd dasd;
  389. struct ipr_ioasa_gpdd gpdd;
  390. struct ipr_ioasa_raw raw;
  391. } u;
  392. }__attribute__((packed, aligned (4)));
  393. struct ipr_mode_parm_hdr {
  394. u8 length;
  395. u8 medium_type;
  396. u8 device_spec_parms;
  397. u8 block_desc_len;
  398. }__attribute__((packed));
  399. struct ipr_mode_pages {
  400. struct ipr_mode_parm_hdr hdr;
  401. u8 data[255 - sizeof(struct ipr_mode_parm_hdr)];
  402. }__attribute__((packed));
  403. struct ipr_mode_page_hdr {
  404. u8 ps_page_code;
  405. #define IPR_MODE_PAGE_PS 0x80
  406. #define IPR_GET_MODE_PAGE_CODE(hdr) ((hdr)->ps_page_code & 0x3F)
  407. u8 page_length;
  408. }__attribute__ ((packed));
  409. struct ipr_dev_bus_entry {
  410. struct ipr_res_addr res_addr;
  411. u8 flags;
  412. #define IPR_SCSI_ATTR_ENABLE_QAS 0x80
  413. #define IPR_SCSI_ATTR_DISABLE_QAS 0x40
  414. #define IPR_SCSI_ATTR_QAS_MASK 0xC0
  415. #define IPR_SCSI_ATTR_ENABLE_TM 0x20
  416. #define IPR_SCSI_ATTR_NO_TERM_PWR 0x10
  417. #define IPR_SCSI_ATTR_TM_SUPPORTED 0x08
  418. #define IPR_SCSI_ATTR_LVD_TO_SE_NOT_ALLOWED 0x04
  419. u8 scsi_id;
  420. u8 bus_width;
  421. u8 extended_reset_delay;
  422. #define IPR_EXTENDED_RESET_DELAY 7
  423. __be32 max_xfer_rate;
  424. u8 spinup_delay;
  425. u8 reserved3;
  426. __be16 reserved4;
  427. }__attribute__((packed, aligned (4)));
  428. struct ipr_mode_page28 {
  429. struct ipr_mode_page_hdr hdr;
  430. u8 num_entries;
  431. u8 entry_length;
  432. struct ipr_dev_bus_entry bus[0];
  433. }__attribute__((packed));
  434. struct ipr_ioa_vpd {
  435. struct ipr_std_inq_data std_inq_data;
  436. u8 ascii_part_num[12];
  437. u8 reserved[40];
  438. u8 ascii_plant_code[4];
  439. }__attribute__((packed));
  440. struct ipr_inquiry_page3 {
  441. u8 peri_qual_dev_type;
  442. u8 page_code;
  443. u8 reserved1;
  444. u8 page_length;
  445. u8 ascii_len;
  446. u8 reserved2[3];
  447. u8 load_id[4];
  448. u8 major_release;
  449. u8 card_type;
  450. u8 minor_release[2];
  451. u8 ptf_number[4];
  452. u8 patch_number[4];
  453. }__attribute__((packed));
  454. struct ipr_hostrcb_device_data_entry {
  455. struct ipr_std_inq_vpids dev_vpids;
  456. u8 dev_sn[IPR_SERIAL_NUM_LEN];
  457. struct ipr_res_addr dev_res_addr;
  458. struct ipr_std_inq_vpids new_dev_vpids;
  459. u8 new_dev_sn[IPR_SERIAL_NUM_LEN];
  460. struct ipr_std_inq_vpids ioa_last_with_dev_vpids;
  461. u8 ioa_last_with_dev_sn[IPR_SERIAL_NUM_LEN];
  462. struct ipr_std_inq_vpids cfc_last_with_dev_vpids;
  463. u8 cfc_last_with_dev_sn[IPR_SERIAL_NUM_LEN];
  464. __be32 ioa_data[5];
  465. }__attribute__((packed, aligned (4)));
  466. struct ipr_hostrcb_array_data_entry {
  467. struct ipr_std_inq_vpids vpids;
  468. u8 serial_num[IPR_SERIAL_NUM_LEN];
  469. struct ipr_res_addr expected_dev_res_addr;
  470. struct ipr_res_addr dev_res_addr;
  471. }__attribute__((packed, aligned (4)));
  472. struct ipr_hostrcb_type_ff_error {
  473. __be32 ioa_data[246];
  474. }__attribute__((packed, aligned (4)));
  475. struct ipr_hostrcb_type_01_error {
  476. __be32 seek_counter;
  477. __be32 read_counter;
  478. u8 sense_data[32];
  479. __be32 ioa_data[236];
  480. }__attribute__((packed, aligned (4)));
  481. struct ipr_hostrcb_type_02_error {
  482. struct ipr_std_inq_vpids ioa_vpids;
  483. u8 ioa_sn[IPR_SERIAL_NUM_LEN];
  484. struct ipr_std_inq_vpids cfc_vpids;
  485. u8 cfc_sn[IPR_SERIAL_NUM_LEN];
  486. struct ipr_std_inq_vpids ioa_last_attached_to_cfc_vpids;
  487. u8 ioa_last_attached_to_cfc_sn[IPR_SERIAL_NUM_LEN];
  488. struct ipr_std_inq_vpids cfc_last_attached_to_ioa_vpids;
  489. u8 cfc_last_attached_to_ioa_sn[IPR_SERIAL_NUM_LEN];
  490. __be32 ioa_data[3];
  491. u8 reserved[844];
  492. }__attribute__((packed, aligned (4)));
  493. struct ipr_hostrcb_type_03_error {
  494. struct ipr_std_inq_vpids ioa_vpids;
  495. u8 ioa_sn[IPR_SERIAL_NUM_LEN];
  496. struct ipr_std_inq_vpids cfc_vpids;
  497. u8 cfc_sn[IPR_SERIAL_NUM_LEN];
  498. __be32 errors_detected;
  499. __be32 errors_logged;
  500. u8 ioa_data[12];
  501. struct ipr_hostrcb_device_data_entry dev_entry[3];
  502. u8 reserved[444];
  503. }__attribute__((packed, aligned (4)));
  504. struct ipr_hostrcb_type_04_error {
  505. struct ipr_std_inq_vpids ioa_vpids;
  506. u8 ioa_sn[IPR_SERIAL_NUM_LEN];
  507. struct ipr_std_inq_vpids cfc_vpids;
  508. u8 cfc_sn[IPR_SERIAL_NUM_LEN];
  509. u8 ioa_data[12];
  510. struct ipr_hostrcb_array_data_entry array_member[10];
  511. __be32 exposed_mode_adn;
  512. __be32 array_id;
  513. struct ipr_std_inq_vpids incomp_dev_vpids;
  514. u8 incomp_dev_sn[IPR_SERIAL_NUM_LEN];
  515. __be32 ioa_data2;
  516. struct ipr_hostrcb_array_data_entry array_member2[8];
  517. struct ipr_res_addr last_func_vset_res_addr;
  518. u8 vset_serial_num[IPR_SERIAL_NUM_LEN];
  519. u8 protection_level[8];
  520. u8 reserved[124];
  521. }__attribute__((packed, aligned (4)));
  522. struct ipr_hostrcb_error {
  523. __be32 failing_dev_ioasc;
  524. struct ipr_res_addr failing_dev_res_addr;
  525. __be32 failing_dev_res_handle;
  526. __be32 prc;
  527. union {
  528. struct ipr_hostrcb_type_ff_error type_ff_error;
  529. struct ipr_hostrcb_type_01_error type_01_error;
  530. struct ipr_hostrcb_type_02_error type_02_error;
  531. struct ipr_hostrcb_type_03_error type_03_error;
  532. struct ipr_hostrcb_type_04_error type_04_error;
  533. } u;
  534. }__attribute__((packed, aligned (4)));
  535. struct ipr_hostrcb_raw {
  536. __be32 data[sizeof(struct ipr_hostrcb_error)/sizeof(__be32)];
  537. }__attribute__((packed, aligned (4)));
  538. struct ipr_hcam {
  539. u8 op_code;
  540. #define IPR_HOST_RCB_OP_CODE_CONFIG_CHANGE 0xE1
  541. #define IPR_HOST_RCB_OP_CODE_LOG_DATA 0xE2
  542. u8 notify_type;
  543. #define IPR_HOST_RCB_NOTIF_TYPE_EXISTING_CHANGED 0x00
  544. #define IPR_HOST_RCB_NOTIF_TYPE_NEW_ENTRY 0x01
  545. #define IPR_HOST_RCB_NOTIF_TYPE_REM_ENTRY 0x02
  546. #define IPR_HOST_RCB_NOTIF_TYPE_ERROR_LOG_ENTRY 0x10
  547. #define IPR_HOST_RCB_NOTIF_TYPE_INFORMATION_ENTRY 0x11
  548. u8 notifications_lost;
  549. #define IPR_HOST_RCB_NO_NOTIFICATIONS_LOST 0
  550. #define IPR_HOST_RCB_NOTIFICATIONS_LOST 0x80
  551. u8 flags;
  552. #define IPR_HOSTRCB_INTERNAL_OPER 0x80
  553. #define IPR_HOSTRCB_ERR_RESP_SENT 0x40
  554. u8 overlay_id;
  555. #define IPR_HOST_RCB_OVERLAY_ID_1 0x01
  556. #define IPR_HOST_RCB_OVERLAY_ID_2 0x02
  557. #define IPR_HOST_RCB_OVERLAY_ID_3 0x03
  558. #define IPR_HOST_RCB_OVERLAY_ID_4 0x04
  559. #define IPR_HOST_RCB_OVERLAY_ID_6 0x06
  560. #define IPR_HOST_RCB_OVERLAY_ID_DEFAULT 0xFF
  561. u8 reserved1[3];
  562. __be32 ilid;
  563. __be32 time_since_last_ioa_reset;
  564. __be32 reserved2;
  565. __be32 length;
  566. union {
  567. struct ipr_hostrcb_error error;
  568. struct ipr_hostrcb_cfg_ch_not ccn;
  569. struct ipr_hostrcb_raw raw;
  570. } u;
  571. }__attribute__((packed, aligned (4)));
  572. struct ipr_hostrcb {
  573. struct ipr_hcam hcam;
  574. dma_addr_t hostrcb_dma;
  575. struct list_head queue;
  576. };
  577. /* IPR smart dump table structures */
  578. struct ipr_sdt_entry {
  579. __be32 bar_str_offset;
  580. __be32 end_offset;
  581. u8 entry_byte;
  582. u8 reserved[3];
  583. u8 flags;
  584. #define IPR_SDT_ENDIAN 0x80
  585. #define IPR_SDT_VALID_ENTRY 0x20
  586. u8 resv;
  587. __be16 priority;
  588. }__attribute__((packed, aligned (4)));
  589. struct ipr_sdt_header {
  590. __be32 state;
  591. __be32 num_entries;
  592. __be32 num_entries_used;
  593. __be32 dump_size;
  594. }__attribute__((packed, aligned (4)));
  595. struct ipr_sdt {
  596. struct ipr_sdt_header hdr;
  597. struct ipr_sdt_entry entry[IPR_NUM_SDT_ENTRIES];
  598. }__attribute__((packed, aligned (4)));
  599. struct ipr_uc_sdt {
  600. struct ipr_sdt_header hdr;
  601. struct ipr_sdt_entry entry[1];
  602. }__attribute__((packed, aligned (4)));
  603. /*
  604. * Driver types
  605. */
  606. struct ipr_bus_attributes {
  607. u8 bus;
  608. u8 qas_enabled;
  609. u8 bus_width;
  610. u8 reserved;
  611. u32 max_xfer_rate;
  612. };
  613. struct ipr_resource_entry {
  614. struct ipr_config_table_entry cfgte;
  615. u8 needs_sync_complete:1;
  616. u8 in_erp:1;
  617. u8 add_to_ml:1;
  618. u8 del_from_ml:1;
  619. u8 resetting_device:1;
  620. struct scsi_device *sdev;
  621. struct list_head queue;
  622. };
  623. struct ipr_resource_hdr {
  624. u16 num_entries;
  625. u16 reserved;
  626. };
  627. struct ipr_resource_table {
  628. struct ipr_resource_hdr hdr;
  629. struct ipr_resource_entry dev[IPR_MAX_PHYSICAL_DEVS];
  630. };
  631. struct ipr_misc_cbs {
  632. struct ipr_ioa_vpd ioa_vpd;
  633. struct ipr_inquiry_page3 page3_data;
  634. struct ipr_mode_pages mode_pages;
  635. struct ipr_supported_device supp_dev;
  636. };
  637. struct ipr_interrupt_offsets {
  638. unsigned long set_interrupt_mask_reg;
  639. unsigned long clr_interrupt_mask_reg;
  640. unsigned long sense_interrupt_mask_reg;
  641. unsigned long clr_interrupt_reg;
  642. unsigned long sense_interrupt_reg;
  643. unsigned long ioarrin_reg;
  644. unsigned long sense_uproc_interrupt_reg;
  645. unsigned long set_uproc_interrupt_reg;
  646. unsigned long clr_uproc_interrupt_reg;
  647. };
  648. struct ipr_interrupts {
  649. void __iomem *set_interrupt_mask_reg;
  650. void __iomem *clr_interrupt_mask_reg;
  651. void __iomem *sense_interrupt_mask_reg;
  652. void __iomem *clr_interrupt_reg;
  653. void __iomem *sense_interrupt_reg;
  654. void __iomem *ioarrin_reg;
  655. void __iomem *sense_uproc_interrupt_reg;
  656. void __iomem *set_uproc_interrupt_reg;
  657. void __iomem *clr_uproc_interrupt_reg;
  658. };
  659. struct ipr_chip_cfg_t {
  660. u32 mailbox;
  661. u8 cache_line_size;
  662. struct ipr_interrupt_offsets regs;
  663. };
  664. struct ipr_chip_t {
  665. u16 vendor;
  666. u16 device;
  667. const struct ipr_chip_cfg_t *cfg;
  668. };
  669. enum ipr_shutdown_type {
  670. IPR_SHUTDOWN_NORMAL = 0x00,
  671. IPR_SHUTDOWN_PREPARE_FOR_NORMAL = 0x40,
  672. IPR_SHUTDOWN_ABBREV = 0x80,
  673. IPR_SHUTDOWN_NONE = 0x100
  674. };
  675. struct ipr_trace_entry {
  676. u32 time;
  677. u8 op_code;
  678. u8 type;
  679. #define IPR_TRACE_START 0x00
  680. #define IPR_TRACE_FINISH 0xff
  681. u16 cmd_index;
  682. __be32 res_handle;
  683. union {
  684. u32 ioasc;
  685. u32 add_data;
  686. u32 res_addr;
  687. } u;
  688. };
  689. struct ipr_sglist {
  690. u32 order;
  691. u32 num_sg;
  692. u32 buffer_len;
  693. struct scatterlist scatterlist[1];
  694. };
  695. enum ipr_sdt_state {
  696. INACTIVE,
  697. WAIT_FOR_DUMP,
  698. GET_DUMP,
  699. ABORT_DUMP,
  700. DUMP_OBTAINED
  701. };
  702. /* Per-controller data */
  703. struct ipr_ioa_cfg {
  704. char eye_catcher[8];
  705. #define IPR_EYECATCHER "iprcfg"
  706. struct list_head queue;
  707. u8 allow_interrupts:1;
  708. u8 in_reset_reload:1;
  709. u8 in_ioa_bringdown:1;
  710. u8 ioa_unit_checked:1;
  711. u8 ioa_is_dead:1;
  712. u8 dump_taken:1;
  713. u8 allow_cmds:1;
  714. u8 allow_ml_add_del:1;
  715. u16 type; /* CCIN of the card */
  716. u8 log_level;
  717. #define IPR_MAX_LOG_LEVEL 4
  718. #define IPR_DEFAULT_LOG_LEVEL 2
  719. #define IPR_NUM_TRACE_INDEX_BITS 8
  720. #define IPR_NUM_TRACE_ENTRIES (1 << IPR_NUM_TRACE_INDEX_BITS)
  721. #define IPR_TRACE_SIZE (sizeof(struct ipr_trace_entry) * IPR_NUM_TRACE_ENTRIES)
  722. char trace_start[8];
  723. #define IPR_TRACE_START_LABEL "trace"
  724. struct ipr_trace_entry *trace;
  725. u32 trace_index:IPR_NUM_TRACE_INDEX_BITS;
  726. /*
  727. * Queue for free command blocks
  728. */
  729. char ipr_free_label[8];
  730. #define IPR_FREEQ_LABEL "free-q"
  731. struct list_head free_q;
  732. /*
  733. * Queue for command blocks outstanding to the adapter
  734. */
  735. char ipr_pending_label[8];
  736. #define IPR_PENDQ_LABEL "pend-q"
  737. struct list_head pending_q;
  738. char cfg_table_start[8];
  739. #define IPR_CFG_TBL_START "cfg"
  740. struct ipr_config_table *cfg_table;
  741. dma_addr_t cfg_table_dma;
  742. char resource_table_label[8];
  743. #define IPR_RES_TABLE_LABEL "res_tbl"
  744. struct ipr_resource_entry *res_entries;
  745. struct list_head free_res_q;
  746. struct list_head used_res_q;
  747. char ipr_hcam_label[8];
  748. #define IPR_HCAM_LABEL "hcams"
  749. struct ipr_hostrcb *hostrcb[IPR_NUM_HCAMS];
  750. dma_addr_t hostrcb_dma[IPR_NUM_HCAMS];
  751. struct list_head hostrcb_free_q;
  752. struct list_head hostrcb_pending_q;
  753. __be32 *host_rrq;
  754. dma_addr_t host_rrq_dma;
  755. #define IPR_HRRQ_REQ_RESP_HANDLE_MASK 0xfffffffc
  756. #define IPR_HRRQ_RESP_BIT_SET 0x00000002
  757. #define IPR_HRRQ_TOGGLE_BIT 0x00000001
  758. #define IPR_HRRQ_REQ_RESP_HANDLE_SHIFT 2
  759. volatile __be32 *hrrq_start;
  760. volatile __be32 *hrrq_end;
  761. volatile __be32 *hrrq_curr;
  762. volatile u32 toggle_bit;
  763. struct ipr_bus_attributes bus_attr[IPR_MAX_NUM_BUSES];
  764. const struct ipr_chip_cfg_t *chip_cfg;
  765. void __iomem *hdw_dma_regs; /* iomapped PCI memory space */
  766. unsigned long hdw_dma_regs_pci; /* raw PCI memory space */
  767. void __iomem *ioa_mailbox;
  768. struct ipr_interrupts regs;
  769. u16 saved_pcix_cmd_reg;
  770. u16 reset_retries;
  771. u32 errors_logged;
  772. struct Scsi_Host *host;
  773. struct pci_dev *pdev;
  774. struct ipr_sglist *ucode_sglist;
  775. struct ipr_mode_pages *saved_mode_pages;
  776. u8 saved_mode_page_len;
  777. struct work_struct work_q;
  778. wait_queue_head_t reset_wait_q;
  779. struct ipr_dump *dump;
  780. enum ipr_sdt_state sdt_state;
  781. struct ipr_misc_cbs *vpd_cbs;
  782. dma_addr_t vpd_cbs_dma;
  783. struct pci_pool *ipr_cmd_pool;
  784. struct ipr_cmnd *reset_cmd;
  785. char ipr_cmd_label[8];
  786. #define IPR_CMD_LABEL "ipr_cmnd"
  787. struct ipr_cmnd *ipr_cmnd_list[IPR_NUM_CMD_BLKS];
  788. u32 ipr_cmnd_list_dma[IPR_NUM_CMD_BLKS];
  789. };
  790. struct ipr_cmnd {
  791. struct ipr_ioarcb ioarcb;
  792. struct ipr_ioasa ioasa;
  793. struct ipr_ioadl_desc ioadl[IPR_NUM_IOADL_ENTRIES];
  794. struct list_head queue;
  795. struct scsi_cmnd *scsi_cmd;
  796. struct completion completion;
  797. struct timer_list timer;
  798. void (*done) (struct ipr_cmnd *);
  799. int (*job_step) (struct ipr_cmnd *);
  800. u16 cmd_index;
  801. u8 sense_buffer[SCSI_SENSE_BUFFERSIZE];
  802. dma_addr_t sense_buffer_dma;
  803. unsigned short dma_use_sg;
  804. dma_addr_t dma_handle;
  805. struct ipr_cmnd *sibling;
  806. union {
  807. enum ipr_shutdown_type shutdown_type;
  808. struct ipr_hostrcb *hostrcb;
  809. unsigned long time_left;
  810. unsigned long scratch;
  811. struct ipr_resource_entry *res;
  812. struct scsi_device *sdev;
  813. } u;
  814. struct ipr_ioa_cfg *ioa_cfg;
  815. };
  816. struct ipr_ses_table_entry {
  817. char product_id[17];
  818. char compare_product_id_byte[17];
  819. u32 max_bus_speed_limit; /* MB/sec limit for this backplane */
  820. };
  821. struct ipr_dump_header {
  822. u32 eye_catcher;
  823. #define IPR_DUMP_EYE_CATCHER 0xC5D4E3F2
  824. u32 len;
  825. u32 num_entries;
  826. u32 first_entry_offset;
  827. u32 status;
  828. #define IPR_DUMP_STATUS_SUCCESS 0
  829. #define IPR_DUMP_STATUS_QUAL_SUCCESS 2
  830. #define IPR_DUMP_STATUS_FAILED 0xffffffff
  831. u32 os;
  832. #define IPR_DUMP_OS_LINUX 0x4C4E5558
  833. u32 driver_name;
  834. #define IPR_DUMP_DRIVER_NAME 0x49505232
  835. }__attribute__((packed, aligned (4)));
  836. struct ipr_dump_entry_header {
  837. u32 eye_catcher;
  838. #define IPR_DUMP_EYE_CATCHER 0xC5D4E3F2
  839. u32 len;
  840. u32 num_elems;
  841. u32 offset;
  842. u32 data_type;
  843. #define IPR_DUMP_DATA_TYPE_ASCII 0x41534349
  844. #define IPR_DUMP_DATA_TYPE_BINARY 0x42494E41
  845. u32 id;
  846. #define IPR_DUMP_IOA_DUMP_ID 0x494F4131
  847. #define IPR_DUMP_LOCATION_ID 0x4C4F4341
  848. #define IPR_DUMP_TRACE_ID 0x54524143
  849. #define IPR_DUMP_DRIVER_VERSION_ID 0x44525652
  850. #define IPR_DUMP_DRIVER_TYPE_ID 0x54595045
  851. #define IPR_DUMP_IOA_CTRL_BLK 0x494F4342
  852. #define IPR_DUMP_PEND_OPS 0x414F5053
  853. u32 status;
  854. }__attribute__((packed, aligned (4)));
  855. struct ipr_dump_location_entry {
  856. struct ipr_dump_entry_header hdr;
  857. u8 location[BUS_ID_SIZE];
  858. }__attribute__((packed));
  859. struct ipr_dump_trace_entry {
  860. struct ipr_dump_entry_header hdr;
  861. u32 trace[IPR_TRACE_SIZE / sizeof(u32)];
  862. }__attribute__((packed, aligned (4)));
  863. struct ipr_dump_version_entry {
  864. struct ipr_dump_entry_header hdr;
  865. u8 version[sizeof(IPR_DRIVER_VERSION)];
  866. };
  867. struct ipr_dump_ioa_type_entry {
  868. struct ipr_dump_entry_header hdr;
  869. u32 type;
  870. u32 fw_version;
  871. };
  872. struct ipr_driver_dump {
  873. struct ipr_dump_header hdr;
  874. struct ipr_dump_version_entry version_entry;
  875. struct ipr_dump_location_entry location_entry;
  876. struct ipr_dump_ioa_type_entry ioa_type_entry;
  877. struct ipr_dump_trace_entry trace_entry;
  878. }__attribute__((packed));
  879. struct ipr_ioa_dump {
  880. struct ipr_dump_entry_header hdr;
  881. struct ipr_sdt sdt;
  882. __be32 *ioa_data[IPR_MAX_NUM_DUMP_PAGES];
  883. u32 reserved;
  884. u32 next_page_index;
  885. u32 page_offset;
  886. u32 format;
  887. #define IPR_SDT_FMT2 2
  888. #define IPR_SDT_UNKNOWN 3
  889. }__attribute__((packed, aligned (4)));
  890. struct ipr_dump {
  891. struct kref kref;
  892. struct ipr_ioa_cfg *ioa_cfg;
  893. struct ipr_driver_dump driver_dump;
  894. struct ipr_ioa_dump ioa_dump;
  895. };
  896. struct ipr_error_table_t {
  897. u32 ioasc;
  898. int log_ioasa;
  899. int log_hcam;
  900. char *error;
  901. };
  902. struct ipr_software_inq_lid_info {
  903. __be32 load_id;
  904. __be32 timestamp[3];
  905. }__attribute__((packed, aligned (4)));
  906. struct ipr_ucode_image_header {
  907. __be32 header_length;
  908. __be32 lid_table_offset;
  909. u8 major_release;
  910. u8 card_type;
  911. u8 minor_release[2];
  912. u8 reserved[20];
  913. char eyecatcher[16];
  914. __be32 num_lids;
  915. struct ipr_software_inq_lid_info lid[1];
  916. }__attribute__((packed, aligned (4)));
  917. /*
  918. * Macros
  919. */
  920. #if IPR_DEBUG
  921. #define IPR_DBG_CMD(CMD) do { CMD; } while (0)
  922. #else
  923. #define IPR_DBG_CMD(CMD)
  924. #endif
  925. #ifdef CONFIG_SCSI_IPR_TRACE
  926. #define ipr_create_trace_file(kobj, attr) sysfs_create_bin_file(kobj, attr)
  927. #define ipr_remove_trace_file(kobj, attr) sysfs_remove_bin_file(kobj, attr)
  928. #else
  929. #define ipr_create_trace_file(kobj, attr) 0
  930. #define ipr_remove_trace_file(kobj, attr) do { } while(0)
  931. #endif
  932. #ifdef CONFIG_SCSI_IPR_DUMP
  933. #define ipr_create_dump_file(kobj, attr) sysfs_create_bin_file(kobj, attr)
  934. #define ipr_remove_dump_file(kobj, attr) sysfs_remove_bin_file(kobj, attr)
  935. #else
  936. #define ipr_create_dump_file(kobj, attr) 0
  937. #define ipr_remove_dump_file(kobj, attr) do { } while(0)
  938. #endif
  939. /*
  940. * Error logging macros
  941. */
  942. #define ipr_err(...) printk(KERN_ERR IPR_NAME ": "__VA_ARGS__)
  943. #define ipr_info(...) printk(KERN_INFO IPR_NAME ": "__VA_ARGS__)
  944. #define ipr_crit(...) printk(KERN_CRIT IPR_NAME ": "__VA_ARGS__)
  945. #define ipr_warn(...) printk(KERN_WARNING IPR_NAME": "__VA_ARGS__)
  946. #define ipr_dbg(...) IPR_DBG_CMD(printk(KERN_INFO IPR_NAME ": "__VA_ARGS__))
  947. #define ipr_sdev_printk(level, sdev, fmt, ...) \
  948. printk(level IPR_NAME ": %d:%d:%d:%d: " fmt, sdev->host->host_no, \
  949. sdev->channel, sdev->id, sdev->lun, ##__VA_ARGS__)
  950. #define ipr_sdev_err(sdev, fmt, ...) \
  951. ipr_sdev_printk(KERN_ERR, sdev, fmt, ##__VA_ARGS__)
  952. #define ipr_sdev_info(sdev, fmt, ...) \
  953. ipr_sdev_printk(KERN_INFO, sdev, fmt, ##__VA_ARGS__)
  954. #define ipr_sdev_dbg(sdev, fmt, ...) \
  955. IPR_DBG_CMD(ipr_sdev_printk(KERN_INFO, sdev, fmt, ##__VA_ARGS__))
  956. #define ipr_res_printk(level, ioa_cfg, res, fmt, ...) \
  957. printk(level IPR_NAME ": %d:%d:%d:%d: " fmt, ioa_cfg->host->host_no, \
  958. res.bus, res.target, res.lun, ##__VA_ARGS__)
  959. #define ipr_res_err(ioa_cfg, res, fmt, ...) \
  960. ipr_res_printk(KERN_ERR, ioa_cfg, res, fmt, ##__VA_ARGS__)
  961. #define ipr_res_dbg(ioa_cfg, res, fmt, ...) \
  962. IPR_DBG_CMD(ipr_res_printk(KERN_INFO, ioa_cfg, res, fmt, ##__VA_ARGS__))
  963. #define ipr_trace ipr_dbg("%s: %s: Line: %d\n",\
  964. __FILE__, __FUNCTION__, __LINE__)
  965. #if IPR_DBG_TRACE
  966. #define ENTER printk(KERN_INFO IPR_NAME": Entering %s\n", __FUNCTION__)
  967. #define LEAVE printk(KERN_INFO IPR_NAME": Leaving %s\n", __FUNCTION__)
  968. #else
  969. #define ENTER
  970. #define LEAVE
  971. #endif
  972. #define ipr_err_separator \
  973. ipr_err("----------------------------------------------------------\n")
  974. /*
  975. * Inlines
  976. */
  977. /**
  978. * ipr_is_ioa_resource - Determine if a resource is the IOA
  979. * @res: resource entry struct
  980. *
  981. * Return value:
  982. * 1 if IOA / 0 if not IOA
  983. **/
  984. static inline int ipr_is_ioa_resource(struct ipr_resource_entry *res)
  985. {
  986. return (res->cfgte.flags & IPR_IS_IOA_RESOURCE) ? 1 : 0;
  987. }
  988. /**
  989. * ipr_is_af_dasd_device - Determine if a resource is an AF DASD
  990. * @res: resource entry struct
  991. *
  992. * Return value:
  993. * 1 if AF DASD / 0 if not AF DASD
  994. **/
  995. static inline int ipr_is_af_dasd_device(struct ipr_resource_entry *res)
  996. {
  997. if (IPR_IS_DASD_DEVICE(res->cfgte.std_inq_data) &&
  998. !ipr_is_ioa_resource(res) &&
  999. IPR_RES_SUBTYPE(res) == IPR_SUBTYPE_AF_DASD)
  1000. return 1;
  1001. else
  1002. return 0;
  1003. }
  1004. /**
  1005. * ipr_is_vset_device - Determine if a resource is a VSET
  1006. * @res: resource entry struct
  1007. *
  1008. * Return value:
  1009. * 1 if VSET / 0 if not VSET
  1010. **/
  1011. static inline int ipr_is_vset_device(struct ipr_resource_entry *res)
  1012. {
  1013. if (IPR_IS_DASD_DEVICE(res->cfgte.std_inq_data) &&
  1014. !ipr_is_ioa_resource(res) &&
  1015. IPR_RES_SUBTYPE(res) == IPR_SUBTYPE_VOLUME_SET)
  1016. return 1;
  1017. else
  1018. return 0;
  1019. }
  1020. /**
  1021. * ipr_is_gscsi - Determine if a resource is a generic scsi resource
  1022. * @res: resource entry struct
  1023. *
  1024. * Return value:
  1025. * 1 if GSCSI / 0 if not GSCSI
  1026. **/
  1027. static inline int ipr_is_gscsi(struct ipr_resource_entry *res)
  1028. {
  1029. if (!ipr_is_ioa_resource(res) &&
  1030. IPR_RES_SUBTYPE(res) == IPR_SUBTYPE_GENERIC_SCSI)
  1031. return 1;
  1032. else
  1033. return 0;
  1034. }
  1035. /**
  1036. * ipr_is_device - Determine if resource address is that of a device
  1037. * @res_addr: resource address struct
  1038. *
  1039. * Return value:
  1040. * 1 if AF / 0 if not AF
  1041. **/
  1042. static inline int ipr_is_device(struct ipr_res_addr *res_addr)
  1043. {
  1044. if ((res_addr->bus < IPR_MAX_NUM_BUSES) &&
  1045. (res_addr->target < IPR_MAX_NUM_TARGETS_PER_BUS))
  1046. return 1;
  1047. return 0;
  1048. }
  1049. /**
  1050. * ipr_sdt_is_fmt2 - Determine if a SDT address is in format 2
  1051. * @sdt_word: SDT address
  1052. *
  1053. * Return value:
  1054. * 1 if format 2 / 0 if not
  1055. **/
  1056. static inline int ipr_sdt_is_fmt2(u32 sdt_word)
  1057. {
  1058. u32 bar_sel = IPR_GET_FMT2_BAR_SEL(sdt_word);
  1059. switch (bar_sel) {
  1060. case IPR_SDT_FMT2_BAR0_SEL:
  1061. case IPR_SDT_FMT2_BAR1_SEL:
  1062. case IPR_SDT_FMT2_BAR2_SEL:
  1063. case IPR_SDT_FMT2_BAR3_SEL:
  1064. case IPR_SDT_FMT2_BAR4_SEL:
  1065. case IPR_SDT_FMT2_BAR5_SEL:
  1066. case IPR_SDT_FMT2_EXP_ROM_SEL:
  1067. return 1;
  1068. };
  1069. return 0;
  1070. }
  1071. #endif