cpqfcTSchip.h 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238
  1. /* Copyright(c) 2000, Compaq Computer Corporation
  2. * Fibre Channel Host Bus Adapter
  3. * 64-bit, 66MHz PCI
  4. * Originally developed and tested on:
  5. * (front): [chip] Tachyon TS HPFC-5166A/1.2 L2C1090 ...
  6. * SP# P225CXCBFIEL6T, Rev XC
  7. * SP# 161290-001, Rev XD
  8. * (back): Board No. 010008-001 A/W Rev X5, FAB REV X5
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2, or (at your option) any
  13. * later version.
  14. *
  15. * This program is distributed in the hope that it will be useful, but
  16. * WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  18. * General Public License for more details.
  19. * Written by Don Zimmerman
  20. */
  21. #ifndef CPQFCTSCHIP_H
  22. #define CPQFCTSCHIP_H
  23. #ifndef TACHYON_CHIP_INC
  24. // FC-PH (Physical) specification levels for Login payloads
  25. // NOTE: These are NOT strictly complied with by any FC vendors
  26. #define FC_PH42 0x08
  27. #define FC_PH43 0x09
  28. #define FC_PH3 0x20
  29. #define TACHLITE_TS_RX_SIZE 1024 // max inbound frame size
  30. // "I" prefix is for Include
  31. #define IVENDID 0x00 // word
  32. #define IDEVID 0x02
  33. #define ITLCFGCMD 0x04
  34. #define IMEMBASE 0x18 // Tachyon
  35. #define ITLMEMBASE 0x1C // Tachlite
  36. #define IIOBASEL 0x10 // Tachyon I/O base address, lower 256 bytes
  37. #define IIOBASEU 0x14 // Tachyon I/O base address, upper 256 bytes
  38. #define ITLIOBASEL 0x14 // TachLite I/O base address, lower 256 bytes
  39. #define ITLIOBASEU 0x18 // TachLite I/O base address, upper 256 bytes
  40. #define ITLRAMBASE 0x20 // TL on-board RAM start
  41. #define ISROMBASE 0x24
  42. #define IROMBASE 0x30
  43. #define ICFGCMD 0x04 // PCI config - PCI config access (word)
  44. #define ICFGSTAT 0x06 // PCI status (R - word)
  45. #define IRCTR_WCTR 0x1F2 // ROM control / pre-fetch wait counter
  46. #define IPCIMCTR 0x1F3 // PCI master control register
  47. #define IINTPEND 0x1FD // Interrupt pending (I/O Upper - Tachyon & TL)
  48. #define IINTEN 0x1FE // Interrupt enable (I/O Upper - Tachyon & TL)
  49. #define IINTSTAT 0x1FF // Interrupt status (I/O Upper - Tachyon & TL)
  50. #define IMQ_BASE 0x80
  51. #define IMQ_LENGTH 0x84
  52. #define IMQ_CONSUMER_INDEX 0x88
  53. #define IMQ_PRODUCER_INDEX 0x8C // Tach copies its INDX to bits 0-7 of value
  54. /*
  55. // IOBASE UPPER
  56. #define SFSBQ_BASE 0x00 // single-frame sequences
  57. #define SFSBQ_LENGTH 0x04
  58. #define SFSBQ_PRODUCER_INDEX 0x08
  59. #define SFSBQ_CONSUMER_INDEX 0x0C // (R)
  60. #define SFS_BUFFER_LENGTH 0X10
  61. // SCSI-FCP hardware assists
  62. #define SEST_BASE 0x40 // SSCI Exchange State Table
  63. #define SEST_LENGTH 0x44
  64. #define SCSI_BUFFER_LENGTH 0x48
  65. #define SEST_LINKED_LIST 0x4C
  66. #define TACHYON_My_ID 0x6C
  67. #define TACHYON_CONFIGURATION 0x84 // (R/W) reset val 2
  68. #define TACHYON_CONTROL 0x88
  69. #define TACHYON_STATUS 0x8C // (R)
  70. #define TACHYON_FLUSH_SEST 0x90 // (R/W)
  71. #define TACHYON_EE_CREDIT_TMR 0x94 // (R)
  72. #define TACHYON_BB_CREDIT_TMR 0x98 // (R)
  73. #define TACHYON_RCV_FRAME_ERR 0x9C // (R)
  74. #define FRAME_MANAGER_CONFIG 0xC0 // (R/W)
  75. #define FRAME_MANAGER_CONTROL 0xC4
  76. #define FRAME_MANAGER_STATUS 0xC8 // (R)
  77. #define FRAME_MANAGER_ED_TOV 0xCC
  78. #define FRAME_MANAGER_LINK_ERR1 0xD0 // (R)
  79. #define FRAME_MANAGER_LINK_ERR2 0xD4 // (R)
  80. #define FRAME_MANAGER_TIMEOUT2 0xD8 // (W)
  81. #define FRAME_MANAGER_BB_CREDIT 0xDC // (R)
  82. #define FRAME_MANAGER_WWN_HI 0xE0 // (R/W)
  83. #define FRAME_MANAGER_WWN_LO 0xE4 // (R/W)
  84. #define FRAME_MANAGER_RCV_AL_PA 0xE8 // (R)
  85. #define FRAME_MANAGER_PRIMITIVE 0xEC // {K28.5} byte1 byte2 byte3
  86. */
  87. #define TL_MEM_ERQ_BASE 0x0 //ERQ Base
  88. #define TL_IO_ERQ_BASE 0x0 //ERQ base
  89. #define TL_MEM_ERQ_LENGTH 0x4 //ERQ Length
  90. #define TL_IO_ERQ_LENGTH 0x4 //ERQ Length
  91. #define TL_MEM_ERQ_PRODUCER_INDEX 0x8 //ERQ Producer Index register
  92. #define TL_IO_ERQ_PRODUCER_INDEX 0x8 //ERQ Producer Index register
  93. #define TL_MEM_ERQ_CONSUMER_INDEX_ADR 0xC //ERQ Consumer Index address register
  94. #define TL_IO_ERQ_CONSUMER_INDEX_ADR 0xC //ERQ Consumer Index address register
  95. #define TL_MEM_ERQ_CONSUMER_INDEX 0xC //ERQ Consumer Index
  96. #define TL_IO_ERQ_CONSUMER_INDEX 0xC //ERQ Consumer Index
  97. #define TL_MEM_SFQ_BASE 0x50 //SFQ Base
  98. #define TL_IO_SFQ_BASE 0x50 //SFQ base
  99. #define TL_MEM_SFQ_LENGTH 0x54 //SFQ Length
  100. #define TL_IO_SFQ_LENGTH 0x54 //SFQ Length
  101. #define TL_MEM_SFQ_CONSUMER_INDEX 0x58 //SFQ Consumer Index
  102. #define TL_IO_SFQ_CONSUMER_INDEX 0x58 //SFQ Consumer Index
  103. #define TL_MEM_IMQ_BASE 0x80 //IMQ Base
  104. #define TL_IO_IMQ_BASE 0x80 //IMQ base
  105. #define TL_MEM_IMQ_LENGTH 0x84 //IMQ Length
  106. #define TL_IO_IMQ_LENGTH 0x84 //IMQ Length
  107. #define TL_MEM_IMQ_CONSUMER_INDEX 0x88 //IMQ Consumer Index
  108. #define TL_IO_IMQ_CONSUMER_INDEX 0x88 //IMQ Consumer Index
  109. #define TL_MEM_IMQ_PRODUCER_INDEX_ADR 0x8C //IMQ Producer Index address register
  110. #define TL_IO_IMQ_PRODUCER_INDEX_ADR 0x8C //IMQ Producer Index address register
  111. #define TL_MEM_SEST_BASE 0x140 //SFQ Base
  112. #define TL_IO_SEST_BASE 0x40 //SFQ base
  113. #define TL_MEM_SEST_LENGTH 0x144 //SFQ Length
  114. #define TL_IO_SEST_LENGTH 0x44 //SFQ Length
  115. #define TL_MEM_SEST_LINKED_LIST 0x14C
  116. #define TL_MEM_SEST_SG_PAGE 0x168 // Extended Scatter/Gather page size
  117. #define TL_MEM_TACH_My_ID 0x16C
  118. #define TL_IO_TACH_My_ID 0x6C //My AL_PA ID
  119. #define TL_MEM_TACH_CONFIG 0x184 //Tachlite Configuration register
  120. #define TL_IO_CONFIG 0x84 //Tachlite Configuration register
  121. #define TL_MEM_TACH_CONTROL 0x188 //Tachlite Control register
  122. #define TL_IO_CTR 0x88 //Tachlite Control register
  123. #define TL_MEM_TACH_STATUS 0x18C //Tachlite Status register
  124. #define TL_IO_STAT 0x8C //Tachlite Status register
  125. #define TL_MEM_FM_CONFIG 0x1C0 //Frame Manager Configuration register
  126. #define TL_IO_FM_CONFIG 0xC0 //Frame Manager Configuration register
  127. #define TL_MEM_FM_CONTROL 0x1C4 //Frame Manager Control
  128. #define TL_IO_FM_CTL 0xC4 //Frame Manager Control
  129. #define TL_MEM_FM_STATUS 0x1C8 //Frame Manager Status
  130. #define TL_IO_FM_STAT 0xC8 //Frame Manager Status
  131. #define TL_MEM_FM_LINK_STAT1 0x1D0 //Frame Manager Link Status 1
  132. #define TL_IO_FM_LINK_STAT1 0xD0 //Frame Manager Link Status 1
  133. #define TL_MEM_FM_LINK_STAT2 0x1D4 //Frame Manager Link Status 2
  134. #define TL_IO_FM_LINK_STAT2 0xD4 //Frame Manager Link Status 2
  135. #define TL_MEM_FM_TIMEOUT2 0x1D8 // (W)
  136. #define TL_MEM_FM_BB_CREDIT0 0x1DC
  137. #define TL_MEM_FM_WWN_HI 0x1E0 //Frame Manager World Wide Name High
  138. #define TL_IO_FM_WWN_HI 0xE0 //Frame Manager World Wide Name High
  139. #define TL_MEM_FM_WWN_LO 0x1E4 //Frame Manager World Wide Name LOW
  140. #define TL_IO_FM_WWN_LO 0xE4 //Frame Manager World Wide Name Low
  141. #define TL_MEM_FM_RCV_AL_PA 0x1E8 //Frame Manager AL_PA Received register
  142. #define TL_IO_FM_ALPA 0xE8 //Frame Manager AL_PA Received register
  143. #define TL_MEM_FM_ED_TOV 0x1CC
  144. #define TL_IO_ROMCTR 0xFA //TL PCI ROM Control Register
  145. #define TL_IO_PCIMCTR 0xFB //TL PCI Master Control Register
  146. #define TL_IO_SOFTRST 0xFC //Tachlite Configuration register
  147. #define TL_MEM_SOFTRST 0x1FC //Tachlite Configuration register
  148. // completion message types (bit 8 set means Interrupt generated)
  149. // CM_Type
  150. #define OUTBOUND_COMPLETION 0
  151. #define ERROR_IDLE_COMPLETION 0x01
  152. #define OUT_HI_PRI_COMPLETION 0x01
  153. #define INBOUND_MFS_COMPLETION 0x02
  154. #define INBOUND_000_COMPLETION 0x03
  155. #define INBOUND_SFS_COMPLETION 0x04 // Tachyon & TachLite
  156. #define ERQ_FROZEN_COMPLETION 0x06 // TachLite
  157. #define INBOUND_C1_TIMEOUT 0x05
  158. #define INBOUND_BUSIED_FRAME 0x06
  159. #define SFS_BUF_WARN 0x07
  160. #define FCP_FROZEN_COMPLETION 0x07 // TachLite
  161. #define MFS_BUF_WARN 0x08
  162. #define IMQ_BUF_WARN 0x09
  163. #define FRAME_MGR_INTERRUPT 0x0A
  164. #define READ_STATUS 0x0B
  165. #define INBOUND_SCSI_DATA_COMPLETION 0x0C
  166. #define INBOUND_FCP_XCHG_COMPLETION 0x0C // TachLite
  167. #define INBOUND_SCSI_DATA_COMMAND 0x0D
  168. #define BAD_SCSI_FRAME 0x0E
  169. #define INB_SCSI_STATUS_COMPLETION 0x0F
  170. #define BUFFER_PROCESSED_COMPLETION 0x11
  171. // FC-AL (Tachyon) Loop Port State Machine defs
  172. // (loop "Up" states)
  173. #define MONITORING 0x0
  174. #define ARBITRATING 0x1
  175. #define ARBITRAT_WON 0x2
  176. #define OPEN 0x3
  177. #define OPENED 0x4
  178. #define XMITTD_CLOSE 0x5
  179. #define RCVD_CLOSE 0x6
  180. #define TRANSFER 0x7
  181. // (loop "Down" states)
  182. #define INITIALIZING 0x8
  183. #define O_I_INIT 0x9
  184. #define O_I_PROTOCOL 0xa
  185. #define O_I_LIP_RCVD 0xb
  186. #define HOST_CONTROL 0xc
  187. #define LOOP_FAIL 0xd
  188. // (no 0xe)
  189. #define OLD_PORT 0xf
  190. #define TACHYON_CHIP_INC
  191. #endif
  192. #endif /* CPQFCTSCHIP_H */