aic79xx_pci.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979
  1. /*
  2. * Product specific probe and attach routines for:
  3. * aic7901 and aic7902 SCSI controllers
  4. *
  5. * Copyright (c) 1994-2001 Justin T. Gibbs.
  6. * Copyright (c) 2000-2002 Adaptec Inc.
  7. * All rights reserved.
  8. *
  9. * Redistribution and use in source and binary forms, with or without
  10. * modification, are permitted provided that the following conditions
  11. * are met:
  12. * 1. Redistributions of source code must retain the above copyright
  13. * notice, this list of conditions, and the following disclaimer,
  14. * without modification.
  15. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  16. * substantially similar to the "NO WARRANTY" disclaimer below
  17. * ("Disclaimer") and any redistribution must be conditioned upon
  18. * including a substantially similar Disclaimer requirement for further
  19. * binary redistribution.
  20. * 3. Neither the names of the above-listed copyright holders nor the names
  21. * of any contributors may be used to endorse or promote products derived
  22. * from this software without specific prior written permission.
  23. *
  24. * Alternatively, this software may be distributed under the terms of the
  25. * GNU General Public License ("GPL") version 2 as published by the Free
  26. * Software Foundation.
  27. *
  28. * NO WARRANTY
  29. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  30. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  31. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR
  32. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  33. * HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  34. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
  35. * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
  36. * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
  37. * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
  38. * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
  39. * POSSIBILITY OF SUCH DAMAGES.
  40. *
  41. * $Id: //depot/aic7xxx/aic7xxx/aic79xx_pci.c#77 $
  42. *
  43. * $FreeBSD$
  44. */
  45. #ifdef __linux__
  46. #include "aic79xx_osm.h"
  47. #include "aic79xx_inline.h"
  48. #else
  49. #include <dev/aic7xxx/aic79xx_osm.h>
  50. #include <dev/aic7xxx/aic79xx_inline.h>
  51. #endif
  52. #include "aic79xx_pci.h"
  53. static __inline uint64_t
  54. ahd_compose_id(u_int device, u_int vendor, u_int subdevice, u_int subvendor)
  55. {
  56. uint64_t id;
  57. id = subvendor
  58. | (subdevice << 16)
  59. | ((uint64_t)vendor << 32)
  60. | ((uint64_t)device << 48);
  61. return (id);
  62. }
  63. #define ID_AIC7902_PCI_REV_A4 0x3
  64. #define ID_AIC7902_PCI_REV_B0 0x10
  65. #define SUBID_HP 0x0E11
  66. #define DEVID_9005_HOSTRAID(id) ((id) & 0x80)
  67. #define DEVID_9005_TYPE(id) ((id) & 0xF)
  68. #define DEVID_9005_TYPE_HBA 0x0 /* Standard Card */
  69. #define DEVID_9005_TYPE_HBA_2EXT 0x1 /* 2 External Ports */
  70. #define DEVID_9005_TYPE_IROC 0x8 /* Raid(0,1,10) Card */
  71. #define DEVID_9005_TYPE_MB 0xF /* On Motherboard */
  72. #define DEVID_9005_MFUNC(id) ((id) & 0x10)
  73. #define DEVID_9005_PACKETIZED(id) ((id) & 0x8000)
  74. #define SUBID_9005_TYPE(id) ((id) & 0xF)
  75. #define SUBID_9005_TYPE_HBA 0x0 /* Standard Card */
  76. #define SUBID_9005_TYPE_MB 0xF /* On Motherboard */
  77. #define SUBID_9005_AUTOTERM(id) (((id) & 0x10) == 0)
  78. #define SUBID_9005_LEGACYCONN_FUNC(id) ((id) & 0x20)
  79. #define SUBID_9005_SEEPTYPE(id) ((id) & 0x0C0) >> 6)
  80. #define SUBID_9005_SEEPTYPE_NONE 0x0
  81. #define SUBID_9005_SEEPTYPE_4K 0x1
  82. static ahd_device_setup_t ahd_aic7901_setup;
  83. static ahd_device_setup_t ahd_aic7901A_setup;
  84. static ahd_device_setup_t ahd_aic7902_setup;
  85. static ahd_device_setup_t ahd_aic790X_setup;
  86. struct ahd_pci_identity ahd_pci_ident_table [] =
  87. {
  88. /* aic7901 based controllers */
  89. {
  90. ID_AHA_29320A,
  91. ID_ALL_MASK,
  92. "Adaptec 29320A Ultra320 SCSI adapter",
  93. ahd_aic7901_setup
  94. },
  95. {
  96. ID_AHA_29320ALP,
  97. ID_ALL_MASK,
  98. "Adaptec 29320ALP Ultra320 SCSI adapter",
  99. ahd_aic7901_setup
  100. },
  101. /* aic7902 based controllers */
  102. {
  103. ID_AHA_29320,
  104. ID_ALL_MASK,
  105. "Adaptec 29320 Ultra320 SCSI adapter",
  106. ahd_aic7902_setup
  107. },
  108. {
  109. ID_AHA_29320B,
  110. ID_ALL_MASK,
  111. "Adaptec 29320B Ultra320 SCSI adapter",
  112. ahd_aic7902_setup
  113. },
  114. {
  115. ID_AHA_29320LP,
  116. ID_ALL_MASK,
  117. "Adaptec 29320LP Ultra320 SCSI adapter",
  118. ahd_aic7901A_setup
  119. },
  120. {
  121. ID_AHA_39320,
  122. ID_ALL_MASK,
  123. "Adaptec 39320 Ultra320 SCSI adapter",
  124. ahd_aic7902_setup
  125. },
  126. {
  127. ID_AHA_39320_B,
  128. ID_ALL_MASK,
  129. "Adaptec 39320 Ultra320 SCSI adapter",
  130. ahd_aic7902_setup
  131. },
  132. {
  133. ID_AHA_39320A,
  134. ID_ALL_MASK,
  135. "Adaptec 39320A Ultra320 SCSI adapter",
  136. ahd_aic7902_setup
  137. },
  138. {
  139. ID_AHA_39320D,
  140. ID_ALL_MASK,
  141. "Adaptec 39320D Ultra320 SCSI adapter",
  142. ahd_aic7902_setup
  143. },
  144. {
  145. ID_AHA_39320D_HP,
  146. ID_ALL_MASK,
  147. "Adaptec (HP OEM) 39320D Ultra320 SCSI adapter",
  148. ahd_aic7902_setup
  149. },
  150. {
  151. ID_AHA_39320D_B,
  152. ID_ALL_MASK,
  153. "Adaptec 39320D Ultra320 SCSI adapter",
  154. ahd_aic7902_setup
  155. },
  156. {
  157. ID_AHA_39320D_B_HP,
  158. ID_ALL_MASK,
  159. "Adaptec (HP OEM) 39320D Ultra320 SCSI adapter",
  160. ahd_aic7902_setup
  161. },
  162. /* Generic chip probes for devices we don't know 'exactly' */
  163. {
  164. ID_AIC7901 & ID_9005_GENERIC_MASK,
  165. ID_9005_GENERIC_MASK,
  166. "Adaptec AIC7901 Ultra320 SCSI adapter",
  167. ahd_aic7901_setup
  168. },
  169. {
  170. ID_AIC7901A & ID_DEV_VENDOR_MASK,
  171. ID_DEV_VENDOR_MASK,
  172. "Adaptec AIC7901A Ultra320 SCSI adapter",
  173. ahd_aic7901A_setup
  174. },
  175. {
  176. ID_AIC7902 & ID_9005_GENERIC_MASK,
  177. ID_9005_GENERIC_MASK,
  178. "Adaptec AIC7902 Ultra320 SCSI adapter",
  179. ahd_aic7902_setup
  180. }
  181. };
  182. const u_int ahd_num_pci_devs = NUM_ELEMENTS(ahd_pci_ident_table);
  183. #define DEVCONFIG 0x40
  184. #define PCIXINITPAT 0x0000E000ul
  185. #define PCIXINIT_PCI33_66 0x0000E000ul
  186. #define PCIXINIT_PCIX50_66 0x0000C000ul
  187. #define PCIXINIT_PCIX66_100 0x0000A000ul
  188. #define PCIXINIT_PCIX100_133 0x00008000ul
  189. #define PCI_BUS_MODES_INDEX(devconfig) \
  190. (((devconfig) & PCIXINITPAT) >> 13)
  191. static const char *pci_bus_modes[] =
  192. {
  193. "PCI bus mode unknown",
  194. "PCI bus mode unknown",
  195. "PCI bus mode unknown",
  196. "PCI bus mode unknown",
  197. "PCI-X 101-133Mhz",
  198. "PCI-X 67-100Mhz",
  199. "PCI-X 50-66Mhz",
  200. "PCI 33 or 66Mhz"
  201. };
  202. #define TESTMODE 0x00000800ul
  203. #define IRDY_RST 0x00000200ul
  204. #define FRAME_RST 0x00000100ul
  205. #define PCI64BIT 0x00000080ul
  206. #define MRDCEN 0x00000040ul
  207. #define ENDIANSEL 0x00000020ul
  208. #define MIXQWENDIANEN 0x00000008ul
  209. #define DACEN 0x00000004ul
  210. #define STPWLEVEL 0x00000002ul
  211. #define QWENDIANSEL 0x00000001ul
  212. #define DEVCONFIG1 0x44
  213. #define PREQDIS 0x01
  214. #define CSIZE_LATTIME 0x0c
  215. #define CACHESIZE 0x000000fful
  216. #define LATTIME 0x0000ff00ul
  217. static int ahd_check_extport(struct ahd_softc *ahd);
  218. static void ahd_configure_termination(struct ahd_softc *ahd,
  219. u_int adapter_control);
  220. static void ahd_pci_split_intr(struct ahd_softc *ahd, u_int intstat);
  221. struct ahd_pci_identity *
  222. ahd_find_pci_device(ahd_dev_softc_t pci)
  223. {
  224. uint64_t full_id;
  225. uint16_t device;
  226. uint16_t vendor;
  227. uint16_t subdevice;
  228. uint16_t subvendor;
  229. struct ahd_pci_identity *entry;
  230. u_int i;
  231. vendor = ahd_pci_read_config(pci, PCIR_DEVVENDOR, /*bytes*/2);
  232. device = ahd_pci_read_config(pci, PCIR_DEVICE, /*bytes*/2);
  233. subvendor = ahd_pci_read_config(pci, PCIR_SUBVEND_0, /*bytes*/2);
  234. subdevice = ahd_pci_read_config(pci, PCIR_SUBDEV_0, /*bytes*/2);
  235. full_id = ahd_compose_id(device,
  236. vendor,
  237. subdevice,
  238. subvendor);
  239. /*
  240. * Controllers, mask out the IROC/HostRAID bit
  241. */
  242. full_id &= ID_ALL_IROC_MASK;
  243. for (i = 0; i < ahd_num_pci_devs; i++) {
  244. entry = &ahd_pci_ident_table[i];
  245. if (entry->full_id == (full_id & entry->id_mask)) {
  246. /* Honor exclusion entries. */
  247. if (entry->name == NULL)
  248. return (NULL);
  249. return (entry);
  250. }
  251. }
  252. return (NULL);
  253. }
  254. int
  255. ahd_pci_config(struct ahd_softc *ahd, struct ahd_pci_identity *entry)
  256. {
  257. struct scb_data *shared_scb_data;
  258. u_int command;
  259. uint32_t devconfig;
  260. uint16_t subvendor;
  261. int error;
  262. shared_scb_data = NULL;
  263. ahd->description = entry->name;
  264. /*
  265. * Record if this is an HP board.
  266. */
  267. subvendor = ahd_pci_read_config(ahd->dev_softc,
  268. PCIR_SUBVEND_0, /*bytes*/2);
  269. if (subvendor == SUBID_HP)
  270. ahd->flags |= AHD_HP_BOARD;
  271. error = entry->setup(ahd);
  272. if (error != 0)
  273. return (error);
  274. devconfig = ahd_pci_read_config(ahd->dev_softc, DEVCONFIG, /*bytes*/4);
  275. if ((devconfig & PCIXINITPAT) == PCIXINIT_PCI33_66) {
  276. ahd->chip |= AHD_PCI;
  277. /* Disable PCIX workarounds when running in PCI mode. */
  278. ahd->bugs &= ~AHD_PCIX_BUG_MASK;
  279. } else {
  280. ahd->chip |= AHD_PCIX;
  281. }
  282. ahd->bus_description = pci_bus_modes[PCI_BUS_MODES_INDEX(devconfig)];
  283. ahd_power_state_change(ahd, AHD_POWER_STATE_D0);
  284. error = ahd_pci_map_registers(ahd);
  285. if (error != 0)
  286. return (error);
  287. /*
  288. * If we need to support high memory, enable dual
  289. * address cycles. This bit must be set to enable
  290. * high address bit generation even if we are on a
  291. * 64bit bus (PCI64BIT set in devconfig).
  292. */
  293. if ((ahd->flags & (AHD_39BIT_ADDRESSING|AHD_64BIT_ADDRESSING)) != 0) {
  294. uint32_t devconfig;
  295. if (bootverbose)
  296. printf("%s: Enabling 39Bit Addressing\n",
  297. ahd_name(ahd));
  298. devconfig = ahd_pci_read_config(ahd->dev_softc,
  299. DEVCONFIG, /*bytes*/4);
  300. devconfig |= DACEN;
  301. ahd_pci_write_config(ahd->dev_softc, DEVCONFIG,
  302. devconfig, /*bytes*/4);
  303. }
  304. /* Ensure busmastering is enabled */
  305. command = ahd_pci_read_config(ahd->dev_softc, PCIR_COMMAND, /*bytes*/2);
  306. command |= PCIM_CMD_BUSMASTEREN;
  307. ahd_pci_write_config(ahd->dev_softc, PCIR_COMMAND, command, /*bytes*/2);
  308. error = ahd_softc_init(ahd);
  309. if (error != 0)
  310. return (error);
  311. ahd->bus_intr = ahd_pci_intr;
  312. error = ahd_reset(ahd, /*reinit*/FALSE);
  313. if (error != 0)
  314. return (ENXIO);
  315. ahd->pci_cachesize =
  316. ahd_pci_read_config(ahd->dev_softc, CSIZE_LATTIME,
  317. /*bytes*/1) & CACHESIZE;
  318. ahd->pci_cachesize *= 4;
  319. ahd_set_modes(ahd, AHD_MODE_SCSI, AHD_MODE_SCSI);
  320. /* See if we have a SEEPROM and perform auto-term */
  321. error = ahd_check_extport(ahd);
  322. if (error != 0)
  323. return (error);
  324. /* Core initialization */
  325. error = ahd_init(ahd);
  326. if (error != 0)
  327. return (error);
  328. /*
  329. * Allow interrupts now that we are completely setup.
  330. */
  331. error = ahd_pci_map_int(ahd);
  332. if (!error)
  333. ahd->init_level++;
  334. return error;
  335. }
  336. /*
  337. * Perform some simple tests that should catch situations where
  338. * our registers are invalidly mapped.
  339. */
  340. int
  341. ahd_pci_test_register_access(struct ahd_softc *ahd)
  342. {
  343. uint32_t cmd;
  344. u_int targpcistat;
  345. u_int pci_status1;
  346. int error;
  347. uint8_t hcntrl;
  348. error = EIO;
  349. /*
  350. * Enable PCI error interrupt status, but suppress NMIs
  351. * generated by SERR raised due to target aborts.
  352. */
  353. cmd = ahd_pci_read_config(ahd->dev_softc, PCIR_COMMAND, /*bytes*/2);
  354. ahd_pci_write_config(ahd->dev_softc, PCIR_COMMAND,
  355. cmd & ~PCIM_CMD_SERRESPEN, /*bytes*/2);
  356. /*
  357. * First a simple test to see if any
  358. * registers can be read. Reading
  359. * HCNTRL has no side effects and has
  360. * at least one bit that is guaranteed to
  361. * be zero so it is a good register to
  362. * use for this test.
  363. */
  364. hcntrl = ahd_inb(ahd, HCNTRL);
  365. if (hcntrl == 0xFF)
  366. goto fail;
  367. /*
  368. * Next create a situation where write combining
  369. * or read prefetching could be initiated by the
  370. * CPU or host bridge. Our device does not support
  371. * either, so look for data corruption and/or flaged
  372. * PCI errors. First pause without causing another
  373. * chip reset.
  374. */
  375. hcntrl &= ~CHIPRST;
  376. ahd_outb(ahd, HCNTRL, hcntrl|PAUSE);
  377. while (ahd_is_paused(ahd) == 0)
  378. ;
  379. /* Clear any PCI errors that occurred before our driver attached. */
  380. ahd_set_modes(ahd, AHD_MODE_CFG, AHD_MODE_CFG);
  381. targpcistat = ahd_inb(ahd, TARGPCISTAT);
  382. ahd_outb(ahd, TARGPCISTAT, targpcistat);
  383. pci_status1 = ahd_pci_read_config(ahd->dev_softc,
  384. PCIR_STATUS + 1, /*bytes*/1);
  385. ahd_pci_write_config(ahd->dev_softc, PCIR_STATUS + 1,
  386. pci_status1, /*bytes*/1);
  387. ahd_set_modes(ahd, AHD_MODE_SCSI, AHD_MODE_SCSI);
  388. ahd_outb(ahd, CLRINT, CLRPCIINT);
  389. ahd_outb(ahd, SEQCTL0, PERRORDIS);
  390. ahd_outl(ahd, SRAM_BASE, 0x5aa555aa);
  391. if (ahd_inl(ahd, SRAM_BASE) != 0x5aa555aa)
  392. goto fail;
  393. if ((ahd_inb(ahd, INTSTAT) & PCIINT) != 0) {
  394. u_int targpcistat;
  395. ahd_set_modes(ahd, AHD_MODE_CFG, AHD_MODE_CFG);
  396. targpcistat = ahd_inb(ahd, TARGPCISTAT);
  397. if ((targpcistat & STA) != 0)
  398. goto fail;
  399. }
  400. error = 0;
  401. fail:
  402. if ((ahd_inb(ahd, INTSTAT) & PCIINT) != 0) {
  403. ahd_set_modes(ahd, AHD_MODE_CFG, AHD_MODE_CFG);
  404. targpcistat = ahd_inb(ahd, TARGPCISTAT);
  405. /* Silently clear any latched errors. */
  406. ahd_outb(ahd, TARGPCISTAT, targpcistat);
  407. pci_status1 = ahd_pci_read_config(ahd->dev_softc,
  408. PCIR_STATUS + 1, /*bytes*/1);
  409. ahd_pci_write_config(ahd->dev_softc, PCIR_STATUS + 1,
  410. pci_status1, /*bytes*/1);
  411. ahd_outb(ahd, CLRINT, CLRPCIINT);
  412. }
  413. ahd_outb(ahd, SEQCTL0, PERRORDIS|FAILDIS);
  414. ahd_pci_write_config(ahd->dev_softc, PCIR_COMMAND, cmd, /*bytes*/2);
  415. return (error);
  416. }
  417. /*
  418. * Check the external port logic for a serial eeprom
  419. * and termination/cable detection contrls.
  420. */
  421. static int
  422. ahd_check_extport(struct ahd_softc *ahd)
  423. {
  424. struct vpd_config vpd;
  425. struct seeprom_config *sc;
  426. u_int adapter_control;
  427. int have_seeprom;
  428. int error;
  429. sc = ahd->seep_config;
  430. have_seeprom = ahd_acquire_seeprom(ahd);
  431. if (have_seeprom) {
  432. u_int start_addr;
  433. /*
  434. * Fetch VPD for this function and parse it.
  435. */
  436. if (bootverbose)
  437. printf("%s: Reading VPD from SEEPROM...",
  438. ahd_name(ahd));
  439. /* Address is always in units of 16bit words */
  440. start_addr = ((2 * sizeof(*sc))
  441. + (sizeof(vpd) * (ahd->channel - 'A'))) / 2;
  442. error = ahd_read_seeprom(ahd, (uint16_t *)&vpd,
  443. start_addr, sizeof(vpd)/2,
  444. /*bytestream*/TRUE);
  445. if (error == 0)
  446. error = ahd_parse_vpddata(ahd, &vpd);
  447. if (bootverbose)
  448. printf("%s: VPD parsing %s\n",
  449. ahd_name(ahd),
  450. error == 0 ? "successful" : "failed");
  451. if (bootverbose)
  452. printf("%s: Reading SEEPROM...", ahd_name(ahd));
  453. /* Address is always in units of 16bit words */
  454. start_addr = (sizeof(*sc) / 2) * (ahd->channel - 'A');
  455. error = ahd_read_seeprom(ahd, (uint16_t *)sc,
  456. start_addr, sizeof(*sc)/2,
  457. /*bytestream*/FALSE);
  458. if (error != 0) {
  459. printf("Unable to read SEEPROM\n");
  460. have_seeprom = 0;
  461. } else {
  462. have_seeprom = ahd_verify_cksum(sc);
  463. if (bootverbose) {
  464. if (have_seeprom == 0)
  465. printf ("checksum error\n");
  466. else
  467. printf ("done.\n");
  468. }
  469. }
  470. ahd_release_seeprom(ahd);
  471. }
  472. if (!have_seeprom) {
  473. u_int nvram_scb;
  474. /*
  475. * Pull scratch ram settings and treat them as
  476. * if they are the contents of an seeprom if
  477. * the 'ADPT', 'BIOS', or 'ASPI' signature is found
  478. * in SCB 0xFF. We manually compose the data as 16bit
  479. * values to avoid endian issues.
  480. */
  481. ahd_set_scbptr(ahd, 0xFF);
  482. nvram_scb = ahd_inb_scbram(ahd, SCB_BASE + NVRAM_SCB_OFFSET);
  483. if (nvram_scb != 0xFF
  484. && ((ahd_inb_scbram(ahd, SCB_BASE + 0) == 'A'
  485. && ahd_inb_scbram(ahd, SCB_BASE + 1) == 'D'
  486. && ahd_inb_scbram(ahd, SCB_BASE + 2) == 'P'
  487. && ahd_inb_scbram(ahd, SCB_BASE + 3) == 'T')
  488. || (ahd_inb_scbram(ahd, SCB_BASE + 0) == 'B'
  489. && ahd_inb_scbram(ahd, SCB_BASE + 1) == 'I'
  490. && ahd_inb_scbram(ahd, SCB_BASE + 2) == 'O'
  491. && ahd_inb_scbram(ahd, SCB_BASE + 3) == 'S')
  492. || (ahd_inb_scbram(ahd, SCB_BASE + 0) == 'A'
  493. && ahd_inb_scbram(ahd, SCB_BASE + 1) == 'S'
  494. && ahd_inb_scbram(ahd, SCB_BASE + 2) == 'P'
  495. && ahd_inb_scbram(ahd, SCB_BASE + 3) == 'I'))) {
  496. uint16_t *sc_data;
  497. int i;
  498. ahd_set_scbptr(ahd, nvram_scb);
  499. sc_data = (uint16_t *)sc;
  500. for (i = 0; i < 64; i += 2)
  501. *sc_data++ = ahd_inw_scbram(ahd, SCB_BASE+i);
  502. have_seeprom = ahd_verify_cksum(sc);
  503. if (have_seeprom)
  504. ahd->flags |= AHD_SCB_CONFIG_USED;
  505. }
  506. }
  507. #ifdef AHD_DEBUG
  508. if (have_seeprom != 0
  509. && (ahd_debug & AHD_DUMP_SEEPROM) != 0) {
  510. uint16_t *sc_data;
  511. int i;
  512. printf("%s: Seeprom Contents:", ahd_name(ahd));
  513. sc_data = (uint16_t *)sc;
  514. for (i = 0; i < (sizeof(*sc)); i += 2)
  515. printf("\n\t0x%.4x", sc_data[i]);
  516. printf("\n");
  517. }
  518. #endif
  519. if (!have_seeprom) {
  520. if (bootverbose)
  521. printf("%s: No SEEPROM available.\n", ahd_name(ahd));
  522. ahd->flags |= AHD_USEDEFAULTS;
  523. error = ahd_default_config(ahd);
  524. adapter_control = CFAUTOTERM|CFSEAUTOTERM;
  525. free(ahd->seep_config, M_DEVBUF);
  526. ahd->seep_config = NULL;
  527. } else {
  528. error = ahd_parse_cfgdata(ahd, sc);
  529. adapter_control = sc->adapter_control;
  530. }
  531. if (error != 0)
  532. return (error);
  533. ahd_configure_termination(ahd, adapter_control);
  534. return (0);
  535. }
  536. static void
  537. ahd_configure_termination(struct ahd_softc *ahd, u_int adapter_control)
  538. {
  539. int error;
  540. u_int sxfrctl1;
  541. uint8_t termctl;
  542. uint32_t devconfig;
  543. devconfig = ahd_pci_read_config(ahd->dev_softc, DEVCONFIG, /*bytes*/4);
  544. devconfig &= ~STPWLEVEL;
  545. if ((ahd->flags & AHD_STPWLEVEL_A) != 0)
  546. devconfig |= STPWLEVEL;
  547. if (bootverbose)
  548. printf("%s: STPWLEVEL is %s\n",
  549. ahd_name(ahd), (devconfig & STPWLEVEL) ? "on" : "off");
  550. ahd_pci_write_config(ahd->dev_softc, DEVCONFIG, devconfig, /*bytes*/4);
  551. /* Make sure current sensing is off. */
  552. if ((ahd->flags & AHD_CURRENT_SENSING) != 0) {
  553. (void)ahd_write_flexport(ahd, FLXADDR_ROMSTAT_CURSENSECTL, 0);
  554. }
  555. /*
  556. * Read to sense. Write to set.
  557. */
  558. error = ahd_read_flexport(ahd, FLXADDR_TERMCTL, &termctl);
  559. if ((adapter_control & CFAUTOTERM) == 0) {
  560. if (bootverbose)
  561. printf("%s: Manual Primary Termination\n",
  562. ahd_name(ahd));
  563. termctl &= ~(FLX_TERMCTL_ENPRILOW|FLX_TERMCTL_ENPRIHIGH);
  564. if ((adapter_control & CFSTERM) != 0)
  565. termctl |= FLX_TERMCTL_ENPRILOW;
  566. if ((adapter_control & CFWSTERM) != 0)
  567. termctl |= FLX_TERMCTL_ENPRIHIGH;
  568. } else if (error != 0) {
  569. printf("%s: Primary Auto-Term Sensing failed! "
  570. "Using Defaults.\n", ahd_name(ahd));
  571. termctl = FLX_TERMCTL_ENPRILOW|FLX_TERMCTL_ENPRIHIGH;
  572. }
  573. if ((adapter_control & CFSEAUTOTERM) == 0) {
  574. if (bootverbose)
  575. printf("%s: Manual Secondary Termination\n",
  576. ahd_name(ahd));
  577. termctl &= ~(FLX_TERMCTL_ENSECLOW|FLX_TERMCTL_ENSECHIGH);
  578. if ((adapter_control & CFSELOWTERM) != 0)
  579. termctl |= FLX_TERMCTL_ENSECLOW;
  580. if ((adapter_control & CFSEHIGHTERM) != 0)
  581. termctl |= FLX_TERMCTL_ENSECHIGH;
  582. } else if (error != 0) {
  583. printf("%s: Secondary Auto-Term Sensing failed! "
  584. "Using Defaults.\n", ahd_name(ahd));
  585. termctl |= FLX_TERMCTL_ENSECLOW|FLX_TERMCTL_ENSECHIGH;
  586. }
  587. /*
  588. * Now set the termination based on what we found.
  589. */
  590. sxfrctl1 = ahd_inb(ahd, SXFRCTL1) & ~STPWEN;
  591. if ((termctl & FLX_TERMCTL_ENPRILOW) != 0) {
  592. ahd->flags |= AHD_TERM_ENB_A;
  593. sxfrctl1 |= STPWEN;
  594. }
  595. /* Must set the latch once in order to be effective. */
  596. ahd_outb(ahd, SXFRCTL1, sxfrctl1|STPWEN);
  597. ahd_outb(ahd, SXFRCTL1, sxfrctl1);
  598. error = ahd_write_flexport(ahd, FLXADDR_TERMCTL, termctl);
  599. if (error != 0) {
  600. printf("%s: Unable to set termination settings!\n",
  601. ahd_name(ahd));
  602. } else if (bootverbose) {
  603. printf("%s: Primary High byte termination %sabled\n",
  604. ahd_name(ahd),
  605. (termctl & FLX_TERMCTL_ENPRIHIGH) ? "En" : "Dis");
  606. printf("%s: Primary Low byte termination %sabled\n",
  607. ahd_name(ahd),
  608. (termctl & FLX_TERMCTL_ENPRILOW) ? "En" : "Dis");
  609. printf("%s: Secondary High byte termination %sabled\n",
  610. ahd_name(ahd),
  611. (termctl & FLX_TERMCTL_ENSECHIGH) ? "En" : "Dis");
  612. printf("%s: Secondary Low byte termination %sabled\n",
  613. ahd_name(ahd),
  614. (termctl & FLX_TERMCTL_ENSECLOW) ? "En" : "Dis");
  615. }
  616. return;
  617. }
  618. #define DPE 0x80
  619. #define SSE 0x40
  620. #define RMA 0x20
  621. #define RTA 0x10
  622. #define STA 0x08
  623. #define DPR 0x01
  624. static const char *split_status_source[] =
  625. {
  626. "DFF0",
  627. "DFF1",
  628. "OVLY",
  629. "CMC",
  630. };
  631. static const char *pci_status_source[] =
  632. {
  633. "DFF0",
  634. "DFF1",
  635. "SG",
  636. "CMC",
  637. "OVLY",
  638. "NONE",
  639. "MSI",
  640. "TARG"
  641. };
  642. static const char *split_status_strings[] =
  643. {
  644. "%s: Received split response in %s.\n",
  645. "%s: Received split completion error message in %s\n",
  646. "%s: Receive overrun in %s\n",
  647. "%s: Count not complete in %s\n",
  648. "%s: Split completion data bucket in %s\n",
  649. "%s: Split completion address error in %s\n",
  650. "%s: Split completion byte count error in %s\n",
  651. "%s: Signaled Target-abort to early terminate a split in %s\n"
  652. };
  653. static const char *pci_status_strings[] =
  654. {
  655. "%s: Data Parity Error has been reported via PERR# in %s\n",
  656. "%s: Target initial wait state error in %s\n",
  657. "%s: Split completion read data parity error in %s\n",
  658. "%s: Split completion address attribute parity error in %s\n",
  659. "%s: Received a Target Abort in %s\n",
  660. "%s: Received a Master Abort in %s\n",
  661. "%s: Signal System Error Detected in %s\n",
  662. "%s: Address or Write Phase Parity Error Detected in %s.\n"
  663. };
  664. void
  665. ahd_pci_intr(struct ahd_softc *ahd)
  666. {
  667. uint8_t pci_status[8];
  668. ahd_mode_state saved_modes;
  669. u_int pci_status1;
  670. u_int intstat;
  671. u_int i;
  672. u_int reg;
  673. intstat = ahd_inb(ahd, INTSTAT);
  674. if ((intstat & SPLTINT) != 0)
  675. ahd_pci_split_intr(ahd, intstat);
  676. if ((intstat & PCIINT) == 0)
  677. return;
  678. printf("%s: PCI error Interrupt\n", ahd_name(ahd));
  679. saved_modes = ahd_save_modes(ahd);
  680. ahd_dump_card_state(ahd);
  681. ahd_set_modes(ahd, AHD_MODE_CFG, AHD_MODE_CFG);
  682. for (i = 0, reg = DF0PCISTAT; i < 8; i++, reg++) {
  683. if (i == 5)
  684. continue;
  685. pci_status[i] = ahd_inb(ahd, reg);
  686. /* Clear latched errors. So our interrupt deasserts. */
  687. ahd_outb(ahd, reg, pci_status[i]);
  688. }
  689. for (i = 0; i < 8; i++) {
  690. u_int bit;
  691. if (i == 5)
  692. continue;
  693. for (bit = 0; bit < 8; bit++) {
  694. if ((pci_status[i] & (0x1 << bit)) != 0) {
  695. static const char *s;
  696. s = pci_status_strings[bit];
  697. if (i == 7/*TARG*/ && bit == 3)
  698. s = "%s: Signaled Target Abort\n";
  699. printf(s, ahd_name(ahd), pci_status_source[i]);
  700. }
  701. }
  702. }
  703. pci_status1 = ahd_pci_read_config(ahd->dev_softc,
  704. PCIR_STATUS + 1, /*bytes*/1);
  705. ahd_pci_write_config(ahd->dev_softc, PCIR_STATUS + 1,
  706. pci_status1, /*bytes*/1);
  707. ahd_restore_modes(ahd, saved_modes);
  708. ahd_outb(ahd, CLRINT, CLRPCIINT);
  709. ahd_unpause(ahd);
  710. }
  711. static void
  712. ahd_pci_split_intr(struct ahd_softc *ahd, u_int intstat)
  713. {
  714. uint8_t split_status[4];
  715. uint8_t split_status1[4];
  716. uint8_t sg_split_status[2];
  717. uint8_t sg_split_status1[2];
  718. ahd_mode_state saved_modes;
  719. u_int i;
  720. uint16_t pcix_status;
  721. /*
  722. * Check for splits in all modes. Modes 0 and 1
  723. * additionally have SG engine splits to look at.
  724. */
  725. pcix_status = ahd_pci_read_config(ahd->dev_softc, PCIXR_STATUS,
  726. /*bytes*/2);
  727. printf("%s: PCI Split Interrupt - PCI-X status = 0x%x\n",
  728. ahd_name(ahd), pcix_status);
  729. saved_modes = ahd_save_modes(ahd);
  730. for (i = 0; i < 4; i++) {
  731. ahd_set_modes(ahd, i, i);
  732. split_status[i] = ahd_inb(ahd, DCHSPLTSTAT0);
  733. split_status1[i] = ahd_inb(ahd, DCHSPLTSTAT1);
  734. /* Clear latched errors. So our interrupt deasserts. */
  735. ahd_outb(ahd, DCHSPLTSTAT0, split_status[i]);
  736. ahd_outb(ahd, DCHSPLTSTAT1, split_status1[i]);
  737. if (i > 1)
  738. continue;
  739. sg_split_status[i] = ahd_inb(ahd, SGSPLTSTAT0);
  740. sg_split_status1[i] = ahd_inb(ahd, SGSPLTSTAT1);
  741. /* Clear latched errors. So our interrupt deasserts. */
  742. ahd_outb(ahd, SGSPLTSTAT0, sg_split_status[i]);
  743. ahd_outb(ahd, SGSPLTSTAT1, sg_split_status1[i]);
  744. }
  745. for (i = 0; i < 4; i++) {
  746. u_int bit;
  747. for (bit = 0; bit < 8; bit++) {
  748. if ((split_status[i] & (0x1 << bit)) != 0) {
  749. static const char *s;
  750. s = split_status_strings[bit];
  751. printf(s, ahd_name(ahd),
  752. split_status_source[i]);
  753. }
  754. if (i > 1)
  755. continue;
  756. if ((sg_split_status[i] & (0x1 << bit)) != 0) {
  757. static const char *s;
  758. s = split_status_strings[bit];
  759. printf(s, ahd_name(ahd), "SG");
  760. }
  761. }
  762. }
  763. /*
  764. * Clear PCI-X status bits.
  765. */
  766. ahd_pci_write_config(ahd->dev_softc, PCIXR_STATUS,
  767. pcix_status, /*bytes*/2);
  768. ahd_outb(ahd, CLRINT, CLRSPLTINT);
  769. ahd_restore_modes(ahd, saved_modes);
  770. }
  771. static int
  772. ahd_aic7901_setup(struct ahd_softc *ahd)
  773. {
  774. ahd->chip = AHD_AIC7901;
  775. ahd->features = AHD_AIC7901_FE;
  776. return (ahd_aic790X_setup(ahd));
  777. }
  778. static int
  779. ahd_aic7901A_setup(struct ahd_softc *ahd)
  780. {
  781. ahd->chip = AHD_AIC7901A;
  782. ahd->features = AHD_AIC7901A_FE;
  783. return (ahd_aic790X_setup(ahd));
  784. }
  785. static int
  786. ahd_aic7902_setup(struct ahd_softc *ahd)
  787. {
  788. ahd->chip = AHD_AIC7902;
  789. ahd->features = AHD_AIC7902_FE;
  790. return (ahd_aic790X_setup(ahd));
  791. }
  792. static int
  793. ahd_aic790X_setup(struct ahd_softc *ahd)
  794. {
  795. ahd_dev_softc_t pci;
  796. u_int rev;
  797. pci = ahd->dev_softc;
  798. rev = ahd_pci_read_config(pci, PCIR_REVID, /*bytes*/1);
  799. if (rev < ID_AIC7902_PCI_REV_A4) {
  800. printf("%s: Unable to attach to unsupported chip revision %d\n",
  801. ahd_name(ahd), rev);
  802. ahd_pci_write_config(pci, PCIR_COMMAND, 0, /*bytes*/2);
  803. return (ENXIO);
  804. }
  805. ahd->channel = ahd_get_pci_function(pci) + 'A';
  806. if (rev < ID_AIC7902_PCI_REV_B0) {
  807. /*
  808. * Enable A series workarounds.
  809. */
  810. ahd->bugs |= AHD_SENT_SCB_UPDATE_BUG|AHD_ABORT_LQI_BUG
  811. | AHD_PKT_BITBUCKET_BUG|AHD_LONG_SETIMO_BUG
  812. | AHD_NLQICRC_DELAYED_BUG|AHD_SCSIRST_BUG
  813. | AHD_LQO_ATNO_BUG|AHD_AUTOFLUSH_BUG
  814. | AHD_CLRLQO_AUTOCLR_BUG|AHD_PCIX_MMAPIO_BUG
  815. | AHD_PCIX_CHIPRST_BUG|AHD_PCIX_SCBRAM_RD_BUG
  816. | AHD_PKTIZED_STATUS_BUG|AHD_PKT_LUN_BUG
  817. | AHD_MDFF_WSCBPTR_BUG|AHD_REG_SLOW_SETTLE_BUG
  818. | AHD_SET_MODE_BUG|AHD_BUSFREEREV_BUG
  819. | AHD_NONPACKFIFO_BUG|AHD_PACED_NEGTABLE_BUG
  820. | AHD_FAINT_LED_BUG;
  821. /*
  822. * IO Cell paramter setup.
  823. */
  824. AHD_SET_PRECOMP(ahd, AHD_PRECOMP_CUTBACK_29);
  825. if ((ahd->flags & AHD_HP_BOARD) == 0)
  826. AHD_SET_SLEWRATE(ahd, AHD_SLEWRATE_DEF_REVA);
  827. } else {
  828. u_int devconfig1;
  829. ahd->features |= AHD_RTI|AHD_NEW_IOCELL_OPTS
  830. | AHD_NEW_DFCNTRL_OPTS|AHD_FAST_CDB_DELIVERY;
  831. ahd->bugs |= AHD_LQOOVERRUN_BUG|AHD_EARLY_REQ_BUG;
  832. /*
  833. * Some issues have been resolved in the 7901B.
  834. */
  835. if ((ahd->features & AHD_MULTI_FUNC) != 0)
  836. ahd->bugs |= AHD_INTCOLLISION_BUG|AHD_ABORT_LQI_BUG;
  837. /*
  838. * IO Cell paramter setup.
  839. */
  840. AHD_SET_PRECOMP(ahd, AHD_PRECOMP_CUTBACK_29);
  841. AHD_SET_SLEWRATE(ahd, AHD_SLEWRATE_DEF_REVB);
  842. AHD_SET_AMPLITUDE(ahd, AHD_AMPLITUDE_DEF);
  843. /*
  844. * Set the PREQDIS bit for H2B which disables some workaround
  845. * that doesn't work on regular PCI busses.
  846. * XXX - Find out exactly what this does from the hardware
  847. * folks!
  848. */
  849. devconfig1 = ahd_pci_read_config(pci, DEVCONFIG1, /*bytes*/1);
  850. ahd_pci_write_config(pci, DEVCONFIG1,
  851. devconfig1|PREQDIS, /*bytes*/1);
  852. devconfig1 = ahd_pci_read_config(pci, DEVCONFIG1, /*bytes*/1);
  853. }
  854. return (0);
  855. }