quirks.c 47 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438
  1. /*
  2. * This file contains work-arounds for many known PCI hardware
  3. * bugs. Devices present only on certain architectures (host
  4. * bridges et cetera) should be handled in arch-specific code.
  5. *
  6. * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
  7. *
  8. * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
  9. *
  10. * The bridge optimization stuff has been removed. If you really
  11. * have a silly BIOS which is unable to set your host bridge right,
  12. * use the PowerTweak utility (see http://powertweak.sourceforge.net).
  13. */
  14. #include <linux/config.h>
  15. #include <linux/types.h>
  16. #include <linux/kernel.h>
  17. #include <linux/pci.h>
  18. #include <linux/init.h>
  19. #include <linux/delay.h>
  20. #include <linux/acpi.h>
  21. #include "pci.h"
  22. /* Deal with broken BIOS'es that neglect to enable passive release,
  23. which can cause problems in combination with the 82441FX/PPro MTRRs */
  24. static void __devinit quirk_passive_release(struct pci_dev *dev)
  25. {
  26. struct pci_dev *d = NULL;
  27. unsigned char dlc;
  28. /* We have to make sure a particular bit is set in the PIIX3
  29. ISA bridge, so we have to go out and find it. */
  30. while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
  31. pci_read_config_byte(d, 0x82, &dlc);
  32. if (!(dlc & 1<<1)) {
  33. printk(KERN_ERR "PCI: PIIX3: Enabling Passive Release on %s\n", pci_name(d));
  34. dlc |= 1<<1;
  35. pci_write_config_byte(d, 0x82, dlc);
  36. }
  37. }
  38. }
  39. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release );
  40. /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
  41. but VIA don't answer queries. If you happen to have good contacts at VIA
  42. ask them for me please -- Alan
  43. This appears to be BIOS not version dependent. So presumably there is a
  44. chipset level fix */
  45. int isa_dma_bridge_buggy; /* Exported */
  46. static void __devinit quirk_isa_dma_hangs(struct pci_dev *dev)
  47. {
  48. if (!isa_dma_bridge_buggy) {
  49. isa_dma_bridge_buggy=1;
  50. printk(KERN_INFO "Activating ISA DMA hang workarounds.\n");
  51. }
  52. }
  53. /*
  54. * Its not totally clear which chipsets are the problematic ones
  55. * We know 82C586 and 82C596 variants are affected.
  56. */
  57. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs );
  58. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs );
  59. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs );
  60. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs );
  61. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs );
  62. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs );
  63. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs );
  64. int pci_pci_problems;
  65. /*
  66. * Chipsets where PCI->PCI transfers vanish or hang
  67. */
  68. static void __devinit quirk_nopcipci(struct pci_dev *dev)
  69. {
  70. if ((pci_pci_problems & PCIPCI_FAIL)==0) {
  71. printk(KERN_INFO "Disabling direct PCI/PCI transfers.\n");
  72. pci_pci_problems |= PCIPCI_FAIL;
  73. }
  74. }
  75. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci );
  76. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci );
  77. /*
  78. * Triton requires workarounds to be used by the drivers
  79. */
  80. static void __devinit quirk_triton(struct pci_dev *dev)
  81. {
  82. if ((pci_pci_problems&PCIPCI_TRITON)==0) {
  83. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  84. pci_pci_problems |= PCIPCI_TRITON;
  85. }
  86. }
  87. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton );
  88. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton );
  89. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton );
  90. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton );
  91. /*
  92. * VIA Apollo KT133 needs PCI latency patch
  93. * Made according to a windows driver based patch by George E. Breese
  94. * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
  95. * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
  96. * the info on which Mr Breese based his work.
  97. *
  98. * Updated based on further information from the site and also on
  99. * information provided by VIA
  100. */
  101. static void __devinit quirk_vialatency(struct pci_dev *dev)
  102. {
  103. struct pci_dev *p;
  104. u8 rev;
  105. u8 busarb;
  106. /* Ok we have a potential problem chipset here. Now see if we have
  107. a buggy southbridge */
  108. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
  109. if (p!=NULL) {
  110. pci_read_config_byte(p, PCI_CLASS_REVISION, &rev);
  111. /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
  112. /* Check for buggy part revisions */
  113. if (rev < 0x40 || rev > 0x42)
  114. goto exit;
  115. } else {
  116. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
  117. if (p==NULL) /* No problem parts */
  118. goto exit;
  119. pci_read_config_byte(p, PCI_CLASS_REVISION, &rev);
  120. /* Check for buggy part revisions */
  121. if (rev < 0x10 || rev > 0x12)
  122. goto exit;
  123. }
  124. /*
  125. * Ok we have the problem. Now set the PCI master grant to
  126. * occur every master grant. The apparent bug is that under high
  127. * PCI load (quite common in Linux of course) you can get data
  128. * loss when the CPU is held off the bus for 3 bus master requests
  129. * This happens to include the IDE controllers....
  130. *
  131. * VIA only apply this fix when an SB Live! is present but under
  132. * both Linux and Windows this isnt enough, and we have seen
  133. * corruption without SB Live! but with things like 3 UDMA IDE
  134. * controllers. So we ignore that bit of the VIA recommendation..
  135. */
  136. pci_read_config_byte(dev, 0x76, &busarb);
  137. /* Set bit 4 and bi 5 of byte 76 to 0x01
  138. "Master priority rotation on every PCI master grant */
  139. busarb &= ~(1<<5);
  140. busarb |= (1<<4);
  141. pci_write_config_byte(dev, 0x76, busarb);
  142. printk(KERN_INFO "Applying VIA southbridge workaround.\n");
  143. exit:
  144. pci_dev_put(p);
  145. }
  146. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency );
  147. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency );
  148. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency );
  149. /*
  150. * VIA Apollo VP3 needs ETBF on BT848/878
  151. */
  152. static void __devinit quirk_viaetbf(struct pci_dev *dev)
  153. {
  154. if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
  155. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  156. pci_pci_problems |= PCIPCI_VIAETBF;
  157. }
  158. }
  159. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf );
  160. static void __devinit quirk_vsfx(struct pci_dev *dev)
  161. {
  162. if ((pci_pci_problems&PCIPCI_VSFX)==0) {
  163. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  164. pci_pci_problems |= PCIPCI_VSFX;
  165. }
  166. }
  167. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx );
  168. /*
  169. * Ali Magik requires workarounds to be used by the drivers
  170. * that DMA to AGP space. Latency must be set to 0xA and triton
  171. * workaround applied too
  172. * [Info kindly provided by ALi]
  173. */
  174. static void __init quirk_alimagik(struct pci_dev *dev)
  175. {
  176. if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
  177. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  178. pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
  179. }
  180. }
  181. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik );
  182. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik );
  183. /*
  184. * Natoma has some interesting boundary conditions with Zoran stuff
  185. * at least
  186. */
  187. static void __devinit quirk_natoma(struct pci_dev *dev)
  188. {
  189. if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
  190. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  191. pci_pci_problems |= PCIPCI_NATOMA;
  192. }
  193. }
  194. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma );
  195. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma );
  196. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma );
  197. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma );
  198. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma );
  199. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma );
  200. /*
  201. * This chip can cause PCI parity errors if config register 0xA0 is read
  202. * while DMAs are occurring.
  203. */
  204. static void __devinit quirk_citrine(struct pci_dev *dev)
  205. {
  206. dev->cfg_size = 0xA0;
  207. }
  208. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine );
  209. /*
  210. * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
  211. * If it's needed, re-allocate the region.
  212. */
  213. static void __devinit quirk_s3_64M(struct pci_dev *dev)
  214. {
  215. struct resource *r = &dev->resource[0];
  216. if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
  217. r->start = 0;
  218. r->end = 0x3ffffff;
  219. }
  220. }
  221. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M );
  222. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M );
  223. static void __devinit quirk_io_region(struct pci_dev *dev, unsigned region, unsigned size, int nr)
  224. {
  225. region &= ~(size-1);
  226. if (region) {
  227. struct pci_bus_region bus_region;
  228. struct resource *res = dev->resource + nr;
  229. res->name = pci_name(dev);
  230. res->start = region;
  231. res->end = region + size - 1;
  232. res->flags = IORESOURCE_IO;
  233. /* Convert from PCI bus to resource space. */
  234. bus_region.start = res->start;
  235. bus_region.end = res->end;
  236. pcibios_bus_to_resource(dev, res, &bus_region);
  237. pci_claim_resource(dev, nr);
  238. }
  239. }
  240. /*
  241. * ATI Northbridge setups MCE the processor if you even
  242. * read somewhere between 0x3b0->0x3bb or read 0x3d3
  243. */
  244. static void __devinit quirk_ati_exploding_mce(struct pci_dev *dev)
  245. {
  246. printk(KERN_INFO "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb.\n");
  247. /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
  248. request_region(0x3b0, 0x0C, "RadeonIGP");
  249. request_region(0x3d3, 0x01, "RadeonIGP");
  250. }
  251. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce );
  252. /*
  253. * Let's make the southbridge information explicit instead
  254. * of having to worry about people probing the ACPI areas,
  255. * for example.. (Yes, it happens, and if you read the wrong
  256. * ACPI register it will put the machine to sleep with no
  257. * way of waking it up again. Bummer).
  258. *
  259. * ALI M7101: Two IO regions pointed to by words at
  260. * 0xE0 (64 bytes of ACPI registers)
  261. * 0xE2 (32 bytes of SMB registers)
  262. */
  263. static void __devinit quirk_ali7101_acpi(struct pci_dev *dev)
  264. {
  265. u16 region;
  266. pci_read_config_word(dev, 0xE0, &region);
  267. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES);
  268. pci_read_config_word(dev, 0xE2, &region);
  269. quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1);
  270. }
  271. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi );
  272. /*
  273. * PIIX4 ACPI: Two IO regions pointed to by longwords at
  274. * 0x40 (64 bytes of ACPI registers)
  275. * 0x90 (32 bytes of SMB registers)
  276. */
  277. static void __devinit quirk_piix4_acpi(struct pci_dev *dev)
  278. {
  279. u32 region;
  280. pci_read_config_dword(dev, 0x40, &region);
  281. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES);
  282. pci_read_config_dword(dev, 0x90, &region);
  283. quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1);
  284. }
  285. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi );
  286. /*
  287. * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
  288. * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
  289. * 0x58 (64 bytes of GPIO I/O space)
  290. */
  291. static void __devinit quirk_ich4_lpc_acpi(struct pci_dev *dev)
  292. {
  293. u32 region;
  294. pci_read_config_dword(dev, 0x40, &region);
  295. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES);
  296. pci_read_config_dword(dev, 0x58, &region);
  297. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1);
  298. }
  299. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi );
  300. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi );
  301. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi );
  302. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi );
  303. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi );
  304. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi );
  305. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi );
  306. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi );
  307. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi );
  308. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi );
  309. /*
  310. * VIA ACPI: One IO region pointed to by longword at
  311. * 0x48 or 0x20 (256 bytes of ACPI registers)
  312. */
  313. static void __devinit quirk_vt82c586_acpi(struct pci_dev *dev)
  314. {
  315. u8 rev;
  316. u32 region;
  317. pci_read_config_byte(dev, PCI_CLASS_REVISION, &rev);
  318. if (rev & 0x10) {
  319. pci_read_config_dword(dev, 0x48, &region);
  320. region &= PCI_BASE_ADDRESS_IO_MASK;
  321. quirk_io_region(dev, region, 256, PCI_BRIDGE_RESOURCES);
  322. }
  323. }
  324. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi );
  325. /*
  326. * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
  327. * 0x48 (256 bytes of ACPI registers)
  328. * 0x70 (128 bytes of hardware monitoring register)
  329. * 0x90 (16 bytes of SMB registers)
  330. */
  331. static void __devinit quirk_vt82c686_acpi(struct pci_dev *dev)
  332. {
  333. u16 hm;
  334. u32 smb;
  335. quirk_vt82c586_acpi(dev);
  336. pci_read_config_word(dev, 0x70, &hm);
  337. hm &= PCI_BASE_ADDRESS_IO_MASK;
  338. quirk_io_region(dev, hm, 128, PCI_BRIDGE_RESOURCES + 1);
  339. pci_read_config_dword(dev, 0x90, &smb);
  340. smb &= PCI_BASE_ADDRESS_IO_MASK;
  341. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 2);
  342. }
  343. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi );
  344. /*
  345. * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
  346. * 0x88 (128 bytes of power management registers)
  347. * 0xd0 (16 bytes of SMB registers)
  348. */
  349. static void __devinit quirk_vt8235_acpi(struct pci_dev *dev)
  350. {
  351. u16 pm, smb;
  352. pci_read_config_word(dev, 0x88, &pm);
  353. pm &= PCI_BASE_ADDRESS_IO_MASK;
  354. quirk_io_region(dev, pm, 128, PCI_BRIDGE_RESOURCES);
  355. pci_read_config_word(dev, 0xd0, &smb);
  356. smb &= PCI_BASE_ADDRESS_IO_MASK;
  357. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 1);
  358. }
  359. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
  360. #ifdef CONFIG_X86_IO_APIC
  361. #include <asm/io_apic.h>
  362. /*
  363. * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
  364. * devices to the external APIC.
  365. *
  366. * TODO: When we have device-specific interrupt routers,
  367. * this code will go away from quirks.
  368. */
  369. static void __devinit quirk_via_ioapic(struct pci_dev *dev)
  370. {
  371. u8 tmp;
  372. if (nr_ioapics < 1)
  373. tmp = 0; /* nothing routed to external APIC */
  374. else
  375. tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
  376. printk(KERN_INFO "PCI: %sbling Via external APIC routing\n",
  377. tmp == 0 ? "Disa" : "Ena");
  378. /* Offset 0x58: External APIC IRQ output control */
  379. pci_write_config_byte (dev, 0x58, tmp);
  380. }
  381. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic );
  382. /*
  383. * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit.
  384. * This leads to doubled level interrupt rates.
  385. * Set this bit to get rid of cycle wastage.
  386. * Otherwise uncritical.
  387. */
  388. static void __devinit quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
  389. {
  390. u8 misc_control2;
  391. #define BYPASS_APIC_DEASSERT 8
  392. pci_read_config_byte(dev, 0x5B, &misc_control2);
  393. if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
  394. printk(KERN_INFO "PCI: Bypassing VIA 8237 APIC De-Assert Message\n");
  395. pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
  396. }
  397. }
  398. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  399. /*
  400. * The AMD io apic can hang the box when an apic irq is masked.
  401. * We check all revs >= B0 (yet not in the pre production!) as the bug
  402. * is currently marked NoFix
  403. *
  404. * We have multiple reports of hangs with this chipset that went away with
  405. * noapic specified. For the moment we assume its the errata. We may be wrong
  406. * of course. However the advice is demonstrably good even if so..
  407. */
  408. static void __devinit quirk_amd_ioapic(struct pci_dev *dev)
  409. {
  410. u8 rev;
  411. pci_read_config_byte(dev, PCI_REVISION_ID, &rev);
  412. if (rev >= 0x02) {
  413. printk(KERN_WARNING "I/O APIC: AMD Errata #22 may be present. In the event of instability try\n");
  414. printk(KERN_WARNING " : booting with the \"noapic\" option.\n");
  415. }
  416. }
  417. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic );
  418. static void __init quirk_ioapic_rmw(struct pci_dev *dev)
  419. {
  420. if (dev->devfn == 0 && dev->bus->number == 0)
  421. sis_apic_bug = 1;
  422. }
  423. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw );
  424. int pci_msi_quirk;
  425. #define AMD8131_revA0 0x01
  426. #define AMD8131_revB0 0x11
  427. #define AMD8131_MISC 0x40
  428. #define AMD8131_NIOAMODE_BIT 0
  429. static void __init quirk_amd_8131_ioapic(struct pci_dev *dev)
  430. {
  431. unsigned char revid, tmp;
  432. pci_msi_quirk = 1;
  433. printk(KERN_WARNING "PCI: MSI quirk detected. pci_msi_quirk set.\n");
  434. if (nr_ioapics == 0)
  435. return;
  436. pci_read_config_byte(dev, PCI_REVISION_ID, &revid);
  437. if (revid == AMD8131_revA0 || revid == AMD8131_revB0) {
  438. printk(KERN_INFO "Fixing up AMD8131 IOAPIC mode\n");
  439. pci_read_config_byte( dev, AMD8131_MISC, &tmp);
  440. tmp &= ~(1 << AMD8131_NIOAMODE_BIT);
  441. pci_write_config_byte( dev, AMD8131_MISC, tmp);
  442. }
  443. }
  444. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_APIC, quirk_amd_8131_ioapic );
  445. static void __init quirk_svw_msi(struct pci_dev *dev)
  446. {
  447. pci_msi_quirk = 1;
  448. printk(KERN_WARNING "PCI: MSI quirk detected. pci_msi_quirk set.\n");
  449. }
  450. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_svw_msi );
  451. #endif /* CONFIG_X86_IO_APIC */
  452. /*
  453. * FIXME: it is questionable that quirk_via_acpi
  454. * is needed. It shows up as an ISA bridge, and does not
  455. * support the PCI_INTERRUPT_LINE register at all. Therefore
  456. * it seems like setting the pci_dev's 'irq' to the
  457. * value of the ACPI SCI interrupt is only done for convenience.
  458. * -jgarzik
  459. */
  460. static void __devinit quirk_via_acpi(struct pci_dev *d)
  461. {
  462. /*
  463. * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
  464. */
  465. u8 irq;
  466. pci_read_config_byte(d, 0x42, &irq);
  467. irq &= 0xf;
  468. if (irq && (irq != 2))
  469. d->irq = irq;
  470. }
  471. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi );
  472. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi );
  473. /*
  474. * Via 686A/B: The PCI_INTERRUPT_LINE register for the on-chip
  475. * devices, USB0/1, AC97, MC97, and ACPI, has an unusual feature:
  476. * when written, it makes an internal connection to the PIC.
  477. * For these devices, this register is defined to be 4 bits wide.
  478. * Normally this is fine. However for IO-APIC motherboards, or
  479. * non-x86 architectures (yes Via exists on PPC among other places),
  480. * we must mask the PCI_INTERRUPT_LINE value versus 0xf to get
  481. * interrupts delivered properly.
  482. */
  483. static void quirk_via_irq(struct pci_dev *dev)
  484. {
  485. u8 irq, new_irq;
  486. new_irq = dev->irq & 0xf;
  487. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
  488. if (new_irq != irq) {
  489. printk(KERN_INFO "PCI: Via IRQ fixup for %s, from %d to %d\n",
  490. pci_name(dev), irq, new_irq);
  491. udelay(15); /* unknown if delay really needed */
  492. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
  493. }
  494. }
  495. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_irq);
  496. /*
  497. * PIIX3 USB: We have to disable USB interrupts that are
  498. * hardwired to PIRQD# and may be shared with an
  499. * external device.
  500. *
  501. * Legacy Support Register (LEGSUP):
  502. * bit13: USB PIRQ Enable (USBPIRQDEN),
  503. * bit4: Trap/SMI On IRQ Enable (USBSMIEN).
  504. *
  505. * We mask out all r/wc bits, too.
  506. */
  507. static void __devinit quirk_piix3_usb(struct pci_dev *dev)
  508. {
  509. u16 legsup;
  510. pci_read_config_word(dev, 0xc0, &legsup);
  511. legsup &= 0x50ef;
  512. pci_write_config_word(dev, 0xc0, legsup);
  513. }
  514. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_2, quirk_piix3_usb );
  515. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_2, quirk_piix3_usb );
  516. /*
  517. * VIA VT82C598 has its device ID settable and many BIOSes
  518. * set it to the ID of VT82C597 for backward compatibility.
  519. * We need to switch it off to be able to recognize the real
  520. * type of the chip.
  521. */
  522. static void __devinit quirk_vt82c598_id(struct pci_dev *dev)
  523. {
  524. pci_write_config_byte(dev, 0xfc, 0);
  525. pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
  526. }
  527. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id );
  528. /*
  529. * CardBus controllers have a legacy base address that enables them
  530. * to respond as i82365 pcmcia controllers. We don't want them to
  531. * do this even if the Linux CardBus driver is not loaded, because
  532. * the Linux i82365 driver does not (and should not) handle CardBus.
  533. */
  534. static void __devinit quirk_cardbus_legacy(struct pci_dev *dev)
  535. {
  536. if ((PCI_CLASS_BRIDGE_CARDBUS << 8) ^ dev->class)
  537. return;
  538. pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
  539. }
  540. DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
  541. /*
  542. * Following the PCI ordering rules is optional on the AMD762. I'm not
  543. * sure what the designers were smoking but let's not inhale...
  544. *
  545. * To be fair to AMD, it follows the spec by default, its BIOS people
  546. * who turn it off!
  547. */
  548. static void __devinit quirk_amd_ordering(struct pci_dev *dev)
  549. {
  550. u32 pcic;
  551. pci_read_config_dword(dev, 0x4C, &pcic);
  552. if ((pcic&6)!=6) {
  553. pcic |= 6;
  554. printk(KERN_WARNING "BIOS failed to enable PCI standards compliance, fixing this error.\n");
  555. pci_write_config_dword(dev, 0x4C, pcic);
  556. pci_read_config_dword(dev, 0x84, &pcic);
  557. pcic |= (1<<23); /* Required in this mode */
  558. pci_write_config_dword(dev, 0x84, pcic);
  559. }
  560. }
  561. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering );
  562. /*
  563. * DreamWorks provided workaround for Dunord I-3000 problem
  564. *
  565. * This card decodes and responds to addresses not apparently
  566. * assigned to it. We force a larger allocation to ensure that
  567. * nothing gets put too close to it.
  568. */
  569. static void __devinit quirk_dunord ( struct pci_dev * dev )
  570. {
  571. struct resource *r = &dev->resource [1];
  572. r->start = 0;
  573. r->end = 0xffffff;
  574. }
  575. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord );
  576. /*
  577. * i82380FB mobile docking controller: its PCI-to-PCI bridge
  578. * is subtractive decoding (transparent), and does indicate this
  579. * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
  580. * instead of 0x01.
  581. */
  582. static void __devinit quirk_transparent_bridge(struct pci_dev *dev)
  583. {
  584. dev->transparent = 1;
  585. }
  586. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge );
  587. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge );
  588. /*
  589. * Common misconfiguration of the MediaGX/Geode PCI master that will
  590. * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
  591. * datasheets found at http://www.national.com/ds/GX for info on what
  592. * these bits do. <christer@weinigel.se>
  593. */
  594. static void __init quirk_mediagx_master(struct pci_dev *dev)
  595. {
  596. u8 reg;
  597. pci_read_config_byte(dev, 0x41, &reg);
  598. if (reg & 2) {
  599. reg &= ~2;
  600. printk(KERN_INFO "PCI: Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
  601. pci_write_config_byte(dev, 0x41, reg);
  602. }
  603. }
  604. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master );
  605. /*
  606. * As per PCI spec, ignore base address registers 0-3 of the IDE controllers
  607. * running in Compatible mode (bits 0 and 2 in the ProgIf for primary and
  608. * secondary channels respectively). If the device reports Compatible mode
  609. * but does use BAR0-3 for address decoding, we assume that firmware has
  610. * programmed these BARs with standard values (0x1f0,0x3f4 and 0x170,0x374).
  611. * Exceptions (if they exist) must be handled in chip/architecture specific
  612. * fixups.
  613. *
  614. * Note: for non x86 people. You may need an arch specific quirk to handle
  615. * moving IDE devices to native mode as well. Some plug in card devices power
  616. * up in compatible mode and assume the BIOS will adjust them.
  617. *
  618. * Q: should we load the 0x1f0,0x3f4 into the registers or zap them as
  619. * we do now ? We don't want is pci_enable_device to come along
  620. * and assign new resources. Both approaches work for that.
  621. */
  622. static void __devinit quirk_ide_bases(struct pci_dev *dev)
  623. {
  624. struct resource *res;
  625. int first_bar = 2, last_bar = 0;
  626. if ((dev->class >> 8) != PCI_CLASS_STORAGE_IDE)
  627. return;
  628. res = &dev->resource[0];
  629. /* primary channel: ProgIf bit 0, BAR0, BAR1 */
  630. if (!(dev->class & 1) && (res[0].flags || res[1].flags)) {
  631. res[0].start = res[0].end = res[0].flags = 0;
  632. res[1].start = res[1].end = res[1].flags = 0;
  633. first_bar = 0;
  634. last_bar = 1;
  635. }
  636. /* secondary channel: ProgIf bit 2, BAR2, BAR3 */
  637. if (!(dev->class & 4) && (res[2].flags || res[3].flags)) {
  638. res[2].start = res[2].end = res[2].flags = 0;
  639. res[3].start = res[3].end = res[3].flags = 0;
  640. last_bar = 3;
  641. }
  642. if (!last_bar)
  643. return;
  644. printk(KERN_INFO "PCI: Ignoring BAR%d-%d of IDE controller %s\n",
  645. first_bar, last_bar, pci_name(dev));
  646. }
  647. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, quirk_ide_bases);
  648. /*
  649. * Ensure C0 rev restreaming is off. This is normally done by
  650. * the BIOS but in the odd case it is not the results are corruption
  651. * hence the presence of a Linux check
  652. */
  653. static void __init quirk_disable_pxb(struct pci_dev *pdev)
  654. {
  655. u16 config;
  656. u8 rev;
  657. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
  658. if (rev != 0x04) /* Only C0 requires this */
  659. return;
  660. pci_read_config_word(pdev, 0x40, &config);
  661. if (config & (1<<6)) {
  662. config &= ~(1<<6);
  663. pci_write_config_word(pdev, 0x40, config);
  664. printk(KERN_INFO "PCI: C0 revision 450NX. Disabling PCI restreaming.\n");
  665. }
  666. }
  667. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb );
  668. /*
  669. * Serverworks CSB5 IDE does not fully support native mode
  670. */
  671. static void __devinit quirk_svwks_csb5ide(struct pci_dev *pdev)
  672. {
  673. u8 prog;
  674. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  675. if (prog & 5) {
  676. prog &= ~5;
  677. pdev->class &= ~5;
  678. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  679. /* need to re-assign BARs for compat mode */
  680. quirk_ide_bases(pdev);
  681. }
  682. }
  683. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide );
  684. /*
  685. * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
  686. */
  687. static void __init quirk_ide_samemode(struct pci_dev *pdev)
  688. {
  689. u8 prog;
  690. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  691. if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
  692. printk(KERN_INFO "PCI: IDE mode mismatch; forcing legacy mode\n");
  693. prog &= ~5;
  694. pdev->class &= ~5;
  695. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  696. /* need to re-assign BARs for compat mode */
  697. quirk_ide_bases(pdev);
  698. }
  699. }
  700. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
  701. /* This was originally an Alpha specific thing, but it really fits here.
  702. * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
  703. */
  704. static void __init quirk_eisa_bridge(struct pci_dev *dev)
  705. {
  706. dev->class = PCI_CLASS_BRIDGE_EISA << 8;
  707. }
  708. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge );
  709. /*
  710. * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
  711. * is not activated. The myth is that Asus said that they do not want the
  712. * users to be irritated by just another PCI Device in the Win98 device
  713. * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
  714. * package 2.7.0 for details)
  715. *
  716. * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
  717. * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
  718. * becomes necessary to do this tweak in two steps -- I've chosen the Host
  719. * bridge as trigger.
  720. */
  721. static int __initdata asus_hides_smbus = 0;
  722. static void __init asus_hides_smbus_hostbridge(struct pci_dev *dev)
  723. {
  724. if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  725. if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
  726. switch(dev->subsystem_device) {
  727. case 0x8025: /* P4B-LX */
  728. case 0x8070: /* P4B */
  729. case 0x8088: /* P4B533 */
  730. case 0x1626: /* L3C notebook */
  731. asus_hides_smbus = 1;
  732. }
  733. if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
  734. switch(dev->subsystem_device) {
  735. case 0x80b1: /* P4GE-V */
  736. case 0x80b2: /* P4PE */
  737. case 0x8093: /* P4B533-V */
  738. asus_hides_smbus = 1;
  739. }
  740. if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
  741. switch(dev->subsystem_device) {
  742. case 0x8030: /* P4T533 */
  743. asus_hides_smbus = 1;
  744. }
  745. if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
  746. switch (dev->subsystem_device) {
  747. case 0x8070: /* P4G8X Deluxe */
  748. asus_hides_smbus = 1;
  749. }
  750. if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  751. switch (dev->subsystem_device) {
  752. case 0x1751: /* M2N notebook */
  753. case 0x1821: /* M5N notebook */
  754. asus_hides_smbus = 1;
  755. }
  756. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  757. switch (dev->subsystem_device) {
  758. case 0x184b: /* W1N notebook */
  759. case 0x186a: /* M6Ne notebook */
  760. asus_hides_smbus = 1;
  761. }
  762. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
  763. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  764. switch(dev->subsystem_device) {
  765. case 0x088C: /* HP Compaq nc8000 */
  766. case 0x0890: /* HP Compaq nc6000 */
  767. asus_hides_smbus = 1;
  768. }
  769. if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  770. switch (dev->subsystem_device) {
  771. case 0x12bc: /* HP D330L */
  772. asus_hides_smbus = 1;
  773. }
  774. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_TOSHIBA)) {
  775. if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  776. switch(dev->subsystem_device) {
  777. case 0x0001: /* Toshiba Satellite A40 */
  778. asus_hides_smbus = 1;
  779. }
  780. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  781. switch(dev->subsystem_device) {
  782. case 0x0001: /* Toshiba Tecra M2 */
  783. asus_hides_smbus = 1;
  784. }
  785. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
  786. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  787. switch(dev->subsystem_device) {
  788. case 0xC00C: /* Samsung P35 notebook */
  789. asus_hides_smbus = 1;
  790. }
  791. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
  792. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  793. switch(dev->subsystem_device) {
  794. case 0x0058: /* Compaq Evo N620c */
  795. asus_hides_smbus = 1;
  796. }
  797. }
  798. }
  799. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge );
  800. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge );
  801. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge );
  802. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge );
  803. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge );
  804. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge );
  805. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge );
  806. static void __init asus_hides_smbus_lpc(struct pci_dev *dev)
  807. {
  808. u16 val;
  809. if (likely(!asus_hides_smbus))
  810. return;
  811. pci_read_config_word(dev, 0xF2, &val);
  812. if (val & 0x8) {
  813. pci_write_config_word(dev, 0xF2, val & (~0x8));
  814. pci_read_config_word(dev, 0xF2, &val);
  815. if (val & 0x8)
  816. printk(KERN_INFO "PCI: i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
  817. else
  818. printk(KERN_INFO "PCI: Enabled i801 SMBus device\n");
  819. }
  820. }
  821. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc );
  822. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc );
  823. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc );
  824. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc );
  825. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc );
  826. /*
  827. * SiS 96x south bridge: BIOS typically hides SMBus device...
  828. */
  829. static void __init quirk_sis_96x_smbus(struct pci_dev *dev)
  830. {
  831. u8 val = 0;
  832. printk(KERN_INFO "Enabling SiS 96x SMBus.\n");
  833. pci_read_config_byte(dev, 0x77, &val);
  834. pci_write_config_byte(dev, 0x77, val & ~0x10);
  835. pci_read_config_byte(dev, 0x77, &val);
  836. }
  837. #define UHCI_USBLEGSUP 0xc0 /* legacy support */
  838. #define UHCI_USBCMD 0 /* command register */
  839. #define UHCI_USBSTS 2 /* status register */
  840. #define UHCI_USBINTR 4 /* interrupt register */
  841. #define UHCI_USBLEGSUP_DEFAULT 0x2000 /* only PIRQ enable set */
  842. #define UHCI_USBCMD_RUN (1 << 0) /* RUN/STOP bit */
  843. #define UHCI_USBCMD_GRESET (1 << 2) /* Global reset */
  844. #define UHCI_USBCMD_CONFIGURE (1 << 6) /* config semaphore */
  845. #define UHCI_USBSTS_HALTED (1 << 5) /* HCHalted bit */
  846. #define OHCI_CONTROL 0x04
  847. #define OHCI_CMDSTATUS 0x08
  848. #define OHCI_INTRSTATUS 0x0c
  849. #define OHCI_INTRENABLE 0x10
  850. #define OHCI_INTRDISABLE 0x14
  851. #define OHCI_OCR (1 << 3) /* ownership change request */
  852. #define OHCI_CTRL_IR (1 << 8) /* interrupt routing */
  853. #define OHCI_INTR_OC (1 << 30) /* ownership change */
  854. #define EHCI_HCC_PARAMS 0x08 /* extended capabilities */
  855. #define EHCI_USBCMD 0 /* command register */
  856. #define EHCI_USBCMD_RUN (1 << 0) /* RUN/STOP bit */
  857. #define EHCI_USBSTS 4 /* status register */
  858. #define EHCI_USBSTS_HALTED (1 << 12) /* HCHalted bit */
  859. #define EHCI_USBINTR 8 /* interrupt register */
  860. #define EHCI_USBLEGSUP 0 /* legacy support register */
  861. #define EHCI_USBLEGSUP_BIOS (1 << 16) /* BIOS semaphore */
  862. #define EHCI_USBLEGSUP_OS (1 << 24) /* OS semaphore */
  863. #define EHCI_USBLEGCTLSTS 4 /* legacy control/status */
  864. #define EHCI_USBLEGCTLSTS_SOOE (1 << 13) /* SMI on ownership change */
  865. int usb_early_handoff __devinitdata = 0;
  866. static int __init usb_handoff_early(char *str)
  867. {
  868. usb_early_handoff = 1;
  869. return 0;
  870. }
  871. __setup("usb-handoff", usb_handoff_early);
  872. static void __devinit quirk_usb_handoff_uhci(struct pci_dev *pdev)
  873. {
  874. unsigned long base = 0;
  875. int wait_time, delta;
  876. u16 val, sts;
  877. int i;
  878. for (i = 0; i < PCI_ROM_RESOURCE; i++)
  879. if ((pci_resource_flags(pdev, i) & IORESOURCE_IO)) {
  880. base = pci_resource_start(pdev, i);
  881. break;
  882. }
  883. if (!base)
  884. return;
  885. /*
  886. * stop controller
  887. */
  888. sts = inw(base + UHCI_USBSTS);
  889. val = inw(base + UHCI_USBCMD);
  890. val &= ~(u16)(UHCI_USBCMD_RUN | UHCI_USBCMD_CONFIGURE);
  891. outw(val, base + UHCI_USBCMD);
  892. /*
  893. * wait while it stops if it was running
  894. */
  895. if ((sts & UHCI_USBSTS_HALTED) == 0)
  896. {
  897. wait_time = 1000;
  898. delta = 100;
  899. do {
  900. outw(0x1f, base + UHCI_USBSTS);
  901. udelay(delta);
  902. wait_time -= delta;
  903. val = inw(base + UHCI_USBSTS);
  904. if (val & UHCI_USBSTS_HALTED)
  905. break;
  906. } while (wait_time > 0);
  907. }
  908. /*
  909. * disable interrupts & legacy support
  910. */
  911. outw(0, base + UHCI_USBINTR);
  912. outw(0x1f, base + UHCI_USBSTS);
  913. pci_read_config_word(pdev, UHCI_USBLEGSUP, &val);
  914. if (val & 0xbf)
  915. pci_write_config_word(pdev, UHCI_USBLEGSUP, UHCI_USBLEGSUP_DEFAULT);
  916. }
  917. static void __devinit quirk_usb_handoff_ohci(struct pci_dev *pdev)
  918. {
  919. void __iomem *base;
  920. int wait_time;
  921. base = ioremap_nocache(pci_resource_start(pdev, 0),
  922. pci_resource_len(pdev, 0));
  923. if (base == NULL) return;
  924. if (readl(base + OHCI_CONTROL) & OHCI_CTRL_IR) {
  925. wait_time = 500; /* 0.5 seconds */
  926. writel(OHCI_INTR_OC, base + OHCI_INTRENABLE);
  927. writel(OHCI_OCR, base + OHCI_CMDSTATUS);
  928. while (wait_time > 0 &&
  929. readl(base + OHCI_CONTROL) & OHCI_CTRL_IR) {
  930. wait_time -= 10;
  931. msleep(10);
  932. }
  933. }
  934. /*
  935. * disable interrupts
  936. */
  937. writel(~(u32)0, base + OHCI_INTRDISABLE);
  938. writel(~(u32)0, base + OHCI_INTRSTATUS);
  939. iounmap(base);
  940. }
  941. static void __devinit quirk_usb_disable_ehci(struct pci_dev *pdev)
  942. {
  943. int wait_time, delta;
  944. void __iomem *base, *op_reg_base;
  945. u32 hcc_params, val, temp;
  946. u8 cap_length;
  947. base = ioremap_nocache(pci_resource_start(pdev, 0),
  948. pci_resource_len(pdev, 0));
  949. if (base == NULL) return;
  950. cap_length = readb(base);
  951. op_reg_base = base + cap_length;
  952. hcc_params = readl(base + EHCI_HCC_PARAMS);
  953. hcc_params = (hcc_params >> 8) & 0xff;
  954. if (hcc_params) {
  955. pci_read_config_dword(pdev,
  956. hcc_params + EHCI_USBLEGSUP,
  957. &val);
  958. if (((val & 0xff) == 1) && (val & EHCI_USBLEGSUP_BIOS)) {
  959. /*
  960. * Ok, BIOS is in smm mode, try to hand off...
  961. */
  962. pci_read_config_dword(pdev,
  963. hcc_params + EHCI_USBLEGCTLSTS,
  964. &temp);
  965. pci_write_config_dword(pdev,
  966. hcc_params + EHCI_USBLEGCTLSTS,
  967. temp | EHCI_USBLEGCTLSTS_SOOE);
  968. val |= EHCI_USBLEGSUP_OS;
  969. pci_write_config_dword(pdev,
  970. hcc_params + EHCI_USBLEGSUP,
  971. val);
  972. wait_time = 500;
  973. do {
  974. msleep(10);
  975. wait_time -= 10;
  976. pci_read_config_dword(pdev,
  977. hcc_params + EHCI_USBLEGSUP,
  978. &val);
  979. } while (wait_time && (val & EHCI_USBLEGSUP_BIOS));
  980. if (!wait_time) {
  981. /*
  982. * well, possibly buggy BIOS...
  983. */
  984. printk(KERN_WARNING "EHCI early BIOS handoff "
  985. "failed (BIOS bug ?)\n");
  986. pci_write_config_dword(pdev,
  987. hcc_params + EHCI_USBLEGSUP,
  988. EHCI_USBLEGSUP_OS);
  989. pci_write_config_dword(pdev,
  990. hcc_params + EHCI_USBLEGCTLSTS,
  991. 0);
  992. }
  993. }
  994. }
  995. /*
  996. * halt EHCI & disable its interrupts in any case
  997. */
  998. val = readl(op_reg_base + EHCI_USBSTS);
  999. if ((val & EHCI_USBSTS_HALTED) == 0) {
  1000. val = readl(op_reg_base + EHCI_USBCMD);
  1001. val &= ~EHCI_USBCMD_RUN;
  1002. writel(val, op_reg_base + EHCI_USBCMD);
  1003. wait_time = 2000;
  1004. delta = 100;
  1005. do {
  1006. writel(0x3f, op_reg_base + EHCI_USBSTS);
  1007. udelay(delta);
  1008. wait_time -= delta;
  1009. val = readl(op_reg_base + EHCI_USBSTS);
  1010. if ((val == ~(u32)0) || (val & EHCI_USBSTS_HALTED)) {
  1011. break;
  1012. }
  1013. } while (wait_time > 0);
  1014. }
  1015. writel(0, op_reg_base + EHCI_USBINTR);
  1016. writel(0x3f, op_reg_base + EHCI_USBSTS);
  1017. iounmap(base);
  1018. return;
  1019. }
  1020. static void __devinit quirk_usb_early_handoff(struct pci_dev *pdev)
  1021. {
  1022. if (!usb_early_handoff)
  1023. return;
  1024. if (pdev->class == ((PCI_CLASS_SERIAL_USB << 8) | 0x00)) { /* UHCI */
  1025. quirk_usb_handoff_uhci(pdev);
  1026. } else if (pdev->class == ((PCI_CLASS_SERIAL_USB << 8) | 0x10)) { /* OHCI */
  1027. quirk_usb_handoff_ohci(pdev);
  1028. } else if (pdev->class == ((PCI_CLASS_SERIAL_USB << 8) | 0x20)) { /* EHCI */
  1029. quirk_usb_disable_ehci(pdev);
  1030. }
  1031. return;
  1032. }
  1033. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, quirk_usb_early_handoff);
  1034. /*
  1035. * ... This is further complicated by the fact that some SiS96x south
  1036. * bridges pretend to be 85C503/5513 instead. In that case see if we
  1037. * spotted a compatible north bridge to make sure.
  1038. * (pci_find_device doesn't work yet)
  1039. *
  1040. * We can also enable the sis96x bit in the discovery register..
  1041. */
  1042. static int __devinitdata sis_96x_compatible = 0;
  1043. #define SIS_DETECT_REGISTER 0x40
  1044. static void __init quirk_sis_503(struct pci_dev *dev)
  1045. {
  1046. u8 reg;
  1047. u16 devid;
  1048. pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
  1049. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
  1050. pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
  1051. if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
  1052. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
  1053. return;
  1054. }
  1055. /* Make people aware that we changed the config.. */
  1056. printk(KERN_WARNING "Uncovering SIS%x that hid as a SIS503 (compatible=%d)\n", devid, sis_96x_compatible);
  1057. /*
  1058. * Ok, it now shows up as a 96x.. The 96x quirks are after
  1059. * the 503 quirk in the quirk table, so they'll automatically
  1060. * run and enable things like the SMBus device
  1061. */
  1062. dev->device = devid;
  1063. }
  1064. static void __init quirk_sis_96x_compatible(struct pci_dev *dev)
  1065. {
  1066. sis_96x_compatible = 1;
  1067. }
  1068. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_645, quirk_sis_96x_compatible );
  1069. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_646, quirk_sis_96x_compatible );
  1070. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_648, quirk_sis_96x_compatible );
  1071. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_650, quirk_sis_96x_compatible );
  1072. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_651, quirk_sis_96x_compatible );
  1073. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_735, quirk_sis_96x_compatible );
  1074. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503 );
  1075. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus );
  1076. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus );
  1077. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus );
  1078. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus );
  1079. #ifdef CONFIG_X86_IO_APIC
  1080. static void __init quirk_alder_ioapic(struct pci_dev *pdev)
  1081. {
  1082. int i;
  1083. if ((pdev->class >> 8) != 0xff00)
  1084. return;
  1085. /* the first BAR is the location of the IO APIC...we must
  1086. * not touch this (and it's already covered by the fixmap), so
  1087. * forcibly insert it into the resource tree */
  1088. if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
  1089. insert_resource(&iomem_resource, &pdev->resource[0]);
  1090. /* The next five BARs all seem to be rubbish, so just clean
  1091. * them out */
  1092. for (i=1; i < 6; i++) {
  1093. memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
  1094. }
  1095. }
  1096. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic );
  1097. #endif
  1098. #ifdef CONFIG_SCSI_SATA
  1099. static void __devinit quirk_intel_ide_combined(struct pci_dev *pdev)
  1100. {
  1101. u8 prog, comb, tmp;
  1102. int ich = 0;
  1103. /*
  1104. * Narrow down to Intel SATA PCI devices.
  1105. */
  1106. switch (pdev->device) {
  1107. /* PCI ids taken from drivers/scsi/ata_piix.c */
  1108. case 0x24d1:
  1109. case 0x24df:
  1110. case 0x25a3:
  1111. case 0x25b0:
  1112. ich = 5;
  1113. break;
  1114. case 0x2651:
  1115. case 0x2652:
  1116. case 0x2653:
  1117. case 0x2680: /* ESB2 */
  1118. ich = 6;
  1119. break;
  1120. case 0x27c0:
  1121. case 0x27c4:
  1122. ich = 7;
  1123. break;
  1124. default:
  1125. /* we do not handle this PCI device */
  1126. return;
  1127. }
  1128. /*
  1129. * Read combined mode register.
  1130. */
  1131. pci_read_config_byte(pdev, 0x90, &tmp); /* combined mode reg */
  1132. if (ich == 5) {
  1133. tmp &= 0x6; /* interesting bits 2:1, PATA primary/secondary */
  1134. if (tmp == 0x4) /* bits 10x */
  1135. comb = (1 << 0); /* SATA port 0, PATA port 1 */
  1136. else if (tmp == 0x6) /* bits 11x */
  1137. comb = (1 << 2); /* PATA port 0, SATA port 1 */
  1138. else
  1139. return; /* not in combined mode */
  1140. } else {
  1141. WARN_ON((ich != 6) && (ich != 7));
  1142. tmp &= 0x3; /* interesting bits 1:0 */
  1143. if (tmp & (1 << 0))
  1144. comb = (1 << 2); /* PATA port 0, SATA port 1 */
  1145. else if (tmp & (1 << 1))
  1146. comb = (1 << 0); /* SATA port 0, PATA port 1 */
  1147. else
  1148. return; /* not in combined mode */
  1149. }
  1150. /*
  1151. * Read programming interface register.
  1152. * (Tells us if it's legacy or native mode)
  1153. */
  1154. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  1155. /* if SATA port is in native mode, we're ok. */
  1156. if (prog & comb)
  1157. return;
  1158. /* SATA port is in legacy mode. Reserve port so that
  1159. * IDE driver does not attempt to use it. If request_region
  1160. * fails, it will be obvious at boot time, so we don't bother
  1161. * checking return values.
  1162. */
  1163. if (comb == (1 << 0))
  1164. request_region(0x1f0, 8, "libata"); /* port 0 */
  1165. else
  1166. request_region(0x170, 8, "libata"); /* port 1 */
  1167. }
  1168. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, quirk_intel_ide_combined );
  1169. #endif /* CONFIG_SCSI_SATA */
  1170. int pcie_mch_quirk;
  1171. static void __devinit quirk_pcie_mch(struct pci_dev *pdev)
  1172. {
  1173. pcie_mch_quirk = 1;
  1174. }
  1175. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch );
  1176. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch );
  1177. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch );
  1178. /*
  1179. * It's possible for the MSI to get corrupted if shpc and acpi
  1180. * are used together on certain PXH-based systems.
  1181. */
  1182. static void __devinit quirk_pcie_pxh(struct pci_dev *dev)
  1183. {
  1184. disable_msi_mode(dev, pci_find_capability(dev, PCI_CAP_ID_MSI),
  1185. PCI_CAP_ID_MSI);
  1186. dev->no_msi = 1;
  1187. printk(KERN_WARNING "PCI: PXH quirk detected, "
  1188. "disabling MSI for SHPC device\n");
  1189. }
  1190. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
  1191. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
  1192. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
  1193. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
  1194. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
  1195. static void __devinit quirk_netmos(struct pci_dev *dev)
  1196. {
  1197. unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
  1198. unsigned int num_serial = dev->subsystem_device & 0xf;
  1199. /*
  1200. * These Netmos parts are multiport serial devices with optional
  1201. * parallel ports. Even when parallel ports are present, they
  1202. * are identified as class SERIAL, which means the serial driver
  1203. * will claim them. To prevent this, mark them as class OTHER.
  1204. * These combo devices should be claimed by parport_serial.
  1205. *
  1206. * The subdevice ID is of the form 0x00PS, where <P> is the number
  1207. * of parallel ports and <S> is the number of serial ports.
  1208. */
  1209. switch (dev->device) {
  1210. case PCI_DEVICE_ID_NETMOS_9735:
  1211. case PCI_DEVICE_ID_NETMOS_9745:
  1212. case PCI_DEVICE_ID_NETMOS_9835:
  1213. case PCI_DEVICE_ID_NETMOS_9845:
  1214. case PCI_DEVICE_ID_NETMOS_9855:
  1215. if ((dev->class >> 8) == PCI_CLASS_COMMUNICATION_SERIAL &&
  1216. num_parallel) {
  1217. printk(KERN_INFO "PCI: Netmos %04x (%u parallel, "
  1218. "%u serial); changing class SERIAL to OTHER "
  1219. "(use parport_serial)\n",
  1220. dev->device, num_parallel, num_serial);
  1221. dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
  1222. (dev->class & 0xff);
  1223. }
  1224. }
  1225. }
  1226. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID, quirk_netmos);
  1227. static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f, struct pci_fixup *end)
  1228. {
  1229. while (f < end) {
  1230. if ((f->vendor == dev->vendor || f->vendor == (u16) PCI_ANY_ID) &&
  1231. (f->device == dev->device || f->device == (u16) PCI_ANY_ID)) {
  1232. pr_debug("PCI: Calling quirk %p for %s\n", f->hook, pci_name(dev));
  1233. f->hook(dev);
  1234. }
  1235. f++;
  1236. }
  1237. }
  1238. extern struct pci_fixup __start_pci_fixups_early[];
  1239. extern struct pci_fixup __end_pci_fixups_early[];
  1240. extern struct pci_fixup __start_pci_fixups_header[];
  1241. extern struct pci_fixup __end_pci_fixups_header[];
  1242. extern struct pci_fixup __start_pci_fixups_final[];
  1243. extern struct pci_fixup __end_pci_fixups_final[];
  1244. extern struct pci_fixup __start_pci_fixups_enable[];
  1245. extern struct pci_fixup __end_pci_fixups_enable[];
  1246. void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
  1247. {
  1248. struct pci_fixup *start, *end;
  1249. switch(pass) {
  1250. case pci_fixup_early:
  1251. start = __start_pci_fixups_early;
  1252. end = __end_pci_fixups_early;
  1253. break;
  1254. case pci_fixup_header:
  1255. start = __start_pci_fixups_header;
  1256. end = __end_pci_fixups_header;
  1257. break;
  1258. case pci_fixup_final:
  1259. start = __start_pci_fixups_final;
  1260. end = __end_pci_fixups_final;
  1261. break;
  1262. case pci_fixup_enable:
  1263. start = __start_pci_fixups_enable;
  1264. end = __end_pci_fixups_enable;
  1265. break;
  1266. default:
  1267. /* stupid compiler warning, you would think with an enum... */
  1268. return;
  1269. }
  1270. pci_do_fixups(dev, start, end);
  1271. }
  1272. EXPORT_SYMBOL(pcie_mch_quirk);
  1273. #ifdef CONFIG_HOTPLUG
  1274. EXPORT_SYMBOL(pci_fixup_device);
  1275. #endif