msi.h 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153
  1. /*
  2. * Copyright (C) 2003-2004 Intel
  3. * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
  4. */
  5. #ifndef MSI_H
  6. #define MSI_H
  7. #include <asm/msi.h>
  8. /*
  9. * Assume the maximum number of hot plug slots supported by the system is about
  10. * ten. The worstcase is that each of these slots is hot-added with a device,
  11. * which has two MSI/MSI-X capable functions. To avoid any MSI-X driver, which
  12. * attempts to request all available vectors, NR_HP_RESERVED_VECTORS is defined
  13. * as below to ensure at least one message is assigned to each detected MSI/
  14. * MSI-X device function.
  15. */
  16. #define NR_HP_RESERVED_VECTORS 20
  17. extern int vector_irq[NR_VECTORS];
  18. extern void (*interrupt[NR_IRQS])(void);
  19. extern int pci_vector_resources(int last, int nr_released);
  20. #ifdef CONFIG_SMP
  21. #define set_msi_irq_affinity set_msi_affinity
  22. #else
  23. #define set_msi_irq_affinity NULL
  24. #endif
  25. /*
  26. * MSI-X Address Register
  27. */
  28. #define PCI_MSIX_FLAGS_QSIZE 0x7FF
  29. #define PCI_MSIX_FLAGS_ENABLE (1 << 15)
  30. #define PCI_MSIX_FLAGS_BIRMASK (7 << 0)
  31. #define PCI_MSIX_FLAGS_BITMASK (1 << 0)
  32. #define PCI_MSIX_ENTRY_SIZE 16
  33. #define PCI_MSIX_ENTRY_LOWER_ADDR_OFFSET 0
  34. #define PCI_MSIX_ENTRY_UPPER_ADDR_OFFSET 4
  35. #define PCI_MSIX_ENTRY_DATA_OFFSET 8
  36. #define PCI_MSIX_ENTRY_VECTOR_CTRL_OFFSET 12
  37. #define msi_control_reg(base) (base + PCI_MSI_FLAGS)
  38. #define msi_lower_address_reg(base) (base + PCI_MSI_ADDRESS_LO)
  39. #define msi_upper_address_reg(base) (base + PCI_MSI_ADDRESS_HI)
  40. #define msi_data_reg(base, is64bit) \
  41. ( (is64bit == 1) ? base+PCI_MSI_DATA_64 : base+PCI_MSI_DATA_32 )
  42. #define msi_mask_bits_reg(base, is64bit) \
  43. ( (is64bit == 1) ? base+PCI_MSI_MASK_BIT : base+PCI_MSI_MASK_BIT-4)
  44. #define msi_disable(control) control &= ~PCI_MSI_FLAGS_ENABLE
  45. #define multi_msi_capable(control) \
  46. (1 << ((control & PCI_MSI_FLAGS_QMASK) >> 1))
  47. #define multi_msi_enable(control, num) \
  48. control |= (((num >> 1) << 4) & PCI_MSI_FLAGS_QSIZE);
  49. #define is_64bit_address(control) (control & PCI_MSI_FLAGS_64BIT)
  50. #define is_mask_bit_support(control) (control & PCI_MSI_FLAGS_MASKBIT)
  51. #define msi_enable(control, num) multi_msi_enable(control, num); \
  52. control |= PCI_MSI_FLAGS_ENABLE
  53. #define msix_table_offset_reg(base) (base + 0x04)
  54. #define msix_pba_offset_reg(base) (base + 0x08)
  55. #define msix_enable(control) control |= PCI_MSIX_FLAGS_ENABLE
  56. #define msix_disable(control) control &= ~PCI_MSIX_FLAGS_ENABLE
  57. #define msix_table_size(control) ((control & PCI_MSIX_FLAGS_QSIZE)+1)
  58. #define multi_msix_capable msix_table_size
  59. #define msix_unmask(address) (address & ~PCI_MSIX_FLAGS_BITMASK)
  60. #define msix_mask(address) (address | PCI_MSIX_FLAGS_BITMASK)
  61. #define msix_is_pending(address) (address & PCI_MSIX_FLAGS_PENDMASK)
  62. /*
  63. * MSI Defined Data Structures
  64. */
  65. #define MSI_ADDRESS_HEADER 0xfee
  66. #define MSI_ADDRESS_HEADER_SHIFT 12
  67. #define MSI_ADDRESS_HEADER_MASK 0xfff000
  68. #define MSI_ADDRESS_DEST_ID_MASK 0xfff0000f
  69. #define MSI_TARGET_CPU_MASK 0xff
  70. #define MSI_DELIVERY_MODE 0
  71. #define MSI_LEVEL_MODE 1 /* Edge always assert */
  72. #define MSI_TRIGGER_MODE 0 /* MSI is edge sensitive */
  73. #define MSI_PHYSICAL_MODE 0
  74. #define MSI_LOGICAL_MODE 1
  75. #define MSI_REDIRECTION_HINT_MODE 0
  76. struct msg_data {
  77. #if defined(__LITTLE_ENDIAN_BITFIELD)
  78. __u32 vector : 8;
  79. __u32 delivery_mode : 3; /* 000b: FIXED | 001b: lowest prior */
  80. __u32 reserved_1 : 3;
  81. __u32 level : 1; /* 0: deassert | 1: assert */
  82. __u32 trigger : 1; /* 0: edge | 1: level */
  83. __u32 reserved_2 : 16;
  84. #elif defined(__BIG_ENDIAN_BITFIELD)
  85. __u32 reserved_2 : 16;
  86. __u32 trigger : 1; /* 0: edge | 1: level */
  87. __u32 level : 1; /* 0: deassert | 1: assert */
  88. __u32 reserved_1 : 3;
  89. __u32 delivery_mode : 3; /* 000b: FIXED | 001b: lowest prior */
  90. __u32 vector : 8;
  91. #else
  92. #error "Bitfield endianness not defined! Check your byteorder.h"
  93. #endif
  94. } __attribute__ ((packed));
  95. struct msg_address {
  96. union {
  97. struct {
  98. #if defined(__LITTLE_ENDIAN_BITFIELD)
  99. __u32 reserved_1 : 2;
  100. __u32 dest_mode : 1; /*0:physic | 1:logic */
  101. __u32 redirection_hint: 1; /*0: dedicated CPU
  102. 1: lowest priority */
  103. __u32 reserved_2 : 4;
  104. __u32 dest_id : 24; /* Destination ID */
  105. #elif defined(__BIG_ENDIAN_BITFIELD)
  106. __u32 dest_id : 24; /* Destination ID */
  107. __u32 reserved_2 : 4;
  108. __u32 redirection_hint: 1; /*0: dedicated CPU
  109. 1: lowest priority */
  110. __u32 dest_mode : 1; /*0:physic | 1:logic */
  111. __u32 reserved_1 : 2;
  112. #else
  113. #error "Bitfield endianness not defined! Check your byteorder.h"
  114. #endif
  115. }u;
  116. __u32 value;
  117. }lo_address;
  118. __u32 hi_address;
  119. } __attribute__ ((packed));
  120. struct msi_desc {
  121. struct {
  122. __u8 type : 5; /* {0: unused, 5h:MSI, 11h:MSI-X} */
  123. __u8 maskbit : 1; /* mask-pending bit supported ? */
  124. __u8 state : 1; /* {0: free, 1: busy} */
  125. __u8 reserved: 1; /* reserved */
  126. __u8 entry_nr; /* specific enabled entry */
  127. __u8 default_vector; /* default pre-assigned vector */
  128. __u8 current_cpu; /* current destination cpu */
  129. }msi_attrib;
  130. struct {
  131. __u16 head;
  132. __u16 tail;
  133. }link;
  134. void __iomem *mask_base;
  135. struct pci_dev *dev;
  136. };
  137. #endif /* MSI_H */